175faef78SBen Skeggs /*
275faef78SBen Skeggs * Copyright 2013 Red Hat Inc.
375faef78SBen Skeggs *
475faef78SBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a
575faef78SBen Skeggs * copy of this software and associated documentation files (the "Software"),
675faef78SBen Skeggs * to deal in the Software without restriction, including without limitation
775faef78SBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense,
875faef78SBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the
975faef78SBen Skeggs * Software is furnished to do so, subject to the following conditions:
1075faef78SBen Skeggs *
1175faef78SBen Skeggs * The above copyright notice and this permission notice shall be included in
1275faef78SBen Skeggs * all copies or substantial portions of the Software.
1375faef78SBen Skeggs *
1475faef78SBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1575faef78SBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1675faef78SBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1775faef78SBen Skeggs * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1875faef78SBen Skeggs * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1975faef78SBen Skeggs * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2075faef78SBen Skeggs * OTHER DEALINGS IN THE SOFTWARE.
2175faef78SBen Skeggs *
2275faef78SBen Skeggs * Authors: Ben Skeggs
237f4b9616SRoy Spliet * Roy Spliet <rspliet@eclipso.eu>
2475faef78SBen Skeggs */
25d36a99d2SBen Skeggs #define gt215_ram(p) container_of((p), struct gt215_ram, base)
26d36a99d2SBen Skeggs #include "ram.h"
27639c308eSBen Skeggs #include "ramfuc.h"
287f4b9616SRoy Spliet
292bfa0b01SBen Skeggs #include <core/memory.h>
30aae95ca7SBen Skeggs #include <core/option.h>
31639c308eSBen Skeggs #include <subdev/bios.h>
32639c308eSBen Skeggs #include <subdev/bios/M0205.h>
33639c308eSBen Skeggs #include <subdev/bios/rammap.h>
34639c308eSBen Skeggs #include <subdev/bios/timing.h>
35639c308eSBen Skeggs #include <subdev/clk/gt215.h>
36639c308eSBen Skeggs #include <subdev/gpio.h>
3775faef78SBen Skeggs
38639c308eSBen Skeggs struct gt215_ramfuc {
39aae95ca7SBen Skeggs struct ramfuc base;
407f4b9616SRoy Spliet struct ramfuc_reg r_0x001610;
417f4b9616SRoy Spliet struct ramfuc_reg r_0x001700;
42b6a7907fSRoy Spliet struct ramfuc_reg r_0x002504;
43aae95ca7SBen Skeggs struct ramfuc_reg r_0x004000;
44aae95ca7SBen Skeggs struct ramfuc_reg r_0x004004;
45aae95ca7SBen Skeggs struct ramfuc_reg r_0x004018;
46aae95ca7SBen Skeggs struct ramfuc_reg r_0x004128;
47aae95ca7SBen Skeggs struct ramfuc_reg r_0x004168;
487f4b9616SRoy Spliet struct ramfuc_reg r_0x100080;
49aae95ca7SBen Skeggs struct ramfuc_reg r_0x100200;
50aae95ca7SBen Skeggs struct ramfuc_reg r_0x100210;
51aae95ca7SBen Skeggs struct ramfuc_reg r_0x100220[9];
52b6a7907fSRoy Spliet struct ramfuc_reg r_0x100264;
53aae95ca7SBen Skeggs struct ramfuc_reg r_0x1002d0;
54aae95ca7SBen Skeggs struct ramfuc_reg r_0x1002d4;
55aae95ca7SBen Skeggs struct ramfuc_reg r_0x1002dc;
56aae95ca7SBen Skeggs struct ramfuc_reg r_0x10053c;
57aae95ca7SBen Skeggs struct ramfuc_reg r_0x1005a0;
58aae95ca7SBen Skeggs struct ramfuc_reg r_0x1005a4;
59b6a7907fSRoy Spliet struct ramfuc_reg r_0x100700;
60aae95ca7SBen Skeggs struct ramfuc_reg r_0x100714;
61aae95ca7SBen Skeggs struct ramfuc_reg r_0x100718;
62aae95ca7SBen Skeggs struct ramfuc_reg r_0x10071c;
637f4b9616SRoy Spliet struct ramfuc_reg r_0x100720;
64aae95ca7SBen Skeggs struct ramfuc_reg r_0x100760;
65aae95ca7SBen Skeggs struct ramfuc_reg r_0x1007a0;
66aae95ca7SBen Skeggs struct ramfuc_reg r_0x1007e0;
67b6a7907fSRoy Spliet struct ramfuc_reg r_0x100da0;
68aae95ca7SBen Skeggs struct ramfuc_reg r_0x10f804;
69aae95ca7SBen Skeggs struct ramfuc_reg r_0x1110e0;
70aae95ca7SBen Skeggs struct ramfuc_reg r_0x111100;
71aae95ca7SBen Skeggs struct ramfuc_reg r_0x111104;
727f4b9616SRoy Spliet struct ramfuc_reg r_0x1111e0;
737f4b9616SRoy Spliet struct ramfuc_reg r_0x111400;
74aae95ca7SBen Skeggs struct ramfuc_reg r_0x611200;
75aae95ca7SBen Skeggs struct ramfuc_reg r_mr[4];
76e0a37f85SRoy Spliet struct ramfuc_reg r_gpio[4];
77aae95ca7SBen Skeggs };
78aae95ca7SBen Skeggs
79639c308eSBen Skeggs struct gt215_ltrain {
807f4b9616SRoy Spliet enum {
817f4b9616SRoy Spliet NVA3_TRAIN_UNKNOWN,
827f4b9616SRoy Spliet NVA3_TRAIN_UNSUPPORTED,
837f4b9616SRoy Spliet NVA3_TRAIN_ONCE,
847f4b9616SRoy Spliet NVA3_TRAIN_EXEC,
857f4b9616SRoy Spliet NVA3_TRAIN_DONE
867f4b9616SRoy Spliet } state;
877f4b9616SRoy Spliet u32 r_100720;
887f4b9616SRoy Spliet u32 r_1111e0;
897f4b9616SRoy Spliet u32 r_111400;
902bfa0b01SBen Skeggs struct nvkm_memory *memory;
917f4b9616SRoy Spliet };
927f4b9616SRoy Spliet
93639c308eSBen Skeggs struct gt215_ram {
94639c308eSBen Skeggs struct nvkm_ram base;
95639c308eSBen Skeggs struct gt215_ramfuc fuc;
96639c308eSBen Skeggs struct gt215_ltrain ltrain;
9775faef78SBen Skeggs };
9875faef78SBen Skeggs
99e08a1d97SBaoyou Xie static void
gt215_link_train_calc(u32 * vals,struct gt215_ltrain * train)100639c308eSBen Skeggs gt215_link_train_calc(u32 *vals, struct gt215_ltrain *train)
1017f4b9616SRoy Spliet {
1027f4b9616SRoy Spliet int i, lo, hi;
1037f4b9616SRoy Spliet u8 median[8], bins[4] = {0, 0, 0, 0}, bin = 0, qty = 0;
1047f4b9616SRoy Spliet
1057f4b9616SRoy Spliet for (i = 0; i < 8; i++) {
1067f4b9616SRoy Spliet for (lo = 0; lo < 0x40; lo++) {
1077f4b9616SRoy Spliet if (!(vals[lo] & 0x80000000))
1087f4b9616SRoy Spliet continue;
1097f4b9616SRoy Spliet if (vals[lo] & (0x101 << i))
1107f4b9616SRoy Spliet break;
1117f4b9616SRoy Spliet }
1127f4b9616SRoy Spliet
1137f4b9616SRoy Spliet if (lo == 0x40)
1147f4b9616SRoy Spliet return;
1157f4b9616SRoy Spliet
1167f4b9616SRoy Spliet for (hi = lo + 1; hi < 0x40; hi++) {
1177f4b9616SRoy Spliet if (!(vals[lo] & 0x80000000))
1187f4b9616SRoy Spliet continue;
1197f4b9616SRoy Spliet if (!(vals[hi] & (0x101 << i))) {
1207f4b9616SRoy Spliet hi--;
1217f4b9616SRoy Spliet break;
1227f4b9616SRoy Spliet }
1237f4b9616SRoy Spliet }
1247f4b9616SRoy Spliet
1257f4b9616SRoy Spliet median[i] = ((hi - lo) >> 1) + lo;
1267f4b9616SRoy Spliet bins[(median[i] & 0xf0) >> 4]++;
1277f4b9616SRoy Spliet median[i] += 0x30;
1287f4b9616SRoy Spliet }
1297f4b9616SRoy Spliet
1307f4b9616SRoy Spliet /* Find the best value for 0x1111e0 */
1317f4b9616SRoy Spliet for (i = 0; i < 4; i++) {
1327f4b9616SRoy Spliet if (bins[i] > qty) {
1337f4b9616SRoy Spliet bin = i + 3;
1347f4b9616SRoy Spliet qty = bins[i];
1357f4b9616SRoy Spliet }
1367f4b9616SRoy Spliet }
1377f4b9616SRoy Spliet
1387f4b9616SRoy Spliet train->r_100720 = 0;
1397f4b9616SRoy Spliet for (i = 0; i < 8; i++) {
1407f4b9616SRoy Spliet median[i] = max(median[i], (u8) (bin << 4));
1417f4b9616SRoy Spliet median[i] = min(median[i], (u8) ((bin << 4) | 0xf));
1427f4b9616SRoy Spliet
1437f4b9616SRoy Spliet train->r_100720 |= ((median[i] & 0x0f) << (i << 2));
1447f4b9616SRoy Spliet }
1457f4b9616SRoy Spliet
1467f4b9616SRoy Spliet train->r_1111e0 = 0x02000000 | (bin * 0x101);
1477f4b9616SRoy Spliet train->r_111400 = 0x0;
1487f4b9616SRoy Spliet }
1497f4b9616SRoy Spliet
1507f4b9616SRoy Spliet /*
1517f4b9616SRoy Spliet * Link training for (at least) DDR3
1527f4b9616SRoy Spliet */
153e08a1d97SBaoyou Xie static int
gt215_link_train(struct gt215_ram * ram)154d36a99d2SBen Skeggs gt215_link_train(struct gt215_ram *ram)
1557f4b9616SRoy Spliet {
156639c308eSBen Skeggs struct gt215_ltrain *train = &ram->ltrain;
157639c308eSBen Skeggs struct gt215_ramfuc *fuc = &ram->fuc;
158d36a99d2SBen Skeggs struct nvkm_subdev *subdev = &ram->base.fb->subdev;
1593ecd329bSBen Skeggs struct nvkm_device *device = subdev->device;
1603ecd329bSBen Skeggs struct nvkm_bios *bios = device->bios;
1613ecd329bSBen Skeggs struct nvkm_clk *clk = device->clk;
1627f4b9616SRoy Spliet u32 *result, r1700;
1637f4b9616SRoy Spliet int ret, i;
1647f4b9616SRoy Spliet struct nvbios_M0205T M0205T = { 0 };
1657f4b9616SRoy Spliet u8 ver, hdr, cnt, len, snr, ssz;
1667f4b9616SRoy Spliet unsigned int clk_current;
1677f4b9616SRoy Spliet unsigned long flags;
1687f4b9616SRoy Spliet unsigned long *f = &flags;
1697f4b9616SRoy Spliet
170639c308eSBen Skeggs if (nvkm_boolopt(device->cfgopt, "NvMemExec", true) != true)
1717f4b9616SRoy Spliet return -ENOSYS;
1727f4b9616SRoy Spliet
1737f4b9616SRoy Spliet /* XXX: Multiple partitions? */
174*6da2ec56SKees Cook result = kmalloc_array(64, sizeof(u32), GFP_KERNEL);
1757f4b9616SRoy Spliet if (!result)
1767f4b9616SRoy Spliet return -ENOMEM;
1777f4b9616SRoy Spliet
1787f4b9616SRoy Spliet train->state = NVA3_TRAIN_EXEC;
1797f4b9616SRoy Spliet
1807f4b9616SRoy Spliet /* Clock speeds for training and back */
1817f4b9616SRoy Spliet nvbios_M0205Tp(bios, &ver, &hdr, &cnt, &len, &snr, &ssz, &M0205T);
182b1e4553cSBen Skeggs if (M0205T.freq == 0) {
183b1e4553cSBen Skeggs kfree(result);
1847f4b9616SRoy Spliet return -ENOENT;
185b1e4553cSBen Skeggs }
1867f4b9616SRoy Spliet
1876625f55cSBen Skeggs clk_current = nvkm_clk_read(clk, nv_clk_src_mem);
1887f4b9616SRoy Spliet
189639c308eSBen Skeggs ret = gt215_clk_pre(clk, f);
1907f4b9616SRoy Spliet if (ret)
1917f4b9616SRoy Spliet goto out;
1927f4b9616SRoy Spliet
1937f4b9616SRoy Spliet /* First: clock up/down */
194d36a99d2SBen Skeggs ret = ram->base.func->calc(&ram->base, (u32) M0205T.freq * 1000);
1957f4b9616SRoy Spliet if (ret)
1967f4b9616SRoy Spliet goto out;
1977f4b9616SRoy Spliet
1987f4b9616SRoy Spliet /* Do this *after* calc, eliminates write in script */
1996758745bSBen Skeggs nvkm_wr32(device, 0x111400, 0x00000000);
2007f4b9616SRoy Spliet /* XXX: Magic writes that improve train reliability? */
2016758745bSBen Skeggs nvkm_mask(device, 0x100674, 0x0000ffff, 0x00000000);
2026758745bSBen Skeggs nvkm_mask(device, 0x1005e4, 0x0000ffff, 0x00000000);
2036758745bSBen Skeggs nvkm_mask(device, 0x100b0c, 0x000000ff, 0x00000000);
2046758745bSBen Skeggs nvkm_wr32(device, 0x100c04, 0x00000400);
2057f4b9616SRoy Spliet
2067f4b9616SRoy Spliet /* Now the training script */
2077f4b9616SRoy Spliet r1700 = ram_rd32(fuc, 0x001700);
2087f4b9616SRoy Spliet
2097f4b9616SRoy Spliet ram_mask(fuc, 0x100200, 0x00000800, 0x00000000);
2107f4b9616SRoy Spliet ram_wr32(fuc, 0x611200, 0x3300);
2117f4b9616SRoy Spliet ram_wait_vblank(fuc);
2127f4b9616SRoy Spliet ram_wait(fuc, 0x611200, 0x00000003, 0x00000000, 500000);
2137f4b9616SRoy Spliet ram_mask(fuc, 0x001610, 0x00000083, 0x00000003);
2147f4b9616SRoy Spliet ram_mask(fuc, 0x100080, 0x00000020, 0x00000000);
2157f4b9616SRoy Spliet ram_mask(fuc, 0x10f804, 0x80000000, 0x00000000);
2167f4b9616SRoy Spliet ram_wr32(fuc, 0x001700, 0x00000000);
2177f4b9616SRoy Spliet
2187f4b9616SRoy Spliet ram_train(fuc);
2197f4b9616SRoy Spliet
2207f4b9616SRoy Spliet /* Reset */
2217f4b9616SRoy Spliet ram_mask(fuc, 0x10f804, 0x80000000, 0x80000000);
2227f4b9616SRoy Spliet ram_wr32(fuc, 0x10053c, 0x0);
2237f4b9616SRoy Spliet ram_wr32(fuc, 0x100720, train->r_100720);
2247f4b9616SRoy Spliet ram_wr32(fuc, 0x1111e0, train->r_1111e0);
2257f4b9616SRoy Spliet ram_wr32(fuc, 0x111400, train->r_111400);
2267f4b9616SRoy Spliet ram_nuke(fuc, 0x100080);
2277f4b9616SRoy Spliet ram_mask(fuc, 0x100080, 0x00000020, 0x00000020);
2287f4b9616SRoy Spliet ram_nsec(fuc, 1000);
2297f4b9616SRoy Spliet
2307f4b9616SRoy Spliet ram_wr32(fuc, 0x001700, r1700);
2317f4b9616SRoy Spliet ram_mask(fuc, 0x001610, 0x00000083, 0x00000080);
2327f4b9616SRoy Spliet ram_wr32(fuc, 0x611200, 0x3330);
2337f4b9616SRoy Spliet ram_mask(fuc, 0x100200, 0x00000800, 0x00000800);
2347f4b9616SRoy Spliet
2357f4b9616SRoy Spliet ram_exec(fuc, true);
2367f4b9616SRoy Spliet
237d36a99d2SBen Skeggs ram->base.func->calc(&ram->base, clk_current);
2387f4b9616SRoy Spliet ram_exec(fuc, true);
2397f4b9616SRoy Spliet
2407f4b9616SRoy Spliet /* Post-processing, avoids flicker */
2416758745bSBen Skeggs nvkm_mask(device, 0x616308, 0x10, 0x10);
2426758745bSBen Skeggs nvkm_mask(device, 0x616b08, 0x10, 0x10);
2437f4b9616SRoy Spliet
244639c308eSBen Skeggs gt215_clk_post(clk, f);
2457f4b9616SRoy Spliet
246d36a99d2SBen Skeggs ram_train_result(ram->base.fb, result, 64);
2477f4b9616SRoy Spliet for (i = 0; i < 64; i++)
2483ecd329bSBen Skeggs nvkm_debug(subdev, "Train: %08x", result[i]);
249639c308eSBen Skeggs gt215_link_train_calc(result, train);
2507f4b9616SRoy Spliet
2513ecd329bSBen Skeggs nvkm_debug(subdev, "Train: %08x %08x %08x", train->r_100720,
2527f4b9616SRoy Spliet train->r_1111e0, train->r_111400);
2537f4b9616SRoy Spliet
2547f4b9616SRoy Spliet kfree(result);
2557f4b9616SRoy Spliet
2567f4b9616SRoy Spliet train->state = NVA3_TRAIN_DONE;
2577f4b9616SRoy Spliet
2587f4b9616SRoy Spliet return ret;
2597f4b9616SRoy Spliet
2607f4b9616SRoy Spliet out:
2617f4b9616SRoy Spliet if(ret == -EBUSY)
2627f4b9616SRoy Spliet f = NULL;
2637f4b9616SRoy Spliet
2647f4b9616SRoy Spliet train->state = NVA3_TRAIN_UNSUPPORTED;
2657f4b9616SRoy Spliet
266639c308eSBen Skeggs gt215_clk_post(clk, f);
267b1e4553cSBen Skeggs kfree(result);
2687f4b9616SRoy Spliet return ret;
2697f4b9616SRoy Spliet }
2707f4b9616SRoy Spliet
271e08a1d97SBaoyou Xie static int
gt215_link_train_init(struct gt215_ram * ram)272d36a99d2SBen Skeggs gt215_link_train_init(struct gt215_ram *ram)
2737f4b9616SRoy Spliet {
2747f4b9616SRoy Spliet static const u32 pattern[16] = {
2757f4b9616SRoy Spliet 0xaaaaaaaa, 0xcccccccc, 0xdddddddd, 0xeeeeeeee,
2767f4b9616SRoy Spliet 0x00000000, 0x11111111, 0x44444444, 0xdddddddd,
2777f4b9616SRoy Spliet 0x33333333, 0x55555555, 0x77777777, 0x66666666,
2787f4b9616SRoy Spliet 0x99999999, 0x88888888, 0xeeeeeeee, 0xbbbbbbbb,
2797f4b9616SRoy Spliet };
280639c308eSBen Skeggs struct gt215_ltrain *train = &ram->ltrain;
281d36a99d2SBen Skeggs struct nvkm_device *device = ram->base.fb->subdev.device;
282d36a99d2SBen Skeggs struct nvkm_bios *bios = device->bios;
2837f4b9616SRoy Spliet struct nvbios_M0205E M0205E;
2847f4b9616SRoy Spliet u8 ver, hdr, cnt, len;
2857f4b9616SRoy Spliet u32 r001700;
2862bfa0b01SBen Skeggs u64 addr;
2877f4b9616SRoy Spliet int ret, i = 0;
2887f4b9616SRoy Spliet
2897f4b9616SRoy Spliet train->state = NVA3_TRAIN_UNSUPPORTED;
2907f4b9616SRoy Spliet
2917f4b9616SRoy Spliet /* We support type "5"
2927f4b9616SRoy Spliet * XXX: training pattern table appears to be unused for this routine */
2937f4b9616SRoy Spliet if (!nvbios_M0205Ep(bios, i, &ver, &hdr, &cnt, &len, &M0205E))
2947f4b9616SRoy Spliet return -ENOENT;
2957f4b9616SRoy Spliet
2967f4b9616SRoy Spliet if (M0205E.type != 5)
2977f4b9616SRoy Spliet return 0;
2987f4b9616SRoy Spliet
2997f4b9616SRoy Spliet train->state = NVA3_TRAIN_ONCE;
3007f4b9616SRoy Spliet
3012bfa0b01SBen Skeggs ret = nvkm_ram_get(device, NVKM_RAM_MM_NORMAL, 0x01, 16, 0x8000,
3022bfa0b01SBen Skeggs true, true, &ram->ltrain.memory);
3037f4b9616SRoy Spliet if (ret)
3047f4b9616SRoy Spliet return ret;
3057f4b9616SRoy Spliet
3062bfa0b01SBen Skeggs addr = nvkm_memory_addr(ram->ltrain.memory);
3077f4b9616SRoy Spliet
3082bfa0b01SBen Skeggs nvkm_wr32(device, 0x100538, 0x10000000 | (addr >> 16));
3096758745bSBen Skeggs nvkm_wr32(device, 0x1005a8, 0x0000ffff);
3106758745bSBen Skeggs nvkm_mask(device, 0x10f800, 0x00000001, 0x00000001);
3117f4b9616SRoy Spliet
3127f4b9616SRoy Spliet for (i = 0; i < 0x30; i++) {
3136758745bSBen Skeggs nvkm_wr32(device, 0x10f8c0, (i << 8) | i);
3146758745bSBen Skeggs nvkm_wr32(device, 0x10f900, pattern[i % 16]);
3157f4b9616SRoy Spliet }
3167f4b9616SRoy Spliet
3177f4b9616SRoy Spliet for (i = 0; i < 0x30; i++) {
3186758745bSBen Skeggs nvkm_wr32(device, 0x10f8e0, (i << 8) | i);
3196758745bSBen Skeggs nvkm_wr32(device, 0x10f920, pattern[i % 16]);
3207f4b9616SRoy Spliet }
3217f4b9616SRoy Spliet
3227f4b9616SRoy Spliet /* And upload the pattern */
3236758745bSBen Skeggs r001700 = nvkm_rd32(device, 0x1700);
3242bfa0b01SBen Skeggs nvkm_wr32(device, 0x1700, addr >> 16);
3257f4b9616SRoy Spliet for (i = 0; i < 16; i++)
3266758745bSBen Skeggs nvkm_wr32(device, 0x700000 + (i << 2), pattern[i]);
3277f4b9616SRoy Spliet for (i = 0; i < 16; i++)
3286758745bSBen Skeggs nvkm_wr32(device, 0x700100 + (i << 2), pattern[i]);
3296758745bSBen Skeggs nvkm_wr32(device, 0x1700, r001700);
3307f4b9616SRoy Spliet
3316758745bSBen Skeggs train->r_100720 = nvkm_rd32(device, 0x100720);
3326758745bSBen Skeggs train->r_1111e0 = nvkm_rd32(device, 0x1111e0);
3336758745bSBen Skeggs train->r_111400 = nvkm_rd32(device, 0x111400);
3347f4b9616SRoy Spliet return 0;
3357f4b9616SRoy Spliet }
3367f4b9616SRoy Spliet
337e08a1d97SBaoyou Xie static void
gt215_link_train_fini(struct gt215_ram * ram)338d36a99d2SBen Skeggs gt215_link_train_fini(struct gt215_ram *ram)
3397f4b9616SRoy Spliet {
3402bfa0b01SBen Skeggs nvkm_memory_unref(&ram->ltrain.memory);
3417f4b9616SRoy Spliet }
3427f4b9616SRoy Spliet
343bf504b3fSRoy Spliet /*
344bf504b3fSRoy Spliet * RAM reclocking
345bf504b3fSRoy Spliet */
346bf504b3fSRoy Spliet #define T(t) cfg->timing_10_##t
347bf504b3fSRoy Spliet static int
gt215_ram_timing_calc(struct gt215_ram * ram,u32 * timing)348d36a99d2SBen Skeggs gt215_ram_timing_calc(struct gt215_ram *ram, u32 *timing)
349bf504b3fSRoy Spliet {
350bf504b3fSRoy Spliet struct nvbios_ramcfg *cfg = &ram->base.target.bios;
351d36a99d2SBen Skeggs struct nvkm_subdev *subdev = &ram->base.fb->subdev;
3523ecd329bSBen Skeggs struct nvkm_device *device = subdev->device;
353b0c7336bSRoy Spliet int tUNK_base, tUNK_40_0, prevCL;
354598a39e7SRoy Spliet u32 cur2, cur3, cur7, cur8;
355bf504b3fSRoy Spliet
3566758745bSBen Skeggs cur2 = nvkm_rd32(device, 0x100228);
3576758745bSBen Skeggs cur3 = nvkm_rd32(device, 0x10022c);
3586758745bSBen Skeggs cur7 = nvkm_rd32(device, 0x10023c);
3596758745bSBen Skeggs cur8 = nvkm_rd32(device, 0x100240);
360bf504b3fSRoy Spliet
361598a39e7SRoy Spliet
362598a39e7SRoy Spliet switch ((!T(CWL)) * ram->base.type) {
363d36a99d2SBen Skeggs case NVKM_RAM_TYPE_DDR2:
364b0c7336bSRoy Spliet T(CWL) = T(CL) - 1;
365598a39e7SRoy Spliet break;
366d36a99d2SBen Skeggs case NVKM_RAM_TYPE_GDDR3:
367598a39e7SRoy Spliet T(CWL) = ((cur2 & 0xff000000) >> 24) + 1;
368598a39e7SRoy Spliet break;
369598a39e7SRoy Spliet }
370bf504b3fSRoy Spliet
371b0c7336bSRoy Spliet prevCL = (cur3 & 0x000000ff) + 1;
372b0c7336bSRoy Spliet tUNK_base = ((cur7 & 0x00ff0000) >> 16) - prevCL;
373bf504b3fSRoy Spliet
374bf504b3fSRoy Spliet timing[0] = (T(RP) << 24 | T(RAS) << 16 | T(RFC) << 8 | T(RC));
375bf504b3fSRoy Spliet timing[1] = (T(WR) + 1 + T(CWL)) << 24 |
376bf504b3fSRoy Spliet max_t(u8,T(18), 1) << 16 |
377bf504b3fSRoy Spliet (T(WTR) + 1 + T(CWL)) << 8 |
378bf504b3fSRoy Spliet (5 + T(CL) - T(CWL));
379bf504b3fSRoy Spliet timing[2] = (T(CWL) - 1) << 24 |
380bf504b3fSRoy Spliet (T(RRD) << 16) |
381bf504b3fSRoy Spliet (T(RCDWR) << 8) |
382bf504b3fSRoy Spliet T(RCDRD);
383bf504b3fSRoy Spliet timing[3] = (cur3 & 0x00ff0000) |
384bf504b3fSRoy Spliet (0x30 + T(CL)) << 24 |
385bf504b3fSRoy Spliet (0xb + T(CL)) << 8 |
386bf504b3fSRoy Spliet (T(CL) - 1);
387bf504b3fSRoy Spliet timing[4] = T(20) << 24 |
388bf504b3fSRoy Spliet T(21) << 16 |
389bf504b3fSRoy Spliet T(13) << 8 |
390bf504b3fSRoy Spliet T(13);
391bf504b3fSRoy Spliet timing[5] = T(RFC) << 24 |
392bf504b3fSRoy Spliet max_t(u8,T(RCDRD), T(RCDWR)) << 16 |
393598a39e7SRoy Spliet max_t(u8, (T(CWL) + 6), (T(CL) + 2)) << 8 |
394bf504b3fSRoy Spliet T(RP);
395bf504b3fSRoy Spliet timing[6] = (0x5a + T(CL)) << 16 |
396598a39e7SRoy Spliet max_t(u8, 1, (6 - T(CL) + T(CWL))) << 8 |
397bf504b3fSRoy Spliet (0x50 + T(CL) - T(CWL));
398bf504b3fSRoy Spliet timing[7] = (cur7 & 0xff000000) |
399bf504b3fSRoy Spliet ((tUNK_base + T(CL)) << 16) |
400bf504b3fSRoy Spliet 0x202;
401bf504b3fSRoy Spliet timing[8] = cur8 & 0xffffff00;
402bf504b3fSRoy Spliet
403b0c7336bSRoy Spliet switch (ram->base.type) {
404d36a99d2SBen Skeggs case NVKM_RAM_TYPE_DDR2:
405d36a99d2SBen Skeggs case NVKM_RAM_TYPE_GDDR3:
406b0c7336bSRoy Spliet tUNK_40_0 = prevCL - (cur8 & 0xff);
407b0c7336bSRoy Spliet if (tUNK_40_0 > 0)
408b0c7336bSRoy Spliet timing[8] |= T(CL);
409b0c7336bSRoy Spliet break;
410b0c7336bSRoy Spliet default:
411b0c7336bSRoy Spliet break;
412b0c7336bSRoy Spliet }
413b0c7336bSRoy Spliet
4143ecd329bSBen Skeggs nvkm_debug(subdev, "Entry: 220: %08x %08x %08x %08x\n",
415bf504b3fSRoy Spliet timing[0], timing[1], timing[2], timing[3]);
4163ecd329bSBen Skeggs nvkm_debug(subdev, " 230: %08x %08x %08x %08x\n",
417bf504b3fSRoy Spliet timing[4], timing[5], timing[6], timing[7]);
4183ecd329bSBen Skeggs nvkm_debug(subdev, " 240: %08x\n", timing[8]);
419bf504b3fSRoy Spliet return 0;
420bf504b3fSRoy Spliet }
421bf504b3fSRoy Spliet #undef T
422bf504b3fSRoy Spliet
423b6a7907fSRoy Spliet static void
nvkm_sddr2_dll_reset(struct gt215_ramfuc * fuc)424639c308eSBen Skeggs nvkm_sddr2_dll_reset(struct gt215_ramfuc *fuc)
425b6a7907fSRoy Spliet {
426b6a7907fSRoy Spliet ram_mask(fuc, mr[0], 0x100, 0x100);
427b6a7907fSRoy Spliet ram_nsec(fuc, 1000);
428b6a7907fSRoy Spliet ram_mask(fuc, mr[0], 0x100, 0x000);
429b6a7907fSRoy Spliet ram_nsec(fuc, 1000);
430b6a7907fSRoy Spliet }
431b6a7907fSRoy Spliet
432b6a7907fSRoy Spliet static void
nvkm_sddr3_dll_disable(struct gt215_ramfuc * fuc,u32 * mr)433639c308eSBen Skeggs nvkm_sddr3_dll_disable(struct gt215_ramfuc *fuc, u32 *mr)
434b6a7907fSRoy Spliet {
435b6a7907fSRoy Spliet u32 mr1_old = ram_rd32(fuc, mr[1]);
436b6a7907fSRoy Spliet
437b6a7907fSRoy Spliet if (!(mr1_old & 0x1)) {
438b6a7907fSRoy Spliet ram_wr32(fuc, 0x1002d4, 0x00000001);
439b6a7907fSRoy Spliet ram_wr32(fuc, mr[1], mr[1]);
440b6a7907fSRoy Spliet ram_nsec(fuc, 1000);
441b6a7907fSRoy Spliet }
442b6a7907fSRoy Spliet }
443b6a7907fSRoy Spliet
444b6a7907fSRoy Spliet static void
nvkm_gddr3_dll_disable(struct gt215_ramfuc * fuc,u32 * mr)445639c308eSBen Skeggs nvkm_gddr3_dll_disable(struct gt215_ramfuc *fuc, u32 *mr)
446598a39e7SRoy Spliet {
447598a39e7SRoy Spliet u32 mr1_old = ram_rd32(fuc, mr[1]);
448598a39e7SRoy Spliet
449598a39e7SRoy Spliet if (!(mr1_old & 0x40)) {
450598a39e7SRoy Spliet ram_wr32(fuc, mr[1], mr[1]);
451598a39e7SRoy Spliet ram_nsec(fuc, 1000);
452598a39e7SRoy Spliet }
453598a39e7SRoy Spliet }
454598a39e7SRoy Spliet
455598a39e7SRoy Spliet static void
gt215_ram_lock_pll(struct gt215_ramfuc * fuc,struct gt215_clk_info * mclk)456639c308eSBen Skeggs gt215_ram_lock_pll(struct gt215_ramfuc *fuc, struct gt215_clk_info *mclk)
457b6a7907fSRoy Spliet {
458b6a7907fSRoy Spliet ram_wr32(fuc, 0x004004, mclk->pll);
459b6a7907fSRoy Spliet ram_mask(fuc, 0x004000, 0x00000001, 0x00000001);
460b6a7907fSRoy Spliet ram_mask(fuc, 0x004000, 0x00000010, 0x00000000);
461b6a7907fSRoy Spliet ram_wait(fuc, 0x004000, 0x00020000, 0x00020000, 64000);
462b6a7907fSRoy Spliet ram_mask(fuc, 0x004000, 0x00000010, 0x00000010);
463b6a7907fSRoy Spliet }
464b6a7907fSRoy Spliet
465598a39e7SRoy Spliet static void
gt215_ram_gpio(struct gt215_ramfuc * fuc,u8 tag,u32 val)466e0a37f85SRoy Spliet gt215_ram_gpio(struct gt215_ramfuc *fuc, u8 tag, u32 val)
467598a39e7SRoy Spliet {
4682ea7249fSBen Skeggs struct nvkm_gpio *gpio = fuc->base.fb->subdev.device->gpio;
469598a39e7SRoy Spliet struct dcb_gpio_func func;
470598a39e7SRoy Spliet u32 reg, sh, gpio_val;
471598a39e7SRoy Spliet int ret;
472598a39e7SRoy Spliet
473e0a37f85SRoy Spliet if (nvkm_gpio_get(gpio, 0, tag, DCB_GPIO_UNUSED) != val) {
474e0a37f85SRoy Spliet ret = nvkm_gpio_find(gpio, 0, tag, DCB_GPIO_UNUSED, &func);
475598a39e7SRoy Spliet if (ret)
476598a39e7SRoy Spliet return;
477598a39e7SRoy Spliet
478e0a37f85SRoy Spliet reg = func.line >> 3;
479e0a37f85SRoy Spliet sh = (func.line & 0x7) << 2;
480e0a37f85SRoy Spliet gpio_val = ram_rd32(fuc, gpio[reg]);
481598a39e7SRoy Spliet if (gpio_val & (8 << sh))
482598a39e7SRoy Spliet val = !val;
483e0a37f85SRoy Spliet if (!(func.log[1] & 1))
484e0a37f85SRoy Spliet val = !val;
485598a39e7SRoy Spliet
486e0a37f85SRoy Spliet ram_mask(fuc, gpio[reg], (0x3 << sh), ((val | 0x2) << sh));
487598a39e7SRoy Spliet ram_nsec(fuc, 20000);
488598a39e7SRoy Spliet }
489598a39e7SRoy Spliet }
490598a39e7SRoy Spliet
49175faef78SBen Skeggs static int
gt215_ram_calc(struct nvkm_ram * base,u32 freq)492d36a99d2SBen Skeggs gt215_ram_calc(struct nvkm_ram *base, u32 freq)
493aae95ca7SBen Skeggs {
494d36a99d2SBen Skeggs struct gt215_ram *ram = gt215_ram(base);
495639c308eSBen Skeggs struct gt215_ramfuc *fuc = &ram->fuc;
496639c308eSBen Skeggs struct gt215_ltrain *train = &ram->ltrain;
497d36a99d2SBen Skeggs struct nvkm_subdev *subdev = &ram->base.fb->subdev;
4983ecd329bSBen Skeggs struct nvkm_device *device = subdev->device;
4993ecd329bSBen Skeggs struct nvkm_bios *bios = device->bios;
500639c308eSBen Skeggs struct gt215_clk_info mclk;
501ef6e8f4cSRoy Spliet struct nvkm_gpio *gpio = device->gpio;
502639c308eSBen Skeggs struct nvkm_ram_data *next;
503c378eb74SBen Skeggs u8 ver, hdr, cnt, len, strap;
504aae95ca7SBen Skeggs u32 data;
505b6a7907fSRoy Spliet u32 r004018, r100760, r100da0, r111100, ctrl;
506aae95ca7SBen Skeggs u32 unk714, unk718, unk71c;
507c378eb74SBen Skeggs int ret, i;
508bf504b3fSRoy Spliet u32 timing[9];
509b6a7907fSRoy Spliet bool pll2pll;
510c378eb74SBen Skeggs
511c378eb74SBen Skeggs next = &ram->base.target;
512c378eb74SBen Skeggs next->freq = freq;
513c378eb74SBen Skeggs ram->base.next = next;
514aae95ca7SBen Skeggs
5157f4b9616SRoy Spliet if (ram->ltrain.state == NVA3_TRAIN_ONCE)
516d36a99d2SBen Skeggs gt215_link_train(ram);
5177f4b9616SRoy Spliet
518aae95ca7SBen Skeggs /* lookup memory config data relevant to the target frequency */
519b6a7907fSRoy Spliet data = nvbios_rammapEm(bios, freq / 1000, &ver, &hdr, &cnt, &len,
520b6a7907fSRoy Spliet &next->bios);
521b6a7907fSRoy Spliet if (!data || ver != 0x10 || hdr < 0x05) {
5223ecd329bSBen Skeggs nvkm_error(subdev, "invalid/missing rammap entry\n");
523aae95ca7SBen Skeggs return -EINVAL;
524aae95ca7SBen Skeggs }
525aae95ca7SBen Skeggs
526aae95ca7SBen Skeggs /* locate specific data set for the attached memory */
527d36a99d2SBen Skeggs strap = nvbios_ramcfg_index(subdev);
528aae95ca7SBen Skeggs if (strap >= cnt) {
5293ecd329bSBen Skeggs nvkm_error(subdev, "invalid ramcfg strap\n");
530aae95ca7SBen Skeggs return -EINVAL;
531aae95ca7SBen Skeggs }
532aae95ca7SBen Skeggs
533c378eb74SBen Skeggs data = nvbios_rammapSp(bios, data, ver, hdr, cnt, len, strap,
534c378eb74SBen Skeggs &ver, &hdr, &next->bios);
535b6a7907fSRoy Spliet if (!data || ver != 0x10 || hdr < 0x09) {
5363ecd329bSBen Skeggs nvkm_error(subdev, "invalid/missing ramcfg entry\n");
537aae95ca7SBen Skeggs return -EINVAL;
538aae95ca7SBen Skeggs }
539aae95ca7SBen Skeggs
540aae95ca7SBen Skeggs /* lookup memory timings, if bios says they're present */
541c378eb74SBen Skeggs if (next->bios.ramcfg_timing != 0xff) {
542c378eb74SBen Skeggs data = nvbios_timingEp(bios, next->bios.ramcfg_timing,
543c378eb74SBen Skeggs &ver, &hdr, &cnt, &len,
544c378eb74SBen Skeggs &next->bios);
545b6a7907fSRoy Spliet if (!data || ver != 0x10 || hdr < 0x17) {
5463ecd329bSBen Skeggs nvkm_error(subdev, "invalid/missing timing entry\n");
547aae95ca7SBen Skeggs return -EINVAL;
548aae95ca7SBen Skeggs }
549aae95ca7SBen Skeggs }
550aae95ca7SBen Skeggs
551d36a99d2SBen Skeggs ret = gt215_pll_info(device->clk, 0x12, 0x4000, freq, &mclk);
552aae95ca7SBen Skeggs if (ret < 0) {
5533ecd329bSBen Skeggs nvkm_error(subdev, "failed mclk calculation\n");
554aae95ca7SBen Skeggs return ret;
555aae95ca7SBen Skeggs }
556aae95ca7SBen Skeggs
557d36a99d2SBen Skeggs gt215_ram_timing_calc(ram, timing);
558bf504b3fSRoy Spliet
559d36a99d2SBen Skeggs ret = ram_init(fuc, ram->base.fb);
560aae95ca7SBen Skeggs if (ret)
561aae95ca7SBen Skeggs return ret;
562aae95ca7SBen Skeggs
563b6a7907fSRoy Spliet /* Determine ram-specific MR values */
564b6a7907fSRoy Spliet ram->base.mr[0] = ram_rd32(fuc, mr[0]);
565b6a7907fSRoy Spliet ram->base.mr[1] = ram_rd32(fuc, mr[1]);
566b6a7907fSRoy Spliet ram->base.mr[2] = ram_rd32(fuc, mr[2]);
567b6a7907fSRoy Spliet
568b6a7907fSRoy Spliet switch (ram->base.type) {
569d36a99d2SBen Skeggs case NVKM_RAM_TYPE_DDR2:
570639c308eSBen Skeggs ret = nvkm_sddr2_calc(&ram->base);
571b0c7336bSRoy Spliet break;
572d36a99d2SBen Skeggs case NVKM_RAM_TYPE_DDR3:
573639c308eSBen Skeggs ret = nvkm_sddr3_calc(&ram->base);
574b6a7907fSRoy Spliet break;
575d36a99d2SBen Skeggs case NVKM_RAM_TYPE_GDDR3:
576639c308eSBen Skeggs ret = nvkm_gddr3_calc(&ram->base);
577598a39e7SRoy Spliet break;
578b6a7907fSRoy Spliet default:
579b6a7907fSRoy Spliet ret = -ENOSYS;
580b6a7907fSRoy Spliet break;
581b6a7907fSRoy Spliet }
582b6a7907fSRoy Spliet
583b6a7907fSRoy Spliet if (ret)
584b6a7907fSRoy Spliet return ret;
585b6a7907fSRoy Spliet
5863b582bedSRoy Spliet /* XXX: 750MHz seems rather arbitrary */
587aae95ca7SBen Skeggs if (freq <= 750000) {
588aae95ca7SBen Skeggs r004018 = 0x10000000;
589aae95ca7SBen Skeggs r100760 = 0x22222222;
590b6a7907fSRoy Spliet r100da0 = 0x00000010;
591aae95ca7SBen Skeggs } else {
592aae95ca7SBen Skeggs r004018 = 0x00000000;
593aae95ca7SBen Skeggs r100760 = 0x00000000;
594b6a7907fSRoy Spliet r100da0 = 0x00000000;
595aae95ca7SBen Skeggs }
596aae95ca7SBen Skeggs
5977164f4c5SRoy Spliet if (!next->bios.ramcfg_DLLoff)
598b6a7907fSRoy Spliet r004018 |= 0x00004000;
599b6a7907fSRoy Spliet
600b6a7907fSRoy Spliet /* pll2pll requires to switch to a safe clock first */
601aae95ca7SBen Skeggs ctrl = ram_rd32(fuc, 0x004000);
602b6a7907fSRoy Spliet pll2pll = (!(ctrl & 0x00000008)) && mclk.pll;
603aae95ca7SBen Skeggs
604b6a7907fSRoy Spliet /* Pre, NVIDIA does this outside the script */
605c378eb74SBen Skeggs if (next->bios.ramcfg_10_02_10) {
606aae95ca7SBen Skeggs ram_mask(fuc, 0x111104, 0x00000600, 0x00000000);
607aae95ca7SBen Skeggs } else {
608aae95ca7SBen Skeggs ram_mask(fuc, 0x111100, 0x40000000, 0x40000000);
609aae95ca7SBen Skeggs ram_mask(fuc, 0x111104, 0x00000180, 0x00000000);
610aae95ca7SBen Skeggs }
611b6a7907fSRoy Spliet /* Always disable this bit during reclock */
612aae95ca7SBen Skeggs ram_mask(fuc, 0x100200, 0x00000800, 0x00000000);
613aae95ca7SBen Skeggs
614b6a7907fSRoy Spliet /* If switching from non-pll to pll, lock before disabling FB */
615b6a7907fSRoy Spliet if (mclk.pll && !pll2pll) {
616b6a7907fSRoy Spliet ram_mask(fuc, 0x004128, 0x003f3141, mclk.clk | 0x00000101);
617639c308eSBen Skeggs gt215_ram_lock_pll(fuc, &mclk);
618b6a7907fSRoy Spliet }
619b6a7907fSRoy Spliet
620b6a7907fSRoy Spliet /* Start with disabling some CRTCs and PFIFO? */
621b6a7907fSRoy Spliet ram_wait_vblank(fuc);
622b6a7907fSRoy Spliet ram_wr32(fuc, 0x611200, 0x3300);
623b6a7907fSRoy Spliet ram_mask(fuc, 0x002504, 0x1, 0x1);
624b6a7907fSRoy Spliet ram_nsec(fuc, 10000);
625b6a7907fSRoy Spliet ram_wait(fuc, 0x002504, 0x10, 0x10, 20000); /* XXX: or longer? */
626b6a7907fSRoy Spliet ram_block(fuc);
627b6a7907fSRoy Spliet ram_nsec(fuc, 2000);
628b6a7907fSRoy Spliet
629598a39e7SRoy Spliet if (!next->bios.ramcfg_10_02_10) {
630d36a99d2SBen Skeggs if (ram->base.type == NVKM_RAM_TYPE_GDDR3)
631598a39e7SRoy Spliet ram_mask(fuc, 0x111100, 0x04020000, 0x00020000);
632598a39e7SRoy Spliet else
633598a39e7SRoy Spliet ram_mask(fuc, 0x111100, 0x04020000, 0x04020000);
634598a39e7SRoy Spliet }
635b6a7907fSRoy Spliet
636b6a7907fSRoy Spliet /* If we're disabling the DLL, do it now */
6377164f4c5SRoy Spliet switch (next->bios.ramcfg_DLLoff * ram->base.type) {
638d36a99d2SBen Skeggs case NVKM_RAM_TYPE_DDR3:
639639c308eSBen Skeggs nvkm_sddr3_dll_disable(fuc, ram->base.mr);
640b0c7336bSRoy Spliet break;
641d36a99d2SBen Skeggs case NVKM_RAM_TYPE_GDDR3:
642639c308eSBen Skeggs nvkm_gddr3_dll_disable(fuc, ram->base.mr);
643598a39e7SRoy Spliet break;
644b0c7336bSRoy Spliet }
645b6a7907fSRoy Spliet
646e0a37f85SRoy Spliet if (next->bios.timing_10_ODT)
647e0a37f85SRoy Spliet gt215_ram_gpio(fuc, 0x2e, 1);
648598a39e7SRoy Spliet
649b6a7907fSRoy Spliet /* Brace RAM for impact */
650aae95ca7SBen Skeggs ram_wr32(fuc, 0x1002d4, 0x00000001);
651aae95ca7SBen Skeggs ram_wr32(fuc, 0x1002d0, 0x00000001);
652aae95ca7SBen Skeggs ram_wr32(fuc, 0x1002d0, 0x00000001);
653aae95ca7SBen Skeggs ram_wr32(fuc, 0x100210, 0x00000000);
654aae95ca7SBen Skeggs ram_wr32(fuc, 0x1002dc, 0x00000001);
655aae95ca7SBen Skeggs ram_nsec(fuc, 2000);
656aae95ca7SBen Skeggs
657d36a99d2SBen Skeggs if (device->chipset == 0xa3 && freq <= 500000)
658b6a7907fSRoy Spliet ram_mask(fuc, 0x100700, 0x00000006, 0x00000006);
659b6a7907fSRoy Spliet
660ef6e8f4cSRoy Spliet /* Alter FBVDD/Q, apparently must be done with PLL disabled, thus
661ef6e8f4cSRoy Spliet * set it to bypass */
662ef6e8f4cSRoy Spliet if (nvkm_gpio_get(gpio, 0, 0x18, DCB_GPIO_UNUSED) ==
663ef6e8f4cSRoy Spliet next->bios.ramcfg_FBVDDQ) {
664ef6e8f4cSRoy Spliet data = ram_rd32(fuc, 0x004000) & 0x9;
665ef6e8f4cSRoy Spliet
666ef6e8f4cSRoy Spliet if (data == 0x1)
667ef6e8f4cSRoy Spliet ram_mask(fuc, 0x004000, 0x8, 0x8);
668ef6e8f4cSRoy Spliet if (data & 0x1)
669ef6e8f4cSRoy Spliet ram_mask(fuc, 0x004000, 0x1, 0x0);
670ef6e8f4cSRoy Spliet
671ef6e8f4cSRoy Spliet gt215_ram_gpio(fuc, 0x18, !next->bios.ramcfg_FBVDDQ);
672ef6e8f4cSRoy Spliet
673ef6e8f4cSRoy Spliet if (data & 0x1)
674ef6e8f4cSRoy Spliet ram_mask(fuc, 0x004000, 0x1, 0x1);
675ef6e8f4cSRoy Spliet }
676ef6e8f4cSRoy Spliet
677b6a7907fSRoy Spliet /* Fiddle with clocks */
678b6a7907fSRoy Spliet /* There's 4 scenario's
679b6a7907fSRoy Spliet * pll->pll: first switch to a 324MHz clock, set up new PLL, switch
680b6a7907fSRoy Spliet * clk->pll: Set up new PLL, switch
681b6a7907fSRoy Spliet * pll->clk: Set up clock, switch
682b6a7907fSRoy Spliet * clk->clk: Overwrite ctrl and other bits, switch */
683b6a7907fSRoy Spliet
684b6a7907fSRoy Spliet /* Switch to regular clock - 324MHz */
685b6a7907fSRoy Spliet if (pll2pll) {
686b6a7907fSRoy Spliet ram_mask(fuc, 0x004000, 0x00000004, 0x00000004);
687b6a7907fSRoy Spliet ram_mask(fuc, 0x004168, 0x003f3141, 0x00083101);
688b6a7907fSRoy Spliet ram_mask(fuc, 0x004000, 0x00000008, 0x00000008);
689aae95ca7SBen Skeggs ram_mask(fuc, 0x1110e0, 0x00088000, 0x00088000);
690aae95ca7SBen Skeggs ram_wr32(fuc, 0x004018, 0x00001000);
691639c308eSBen Skeggs gt215_ram_lock_pll(fuc, &mclk);
692aae95ca7SBen Skeggs }
693aae95ca7SBen Skeggs
694b6a7907fSRoy Spliet if (mclk.pll) {
695b6a7907fSRoy Spliet ram_mask(fuc, 0x004000, 0x00000105, 0x00000105);
696b6a7907fSRoy Spliet ram_wr32(fuc, 0x004018, 0x00001000 | r004018);
697b6a7907fSRoy Spliet ram_wr32(fuc, 0x100da0, r100da0);
698b6a7907fSRoy Spliet } else {
699b6a7907fSRoy Spliet ram_mask(fuc, 0x004168, 0x003f3141, mclk.clk | 0x00000101);
700b6a7907fSRoy Spliet ram_mask(fuc, 0x004000, 0x00000108, 0x00000008);
701b6a7907fSRoy Spliet ram_mask(fuc, 0x1110e0, 0x00088000, 0x00088000);
702b6a7907fSRoy Spliet ram_wr32(fuc, 0x004018, 0x00009000 | r004018);
703b6a7907fSRoy Spliet ram_wr32(fuc, 0x100da0, r100da0);
704b6a7907fSRoy Spliet }
705b6a7907fSRoy Spliet ram_nsec(fuc, 20000);
706b6a7907fSRoy Spliet
707c378eb74SBen Skeggs if (next->bios.rammap_10_04_08) {
708c378eb74SBen Skeggs ram_wr32(fuc, 0x1005a0, next->bios.ramcfg_10_06 << 16 |
709c378eb74SBen Skeggs next->bios.ramcfg_10_05 << 8 |
710c378eb74SBen Skeggs next->bios.ramcfg_10_05);
711c378eb74SBen Skeggs ram_wr32(fuc, 0x1005a4, next->bios.ramcfg_10_08 << 8 |
712c378eb74SBen Skeggs next->bios.ramcfg_10_07);
713c378eb74SBen Skeggs ram_wr32(fuc, 0x10f804, next->bios.ramcfg_10_09_f0 << 20 |
714c378eb74SBen Skeggs next->bios.ramcfg_10_03_0f << 16 |
715c378eb74SBen Skeggs next->bios.ramcfg_10_09_0f |
716c378eb74SBen Skeggs 0x80000000);
717aae95ca7SBen Skeggs ram_mask(fuc, 0x10053c, 0x00001000, 0x00000000);
718aae95ca7SBen Skeggs } else {
719b6a7907fSRoy Spliet if (train->state == NVA3_TRAIN_DONE) {
720b6a7907fSRoy Spliet ram_wr32(fuc, 0x100080, 0x1020);
721b6a7907fSRoy Spliet ram_mask(fuc, 0x111400, 0xffffffff, train->r_111400);
722b6a7907fSRoy Spliet ram_mask(fuc, 0x1111e0, 0xffffffff, train->r_1111e0);
723b6a7907fSRoy Spliet ram_mask(fuc, 0x100720, 0xffffffff, train->r_100720);
724b6a7907fSRoy Spliet }
725aae95ca7SBen Skeggs ram_mask(fuc, 0x10053c, 0x00001000, 0x00001000);
726aae95ca7SBen Skeggs ram_mask(fuc, 0x10f804, 0x80000000, 0x00000000);
727aae95ca7SBen Skeggs ram_mask(fuc, 0x100760, 0x22222222, r100760);
728aae95ca7SBen Skeggs ram_mask(fuc, 0x1007a0, 0x22222222, r100760);
729aae95ca7SBen Skeggs ram_mask(fuc, 0x1007e0, 0x22222222, r100760);
730aae95ca7SBen Skeggs }
731aae95ca7SBen Skeggs
732d36a99d2SBen Skeggs if (device->chipset == 0xa3 && freq > 500000) {
733b6a7907fSRoy Spliet ram_mask(fuc, 0x100700, 0x00000006, 0x00000000);
734aae95ca7SBen Skeggs }
735aae95ca7SBen Skeggs
736b6a7907fSRoy Spliet /* Final switch */
737b6a7907fSRoy Spliet if (mclk.pll) {
738b6a7907fSRoy Spliet ram_mask(fuc, 0x1110e0, 0x00088000, 0x00011000);
739b6a7907fSRoy Spliet ram_mask(fuc, 0x004000, 0x00000008, 0x00000000);
740b6a7907fSRoy Spliet }
741b6a7907fSRoy Spliet
742aae95ca7SBen Skeggs ram_wr32(fuc, 0x1002dc, 0x00000000);
743aae95ca7SBen Skeggs ram_wr32(fuc, 0x1002d4, 0x00000001);
744aae95ca7SBen Skeggs ram_wr32(fuc, 0x100210, 0x80000000);
745b6a7907fSRoy Spliet ram_nsec(fuc, 2000);
746aae95ca7SBen Skeggs
747b6a7907fSRoy Spliet /* Set RAM MR parameters and timings */
748b0c7336bSRoy Spliet for (i = 2; i >= 0; i--) {
749b0c7336bSRoy Spliet if (ram_rd32(fuc, mr[i]) != ram->base.mr[i]) {
750b0c7336bSRoy Spliet ram_wr32(fuc, mr[i], ram->base.mr[i]);
751aae95ca7SBen Skeggs ram_nsec(fuc, 1000);
752b0c7336bSRoy Spliet }
753b0c7336bSRoy Spliet }
754aae95ca7SBen Skeggs
755bf504b3fSRoy Spliet ram_wr32(fuc, 0x100220[3], timing[3]);
756bf504b3fSRoy Spliet ram_wr32(fuc, 0x100220[1], timing[1]);
757bf504b3fSRoy Spliet ram_wr32(fuc, 0x100220[6], timing[6]);
758bf504b3fSRoy Spliet ram_wr32(fuc, 0x100220[7], timing[7]);
759bf504b3fSRoy Spliet ram_wr32(fuc, 0x100220[2], timing[2]);
760bf504b3fSRoy Spliet ram_wr32(fuc, 0x100220[4], timing[4]);
761bf504b3fSRoy Spliet ram_wr32(fuc, 0x100220[5], timing[5]);
762bf504b3fSRoy Spliet ram_wr32(fuc, 0x100220[0], timing[0]);
763bf504b3fSRoy Spliet ram_wr32(fuc, 0x100220[8], timing[8]);
764aae95ca7SBen Skeggs
765bf504b3fSRoy Spliet /* Misc */
766c378eb74SBen Skeggs ram_mask(fuc, 0x100200, 0x00001000, !next->bios.ramcfg_10_02_08 << 12);
767aae95ca7SBen Skeggs
768b6a7907fSRoy Spliet /* XXX: A lot of "chipset"/"ram type" specific stuff...? */
769b6a7907fSRoy Spliet unk714 = ram_rd32(fuc, 0x100714) & ~0xf0000130;
770aae95ca7SBen Skeggs unk718 = ram_rd32(fuc, 0x100718) & ~0x00000100;
771aae95ca7SBen Skeggs unk71c = ram_rd32(fuc, 0x10071c) & ~0x00000100;
772b6a7907fSRoy Spliet r111100 = ram_rd32(fuc, 0x111100) & ~0x3a800000;
773b6a7907fSRoy Spliet
7740b0b78cdSRoy Spliet /* NVA8 seems to skip various bits related to ramcfg_10_02_04 */
7750b0b78cdSRoy Spliet if (device->chipset == 0xa8) {
7760b0b78cdSRoy Spliet r111100 |= 0x08000000;
7770b0b78cdSRoy Spliet if (!next->bios.ramcfg_10_02_04)
7780b0b78cdSRoy Spliet unk714 |= 0x00000010;
7790b0b78cdSRoy Spliet } else {
780b6a7907fSRoy Spliet if (next->bios.ramcfg_10_02_04) {
781b6a7907fSRoy Spliet switch (ram->base.type) {
782d36a99d2SBen Skeggs case NVKM_RAM_TYPE_DDR2:
7830b0b78cdSRoy Spliet case NVKM_RAM_TYPE_DDR3:
7840b0b78cdSRoy Spliet r111100 &= ~0x00000020;
7850b0b78cdSRoy Spliet if (next->bios.ramcfg_10_02_10)
7860b0b78cdSRoy Spliet r111100 |= 0x08000004;
7870b0b78cdSRoy Spliet else
7880b0b78cdSRoy Spliet r111100 |= 0x00000024;
789b0c7336bSRoy Spliet break;
790b6a7907fSRoy Spliet default:
791b6a7907fSRoy Spliet break;
792b6a7907fSRoy Spliet }
793b6a7907fSRoy Spliet } else {
794b6a7907fSRoy Spliet switch (ram->base.type) {
795d36a99d2SBen Skeggs case NVKM_RAM_TYPE_DDR2:
796d36a99d2SBen Skeggs case NVKM_RAM_TYPE_DDR3:
7970b0b78cdSRoy Spliet r111100 &= ~0x00000024;
798b6a7907fSRoy Spliet r111100 |= 0x12800000;
7990b0b78cdSRoy Spliet
8000b0b78cdSRoy Spliet if (next->bios.ramcfg_10_02_10)
8010b0b78cdSRoy Spliet r111100 |= 0x08000000;
802b6a7907fSRoy Spliet unk714 |= 0x00000010;
803b6a7907fSRoy Spliet break;
804d36a99d2SBen Skeggs case NVKM_RAM_TYPE_GDDR3:
805598a39e7SRoy Spliet r111100 |= 0x30000000;
806598a39e7SRoy Spliet unk714 |= 0x00000020;
807598a39e7SRoy Spliet break;
808b6a7907fSRoy Spliet default:
809b6a7907fSRoy Spliet break;
810b6a7907fSRoy Spliet }
811b6a7907fSRoy Spliet }
8120b0b78cdSRoy Spliet }
813b6a7907fSRoy Spliet
814b6a7907fSRoy Spliet unk714 |= (next->bios.ramcfg_10_04_01) << 8;
815b6a7907fSRoy Spliet
816c378eb74SBen Skeggs if (next->bios.ramcfg_10_02_20)
817aae95ca7SBen Skeggs unk714 |= 0xf0000000;
818c378eb74SBen Skeggs if (next->bios.ramcfg_10_02_02)
819aae95ca7SBen Skeggs unk718 |= 0x00000100;
820b6a7907fSRoy Spliet if (next->bios.ramcfg_10_02_01)
821b6a7907fSRoy Spliet unk71c |= 0x00000100;
822b6a7907fSRoy Spliet if (next->bios.timing_10_24 != 0xff) {
823b6a7907fSRoy Spliet unk718 &= ~0xf0000000;
824b6a7907fSRoy Spliet unk718 |= next->bios.timing_10_24 << 28;
825b6a7907fSRoy Spliet }
826c378eb74SBen Skeggs if (next->bios.ramcfg_10_02_10)
827b6a7907fSRoy Spliet r111100 &= ~0x04020000;
828aae95ca7SBen Skeggs
829b6a7907fSRoy Spliet ram_mask(fuc, 0x100714, 0xffffffff, unk714);
830b6a7907fSRoy Spliet ram_mask(fuc, 0x10071c, 0xffffffff, unk71c);
831b6a7907fSRoy Spliet ram_mask(fuc, 0x100718, 0xffffffff, unk718);
832b6a7907fSRoy Spliet ram_mask(fuc, 0x111100, 0xffffffff, r111100);
833aae95ca7SBen Skeggs
834e0a37f85SRoy Spliet if (!next->bios.timing_10_ODT)
835e0a37f85SRoy Spliet gt215_ram_gpio(fuc, 0x2e, 0);
836598a39e7SRoy Spliet
837b6a7907fSRoy Spliet /* Reset DLL */
8387164f4c5SRoy Spliet if (!next->bios.ramcfg_DLLoff)
839639c308eSBen Skeggs nvkm_sddr2_dll_reset(fuc);
840b6a7907fSRoy Spliet
841d36a99d2SBen Skeggs if (ram->base.type == NVKM_RAM_TYPE_GDDR3) {
842598a39e7SRoy Spliet ram_nsec(fuc, 31000);
843598a39e7SRoy Spliet } else {
844b6a7907fSRoy Spliet ram_nsec(fuc, 14000);
845598a39e7SRoy Spliet }
846b6a7907fSRoy Spliet
847d36a99d2SBen Skeggs if (ram->base.type == NVKM_RAM_TYPE_DDR3) {
848b6a7907fSRoy Spliet ram_wr32(fuc, 0x100264, 0x1);
849aae95ca7SBen Skeggs ram_nsec(fuc, 2000);
850b0c7336bSRoy Spliet }
851aae95ca7SBen Skeggs
852b6a7907fSRoy Spliet ram_nuke(fuc, 0x100700);
853b6a7907fSRoy Spliet ram_mask(fuc, 0x100700, 0x01000000, 0x01000000);
854b6a7907fSRoy Spliet ram_mask(fuc, 0x100700, 0x01000000, 0x00000000);
855b6a7907fSRoy Spliet
856b6a7907fSRoy Spliet /* Re-enable FB */
857b6a7907fSRoy Spliet ram_unblock(fuc);
858b6a7907fSRoy Spliet ram_wr32(fuc, 0x611200, 0x3330);
859b6a7907fSRoy Spliet
860b6a7907fSRoy Spliet /* Post fiddlings */
861c378eb74SBen Skeggs if (next->bios.rammap_10_04_02)
862aae95ca7SBen Skeggs ram_mask(fuc, 0x100200, 0x00000800, 0x00000800);
863c378eb74SBen Skeggs if (next->bios.ramcfg_10_02_10) {
864aae95ca7SBen Skeggs ram_mask(fuc, 0x111104, 0x00000180, 0x00000180);
865aae95ca7SBen Skeggs ram_mask(fuc, 0x111100, 0x40000000, 0x00000000);
866aae95ca7SBen Skeggs } else {
867aae95ca7SBen Skeggs ram_mask(fuc, 0x111104, 0x00000600, 0x00000600);
868aae95ca7SBen Skeggs }
869aae95ca7SBen Skeggs
870aae95ca7SBen Skeggs if (mclk.pll) {
871aae95ca7SBen Skeggs ram_mask(fuc, 0x004168, 0x00000001, 0x00000000);
872aae95ca7SBen Skeggs ram_mask(fuc, 0x004168, 0x00000100, 0x00000000);
873aae95ca7SBen Skeggs } else {
874aae95ca7SBen Skeggs ram_mask(fuc, 0x004000, 0x00000001, 0x00000000);
875aae95ca7SBen Skeggs ram_mask(fuc, 0x004128, 0x00000001, 0x00000000);
876aae95ca7SBen Skeggs ram_mask(fuc, 0x004128, 0x00000100, 0x00000000);
877aae95ca7SBen Skeggs }
878aae95ca7SBen Skeggs
879aae95ca7SBen Skeggs return 0;
880aae95ca7SBen Skeggs }
881aae95ca7SBen Skeggs
882aae95ca7SBen Skeggs static int
gt215_ram_prog(struct nvkm_ram * base)883d36a99d2SBen Skeggs gt215_ram_prog(struct nvkm_ram *base)
884aae95ca7SBen Skeggs {
885d36a99d2SBen Skeggs struct gt215_ram *ram = gt215_ram(base);
886639c308eSBen Skeggs struct gt215_ramfuc *fuc = &ram->fuc;
887d36a99d2SBen Skeggs struct nvkm_device *device = ram->base.fb->subdev.device;
888639c308eSBen Skeggs bool exec = nvkm_boolopt(device->cfgopt, "NvMemExec", true);
889b6a7907fSRoy Spliet
890b6a7907fSRoy Spliet if (exec) {
8916758745bSBen Skeggs nvkm_mask(device, 0x001534, 0x2, 0x2);
892b6a7907fSRoy Spliet
893b6a7907fSRoy Spliet ram_exec(fuc, true);
894b6a7907fSRoy Spliet
895b6a7907fSRoy Spliet /* Post-processing, avoids flicker */
8966758745bSBen Skeggs nvkm_mask(device, 0x002504, 0x1, 0x0);
8976758745bSBen Skeggs nvkm_mask(device, 0x001534, 0x2, 0x0);
898b6a7907fSRoy Spliet
8996758745bSBen Skeggs nvkm_mask(device, 0x616308, 0x10, 0x10);
9006758745bSBen Skeggs nvkm_mask(device, 0x616b08, 0x10, 0x10);
901b6a7907fSRoy Spliet } else {
902b6a7907fSRoy Spliet ram_exec(fuc, false);
903b6a7907fSRoy Spliet }
904aae95ca7SBen Skeggs return 0;
905aae95ca7SBen Skeggs }
906aae95ca7SBen Skeggs
907aae95ca7SBen Skeggs static void
gt215_ram_tidy(struct nvkm_ram * base)908d36a99d2SBen Skeggs gt215_ram_tidy(struct nvkm_ram *base)
909aae95ca7SBen Skeggs {
910d36a99d2SBen Skeggs struct gt215_ram *ram = gt215_ram(base);
911d36a99d2SBen Skeggs ram_exec(&ram->fuc, false);
912aae95ca7SBen Skeggs }
913aae95ca7SBen Skeggs
914aae95ca7SBen Skeggs static int
gt215_ram_init(struct nvkm_ram * base)915d36a99d2SBen Skeggs gt215_ram_init(struct nvkm_ram *base)
916aae95ca7SBen Skeggs {
917d36a99d2SBen Skeggs struct gt215_ram *ram = gt215_ram(base);
918d36a99d2SBen Skeggs gt215_link_train_init(ram);
9197f4b9616SRoy Spliet return 0;
920aae95ca7SBen Skeggs }
9217f4b9616SRoy Spliet
922d36a99d2SBen Skeggs static void *
gt215_ram_dtor(struct nvkm_ram * base)923d36a99d2SBen Skeggs gt215_ram_dtor(struct nvkm_ram *base)
9247f4b9616SRoy Spliet {
925d36a99d2SBen Skeggs struct gt215_ram *ram = gt215_ram(base);
926d36a99d2SBen Skeggs gt215_link_train_fini(ram);
927d36a99d2SBen Skeggs return ram;
928aae95ca7SBen Skeggs }
929aae95ca7SBen Skeggs
930d36a99d2SBen Skeggs static const struct nvkm_ram_func
931d36a99d2SBen Skeggs gt215_ram_func = {
932d36a99d2SBen Skeggs .dtor = gt215_ram_dtor,
933d36a99d2SBen Skeggs .init = gt215_ram_init,
934d36a99d2SBen Skeggs .calc = gt215_ram_calc,
935d36a99d2SBen Skeggs .prog = gt215_ram_prog,
936d36a99d2SBen Skeggs .tidy = gt215_ram_tidy,
937d36a99d2SBen Skeggs };
938d36a99d2SBen Skeggs
939d36a99d2SBen Skeggs int
gt215_ram_new(struct nvkm_fb * fb,struct nvkm_ram ** pram)940d36a99d2SBen Skeggs gt215_ram_new(struct nvkm_fb *fb, struct nvkm_ram **pram)
94175faef78SBen Skeggs {
942639c308eSBen Skeggs struct gt215_ram *ram;
943d36a99d2SBen Skeggs int ret, i;
94475faef78SBen Skeggs
945d36a99d2SBen Skeggs if (!(ram = kzalloc(sizeof(*ram), GFP_KERNEL)))
946d36a99d2SBen Skeggs return -ENOMEM;
947d36a99d2SBen Skeggs *pram = &ram->base;
948d36a99d2SBen Skeggs
949d36a99d2SBen Skeggs ret = nv50_ram_ctor(>215_ram_func, fb, &ram->base);
95075faef78SBen Skeggs if (ret)
95175faef78SBen Skeggs return ret;
95275faef78SBen Skeggs
9537f4b9616SRoy Spliet ram->fuc.r_0x001610 = ramfuc_reg(0x001610);
9547f4b9616SRoy Spliet ram->fuc.r_0x001700 = ramfuc_reg(0x001700);
955b6a7907fSRoy Spliet ram->fuc.r_0x002504 = ramfuc_reg(0x002504);
956aae95ca7SBen Skeggs ram->fuc.r_0x004000 = ramfuc_reg(0x004000);
957aae95ca7SBen Skeggs ram->fuc.r_0x004004 = ramfuc_reg(0x004004);
958aae95ca7SBen Skeggs ram->fuc.r_0x004018 = ramfuc_reg(0x004018);
959aae95ca7SBen Skeggs ram->fuc.r_0x004128 = ramfuc_reg(0x004128);
960aae95ca7SBen Skeggs ram->fuc.r_0x004168 = ramfuc_reg(0x004168);
9617f4b9616SRoy Spliet ram->fuc.r_0x100080 = ramfuc_reg(0x100080);
962aae95ca7SBen Skeggs ram->fuc.r_0x100200 = ramfuc_reg(0x100200);
963aae95ca7SBen Skeggs ram->fuc.r_0x100210 = ramfuc_reg(0x100210);
964aae95ca7SBen Skeggs for (i = 0; i < 9; i++)
965aae95ca7SBen Skeggs ram->fuc.r_0x100220[i] = ramfuc_reg(0x100220 + (i * 4));
966b6a7907fSRoy Spliet ram->fuc.r_0x100264 = ramfuc_reg(0x100264);
967aae95ca7SBen Skeggs ram->fuc.r_0x1002d0 = ramfuc_reg(0x1002d0);
968aae95ca7SBen Skeggs ram->fuc.r_0x1002d4 = ramfuc_reg(0x1002d4);
969aae95ca7SBen Skeggs ram->fuc.r_0x1002dc = ramfuc_reg(0x1002dc);
970aae95ca7SBen Skeggs ram->fuc.r_0x10053c = ramfuc_reg(0x10053c);
971aae95ca7SBen Skeggs ram->fuc.r_0x1005a0 = ramfuc_reg(0x1005a0);
972aae95ca7SBen Skeggs ram->fuc.r_0x1005a4 = ramfuc_reg(0x1005a4);
973b6a7907fSRoy Spliet ram->fuc.r_0x100700 = ramfuc_reg(0x100700);
974aae95ca7SBen Skeggs ram->fuc.r_0x100714 = ramfuc_reg(0x100714);
975aae95ca7SBen Skeggs ram->fuc.r_0x100718 = ramfuc_reg(0x100718);
976aae95ca7SBen Skeggs ram->fuc.r_0x10071c = ramfuc_reg(0x10071c);
9777f4b9616SRoy Spliet ram->fuc.r_0x100720 = ramfuc_reg(0x100720);
978a4073189SRoy Spliet ram->fuc.r_0x100760 = ramfuc_stride(0x100760, 4, ram->base.part_mask);
979a4073189SRoy Spliet ram->fuc.r_0x1007a0 = ramfuc_stride(0x1007a0, 4, ram->base.part_mask);
980a4073189SRoy Spliet ram->fuc.r_0x1007e0 = ramfuc_stride(0x1007e0, 4, ram->base.part_mask);
981b6a7907fSRoy Spliet ram->fuc.r_0x100da0 = ramfuc_stride(0x100da0, 4, ram->base.part_mask);
982aae95ca7SBen Skeggs ram->fuc.r_0x10f804 = ramfuc_reg(0x10f804);
983a4073189SRoy Spliet ram->fuc.r_0x1110e0 = ramfuc_stride(0x1110e0, 4, ram->base.part_mask);
984aae95ca7SBen Skeggs ram->fuc.r_0x111100 = ramfuc_reg(0x111100);
985aae95ca7SBen Skeggs ram->fuc.r_0x111104 = ramfuc_reg(0x111104);
9867f4b9616SRoy Spliet ram->fuc.r_0x1111e0 = ramfuc_reg(0x1111e0);
9877f4b9616SRoy Spliet ram->fuc.r_0x111400 = ramfuc_reg(0x111400);
988aae95ca7SBen Skeggs ram->fuc.r_0x611200 = ramfuc_reg(0x611200);
989aae95ca7SBen Skeggs
990aae95ca7SBen Skeggs if (ram->base.ranks > 1) {
991aae95ca7SBen Skeggs ram->fuc.r_mr[0] = ramfuc_reg2(0x1002c0, 0x1002c8);
992aae95ca7SBen Skeggs ram->fuc.r_mr[1] = ramfuc_reg2(0x1002c4, 0x1002cc);
993aae95ca7SBen Skeggs ram->fuc.r_mr[2] = ramfuc_reg2(0x1002e0, 0x1002e8);
994aae95ca7SBen Skeggs ram->fuc.r_mr[3] = ramfuc_reg2(0x1002e4, 0x1002ec);
995aae95ca7SBen Skeggs } else {
996aae95ca7SBen Skeggs ram->fuc.r_mr[0] = ramfuc_reg(0x1002c0);
997aae95ca7SBen Skeggs ram->fuc.r_mr[1] = ramfuc_reg(0x1002c4);
998aae95ca7SBen Skeggs ram->fuc.r_mr[2] = ramfuc_reg(0x1002e0);
999aae95ca7SBen Skeggs ram->fuc.r_mr[3] = ramfuc_reg(0x1002e4);
1000aae95ca7SBen Skeggs }
1001e0a37f85SRoy Spliet ram->fuc.r_gpio[0] = ramfuc_reg(0x00e104);
1002e0a37f85SRoy Spliet ram->fuc.r_gpio[1] = ramfuc_reg(0x00e108);
1003e0a37f85SRoy Spliet ram->fuc.r_gpio[2] = ramfuc_reg(0x00e120);
1004e0a37f85SRoy Spliet ram->fuc.r_gpio[3] = ramfuc_reg(0x00e124);
1005598a39e7SRoy Spliet
100675faef78SBen Skeggs return 0;
100775faef78SBen Skeggs }
1008