16ee73861SBen Skeggs /* 26ee73861SBen Skeggs * Copyright 2005 Stephane Marchesin. 36ee73861SBen Skeggs * All Rights Reserved. 46ee73861SBen Skeggs * 56ee73861SBen Skeggs * Permission is hereby granted, free of charge, to any person obtaining a 66ee73861SBen Skeggs * copy of this software and associated documentation files (the "Software"), 76ee73861SBen Skeggs * to deal in the Software without restriction, including without limitation 86ee73861SBen Skeggs * the rights to use, copy, modify, merge, publish, distribute, sublicense, 96ee73861SBen Skeggs * and/or sell copies of the Software, and to permit persons to whom the 106ee73861SBen Skeggs * Software is furnished to do so, subject to the following conditions: 116ee73861SBen Skeggs * 126ee73861SBen Skeggs * The above copyright notice and this permission notice (including the next 136ee73861SBen Skeggs * paragraph) shall be included in all copies or substantial portions of the 146ee73861SBen Skeggs * Software. 156ee73861SBen Skeggs * 166ee73861SBen Skeggs * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 176ee73861SBen Skeggs * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 186ee73861SBen Skeggs * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 196ee73861SBen Skeggs * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 206ee73861SBen Skeggs * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 216ee73861SBen Skeggs * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 226ee73861SBen Skeggs * OTHER DEALINGS IN THE SOFTWARE. 236ee73861SBen Skeggs */ 246ee73861SBen Skeggs 256ee73861SBen Skeggs #ifndef __NOUVEAU_DRV_H__ 266ee73861SBen Skeggs #define __NOUVEAU_DRV_H__ 276ee73861SBen Skeggs 286ee73861SBen Skeggs #define DRIVER_AUTHOR "Stephane Marchesin" 296ee73861SBen Skeggs #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net" 306ee73861SBen Skeggs 316ee73861SBen Skeggs #define DRIVER_NAME "nouveau" 326ee73861SBen Skeggs #define DRIVER_DESC "nVidia Riva/TNT/GeForce" 336ee73861SBen Skeggs #define DRIVER_DATE "20090420" 346ee73861SBen Skeggs 356ee73861SBen Skeggs #define DRIVER_MAJOR 0 366ee73861SBen Skeggs #define DRIVER_MINOR 0 37a1606a95SBen Skeggs #define DRIVER_PATCHLEVEL 16 386ee73861SBen Skeggs 396ee73861SBen Skeggs #define NOUVEAU_FAMILY 0x0000FFFF 406ee73861SBen Skeggs #define NOUVEAU_FLAGS 0xFFFF0000 416ee73861SBen Skeggs 426ee73861SBen Skeggs #include "ttm/ttm_bo_api.h" 436ee73861SBen Skeggs #include "ttm/ttm_bo_driver.h" 446ee73861SBen Skeggs #include "ttm/ttm_placement.h" 456ee73861SBen Skeggs #include "ttm/ttm_memory.h" 466ee73861SBen Skeggs #include "ttm/ttm_module.h" 476ee73861SBen Skeggs 486ee73861SBen Skeggs struct nouveau_fpriv { 496ee73861SBen Skeggs struct ttm_object_file *tfile; 506ee73861SBen Skeggs }; 516ee73861SBen Skeggs 526ee73861SBen Skeggs #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT) 536ee73861SBen Skeggs 546ee73861SBen Skeggs #include "nouveau_drm.h" 556ee73861SBen Skeggs #include "nouveau_reg.h" 566ee73861SBen Skeggs #include "nouveau_bios.h" 57274fec93SBen Skeggs #include "nouveau_util.h" 58f869ef88SBen Skeggs 59054b93e4SBen Skeggs struct nouveau_grctx; 60d5f42394SBen Skeggs struct nouveau_mem; 61f869ef88SBen Skeggs #include "nouveau_vm.h" 626ee73861SBen Skeggs 636ee73861SBen Skeggs #define MAX_NUM_DCB_ENTRIES 16 646ee73861SBen Skeggs 656ee73861SBen Skeggs #define NOUVEAU_MAX_CHANNEL_NR 128 66a0af9addSFrancisco Jerez #define NOUVEAU_MAX_TILE_NR 15 676ee73861SBen Skeggs 68d5f42394SBen Skeggs struct nouveau_mem { 69573a2a37SBen Skeggs struct drm_device *dev; 70573a2a37SBen Skeggs 71f869ef88SBen Skeggs struct nouveau_vma bar_vma; 723425df48SBen Skeggs struct nouveau_vma tmp_vma; 734c74eb7fSBen Skeggs u8 page_shift; 74f869ef88SBen Skeggs 758f7286f8SBen Skeggs struct drm_mm_node *tag; 76573a2a37SBen Skeggs struct list_head regions; 7726c0c9e3SBen Skeggs dma_addr_t *pages; 78573a2a37SBen Skeggs u32 memtype; 79573a2a37SBen Skeggs u64 offset; 80573a2a37SBen Skeggs u64 size; 81573a2a37SBen Skeggs }; 82573a2a37SBen Skeggs 83a0af9addSFrancisco Jerez struct nouveau_tile_reg { 84a0af9addSFrancisco Jerez bool used; 85a5cf68b0SFrancisco Jerez uint32_t addr; 86a5cf68b0SFrancisco Jerez uint32_t limit; 87a5cf68b0SFrancisco Jerez uint32_t pitch; 8887a326a3SFrancisco Jerez uint32_t zcomp; 8987a326a3SFrancisco Jerez struct drm_mm_node *tag_mem; 90a5cf68b0SFrancisco Jerez struct nouveau_fence *fence; 91a0af9addSFrancisco Jerez }; 92a0af9addSFrancisco Jerez 936ee73861SBen Skeggs struct nouveau_bo { 946ee73861SBen Skeggs struct ttm_buffer_object bo; 956ee73861SBen Skeggs struct ttm_placement placement; 96db5c8e29SBen Skeggs u32 valid_domains; 976ee73861SBen Skeggs u32 placements[3]; 9878ad0f7bSFrancisco Jerez u32 busy_placements[3]; 996ee73861SBen Skeggs struct ttm_bo_kmap_obj kmap; 1006ee73861SBen Skeggs struct list_head head; 1016ee73861SBen Skeggs 1026ee73861SBen Skeggs /* protected by ttm_bo_reserve() */ 1036ee73861SBen Skeggs struct drm_file *reserved_by; 1046ee73861SBen Skeggs struct list_head entry; 1056ee73861SBen Skeggs int pbbo_index; 106a1606a95SBen Skeggs bool validate_mapped; 1076ee73861SBen Skeggs 1086ee73861SBen Skeggs struct nouveau_channel *channel; 1096ee73861SBen Skeggs 1104c136142SBen Skeggs struct nouveau_vma vma; 1116ee73861SBen Skeggs 1126ee73861SBen Skeggs uint32_t tile_mode; 1136ee73861SBen Skeggs uint32_t tile_flags; 114a0af9addSFrancisco Jerez struct nouveau_tile_reg *tile; 1156ee73861SBen Skeggs 1166ee73861SBen Skeggs struct drm_gem_object *gem; 1176ee73861SBen Skeggs int pin_refcnt; 1186ee73861SBen Skeggs }; 1196ee73861SBen Skeggs 120f13b3263SFrancisco Jerez #define nouveau_bo_tile_layout(nvbo) \ 121f13b3263SFrancisco Jerez ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK) 122f13b3263SFrancisco Jerez 1236ee73861SBen Skeggs static inline struct nouveau_bo * 1246ee73861SBen Skeggs nouveau_bo(struct ttm_buffer_object *bo) 1256ee73861SBen Skeggs { 1266ee73861SBen Skeggs return container_of(bo, struct nouveau_bo, bo); 1276ee73861SBen Skeggs } 1286ee73861SBen Skeggs 1296ee73861SBen Skeggs static inline struct nouveau_bo * 1306ee73861SBen Skeggs nouveau_gem_object(struct drm_gem_object *gem) 1316ee73861SBen Skeggs { 1326ee73861SBen Skeggs return gem ? gem->driver_private : NULL; 1336ee73861SBen Skeggs } 1346ee73861SBen Skeggs 1356ee73861SBen Skeggs /* TODO: submit equivalent to TTM generic API upstream? */ 1366ee73861SBen Skeggs static inline void __iomem * 1376ee73861SBen Skeggs nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo) 1386ee73861SBen Skeggs { 1396ee73861SBen Skeggs bool is_iomem; 1406ee73861SBen Skeggs void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual( 1416ee73861SBen Skeggs &nvbo->kmap, &is_iomem); 1426ee73861SBen Skeggs WARN_ON_ONCE(ioptr && !is_iomem); 1436ee73861SBen Skeggs return ioptr; 1446ee73861SBen Skeggs } 1456ee73861SBen Skeggs 1466ee73861SBen Skeggs enum nouveau_flags { 1476ee73861SBen Skeggs NV_NFORCE = 0x10000000, 1486ee73861SBen Skeggs NV_NFORCE2 = 0x20000000 1496ee73861SBen Skeggs }; 1506ee73861SBen Skeggs 1516ee73861SBen Skeggs #define NVOBJ_ENGINE_SW 0 1526ee73861SBen Skeggs #define NVOBJ_ENGINE_GR 1 1536dfdd7a6SBen Skeggs #define NVOBJ_ENGINE_CRYPT 2 1546dfdd7a6SBen Skeggs #define NVOBJ_ENGINE_DISPLAY 15 1556dfdd7a6SBen Skeggs #define NVOBJ_ENGINE_NR 16 1566ee73861SBen Skeggs 157a11c3198SBen Skeggs #define NVOBJ_FLAG_DONT_MAP (1 << 0) 1586ee73861SBen Skeggs #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1) 1596ee73861SBen Skeggs #define NVOBJ_FLAG_ZERO_FREE (1 << 2) 16034cf01bcSBen Skeggs #define NVOBJ_FLAG_VM (1 << 3) 161c906ca0fSBen Skeggs #define NVOBJ_FLAG_VM_USER (1 << 4) 162e41115d0SBen Skeggs 163e41115d0SBen Skeggs #define NVOBJ_CINST_GLOBAL 0xdeadbeef 164e41115d0SBen Skeggs 1656ee73861SBen Skeggs struct nouveau_gpuobj { 166b3beb167SBen Skeggs struct drm_device *dev; 167eb9bcbdcSBen Skeggs struct kref refcount; 1686ee73861SBen Skeggs struct list_head list; 1696ee73861SBen Skeggs 170e41115d0SBen Skeggs void *node; 171dc1e5c0dSBen Skeggs u32 *suspend; 1726ee73861SBen Skeggs 1736ee73861SBen Skeggs uint32_t flags; 1746ee73861SBen Skeggs 17543efc9ceSBen Skeggs u32 size; 176de3a6c0aSBen Skeggs u32 pinst; 177de3a6c0aSBen Skeggs u32 cinst; 178de3a6c0aSBen Skeggs u64 vinst; 179de3a6c0aSBen Skeggs 1806ee73861SBen Skeggs uint32_t engine; 1816ee73861SBen Skeggs uint32_t class; 1826ee73861SBen Skeggs 1836ee73861SBen Skeggs void (*dtor)(struct drm_device *, struct nouveau_gpuobj *); 1846ee73861SBen Skeggs void *priv; 1856ee73861SBen Skeggs }; 1866ee73861SBen Skeggs 187332b242fSFrancisco Jerez struct nouveau_page_flip_state { 188332b242fSFrancisco Jerez struct list_head head; 189332b242fSFrancisco Jerez struct drm_pending_vblank_event *event; 190332b242fSFrancisco Jerez int crtc, bpp, pitch, x, y; 191332b242fSFrancisco Jerez uint64_t offset; 192332b242fSFrancisco Jerez }; 193332b242fSFrancisco Jerez 194e419cf09SFrancisco Jerez enum nouveau_channel_mutex_class { 195e419cf09SFrancisco Jerez NOUVEAU_UCHANNEL_MUTEX, 196e419cf09SFrancisco Jerez NOUVEAU_KCHANNEL_MUTEX 197e419cf09SFrancisco Jerez }; 198e419cf09SFrancisco Jerez 1996ee73861SBen Skeggs struct nouveau_channel { 2006ee73861SBen Skeggs struct drm_device *dev; 2016ee73861SBen Skeggs int id; 2026ee73861SBen Skeggs 203f091a3d4SFrancisco Jerez /* references to the channel data structure */ 204f091a3d4SFrancisco Jerez struct kref ref; 205f091a3d4SFrancisco Jerez /* users of the hardware channel resources, the hardware 206f091a3d4SFrancisco Jerez * context will be kicked off when it reaches zero. */ 207f091a3d4SFrancisco Jerez atomic_t users; 2086a6b73f2SBen Skeggs struct mutex mutex; 2096a6b73f2SBen Skeggs 2106ee73861SBen Skeggs /* owner of this fifo */ 2116ee73861SBen Skeggs struct drm_file *file_priv; 2126ee73861SBen Skeggs /* mapping of the fifo itself */ 2136ee73861SBen Skeggs struct drm_local_map *map; 2146ee73861SBen Skeggs 21525985edcSLucas De Marchi /* mapping of the regs controlling the fifo */ 2166ee73861SBen Skeggs void __iomem *user; 2176ee73861SBen Skeggs uint32_t user_get; 2186ee73861SBen Skeggs uint32_t user_put; 2196ee73861SBen Skeggs 2206ee73861SBen Skeggs /* Fencing */ 2216ee73861SBen Skeggs struct { 2226ee73861SBen Skeggs /* lock protects the pending list only */ 2236ee73861SBen Skeggs spinlock_t lock; 2246ee73861SBen Skeggs struct list_head pending; 2256ee73861SBen Skeggs uint32_t sequence; 2266ee73861SBen Skeggs uint32_t sequence_ack; 227047d1d3cSBen Skeggs atomic_t last_sequence_irq; 2286ee73861SBen Skeggs } fence; 2296ee73861SBen Skeggs 2306ee73861SBen Skeggs /* DMA push buffer */ 231a8eaebc6SBen Skeggs struct nouveau_gpuobj *pushbuf; 2326ee73861SBen Skeggs struct nouveau_bo *pushbuf_bo; 2336ee73861SBen Skeggs uint32_t pushbuf_base; 2346ee73861SBen Skeggs 2356ee73861SBen Skeggs /* Notifier memory */ 2366ee73861SBen Skeggs struct nouveau_bo *notifier_bo; 237b833ac26SBen Skeggs struct drm_mm notifier_heap; 2386ee73861SBen Skeggs 2396ee73861SBen Skeggs /* PFIFO context */ 240a8eaebc6SBen Skeggs struct nouveau_gpuobj *ramfc; 241a8eaebc6SBen Skeggs struct nouveau_gpuobj *cache; 242b2b09938SBen Skeggs void *fifo_priv; 2436ee73861SBen Skeggs 2446ee73861SBen Skeggs /* PGRAPH context */ 2456ee73861SBen Skeggs /* XXX may be merge 2 pointers as private data ??? */ 246a8eaebc6SBen Skeggs struct nouveau_gpuobj *ramin_grctx; 2476ee73861SBen Skeggs void *pgraph_ctx; 2486dfdd7a6SBen Skeggs void *engctx[NVOBJ_ENGINE_NR]; 2496ee73861SBen Skeggs 2506ee73861SBen Skeggs /* NV50 VM */ 251f869ef88SBen Skeggs struct nouveau_vm *vm; 2526ee73861SBen Skeggs struct nouveau_gpuobj *vm_pd; 2536ee73861SBen Skeggs 2546ee73861SBen Skeggs /* Objects */ 255a8eaebc6SBen Skeggs struct nouveau_gpuobj *ramin; /* Private instmem */ 256b833ac26SBen Skeggs struct drm_mm ramin_heap; /* Private PRAMIN heap */ 257a8eaebc6SBen Skeggs struct nouveau_ramht *ramht; /* Hash table */ 2586ee73861SBen Skeggs 2596ee73861SBen Skeggs /* GPU object info for stuff used in-kernel (mm_enabled) */ 2606ee73861SBen Skeggs uint32_t m2mf_ntfy; 2616ee73861SBen Skeggs uint32_t vram_handle; 2626ee73861SBen Skeggs uint32_t gart_handle; 2636ee73861SBen Skeggs bool accel_done; 2646ee73861SBen Skeggs 2656ee73861SBen Skeggs /* Push buffer state (only for drm's channel on !mm_enabled) */ 2666ee73861SBen Skeggs struct { 2676ee73861SBen Skeggs int max; 2686ee73861SBen Skeggs int free; 2696ee73861SBen Skeggs int cur; 2706ee73861SBen Skeggs int put; 2716ee73861SBen Skeggs /* access via pushbuf_bo */ 2729a391ad8SBen Skeggs 2739a391ad8SBen Skeggs int ib_base; 2749a391ad8SBen Skeggs int ib_max; 2759a391ad8SBen Skeggs int ib_free; 2769a391ad8SBen Skeggs int ib_put; 2776ee73861SBen Skeggs } dma; 2786ee73861SBen Skeggs 2796ee73861SBen Skeggs uint32_t sw_subchannel[8]; 2806ee73861SBen Skeggs 2816ee73861SBen Skeggs struct { 2826ee73861SBen Skeggs struct nouveau_gpuobj *vblsem; 2831f6d2de2SFrancisco Jerez uint32_t vblsem_head; 2846ee73861SBen Skeggs uint32_t vblsem_offset; 2856ee73861SBen Skeggs uint32_t vblsem_rval; 2866ee73861SBen Skeggs struct list_head vbl_wait; 287332b242fSFrancisco Jerez struct list_head flip; 2886ee73861SBen Skeggs } nvsw; 2896ee73861SBen Skeggs 2906ee73861SBen Skeggs struct { 2916ee73861SBen Skeggs bool active; 2926ee73861SBen Skeggs char name[32]; 2936ee73861SBen Skeggs struct drm_info_list info; 2946ee73861SBen Skeggs } debugfs; 2956ee73861SBen Skeggs }; 2966ee73861SBen Skeggs 2976dfdd7a6SBen Skeggs struct nouveau_exec_engine { 2986dfdd7a6SBen Skeggs void (*destroy)(struct drm_device *, int engine); 2996dfdd7a6SBen Skeggs int (*init)(struct drm_device *, int engine); 3006dfdd7a6SBen Skeggs int (*fini)(struct drm_device *, int engine); 3016dfdd7a6SBen Skeggs int (*context_new)(struct nouveau_channel *, int engine); 3026dfdd7a6SBen Skeggs void (*context_del)(struct nouveau_channel *, int engine); 3036dfdd7a6SBen Skeggs int (*object_new)(struct nouveau_channel *, int engine, 3046dfdd7a6SBen Skeggs u32 handle, u16 class); 3056dfdd7a6SBen Skeggs void (*tlb_flush)(struct drm_device *, int engine); 3066dfdd7a6SBen Skeggs }; 3076dfdd7a6SBen Skeggs 3086ee73861SBen Skeggs struct nouveau_instmem_engine { 3096ee73861SBen Skeggs void *priv; 3106ee73861SBen Skeggs 3116ee73861SBen Skeggs int (*init)(struct drm_device *dev); 3126ee73861SBen Skeggs void (*takedown)(struct drm_device *dev); 3136ee73861SBen Skeggs int (*suspend)(struct drm_device *dev); 3146ee73861SBen Skeggs void (*resume)(struct drm_device *dev); 3156ee73861SBen Skeggs 316e41115d0SBen Skeggs int (*get)(struct nouveau_gpuobj *, u32 size, u32 align); 317e41115d0SBen Skeggs void (*put)(struct nouveau_gpuobj *); 318e41115d0SBen Skeggs int (*map)(struct nouveau_gpuobj *); 319e41115d0SBen Skeggs void (*unmap)(struct nouveau_gpuobj *); 320e41115d0SBen Skeggs 321f56cb86fSBen Skeggs void (*flush)(struct drm_device *); 3226ee73861SBen Skeggs }; 3236ee73861SBen Skeggs 3246ee73861SBen Skeggs struct nouveau_mc_engine { 3256ee73861SBen Skeggs int (*init)(struct drm_device *dev); 3266ee73861SBen Skeggs void (*takedown)(struct drm_device *dev); 3276ee73861SBen Skeggs }; 3286ee73861SBen Skeggs 3296ee73861SBen Skeggs struct nouveau_timer_engine { 3306ee73861SBen Skeggs int (*init)(struct drm_device *dev); 3316ee73861SBen Skeggs void (*takedown)(struct drm_device *dev); 3326ee73861SBen Skeggs uint64_t (*read)(struct drm_device *dev); 3336ee73861SBen Skeggs }; 3346ee73861SBen Skeggs 3356ee73861SBen Skeggs struct nouveau_fb_engine { 336cb00f7c1SFrancisco Jerez int num_tiles; 33787a326a3SFrancisco Jerez struct drm_mm tag_heap; 33820f63afeSBen Skeggs void *priv; 339cb00f7c1SFrancisco Jerez 3406ee73861SBen Skeggs int (*init)(struct drm_device *dev); 3416ee73861SBen Skeggs void (*takedown)(struct drm_device *dev); 342cb00f7c1SFrancisco Jerez 343a5cf68b0SFrancisco Jerez void (*init_tile_region)(struct drm_device *dev, int i, 344a5cf68b0SFrancisco Jerez uint32_t addr, uint32_t size, 345a5cf68b0SFrancisco Jerez uint32_t pitch, uint32_t flags); 346a5cf68b0SFrancisco Jerez void (*set_tile_region)(struct drm_device *dev, int i); 347a5cf68b0SFrancisco Jerez void (*free_tile_region)(struct drm_device *dev, int i); 3486ee73861SBen Skeggs }; 3496ee73861SBen Skeggs 3506ee73861SBen Skeggs struct nouveau_fifo_engine { 351b2b09938SBen Skeggs void *priv; 3526ee73861SBen Skeggs int channels; 3536ee73861SBen Skeggs 354a8eaebc6SBen Skeggs struct nouveau_gpuobj *playlist[2]; 355ac94a343SBen Skeggs int cur_playlist; 356ac94a343SBen Skeggs 3576ee73861SBen Skeggs int (*init)(struct drm_device *); 3586ee73861SBen Skeggs void (*takedown)(struct drm_device *); 3596ee73861SBen Skeggs 3606ee73861SBen Skeggs void (*disable)(struct drm_device *); 3616ee73861SBen Skeggs void (*enable)(struct drm_device *); 3626ee73861SBen Skeggs bool (*reassign)(struct drm_device *, bool enable); 363588d7d12SFrancisco Jerez bool (*cache_pull)(struct drm_device *dev, bool enable); 3646ee73861SBen Skeggs 3656ee73861SBen Skeggs int (*channel_id)(struct drm_device *); 3666ee73861SBen Skeggs 3676ee73861SBen Skeggs int (*create_context)(struct nouveau_channel *); 3686ee73861SBen Skeggs void (*destroy_context)(struct nouveau_channel *); 3696ee73861SBen Skeggs int (*load_context)(struct nouveau_channel *); 3706ee73861SBen Skeggs int (*unload_context)(struct drm_device *); 37156ac7475SBen Skeggs void (*tlb_flush)(struct drm_device *dev); 3726ee73861SBen Skeggs }; 3736ee73861SBen Skeggs 3746ee73861SBen Skeggs struct nouveau_pgraph_engine { 3756ee73861SBen Skeggs bool accel_blocked; 376b8c157d3SBen Skeggs bool registered; 377054b93e4SBen Skeggs int grctx_size; 378966a5b7dSBen Skeggs void *priv; 3796ee73861SBen Skeggs 380c50a5681SBen Skeggs /* NV2x/NV3x context table (0x400780) */ 381a8eaebc6SBen Skeggs struct nouveau_gpuobj *ctx_table; 382c50a5681SBen Skeggs 3836ee73861SBen Skeggs int (*init)(struct drm_device *); 3846ee73861SBen Skeggs void (*takedown)(struct drm_device *); 3856ee73861SBen Skeggs 3866ee73861SBen Skeggs void (*fifo_access)(struct drm_device *, bool); 3876ee73861SBen Skeggs 3886ee73861SBen Skeggs struct nouveau_channel *(*channel)(struct drm_device *); 3896ee73861SBen Skeggs int (*create_context)(struct nouveau_channel *); 3906ee73861SBen Skeggs void (*destroy_context)(struct nouveau_channel *); 3916ee73861SBen Skeggs int (*load_context)(struct nouveau_channel *); 3926ee73861SBen Skeggs int (*unload_context)(struct drm_device *); 3934ea52f89SBen Skeggs int (*object_new)(struct nouveau_channel *chan, u32 handle, u16 class); 39456ac7475SBen Skeggs void (*tlb_flush)(struct drm_device *dev); 395cb00f7c1SFrancisco Jerez 396a5cf68b0SFrancisco Jerez void (*set_tile_region)(struct drm_device *dev, int i); 3976ee73861SBen Skeggs }; 3986ee73861SBen Skeggs 399c88c2e06SFrancisco Jerez struct nouveau_display_engine { 400ef8389a8SBen Skeggs void *priv; 401c88c2e06SFrancisco Jerez int (*early_init)(struct drm_device *); 402c88c2e06SFrancisco Jerez void (*late_takedown)(struct drm_device *); 403c88c2e06SFrancisco Jerez int (*create)(struct drm_device *); 404c88c2e06SFrancisco Jerez int (*init)(struct drm_device *); 405c88c2e06SFrancisco Jerez void (*destroy)(struct drm_device *); 406c88c2e06SFrancisco Jerez }; 407c88c2e06SFrancisco Jerez 408ee2e0131SBen Skeggs struct nouveau_gpio_engine { 409fce2bad0SBen Skeggs void *priv; 410fce2bad0SBen Skeggs 411ee2e0131SBen Skeggs int (*init)(struct drm_device *); 412ee2e0131SBen Skeggs void (*takedown)(struct drm_device *); 413ee2e0131SBen Skeggs 414ee2e0131SBen Skeggs int (*get)(struct drm_device *, enum dcb_gpio_tag); 415ee2e0131SBen Skeggs int (*set)(struct drm_device *, enum dcb_gpio_tag, int state); 416ee2e0131SBen Skeggs 417fce2bad0SBen Skeggs int (*irq_register)(struct drm_device *, enum dcb_gpio_tag, 418fce2bad0SBen Skeggs void (*)(void *, int), void *); 419fce2bad0SBen Skeggs void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag, 420fce2bad0SBen Skeggs void (*)(void *, int), void *); 421fce2bad0SBen Skeggs bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on); 422ee2e0131SBen Skeggs }; 423ee2e0131SBen Skeggs 424330c5988SBen Skeggs struct nouveau_pm_voltage_level { 425330c5988SBen Skeggs u8 voltage; 426330c5988SBen Skeggs u8 vid; 427330c5988SBen Skeggs }; 428330c5988SBen Skeggs 429330c5988SBen Skeggs struct nouveau_pm_voltage { 430330c5988SBen Skeggs bool supported; 431330c5988SBen Skeggs u8 vid_mask; 432330c5988SBen Skeggs 433330c5988SBen Skeggs struct nouveau_pm_voltage_level *level; 434330c5988SBen Skeggs int nr_level; 435330c5988SBen Skeggs }; 436330c5988SBen Skeggs 437330c5988SBen Skeggs #define NOUVEAU_PM_MAX_LEVEL 8 438330c5988SBen Skeggs struct nouveau_pm_level { 439330c5988SBen Skeggs struct device_attribute dev_attr; 440330c5988SBen Skeggs char name[32]; 441330c5988SBen Skeggs int id; 442330c5988SBen Skeggs 443330c5988SBen Skeggs u32 core; 444330c5988SBen Skeggs u32 memory; 445330c5988SBen Skeggs u32 shader; 446330c5988SBen Skeggs u32 unk05; 447330c5988SBen Skeggs 448330c5988SBen Skeggs u8 voltage; 449330c5988SBen Skeggs u8 fanspeed; 450aee582deSBen Skeggs 451aee582deSBen Skeggs u16 memscript; 452330c5988SBen Skeggs }; 453330c5988SBen Skeggs 45434e9d85aSMartin Peres struct nouveau_pm_temp_sensor_constants { 45534e9d85aSMartin Peres u16 offset_constant; 45634e9d85aSMartin Peres s16 offset_mult; 45734e9d85aSMartin Peres u16 offset_div; 45834e9d85aSMartin Peres u16 slope_mult; 45934e9d85aSMartin Peres u16 slope_div; 46034e9d85aSMartin Peres }; 46134e9d85aSMartin Peres 46234e9d85aSMartin Peres struct nouveau_pm_threshold_temp { 46334e9d85aSMartin Peres s16 critical; 46434e9d85aSMartin Peres s16 down_clock; 46534e9d85aSMartin Peres s16 fan_boost; 46634e9d85aSMartin Peres }; 46734e9d85aSMartin Peres 4687760fcb0SRoy Spliet struct nouveau_pm_memtiming { 4697760fcb0SRoy Spliet u32 reg_100220; 4707760fcb0SRoy Spliet u32 reg_100224; 4717760fcb0SRoy Spliet u32 reg_100228; 4727760fcb0SRoy Spliet u32 reg_10022c; 4737760fcb0SRoy Spliet u32 reg_100230; 4747760fcb0SRoy Spliet u32 reg_100234; 4757760fcb0SRoy Spliet u32 reg_100238; 4767760fcb0SRoy Spliet u32 reg_10023c; 47750066f81SRoy Spliet u32 reg_100240; 4787760fcb0SRoy Spliet }; 4797760fcb0SRoy Spliet 4807760fcb0SRoy Spliet struct nouveau_pm_memtimings { 4817760fcb0SRoy Spliet bool supported; 4827760fcb0SRoy Spliet struct nouveau_pm_memtiming *timing; 4837760fcb0SRoy Spliet int nr_timing; 4847760fcb0SRoy Spliet }; 4857760fcb0SRoy Spliet 486330c5988SBen Skeggs struct nouveau_pm_engine { 487330c5988SBen Skeggs struct nouveau_pm_voltage voltage; 488330c5988SBen Skeggs struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL]; 489330c5988SBen Skeggs int nr_perflvl; 4907760fcb0SRoy Spliet struct nouveau_pm_memtimings memtimings; 49134e9d85aSMartin Peres struct nouveau_pm_temp_sensor_constants sensor_constants; 49234e9d85aSMartin Peres struct nouveau_pm_threshold_temp threshold_temp; 493330c5988SBen Skeggs 494330c5988SBen Skeggs struct nouveau_pm_level boot; 495330c5988SBen Skeggs struct nouveau_pm_level *cur; 496330c5988SBen Skeggs 4978155cac4SFrancisco Jerez struct device *hwmon; 4986032649dSBen Skeggs struct notifier_block acpi_nb; 4998155cac4SFrancisco Jerez 500330c5988SBen Skeggs int (*clock_get)(struct drm_device *, u32 id); 5015c6dc657SBen Skeggs void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *, 5025c6dc657SBen Skeggs u32 id, int khz); 503330c5988SBen Skeggs void (*clock_set)(struct drm_device *, void *); 504330c5988SBen Skeggs int (*voltage_get)(struct drm_device *); 505330c5988SBen Skeggs int (*voltage_set)(struct drm_device *, int voltage); 506330c5988SBen Skeggs int (*fanspeed_get)(struct drm_device *); 507330c5988SBen Skeggs int (*fanspeed_set)(struct drm_device *, int fanspeed); 5088155cac4SFrancisco Jerez int (*temp_get)(struct drm_device *); 509330c5988SBen Skeggs }; 510330c5988SBen Skeggs 51160d2a88aSBen Skeggs struct nouveau_vram_engine { 51260d2a88aSBen Skeggs int (*init)(struct drm_device *); 51360d2a88aSBen Skeggs int (*get)(struct drm_device *, u64, u32 align, u32 size_nc, 514d5f42394SBen Skeggs u32 type, struct nouveau_mem **); 515d5f42394SBen Skeggs void (*put)(struct drm_device *, struct nouveau_mem **); 51660d2a88aSBen Skeggs 51760d2a88aSBen Skeggs bool (*flags_valid)(struct drm_device *, u32 tile_flags); 51860d2a88aSBen Skeggs }; 51960d2a88aSBen Skeggs 5206ee73861SBen Skeggs struct nouveau_engine { 5216ee73861SBen Skeggs struct nouveau_instmem_engine instmem; 5226ee73861SBen Skeggs struct nouveau_mc_engine mc; 5236ee73861SBen Skeggs struct nouveau_timer_engine timer; 5246ee73861SBen Skeggs struct nouveau_fb_engine fb; 5256ee73861SBen Skeggs struct nouveau_pgraph_engine graph; 5266ee73861SBen Skeggs struct nouveau_fifo_engine fifo; 527c88c2e06SFrancisco Jerez struct nouveau_display_engine display; 528ee2e0131SBen Skeggs struct nouveau_gpio_engine gpio; 529330c5988SBen Skeggs struct nouveau_pm_engine pm; 53060d2a88aSBen Skeggs struct nouveau_vram_engine vram; 5316ee73861SBen Skeggs }; 5326ee73861SBen Skeggs 5336ee73861SBen Skeggs struct nouveau_pll_vals { 5346ee73861SBen Skeggs union { 5356ee73861SBen Skeggs struct { 5366ee73861SBen Skeggs #ifdef __BIG_ENDIAN 5376ee73861SBen Skeggs uint8_t N1, M1, N2, M2; 5386ee73861SBen Skeggs #else 5396ee73861SBen Skeggs uint8_t M1, N1, M2, N2; 5406ee73861SBen Skeggs #endif 5416ee73861SBen Skeggs }; 5426ee73861SBen Skeggs struct { 5436ee73861SBen Skeggs uint16_t NM1, NM2; 5446ee73861SBen Skeggs } __attribute__((packed)); 5456ee73861SBen Skeggs }; 5466ee73861SBen Skeggs int log2P; 5476ee73861SBen Skeggs 5486ee73861SBen Skeggs int refclk; 5496ee73861SBen Skeggs }; 5506ee73861SBen Skeggs 5516ee73861SBen Skeggs enum nv04_fp_display_regs { 5526ee73861SBen Skeggs FP_DISPLAY_END, 5536ee73861SBen Skeggs FP_TOTAL, 5546ee73861SBen Skeggs FP_CRTC, 5556ee73861SBen Skeggs FP_SYNC_START, 5566ee73861SBen Skeggs FP_SYNC_END, 5576ee73861SBen Skeggs FP_VALID_START, 5586ee73861SBen Skeggs FP_VALID_END 5596ee73861SBen Skeggs }; 5606ee73861SBen Skeggs 5616ee73861SBen Skeggs struct nv04_crtc_reg { 562cbab95dbSFrancisco Jerez unsigned char MiscOutReg; 5634a9f822fSFrancisco Jerez uint8_t CRTC[0xa0]; 5646ee73861SBen Skeggs uint8_t CR58[0x10]; 5656ee73861SBen Skeggs uint8_t Sequencer[5]; 5666ee73861SBen Skeggs uint8_t Graphics[9]; 5676ee73861SBen Skeggs uint8_t Attribute[21]; 568cbab95dbSFrancisco Jerez unsigned char DAC[768]; 5696ee73861SBen Skeggs 5706ee73861SBen Skeggs /* PCRTC regs */ 5716ee73861SBen Skeggs uint32_t fb_start; 5726ee73861SBen Skeggs uint32_t crtc_cfg; 5736ee73861SBen Skeggs uint32_t cursor_cfg; 5746ee73861SBen Skeggs uint32_t gpio_ext; 5756ee73861SBen Skeggs uint32_t crtc_830; 5766ee73861SBen Skeggs uint32_t crtc_834; 5776ee73861SBen Skeggs uint32_t crtc_850; 5786ee73861SBen Skeggs uint32_t crtc_eng_ctrl; 5796ee73861SBen Skeggs 5806ee73861SBen Skeggs /* PRAMDAC regs */ 5816ee73861SBen Skeggs uint32_t nv10_cursync; 5826ee73861SBen Skeggs struct nouveau_pll_vals pllvals; 5836ee73861SBen Skeggs uint32_t ramdac_gen_ctrl; 5846ee73861SBen Skeggs uint32_t ramdac_630; 5856ee73861SBen Skeggs uint32_t ramdac_634; 5866ee73861SBen Skeggs uint32_t tv_setup; 5876ee73861SBen Skeggs uint32_t tv_vtotal; 5886ee73861SBen Skeggs uint32_t tv_vskew; 5896ee73861SBen Skeggs uint32_t tv_vsync_delay; 5906ee73861SBen Skeggs uint32_t tv_htotal; 5916ee73861SBen Skeggs uint32_t tv_hskew; 5926ee73861SBen Skeggs uint32_t tv_hsync_delay; 5936ee73861SBen Skeggs uint32_t tv_hsync_delay2; 5946ee73861SBen Skeggs uint32_t fp_horiz_regs[7]; 5956ee73861SBen Skeggs uint32_t fp_vert_regs[7]; 5966ee73861SBen Skeggs uint32_t dither; 5976ee73861SBen Skeggs uint32_t fp_control; 5986ee73861SBen Skeggs uint32_t dither_regs[6]; 5996ee73861SBen Skeggs uint32_t fp_debug_0; 6006ee73861SBen Skeggs uint32_t fp_debug_1; 6016ee73861SBen Skeggs uint32_t fp_debug_2; 6026ee73861SBen Skeggs uint32_t fp_margin_color; 6036ee73861SBen Skeggs uint32_t ramdac_8c0; 6046ee73861SBen Skeggs uint32_t ramdac_a20; 6056ee73861SBen Skeggs uint32_t ramdac_a24; 6066ee73861SBen Skeggs uint32_t ramdac_a34; 6076ee73861SBen Skeggs uint32_t ctv_regs[38]; 6086ee73861SBen Skeggs }; 6096ee73861SBen Skeggs 6106ee73861SBen Skeggs struct nv04_output_reg { 6116ee73861SBen Skeggs uint32_t output; 6126ee73861SBen Skeggs int head; 6136ee73861SBen Skeggs }; 6146ee73861SBen Skeggs 6156ee73861SBen Skeggs struct nv04_mode_state { 616cbab95dbSFrancisco Jerez struct nv04_crtc_reg crtc_reg[2]; 6176ee73861SBen Skeggs uint32_t pllsel; 6186ee73861SBen Skeggs uint32_t sel_clk; 6196ee73861SBen Skeggs }; 6206ee73861SBen Skeggs 6216ee73861SBen Skeggs enum nouveau_card_type { 6226ee73861SBen Skeggs NV_04 = 0x00, 6236ee73861SBen Skeggs NV_10 = 0x10, 6246ee73861SBen Skeggs NV_20 = 0x20, 6256ee73861SBen Skeggs NV_30 = 0x30, 6266ee73861SBen Skeggs NV_40 = 0x40, 6276ee73861SBen Skeggs NV_50 = 0x50, 6284b223eefSBen Skeggs NV_C0 = 0xc0, 6296ee73861SBen Skeggs }; 6306ee73861SBen Skeggs 6316ee73861SBen Skeggs struct drm_nouveau_private { 6326ee73861SBen Skeggs struct drm_device *dev; 6336ee73861SBen Skeggs 6346ee73861SBen Skeggs /* the card type, takes NV_* as values */ 6356ee73861SBen Skeggs enum nouveau_card_type card_type; 6366ee73861SBen Skeggs /* exact chipset, derived from NV_PMC_BOOT_0 */ 6376ee73861SBen Skeggs int chipset; 63850066f81SRoy Spliet int stepping; 6396ee73861SBen Skeggs int flags; 6406ee73861SBen Skeggs 6416ee73861SBen Skeggs void __iomem *mmio; 6425125bfd8SBen Skeggs 643e05d7eaeSBen Skeggs spinlock_t ramin_lock; 6446ee73861SBen Skeggs void __iomem *ramin; 6455125bfd8SBen Skeggs u32 ramin_size; 6465125bfd8SBen Skeggs u32 ramin_base; 6475125bfd8SBen Skeggs bool ramin_available; 648e05d7eaeSBen Skeggs struct drm_mm ramin_heap; 6496dfdd7a6SBen Skeggs struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR]; 650e05d7eaeSBen Skeggs struct list_head gpuobj_list; 651b8c157d3SBen Skeggs struct list_head classes; 6526ee73861SBen Skeggs 653ac8fb975SBen Skeggs struct nouveau_bo *vga_ram; 654ac8fb975SBen Skeggs 65535fa2f2aSBen Skeggs /* interrupt handling */ 6568f8a5448SBen Skeggs void (*irq_handler[32])(struct drm_device *); 65735fa2f2aSBen Skeggs bool msi_enabled; 658ab838338SAndy Lutomirski 6596ee73861SBen Skeggs struct list_head vbl_waiting; 6606ee73861SBen Skeggs 6616ee73861SBen Skeggs struct { 662ba4420c2SDave Airlie struct drm_global_reference mem_global_ref; 6636ee73861SBen Skeggs struct ttm_bo_global_ref bo_global_ref; 6646ee73861SBen Skeggs struct ttm_bo_device bdev; 6656ee73861SBen Skeggs atomic_t validate_sequence; 6666ee73861SBen Skeggs } ttm; 6676ee73861SBen Skeggs 6680c6c1c2fSFrancisco Jerez struct { 6690c6c1c2fSFrancisco Jerez spinlock_t lock; 6700c6c1c2fSFrancisco Jerez struct drm_mm heap; 6710c6c1c2fSFrancisco Jerez struct nouveau_bo *bo; 6720c6c1c2fSFrancisco Jerez } fence; 6730c6c1c2fSFrancisco Jerez 674cff5c133SBen Skeggs struct { 675cff5c133SBen Skeggs spinlock_t lock; 676cff5c133SBen Skeggs struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR]; 677cff5c133SBen Skeggs } channels; 6786ee73861SBen Skeggs 6796ee73861SBen Skeggs struct nouveau_engine engine; 6806ee73861SBen Skeggs struct nouveau_channel *channel; 6816ee73861SBen Skeggs 682ff9e5279SMaarten Maathuis /* For PFIFO and PGRAPH. */ 683ff9e5279SMaarten Maathuis spinlock_t context_switch_lock; 684ff9e5279SMaarten Maathuis 68504eb34a4SBen Skeggs /* VM/PRAMIN flush, legacy PRAMIN aperture */ 68604eb34a4SBen Skeggs spinlock_t vm_lock; 68704eb34a4SBen Skeggs 6886ee73861SBen Skeggs /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */ 689a8eaebc6SBen Skeggs struct nouveau_ramht *ramht; 690e05c5a31SBen Skeggs struct nouveau_gpuobj *ramfc; 691e05c5a31SBen Skeggs struct nouveau_gpuobj *ramro; 692e05c5a31SBen Skeggs 6936ee73861SBen Skeggs uint32_t ramin_rsvd_vram; 6946ee73861SBen Skeggs 6956ee73861SBen Skeggs struct { 6966ee73861SBen Skeggs enum { 6976ee73861SBen Skeggs NOUVEAU_GART_NONE = 0, 69858e6c7a9SBen Skeggs NOUVEAU_GART_AGP, /* AGP */ 69958e6c7a9SBen Skeggs NOUVEAU_GART_PDMA, /* paged dma object */ 70058e6c7a9SBen Skeggs NOUVEAU_GART_HW /* on-chip gart/vm */ 7016ee73861SBen Skeggs } type; 7026ee73861SBen Skeggs uint64_t aper_base; 7036ee73861SBen Skeggs uint64_t aper_size; 7046ee73861SBen Skeggs uint64_t aper_free; 7056ee73861SBen Skeggs 7067948758dSBen Skeggs struct ttm_backend_func *func; 7077948758dSBen Skeggs 7087948758dSBen Skeggs struct { 7097948758dSBen Skeggs struct page *page; 7107948758dSBen Skeggs dma_addr_t addr; 7117948758dSBen Skeggs } dummy; 7127948758dSBen Skeggs 7136ee73861SBen Skeggs struct nouveau_gpuobj *sg_ctxdma; 7146ee73861SBen Skeggs } gart_info; 7156ee73861SBen Skeggs 716a0af9addSFrancisco Jerez /* nv10-nv40 tiling regions */ 717a5cf68b0SFrancisco Jerez struct { 718a5cf68b0SFrancisco Jerez struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR]; 719a5cf68b0SFrancisco Jerez spinlock_t lock; 720a5cf68b0SFrancisco Jerez } tile; 721a0af9addSFrancisco Jerez 722a76fb4e8SBen Skeggs /* VRAM/fb configuration */ 723a76fb4e8SBen Skeggs uint64_t vram_size; 724a76fb4e8SBen Skeggs uint64_t vram_sys_base; 7256c3d7ef2SBen Skeggs u32 vram_rblock_size; 726a76fb4e8SBen Skeggs 727a76fb4e8SBen Skeggs uint64_t fb_phys; 728a76fb4e8SBen Skeggs uint64_t fb_available_size; 729a76fb4e8SBen Skeggs uint64_t fb_mappable_pages; 730a76fb4e8SBen Skeggs uint64_t fb_aper_free; 731a76fb4e8SBen Skeggs int fb_mtrr; 732a76fb4e8SBen Skeggs 733f869ef88SBen Skeggs /* BAR control (NV50-) */ 734f869ef88SBen Skeggs struct nouveau_vm *bar1_vm; 735f869ef88SBen Skeggs struct nouveau_vm *bar3_vm; 736f869ef88SBen Skeggs 7376ee73861SBen Skeggs /* G8x/G9x virtual address space */ 7384c136142SBen Skeggs struct nouveau_vm *chan_vm; 7396ee73861SBen Skeggs 74004a39c57SBen Skeggs struct nvbios vbios; 7416ee73861SBen Skeggs 7426ee73861SBen Skeggs struct nv04_mode_state mode_reg; 7436ee73861SBen Skeggs struct nv04_mode_state saved_reg; 7446ee73861SBen Skeggs uint32_t saved_vga_font[4][16384]; 7456ee73861SBen Skeggs uint32_t crtc_owner; 7466ee73861SBen Skeggs uint32_t dac_users[4]; 7476ee73861SBen Skeggs 7486ee73861SBen Skeggs struct backlight_device *backlight; 7496ee73861SBen Skeggs 7506ee73861SBen Skeggs struct { 7516ee73861SBen Skeggs struct dentry *channel_root; 7526ee73861SBen Skeggs } debugfs; 75338651674SDave Airlie 7548be48d92SDave Airlie struct nouveau_fbdev *nfbdev; 75506415c56SMarcin Slusarz struct apertures_struct *apertures; 7566ee73861SBen Skeggs }; 7576ee73861SBen Skeggs 7586ee73861SBen Skeggs static inline struct drm_nouveau_private * 7592730723bSFrancisco Jerez nouveau_private(struct drm_device *dev) 7602730723bSFrancisco Jerez { 7612730723bSFrancisco Jerez return dev->dev_private; 7622730723bSFrancisco Jerez } 7632730723bSFrancisco Jerez 7642730723bSFrancisco Jerez static inline struct drm_nouveau_private * 7656ee73861SBen Skeggs nouveau_bdev(struct ttm_bo_device *bd) 7666ee73861SBen Skeggs { 7676ee73861SBen Skeggs return container_of(bd, struct drm_nouveau_private, ttm.bdev); 7686ee73861SBen Skeggs } 7696ee73861SBen Skeggs 7706ee73861SBen Skeggs static inline int 7716ee73861SBen Skeggs nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo) 7726ee73861SBen Skeggs { 7736ee73861SBen Skeggs struct nouveau_bo *prev; 7746ee73861SBen Skeggs 7756ee73861SBen Skeggs if (!pnvbo) 7766ee73861SBen Skeggs return -EINVAL; 7776ee73861SBen Skeggs prev = *pnvbo; 7786ee73861SBen Skeggs 7796ee73861SBen Skeggs *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL; 7806ee73861SBen Skeggs if (prev) { 7816ee73861SBen Skeggs struct ttm_buffer_object *bo = &prev->bo; 7826ee73861SBen Skeggs 7836ee73861SBen Skeggs ttm_bo_unref(&bo); 7846ee73861SBen Skeggs } 7856ee73861SBen Skeggs 7866ee73861SBen Skeggs return 0; 7876ee73861SBen Skeggs } 7886ee73861SBen Skeggs 7896ee73861SBen Skeggs /* nouveau_drv.c */ 790de5899bdSFrancisco Jerez extern int nouveau_agpmode; 7916ee73861SBen Skeggs extern int nouveau_duallink; 7926ee73861SBen Skeggs extern int nouveau_uscript_lvds; 7936ee73861SBen Skeggs extern int nouveau_uscript_tmds; 7946ee73861SBen Skeggs extern int nouveau_vram_pushbuf; 7956ee73861SBen Skeggs extern int nouveau_vram_notify; 7966ee73861SBen Skeggs extern int nouveau_fbpercrtc; 797f4053509SBen Skeggs extern int nouveau_tv_disable; 7986ee73861SBen Skeggs extern char *nouveau_tv_norm; 7996ee73861SBen Skeggs extern int nouveau_reg_debug; 8006ee73861SBen Skeggs extern char *nouveau_vbios; 801a1470890SBen Skeggs extern int nouveau_ignorelid; 802a32ed69dSMarcin Kościelnicki extern int nouveau_nofbaccel; 803a32ed69dSMarcin Kościelnicki extern int nouveau_noaccel; 8040cba1b76SMarcin Kościelnicki extern int nouveau_force_post; 805da647d5bSBen Skeggs extern int nouveau_override_conntype; 8066f876986SBen Skeggs extern char *nouveau_perflvl; 8076f876986SBen Skeggs extern int nouveau_perflvl_wr; 80835fa2f2aSBen Skeggs extern int nouveau_msi; 8096ee73861SBen Skeggs 8106a9ee8afSDave Airlie extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state); 8116a9ee8afSDave Airlie extern int nouveau_pci_resume(struct pci_dev *pdev); 8126a9ee8afSDave Airlie 8136ee73861SBen Skeggs /* nouveau_state.c */ 8146ee73861SBen Skeggs extern void nouveau_preclose(struct drm_device *dev, struct drm_file *); 8156ee73861SBen Skeggs extern int nouveau_load(struct drm_device *, unsigned long flags); 8166ee73861SBen Skeggs extern int nouveau_firstopen(struct drm_device *); 8176ee73861SBen Skeggs extern void nouveau_lastclose(struct drm_device *); 8186ee73861SBen Skeggs extern int nouveau_unload(struct drm_device *); 8196ee73861SBen Skeggs extern int nouveau_ioctl_getparam(struct drm_device *, void *data, 8206ee73861SBen Skeggs struct drm_file *); 8216ee73861SBen Skeggs extern int nouveau_ioctl_setparam(struct drm_device *, void *data, 8226ee73861SBen Skeggs struct drm_file *); 82312fb9525SBen Skeggs extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout, 82412fb9525SBen Skeggs uint32_t reg, uint32_t mask, uint32_t val); 82512fb9525SBen Skeggs extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout, 8266ee73861SBen Skeggs uint32_t reg, uint32_t mask, uint32_t val); 8276ee73861SBen Skeggs extern bool nouveau_wait_for_idle(struct drm_device *); 8286ee73861SBen Skeggs extern int nouveau_card_init(struct drm_device *); 8296ee73861SBen Skeggs 8306ee73861SBen Skeggs /* nouveau_mem.c */ 831fbd2895eSBen Skeggs extern int nouveau_mem_vram_init(struct drm_device *); 832fbd2895eSBen Skeggs extern void nouveau_mem_vram_fini(struct drm_device *); 833fbd2895eSBen Skeggs extern int nouveau_mem_gart_init(struct drm_device *); 834fbd2895eSBen Skeggs extern void nouveau_mem_gart_fini(struct drm_device *); 8356ee73861SBen Skeggs extern int nouveau_mem_init_agp(struct drm_device *); 836e04d8e82SFrancisco Jerez extern int nouveau_mem_reset_agp(struct drm_device *); 8376ee73861SBen Skeggs extern void nouveau_mem_close(struct drm_device *); 83860d2a88aSBen Skeggs extern int nouveau_mem_detect(struct drm_device *); 83960d2a88aSBen Skeggs extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags); 840a5cf68b0SFrancisco Jerez extern struct nouveau_tile_reg *nv10_mem_set_tiling( 841a5cf68b0SFrancisco Jerez struct drm_device *dev, uint32_t addr, uint32_t size, 842a5cf68b0SFrancisco Jerez uint32_t pitch, uint32_t flags); 843a5cf68b0SFrancisco Jerez extern void nv10_mem_put_tile_region(struct drm_device *dev, 844a0af9addSFrancisco Jerez struct nouveau_tile_reg *tile, 845a0af9addSFrancisco Jerez struct nouveau_fence *fence); 846573a2a37SBen Skeggs extern const struct ttm_mem_type_manager_func nouveau_vram_manager; 84726c0c9e3SBen Skeggs extern const struct ttm_mem_type_manager_func nouveau_gart_manager; 8486ee73861SBen Skeggs 8496ee73861SBen Skeggs /* nouveau_notifier.c */ 8506ee73861SBen Skeggs extern int nouveau_notifier_init_channel(struct nouveau_channel *); 8516ee73861SBen Skeggs extern void nouveau_notifier_takedown_channel(struct nouveau_channel *); 8526ee73861SBen Skeggs extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle, 85373412c38SBen Skeggs int cout, uint32_t start, uint32_t end, 85473412c38SBen Skeggs uint32_t *offset); 8556ee73861SBen Skeggs extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *); 8566ee73861SBen Skeggs extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data, 8576ee73861SBen Skeggs struct drm_file *); 8586ee73861SBen Skeggs extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data, 8596ee73861SBen Skeggs struct drm_file *); 8606ee73861SBen Skeggs 8616ee73861SBen Skeggs /* nouveau_channel.c */ 8626ee73861SBen Skeggs extern struct drm_ioctl_desc nouveau_ioctls[]; 8636ee73861SBen Skeggs extern int nouveau_max_ioctl; 8646ee73861SBen Skeggs extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *); 8656ee73861SBen Skeggs extern int nouveau_channel_alloc(struct drm_device *dev, 8666ee73861SBen Skeggs struct nouveau_channel **chan, 8676ee73861SBen Skeggs struct drm_file *file_priv, 8686ee73861SBen Skeggs uint32_t fb_ctxdma, uint32_t tt_ctxdma); 869cff5c133SBen Skeggs extern struct nouveau_channel * 870feeb0aecSFrancisco Jerez nouveau_channel_get_unlocked(struct nouveau_channel *); 871feeb0aecSFrancisco Jerez extern struct nouveau_channel * 872cff5c133SBen Skeggs nouveau_channel_get(struct drm_device *, struct drm_file *, int id); 873feeb0aecSFrancisco Jerez extern void nouveau_channel_put_unlocked(struct nouveau_channel **); 874cff5c133SBen Skeggs extern void nouveau_channel_put(struct nouveau_channel **); 875f091a3d4SFrancisco Jerez extern void nouveau_channel_ref(struct nouveau_channel *chan, 876f091a3d4SFrancisco Jerez struct nouveau_channel **pchan); 8776dccd311SFrancisco Jerez extern void nouveau_channel_idle(struct nouveau_channel *chan); 8786ee73861SBen Skeggs 8796ee73861SBen Skeggs /* nouveau_object.c */ 8806dfdd7a6SBen Skeggs #define NVOBJ_ENGINE_ADD(d, e, p) do { \ 8816dfdd7a6SBen Skeggs struct drm_nouveau_private *dev_priv = (d)->dev_private; \ 8826dfdd7a6SBen Skeggs dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \ 8836dfdd7a6SBen Skeggs } while (0) 8846dfdd7a6SBen Skeggs 8856dfdd7a6SBen Skeggs #define NVOBJ_ENGINE_DEL(d, e) do { \ 8866dfdd7a6SBen Skeggs struct drm_nouveau_private *dev_priv = (d)->dev_private; \ 8876dfdd7a6SBen Skeggs dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \ 8886dfdd7a6SBen Skeggs } while (0) 8896dfdd7a6SBen Skeggs 890b8c157d3SBen Skeggs #define NVOBJ_CLASS(d, c, e) do { \ 891b8c157d3SBen Skeggs int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \ 892b8c157d3SBen Skeggs if (ret) \ 893b8c157d3SBen Skeggs return ret; \ 894b8c157d3SBen Skeggs } while (0) 895b8c157d3SBen Skeggs 896b8c157d3SBen Skeggs #define NVOBJ_MTHD(d, c, m, e) do { \ 897b8c157d3SBen Skeggs int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \ 898b8c157d3SBen Skeggs if (ret) \ 899b8c157d3SBen Skeggs return ret; \ 900b8c157d3SBen Skeggs } while (0) 901b8c157d3SBen Skeggs 9026ee73861SBen Skeggs extern int nouveau_gpuobj_early_init(struct drm_device *); 9036ee73861SBen Skeggs extern int nouveau_gpuobj_init(struct drm_device *); 9046ee73861SBen Skeggs extern void nouveau_gpuobj_takedown(struct drm_device *); 9056ee73861SBen Skeggs extern int nouveau_gpuobj_suspend(struct drm_device *dev); 9066ee73861SBen Skeggs extern void nouveau_gpuobj_resume(struct drm_device *dev); 907b8c157d3SBen Skeggs extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng); 908b8c157d3SBen Skeggs extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd, 909b8c157d3SBen Skeggs int (*exec)(struct nouveau_channel *, 910b8c157d3SBen Skeggs u32 class, u32 mthd, u32 data)); 911b8c157d3SBen Skeggs extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32); 912274fec93SBen Skeggs extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32); 9136ee73861SBen Skeggs extern int nouveau_gpuobj_channel_init(struct nouveau_channel *, 9146ee73861SBen Skeggs uint32_t vram_h, uint32_t tt_h); 9156ee73861SBen Skeggs extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *); 9166ee73861SBen Skeggs extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *, 9176ee73861SBen Skeggs uint32_t size, int align, uint32_t flags, 9186ee73861SBen Skeggs struct nouveau_gpuobj **); 919a8eaebc6SBen Skeggs extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *, 920a8eaebc6SBen Skeggs struct nouveau_gpuobj **); 92143efc9ceSBen Skeggs extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst, 92243efc9ceSBen Skeggs u32 size, u32 flags, 923a8eaebc6SBen Skeggs struct nouveau_gpuobj **); 9246ee73861SBen Skeggs extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class, 9256ee73861SBen Skeggs uint64_t offset, uint64_t size, int access, 9266ee73861SBen Skeggs int target, struct nouveau_gpuobj **); 927ceac3099SBen Skeggs extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class); 9287f4a195fSBen Skeggs extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base, 9297f4a195fSBen Skeggs u64 size, int target, int access, u32 type, 9307f4a195fSBen Skeggs u32 comp, struct nouveau_gpuobj **pobj); 9317f4a195fSBen Skeggs extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset, 9327f4a195fSBen Skeggs int class, u64 base, u64 size, int target, 9337f4a195fSBen Skeggs int access, u32 type, u32 comp); 9346ee73861SBen Skeggs extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data, 9356ee73861SBen Skeggs struct drm_file *); 9366ee73861SBen Skeggs extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data, 9376ee73861SBen Skeggs struct drm_file *); 9386ee73861SBen Skeggs 9396ee73861SBen Skeggs /* nouveau_irq.c */ 94035fa2f2aSBen Skeggs extern int nouveau_irq_init(struct drm_device *); 94135fa2f2aSBen Skeggs extern void nouveau_irq_fini(struct drm_device *); 9426ee73861SBen Skeggs extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS); 9438f8a5448SBen Skeggs extern void nouveau_irq_register(struct drm_device *, int status_bit, 9448f8a5448SBen Skeggs void (*)(struct drm_device *)); 9458f8a5448SBen Skeggs extern void nouveau_irq_unregister(struct drm_device *, int status_bit); 9466ee73861SBen Skeggs extern void nouveau_irq_preinstall(struct drm_device *); 9476ee73861SBen Skeggs extern int nouveau_irq_postinstall(struct drm_device *); 9486ee73861SBen Skeggs extern void nouveau_irq_uninstall(struct drm_device *); 9496ee73861SBen Skeggs 9506ee73861SBen Skeggs /* nouveau_sgdma.c */ 9516ee73861SBen Skeggs extern int nouveau_sgdma_init(struct drm_device *); 9526ee73861SBen Skeggs extern void nouveau_sgdma_takedown(struct drm_device *); 953fd70b6cdSFrancisco Jerez extern uint32_t nouveau_sgdma_get_physical(struct drm_device *, 954fd70b6cdSFrancisco Jerez uint32_t offset); 9556ee73861SBen Skeggs extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *); 9566ee73861SBen Skeggs 9576ee73861SBen Skeggs /* nouveau_debugfs.c */ 9586ee73861SBen Skeggs #if defined(CONFIG_DRM_NOUVEAU_DEBUG) 9596ee73861SBen Skeggs extern int nouveau_debugfs_init(struct drm_minor *); 9606ee73861SBen Skeggs extern void nouveau_debugfs_takedown(struct drm_minor *); 9616ee73861SBen Skeggs extern int nouveau_debugfs_channel_init(struct nouveau_channel *); 9626ee73861SBen Skeggs extern void nouveau_debugfs_channel_fini(struct nouveau_channel *); 9636ee73861SBen Skeggs #else 9646ee73861SBen Skeggs static inline int 9656ee73861SBen Skeggs nouveau_debugfs_init(struct drm_minor *minor) 9666ee73861SBen Skeggs { 9676ee73861SBen Skeggs return 0; 9686ee73861SBen Skeggs } 9696ee73861SBen Skeggs 9706ee73861SBen Skeggs static inline void nouveau_debugfs_takedown(struct drm_minor *minor) 9716ee73861SBen Skeggs { 9726ee73861SBen Skeggs } 9736ee73861SBen Skeggs 9746ee73861SBen Skeggs static inline int 9756ee73861SBen Skeggs nouveau_debugfs_channel_init(struct nouveau_channel *chan) 9766ee73861SBen Skeggs { 9776ee73861SBen Skeggs return 0; 9786ee73861SBen Skeggs } 9796ee73861SBen Skeggs 9806ee73861SBen Skeggs static inline void 9816ee73861SBen Skeggs nouveau_debugfs_channel_fini(struct nouveau_channel *chan) 9826ee73861SBen Skeggs { 9836ee73861SBen Skeggs } 9846ee73861SBen Skeggs #endif 9856ee73861SBen Skeggs 9866ee73861SBen Skeggs /* nouveau_dma.c */ 98775c99da6SBen Skeggs extern void nouveau_dma_pre_init(struct nouveau_channel *); 9886ee73861SBen Skeggs extern int nouveau_dma_init(struct nouveau_channel *); 9899a391ad8SBen Skeggs extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size); 9906ee73861SBen Skeggs 9916ee73861SBen Skeggs /* nouveau_acpi.c */ 992afeb3e11SDave Airlie #define ROM_BIOS_PAGE 4096 9932f41a7f1SDave Airlie #if defined(CONFIG_ACPI) 9946a9ee8afSDave Airlie void nouveau_register_dsm_handler(void); 9956a9ee8afSDave Airlie void nouveau_unregister_dsm_handler(void); 996afeb3e11SDave Airlie int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len); 997afeb3e11SDave Airlie bool nouveau_acpi_rom_supported(struct pci_dev *pdev); 998a6ed76d7SBen Skeggs int nouveau_acpi_edid(struct drm_device *, struct drm_connector *); 9998edb381dSDave Airlie #else 10008edb381dSDave Airlie static inline void nouveau_register_dsm_handler(void) {} 10018edb381dSDave Airlie static inline void nouveau_unregister_dsm_handler(void) {} 1002afeb3e11SDave Airlie static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; } 1003afeb3e11SDave Airlie static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; } 10045620ba46SBen Skeggs static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; } 10058edb381dSDave Airlie #endif 10066ee73861SBen Skeggs 10076ee73861SBen Skeggs /* nouveau_backlight.c */ 10086ee73861SBen Skeggs #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT 10097eae3efaSMatthew Garrett extern int nouveau_backlight_init(struct drm_connector *); 10107eae3efaSMatthew Garrett extern void nouveau_backlight_exit(struct drm_connector *); 10116ee73861SBen Skeggs #else 10127eae3efaSMatthew Garrett static inline int nouveau_backlight_init(struct drm_connector *dev) 10136ee73861SBen Skeggs { 10146ee73861SBen Skeggs return 0; 10156ee73861SBen Skeggs } 10166ee73861SBen Skeggs 10177eae3efaSMatthew Garrett static inline void nouveau_backlight_exit(struct drm_connector *dev) { } 10186ee73861SBen Skeggs #endif 10196ee73861SBen Skeggs 10206ee73861SBen Skeggs /* nouveau_bios.c */ 10216ee73861SBen Skeggs extern int nouveau_bios_init(struct drm_device *); 10226ee73861SBen Skeggs extern void nouveau_bios_takedown(struct drm_device *dev); 10236ee73861SBen Skeggs extern int nouveau_run_vbios_init(struct drm_device *); 10246ee73861SBen Skeggs extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table, 10256ee73861SBen Skeggs struct dcb_entry *); 10266ee73861SBen Skeggs extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *, 10276ee73861SBen Skeggs enum dcb_gpio_tag); 10286ee73861SBen Skeggs extern struct dcb_connector_table_entry * 10296ee73861SBen Skeggs nouveau_bios_connector_entry(struct drm_device *, int index); 1030855a95e4SBen Skeggs extern u32 get_pll_register(struct drm_device *, enum pll_types); 10316ee73861SBen Skeggs extern int get_pll_limits(struct drm_device *, uint32_t limit_match, 10326ee73861SBen Skeggs struct pll_lims *); 10336ee73861SBen Skeggs extern int nouveau_bios_run_display_table(struct drm_device *, 10346ee73861SBen Skeggs struct dcb_entry *, 10356ee73861SBen Skeggs uint32_t script, int pxclk); 10366ee73861SBen Skeggs extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *, 10376ee73861SBen Skeggs int *length); 10386ee73861SBen Skeggs extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *); 10396ee73861SBen Skeggs extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *); 10406ee73861SBen Skeggs extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk, 10416ee73861SBen Skeggs bool *dl, bool *if_is_24bit); 10426ee73861SBen Skeggs extern int run_tmds_table(struct drm_device *, struct dcb_entry *, 10436ee73861SBen Skeggs int head, int pxclk); 10446ee73861SBen Skeggs extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head, 10456ee73861SBen Skeggs enum LVDS_script, int pxclk); 10466ee73861SBen Skeggs 10476ee73861SBen Skeggs /* nouveau_ttm.c */ 10486ee73861SBen Skeggs int nouveau_ttm_global_init(struct drm_nouveau_private *); 10496ee73861SBen Skeggs void nouveau_ttm_global_release(struct drm_nouveau_private *); 10506ee73861SBen Skeggs int nouveau_ttm_mmap(struct file *, struct vm_area_struct *); 10516ee73861SBen Skeggs 10526ee73861SBen Skeggs /* nouveau_dp.c */ 10536ee73861SBen Skeggs int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr, 10546ee73861SBen Skeggs uint8_t *data, int data_nr); 10556ee73861SBen Skeggs bool nouveau_dp_detect(struct drm_encoder *); 10566ee73861SBen Skeggs bool nouveau_dp_link_train(struct drm_encoder *); 10576ee73861SBen Skeggs 10586ee73861SBen Skeggs /* nv04_fb.c */ 10596ee73861SBen Skeggs extern int nv04_fb_init(struct drm_device *); 10606ee73861SBen Skeggs extern void nv04_fb_takedown(struct drm_device *); 10616ee73861SBen Skeggs 10626ee73861SBen Skeggs /* nv10_fb.c */ 10636ee73861SBen Skeggs extern int nv10_fb_init(struct drm_device *); 10646ee73861SBen Skeggs extern void nv10_fb_takedown(struct drm_device *); 1065a5cf68b0SFrancisco Jerez extern void nv10_fb_init_tile_region(struct drm_device *dev, int i, 1066a5cf68b0SFrancisco Jerez uint32_t addr, uint32_t size, 1067a5cf68b0SFrancisco Jerez uint32_t pitch, uint32_t flags); 1068a5cf68b0SFrancisco Jerez extern void nv10_fb_set_tile_region(struct drm_device *dev, int i); 1069a5cf68b0SFrancisco Jerez extern void nv10_fb_free_tile_region(struct drm_device *dev, int i); 10706ee73861SBen Skeggs 10718bded189SFrancisco Jerez /* nv30_fb.c */ 10728bded189SFrancisco Jerez extern int nv30_fb_init(struct drm_device *); 10738bded189SFrancisco Jerez extern void nv30_fb_takedown(struct drm_device *); 1074a5cf68b0SFrancisco Jerez extern void nv30_fb_init_tile_region(struct drm_device *dev, int i, 1075a5cf68b0SFrancisco Jerez uint32_t addr, uint32_t size, 1076a5cf68b0SFrancisco Jerez uint32_t pitch, uint32_t flags); 1077a5cf68b0SFrancisco Jerez extern void nv30_fb_free_tile_region(struct drm_device *dev, int i); 10788bded189SFrancisco Jerez 10796ee73861SBen Skeggs /* nv40_fb.c */ 10806ee73861SBen Skeggs extern int nv40_fb_init(struct drm_device *); 10816ee73861SBen Skeggs extern void nv40_fb_takedown(struct drm_device *); 1082a5cf68b0SFrancisco Jerez extern void nv40_fb_set_tile_region(struct drm_device *dev, int i); 1083a5cf68b0SFrancisco Jerez 1084304424e1SMarcin Kościelnicki /* nv50_fb.c */ 1085304424e1SMarcin Kościelnicki extern int nv50_fb_init(struct drm_device *); 1086304424e1SMarcin Kościelnicki extern void nv50_fb_takedown(struct drm_device *); 10876fdb383eSBen Skeggs extern void nv50_fb_vm_trap(struct drm_device *, int display); 1088304424e1SMarcin Kościelnicki 10894b223eefSBen Skeggs /* nvc0_fb.c */ 10904b223eefSBen Skeggs extern int nvc0_fb_init(struct drm_device *); 10914b223eefSBen Skeggs extern void nvc0_fb_takedown(struct drm_device *); 10924b223eefSBen Skeggs 10936ee73861SBen Skeggs /* nv04_fifo.c */ 10946ee73861SBen Skeggs extern int nv04_fifo_init(struct drm_device *); 10955178d40dSBen Skeggs extern void nv04_fifo_fini(struct drm_device *); 10966ee73861SBen Skeggs extern void nv04_fifo_disable(struct drm_device *); 10976ee73861SBen Skeggs extern void nv04_fifo_enable(struct drm_device *); 10986ee73861SBen Skeggs extern bool nv04_fifo_reassign(struct drm_device *, bool); 1099588d7d12SFrancisco Jerez extern bool nv04_fifo_cache_pull(struct drm_device *, bool); 11006ee73861SBen Skeggs extern int nv04_fifo_channel_id(struct drm_device *); 11016ee73861SBen Skeggs extern int nv04_fifo_create_context(struct nouveau_channel *); 11026ee73861SBen Skeggs extern void nv04_fifo_destroy_context(struct nouveau_channel *); 11036ee73861SBen Skeggs extern int nv04_fifo_load_context(struct nouveau_channel *); 11046ee73861SBen Skeggs extern int nv04_fifo_unload_context(struct drm_device *); 11055178d40dSBen Skeggs extern void nv04_fifo_isr(struct drm_device *); 11066ee73861SBen Skeggs 11076ee73861SBen Skeggs /* nv10_fifo.c */ 11086ee73861SBen Skeggs extern int nv10_fifo_init(struct drm_device *); 11096ee73861SBen Skeggs extern int nv10_fifo_channel_id(struct drm_device *); 11106ee73861SBen Skeggs extern int nv10_fifo_create_context(struct nouveau_channel *); 11116ee73861SBen Skeggs extern int nv10_fifo_load_context(struct nouveau_channel *); 11126ee73861SBen Skeggs extern int nv10_fifo_unload_context(struct drm_device *); 11136ee73861SBen Skeggs 11146ee73861SBen Skeggs /* nv40_fifo.c */ 11156ee73861SBen Skeggs extern int nv40_fifo_init(struct drm_device *); 11166ee73861SBen Skeggs extern int nv40_fifo_create_context(struct nouveau_channel *); 11176ee73861SBen Skeggs extern int nv40_fifo_load_context(struct nouveau_channel *); 11186ee73861SBen Skeggs extern int nv40_fifo_unload_context(struct drm_device *); 11196ee73861SBen Skeggs 11206ee73861SBen Skeggs /* nv50_fifo.c */ 11216ee73861SBen Skeggs extern int nv50_fifo_init(struct drm_device *); 11226ee73861SBen Skeggs extern void nv50_fifo_takedown(struct drm_device *); 11236ee73861SBen Skeggs extern int nv50_fifo_channel_id(struct drm_device *); 11246ee73861SBen Skeggs extern int nv50_fifo_create_context(struct nouveau_channel *); 11256ee73861SBen Skeggs extern void nv50_fifo_destroy_context(struct nouveau_channel *); 11266ee73861SBen Skeggs extern int nv50_fifo_load_context(struct nouveau_channel *); 11276ee73861SBen Skeggs extern int nv50_fifo_unload_context(struct drm_device *); 112856ac7475SBen Skeggs extern void nv50_fifo_tlb_flush(struct drm_device *dev); 11296ee73861SBen Skeggs 11304b223eefSBen Skeggs /* nvc0_fifo.c */ 11314b223eefSBen Skeggs extern int nvc0_fifo_init(struct drm_device *); 11324b223eefSBen Skeggs extern void nvc0_fifo_takedown(struct drm_device *); 11334b223eefSBen Skeggs extern void nvc0_fifo_disable(struct drm_device *); 11344b223eefSBen Skeggs extern void nvc0_fifo_enable(struct drm_device *); 11354b223eefSBen Skeggs extern bool nvc0_fifo_reassign(struct drm_device *, bool); 11364b223eefSBen Skeggs extern bool nvc0_fifo_cache_pull(struct drm_device *, bool); 11374b223eefSBen Skeggs extern int nvc0_fifo_channel_id(struct drm_device *); 11384b223eefSBen Skeggs extern int nvc0_fifo_create_context(struct nouveau_channel *); 11394b223eefSBen Skeggs extern void nvc0_fifo_destroy_context(struct nouveau_channel *); 11404b223eefSBen Skeggs extern int nvc0_fifo_load_context(struct nouveau_channel *); 11414b223eefSBen Skeggs extern int nvc0_fifo_unload_context(struct drm_device *); 11424b223eefSBen Skeggs 11436ee73861SBen Skeggs /* nv04_graph.c */ 11444976986bSBen Skeggs extern int nv04_graph_create(struct drm_device *); 11456ee73861SBen Skeggs extern void nv04_graph_fifo_access(struct drm_device *, bool); 11464976986bSBen Skeggs extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16); 1147332b242fSFrancisco Jerez extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan, 1148332b242fSFrancisco Jerez u32 class, u32 mthd, u32 data); 1149274fec93SBen Skeggs extern struct nouveau_bitfield nv04_graph_nsource[]; 11506ee73861SBen Skeggs 11516ee73861SBen Skeggs /* nv10_graph.c */ 1152d11db279SBen Skeggs extern int nv10_graph_create(struct drm_device *); 11536ee73861SBen Skeggs extern struct nouveau_channel *nv10_graph_channel(struct drm_device *); 1154a5cf68b0SFrancisco Jerez extern void nv10_graph_set_tile_region(struct drm_device *dev, int i); 1155274fec93SBen Skeggs extern struct nouveau_bitfield nv10_graph_intr[]; 1156274fec93SBen Skeggs extern struct nouveau_bitfield nv10_graph_nstatus[]; 11576ee73861SBen Skeggs 11586ee73861SBen Skeggs /* nv20_graph.c */ 1159a0b1de84SBen Skeggs extern int nv20_graph_create(struct drm_device *); 1160a5cf68b0SFrancisco Jerez extern void nv20_graph_set_tile_region(struct drm_device *dev, int i); 11616ee73861SBen Skeggs 11626ee73861SBen Skeggs /* nv40_graph.c */ 116339c8d368SBen Skeggs extern int nv40_graph_create(struct drm_device *); 1164054b93e4SBen Skeggs extern void nv40_grctx_init(struct nouveau_grctx *); 1165a5cf68b0SFrancisco Jerez extern void nv40_graph_set_tile_region(struct drm_device *dev, int i); 11666ee73861SBen Skeggs 11676ee73861SBen Skeggs /* nv50_graph.c */ 11682703c21aSBen Skeggs extern int nv50_graph_create(struct drm_device *); 1169d5f3c90dSMarcin Kościelnicki extern int nv50_grctx_init(struct nouveau_grctx *); 11706effe393SBen Skeggs extern struct nouveau_enum nv50_data_error_names[]; 11716ee73861SBen Skeggs 11724b223eefSBen Skeggs /* nvc0_graph.c */ 11737a45cd19SBen Skeggs extern int nvc0_graph_create(struct drm_device *); 11744b223eefSBen Skeggs extern void nvc0_graph_fifo_access(struct drm_device *, bool); 11754b223eefSBen Skeggs extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *); 11764b223eefSBen Skeggs 1177bd2e597dSBen Skeggs /* nv84_crypt.c */ 11786dfdd7a6SBen Skeggs extern int nv84_crypt_create(struct drm_device *); 1179bd2e597dSBen Skeggs 11806ee73861SBen Skeggs /* nv04_instmem.c */ 11816ee73861SBen Skeggs extern int nv04_instmem_init(struct drm_device *); 11826ee73861SBen Skeggs extern void nv04_instmem_takedown(struct drm_device *); 11836ee73861SBen Skeggs extern int nv04_instmem_suspend(struct drm_device *); 11846ee73861SBen Skeggs extern void nv04_instmem_resume(struct drm_device *); 1185e41115d0SBen Skeggs extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align); 1186e41115d0SBen Skeggs extern void nv04_instmem_put(struct nouveau_gpuobj *); 1187e41115d0SBen Skeggs extern int nv04_instmem_map(struct nouveau_gpuobj *); 1188e41115d0SBen Skeggs extern void nv04_instmem_unmap(struct nouveau_gpuobj *); 1189f56cb86fSBen Skeggs extern void nv04_instmem_flush(struct drm_device *); 11906ee73861SBen Skeggs 11916ee73861SBen Skeggs /* nv50_instmem.c */ 11926ee73861SBen Skeggs extern int nv50_instmem_init(struct drm_device *); 11936ee73861SBen Skeggs extern void nv50_instmem_takedown(struct drm_device *); 11946ee73861SBen Skeggs extern int nv50_instmem_suspend(struct drm_device *); 11956ee73861SBen Skeggs extern void nv50_instmem_resume(struct drm_device *); 1196e41115d0SBen Skeggs extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align); 1197e41115d0SBen Skeggs extern void nv50_instmem_put(struct nouveau_gpuobj *); 1198e41115d0SBen Skeggs extern int nv50_instmem_map(struct nouveau_gpuobj *); 1199e41115d0SBen Skeggs extern void nv50_instmem_unmap(struct nouveau_gpuobj *); 1200f56cb86fSBen Skeggs extern void nv50_instmem_flush(struct drm_device *); 1201734ee835SBen Skeggs extern void nv84_instmem_flush(struct drm_device *); 12026ee73861SBen Skeggs 12034b223eefSBen Skeggs /* nvc0_instmem.c */ 12044b223eefSBen Skeggs extern int nvc0_instmem_init(struct drm_device *); 12054b223eefSBen Skeggs extern void nvc0_instmem_takedown(struct drm_device *); 12064b223eefSBen Skeggs extern int nvc0_instmem_suspend(struct drm_device *); 12074b223eefSBen Skeggs extern void nvc0_instmem_resume(struct drm_device *); 12084b223eefSBen Skeggs 12096ee73861SBen Skeggs /* nv04_mc.c */ 12106ee73861SBen Skeggs extern int nv04_mc_init(struct drm_device *); 12116ee73861SBen Skeggs extern void nv04_mc_takedown(struct drm_device *); 12126ee73861SBen Skeggs 12136ee73861SBen Skeggs /* nv40_mc.c */ 12146ee73861SBen Skeggs extern int nv40_mc_init(struct drm_device *); 12156ee73861SBen Skeggs extern void nv40_mc_takedown(struct drm_device *); 12166ee73861SBen Skeggs 12176ee73861SBen Skeggs /* nv50_mc.c */ 12186ee73861SBen Skeggs extern int nv50_mc_init(struct drm_device *); 12196ee73861SBen Skeggs extern void nv50_mc_takedown(struct drm_device *); 12206ee73861SBen Skeggs 12216ee73861SBen Skeggs /* nv04_timer.c */ 12226ee73861SBen Skeggs extern int nv04_timer_init(struct drm_device *); 12236ee73861SBen Skeggs extern uint64_t nv04_timer_read(struct drm_device *); 12246ee73861SBen Skeggs extern void nv04_timer_takedown(struct drm_device *); 12256ee73861SBen Skeggs 12266ee73861SBen Skeggs extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd, 12276ee73861SBen Skeggs unsigned long arg); 12286ee73861SBen Skeggs 12296ee73861SBen Skeggs /* nv04_dac.c */ 12308f1a6086SBen Skeggs extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *); 123111d6eb2aSFrancisco Jerez extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder); 12326ee73861SBen Skeggs extern int nv04_dac_output_offset(struct drm_encoder *encoder); 12336ee73861SBen Skeggs extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable); 12348ccfe9e0SFrancisco Jerez extern bool nv04_dac_in_use(struct drm_encoder *encoder); 12356ee73861SBen Skeggs 12366ee73861SBen Skeggs /* nv04_dfp.c */ 12378f1a6086SBen Skeggs extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *); 12386ee73861SBen Skeggs extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent); 12396ee73861SBen Skeggs extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent, 12406ee73861SBen Skeggs int head, bool dl); 12416ee73861SBen Skeggs extern void nv04_dfp_disable(struct drm_device *dev, int head); 12426ee73861SBen Skeggs extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode); 12436ee73861SBen Skeggs 12446ee73861SBen Skeggs /* nv04_tv.c */ 12456ee73861SBen Skeggs extern int nv04_tv_identify(struct drm_device *dev, int i2c_index); 12468f1a6086SBen Skeggs extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *); 12476ee73861SBen Skeggs 12486ee73861SBen Skeggs /* nv17_tv.c */ 12498f1a6086SBen Skeggs extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *); 12506ee73861SBen Skeggs 12516ee73861SBen Skeggs /* nv04_display.c */ 1252c88c2e06SFrancisco Jerez extern int nv04_display_early_init(struct drm_device *); 1253c88c2e06SFrancisco Jerez extern void nv04_display_late_takedown(struct drm_device *); 12546ee73861SBen Skeggs extern int nv04_display_create(struct drm_device *); 1255c88c2e06SFrancisco Jerez extern int nv04_display_init(struct drm_device *); 12566ee73861SBen Skeggs extern void nv04_display_destroy(struct drm_device *); 12576ee73861SBen Skeggs 12586ee73861SBen Skeggs /* nv04_crtc.c */ 12596ee73861SBen Skeggs extern int nv04_crtc_create(struct drm_device *, int index); 12606ee73861SBen Skeggs 12616ee73861SBen Skeggs /* nouveau_bo.c */ 12626ee73861SBen Skeggs extern struct ttm_bo_driver nouveau_bo_driver; 12636ee73861SBen Skeggs extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *, 12646ee73861SBen Skeggs int size, int align, uint32_t flags, 12656ee73861SBen Skeggs uint32_t tile_mode, uint32_t tile_flags, 1266d550c41eSBen Skeggs struct nouveau_bo **); 12676ee73861SBen Skeggs extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags); 12686ee73861SBen Skeggs extern int nouveau_bo_unpin(struct nouveau_bo *); 12696ee73861SBen Skeggs extern int nouveau_bo_map(struct nouveau_bo *); 12706ee73861SBen Skeggs extern void nouveau_bo_unmap(struct nouveau_bo *); 127178ad0f7bSFrancisco Jerez extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type, 127278ad0f7bSFrancisco Jerez uint32_t busy); 12736ee73861SBen Skeggs extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index); 12746ee73861SBen Skeggs extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val); 12756ee73861SBen Skeggs extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index); 12766ee73861SBen Skeggs extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val); 1277332b242fSFrancisco Jerez extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *); 12787a45d764SBen Skeggs extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible, 12797a45d764SBen Skeggs bool no_wait_reserve, bool no_wait_gpu); 12806ee73861SBen Skeggs 12816ee73861SBen Skeggs /* nouveau_fence.c */ 12826ee73861SBen Skeggs struct nouveau_fence; 12830c6c1c2fSFrancisco Jerez extern int nouveau_fence_init(struct drm_device *); 12840c6c1c2fSFrancisco Jerez extern void nouveau_fence_fini(struct drm_device *); 12852730723bSFrancisco Jerez extern int nouveau_fence_channel_init(struct nouveau_channel *); 12862730723bSFrancisco Jerez extern void nouveau_fence_channel_fini(struct nouveau_channel *); 12876ee73861SBen Skeggs extern void nouveau_fence_update(struct nouveau_channel *); 12886ee73861SBen Skeggs extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **, 12896ee73861SBen Skeggs bool emit); 12906ee73861SBen Skeggs extern int nouveau_fence_emit(struct nouveau_fence *); 12918ac3891bSFrancisco Jerez extern void nouveau_fence_work(struct nouveau_fence *fence, 12928ac3891bSFrancisco Jerez void (*work)(void *priv, bool signalled), 12938ac3891bSFrancisco Jerez void *priv); 12946ee73861SBen Skeggs struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *); 1295382d62e5SMarcin Slusarz 1296382d62e5SMarcin Slusarz extern bool __nouveau_fence_signalled(void *obj, void *arg); 1297382d62e5SMarcin Slusarz extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr); 1298382d62e5SMarcin Slusarz extern int __nouveau_fence_flush(void *obj, void *arg); 1299382d62e5SMarcin Slusarz extern void __nouveau_fence_unref(void **obj); 1300382d62e5SMarcin Slusarz extern void *__nouveau_fence_ref(void *obj); 1301382d62e5SMarcin Slusarz 1302382d62e5SMarcin Slusarz static inline bool nouveau_fence_signalled(struct nouveau_fence *obj) 1303382d62e5SMarcin Slusarz { 1304382d62e5SMarcin Slusarz return __nouveau_fence_signalled(obj, NULL); 1305382d62e5SMarcin Slusarz } 1306382d62e5SMarcin Slusarz static inline int 1307382d62e5SMarcin Slusarz nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr) 1308382d62e5SMarcin Slusarz { 1309382d62e5SMarcin Slusarz return __nouveau_fence_wait(obj, NULL, lazy, intr); 1310382d62e5SMarcin Slusarz } 13112730723bSFrancisco Jerez extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *); 1312382d62e5SMarcin Slusarz static inline int nouveau_fence_flush(struct nouveau_fence *obj) 1313382d62e5SMarcin Slusarz { 1314382d62e5SMarcin Slusarz return __nouveau_fence_flush(obj, NULL); 1315382d62e5SMarcin Slusarz } 1316382d62e5SMarcin Slusarz static inline void nouveau_fence_unref(struct nouveau_fence **obj) 1317382d62e5SMarcin Slusarz { 1318382d62e5SMarcin Slusarz __nouveau_fence_unref((void **)obj); 1319382d62e5SMarcin Slusarz } 1320382d62e5SMarcin Slusarz static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj) 1321382d62e5SMarcin Slusarz { 1322382d62e5SMarcin Slusarz return __nouveau_fence_ref(obj); 1323382d62e5SMarcin Slusarz } 13246ee73861SBen Skeggs 13256ee73861SBen Skeggs /* nouveau_gem.c */ 13266ee73861SBen Skeggs extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *, 13276ba9a683SBen Skeggs int size, int align, uint32_t domain, 13286ee73861SBen Skeggs uint32_t tile_mode, uint32_t tile_flags, 1329d550c41eSBen Skeggs struct nouveau_bo **); 13306ee73861SBen Skeggs extern int nouveau_gem_object_new(struct drm_gem_object *); 13316ee73861SBen Skeggs extern void nouveau_gem_object_del(struct drm_gem_object *); 13326ee73861SBen Skeggs extern int nouveau_gem_ioctl_new(struct drm_device *, void *, 13336ee73861SBen Skeggs struct drm_file *); 13346ee73861SBen Skeggs extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *, 13356ee73861SBen Skeggs struct drm_file *); 13366ee73861SBen Skeggs extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *, 13376ee73861SBen Skeggs struct drm_file *); 13386ee73861SBen Skeggs extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *, 13396ee73861SBen Skeggs struct drm_file *); 13406ee73861SBen Skeggs extern int nouveau_gem_ioctl_info(struct drm_device *, void *, 13416ee73861SBen Skeggs struct drm_file *); 13426ee73861SBen Skeggs 1343042206c0SFrancisco Jerez /* nouveau_display.c */ 1344042206c0SFrancisco Jerez int nouveau_vblank_enable(struct drm_device *dev, int crtc); 1345042206c0SFrancisco Jerez void nouveau_vblank_disable(struct drm_device *dev, int crtc); 1346332b242fSFrancisco Jerez int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb, 1347332b242fSFrancisco Jerez struct drm_pending_vblank_event *event); 1348332b242fSFrancisco Jerez int nouveau_finish_page_flip(struct nouveau_channel *, 1349332b242fSFrancisco Jerez struct nouveau_page_flip_state *); 1350042206c0SFrancisco Jerez 1351ee2e0131SBen Skeggs /* nv10_gpio.c */ 1352ee2e0131SBen Skeggs int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag); 1353ee2e0131SBen Skeggs int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state); 13546ee73861SBen Skeggs 135545284162SBen Skeggs /* nv50_gpio.c */ 1356ee2e0131SBen Skeggs int nv50_gpio_init(struct drm_device *dev); 13572cbd4c81SBen Skeggs void nv50_gpio_fini(struct drm_device *dev); 135845284162SBen Skeggs int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag); 135945284162SBen Skeggs int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state); 1360fce2bad0SBen Skeggs int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag, 1361fce2bad0SBen Skeggs void (*)(void *, int), void *); 1362fce2bad0SBen Skeggs void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag, 1363fce2bad0SBen Skeggs void (*)(void *, int), void *); 1364fce2bad0SBen Skeggs bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on); 136545284162SBen Skeggs 1366e9ebb68bSBen Skeggs /* nv50_calc. */ 1367e9ebb68bSBen Skeggs int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk, 1368e9ebb68bSBen Skeggs int *N1, int *M1, int *N2, int *M2, int *P); 1369e9ebb68bSBen Skeggs int nv50_calc_pll2(struct drm_device *, struct pll_lims *, 1370e9ebb68bSBen Skeggs int clk, int *N, int *fN, int *M, int *P); 1371e9ebb68bSBen Skeggs 13726ee73861SBen Skeggs #ifndef ioread32_native 13736ee73861SBen Skeggs #ifdef __BIG_ENDIAN 13746ee73861SBen Skeggs #define ioread16_native ioread16be 13756ee73861SBen Skeggs #define iowrite16_native iowrite16be 13766ee73861SBen Skeggs #define ioread32_native ioread32be 13776ee73861SBen Skeggs #define iowrite32_native iowrite32be 13786ee73861SBen Skeggs #else /* def __BIG_ENDIAN */ 13796ee73861SBen Skeggs #define ioread16_native ioread16 13806ee73861SBen Skeggs #define iowrite16_native iowrite16 13816ee73861SBen Skeggs #define ioread32_native ioread32 13826ee73861SBen Skeggs #define iowrite32_native iowrite32 13836ee73861SBen Skeggs #endif /* def __BIG_ENDIAN else */ 13846ee73861SBen Skeggs #endif /* !ioread32_native */ 13856ee73861SBen Skeggs 13866ee73861SBen Skeggs /* channel control reg access */ 13876ee73861SBen Skeggs static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg) 13886ee73861SBen Skeggs { 13896ee73861SBen Skeggs return ioread32_native(chan->user + reg); 13906ee73861SBen Skeggs } 13916ee73861SBen Skeggs 13926ee73861SBen Skeggs static inline void nvchan_wr32(struct nouveau_channel *chan, 13936ee73861SBen Skeggs unsigned reg, u32 val) 13946ee73861SBen Skeggs { 13956ee73861SBen Skeggs iowrite32_native(val, chan->user + reg); 13966ee73861SBen Skeggs } 13976ee73861SBen Skeggs 13986ee73861SBen Skeggs /* register access */ 13996ee73861SBen Skeggs static inline u32 nv_rd32(struct drm_device *dev, unsigned reg) 14006ee73861SBen Skeggs { 14016ee73861SBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 14026ee73861SBen Skeggs return ioread32_native(dev_priv->mmio + reg); 14036ee73861SBen Skeggs } 14046ee73861SBen Skeggs 14056ee73861SBen Skeggs static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val) 14066ee73861SBen Skeggs { 14076ee73861SBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 14086ee73861SBen Skeggs iowrite32_native(val, dev_priv->mmio + reg); 14096ee73861SBen Skeggs } 14106ee73861SBen Skeggs 14112a7fdb2bSBen Skeggs static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val) 141249eed80aSBen Skeggs { 141349eed80aSBen Skeggs u32 tmp = nv_rd32(dev, reg); 14142a7fdb2bSBen Skeggs nv_wr32(dev, reg, (tmp & ~mask) | val); 14152a7fdb2bSBen Skeggs return tmp; 141649eed80aSBen Skeggs } 141749eed80aSBen Skeggs 14186ee73861SBen Skeggs static inline u8 nv_rd08(struct drm_device *dev, unsigned reg) 14196ee73861SBen Skeggs { 14206ee73861SBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 14216ee73861SBen Skeggs return ioread8(dev_priv->mmio + reg); 14226ee73861SBen Skeggs } 14236ee73861SBen Skeggs 14246ee73861SBen Skeggs static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val) 14256ee73861SBen Skeggs { 14266ee73861SBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 14276ee73861SBen Skeggs iowrite8(val, dev_priv->mmio + reg); 14286ee73861SBen Skeggs } 14296ee73861SBen Skeggs 14304b5c152aSFrancisco Jerez #define nv_wait(dev, reg, mask, val) \ 143112fb9525SBen Skeggs nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val)) 143212fb9525SBen Skeggs #define nv_wait_ne(dev, reg, mask, val) \ 143312fb9525SBen Skeggs nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val)) 14346ee73861SBen Skeggs 14356ee73861SBen Skeggs /* PRAMIN access */ 14366ee73861SBen Skeggs static inline u32 nv_ri32(struct drm_device *dev, unsigned offset) 14376ee73861SBen Skeggs { 14386ee73861SBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 14396ee73861SBen Skeggs return ioread32_native(dev_priv->ramin + offset); 14406ee73861SBen Skeggs } 14416ee73861SBen Skeggs 14426ee73861SBen Skeggs static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val) 14436ee73861SBen Skeggs { 14446ee73861SBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 14456ee73861SBen Skeggs iowrite32_native(val, dev_priv->ramin + offset); 14466ee73861SBen Skeggs } 14476ee73861SBen Skeggs 14486ee73861SBen Skeggs /* object access */ 1449b3beb167SBen Skeggs extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset); 1450b3beb167SBen Skeggs extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val); 14516ee73861SBen Skeggs 14526ee73861SBen Skeggs /* 14536ee73861SBen Skeggs * Logging 14546ee73861SBen Skeggs * Argument d is (struct drm_device *). 14556ee73861SBen Skeggs */ 14566ee73861SBen Skeggs #define NV_PRINTK(level, d, fmt, arg...) \ 14576ee73861SBen Skeggs printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \ 14586ee73861SBen Skeggs pci_name(d->pdev), ##arg) 14596ee73861SBen Skeggs #ifndef NV_DEBUG_NOTRACE 14606ee73861SBen Skeggs #define NV_DEBUG(d, fmt, arg...) do { \ 1461ef2bb506SMaarten Maathuis if (drm_debug & DRM_UT_DRIVER) { \ 1462ef2bb506SMaarten Maathuis NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \ 1463ef2bb506SMaarten Maathuis __LINE__, ##arg); \ 1464ef2bb506SMaarten Maathuis } \ 1465ef2bb506SMaarten Maathuis } while (0) 1466ef2bb506SMaarten Maathuis #define NV_DEBUG_KMS(d, fmt, arg...) do { \ 1467ef2bb506SMaarten Maathuis if (drm_debug & DRM_UT_KMS) { \ 14686ee73861SBen Skeggs NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \ 14696ee73861SBen Skeggs __LINE__, ##arg); \ 14706ee73861SBen Skeggs } \ 14716ee73861SBen Skeggs } while (0) 14726ee73861SBen Skeggs #else 14736ee73861SBen Skeggs #define NV_DEBUG(d, fmt, arg...) do { \ 1474ef2bb506SMaarten Maathuis if (drm_debug & DRM_UT_DRIVER) \ 1475ef2bb506SMaarten Maathuis NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \ 1476ef2bb506SMaarten Maathuis } while (0) 1477ef2bb506SMaarten Maathuis #define NV_DEBUG_KMS(d, fmt, arg...) do { \ 1478ef2bb506SMaarten Maathuis if (drm_debug & DRM_UT_KMS) \ 14796ee73861SBen Skeggs NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \ 14806ee73861SBen Skeggs } while (0) 14816ee73861SBen Skeggs #endif 14826ee73861SBen Skeggs #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg) 14836ee73861SBen Skeggs #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg) 14846ee73861SBen Skeggs #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg) 14856ee73861SBen Skeggs #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg) 14866ee73861SBen Skeggs #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg) 14876ee73861SBen Skeggs 14886ee73861SBen Skeggs /* nouveau_reg_debug bitmask */ 14896ee73861SBen Skeggs enum { 14906ee73861SBen Skeggs NOUVEAU_REG_DEBUG_MC = 0x1, 14916ee73861SBen Skeggs NOUVEAU_REG_DEBUG_VIDEO = 0x2, 14926ee73861SBen Skeggs NOUVEAU_REG_DEBUG_FB = 0x4, 14936ee73861SBen Skeggs NOUVEAU_REG_DEBUG_EXTDEV = 0x8, 14946ee73861SBen Skeggs NOUVEAU_REG_DEBUG_CRTC = 0x10, 14956ee73861SBen Skeggs NOUVEAU_REG_DEBUG_RAMDAC = 0x20, 14966ee73861SBen Skeggs NOUVEAU_REG_DEBUG_VGACRTC = 0x40, 14976ee73861SBen Skeggs NOUVEAU_REG_DEBUG_RMVIO = 0x80, 14986ee73861SBen Skeggs NOUVEAU_REG_DEBUG_VGAATTR = 0x100, 14996ee73861SBen Skeggs NOUVEAU_REG_DEBUG_EVO = 0x200, 15006ee73861SBen Skeggs }; 15016ee73861SBen Skeggs 15026ee73861SBen Skeggs #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \ 15036ee73861SBen Skeggs if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \ 15046ee73861SBen Skeggs NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \ 15056ee73861SBen Skeggs } while (0) 15066ee73861SBen Skeggs 15076ee73861SBen Skeggs static inline bool 15086ee73861SBen Skeggs nv_two_heads(struct drm_device *dev) 15096ee73861SBen Skeggs { 15106ee73861SBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 15116ee73861SBen Skeggs const int impl = dev->pci_device & 0x0ff0; 15126ee73861SBen Skeggs 15136ee73861SBen Skeggs if (dev_priv->card_type >= NV_10 && impl != 0x0100 && 15146ee73861SBen Skeggs impl != 0x0150 && impl != 0x01a0 && impl != 0x0200) 15156ee73861SBen Skeggs return true; 15166ee73861SBen Skeggs 15176ee73861SBen Skeggs return false; 15186ee73861SBen Skeggs } 15196ee73861SBen Skeggs 15206ee73861SBen Skeggs static inline bool 15216ee73861SBen Skeggs nv_gf4_disp_arch(struct drm_device *dev) 15226ee73861SBen Skeggs { 15236ee73861SBen Skeggs return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110; 15246ee73861SBen Skeggs } 15256ee73861SBen Skeggs 15266ee73861SBen Skeggs static inline bool 15276ee73861SBen Skeggs nv_two_reg_pll(struct drm_device *dev) 15286ee73861SBen Skeggs { 15296ee73861SBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 15306ee73861SBen Skeggs const int impl = dev->pci_device & 0x0ff0; 15316ee73861SBen Skeggs 15326ee73861SBen Skeggs if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40) 15336ee73861SBen Skeggs return true; 15346ee73861SBen Skeggs return false; 15356ee73861SBen Skeggs } 15366ee73861SBen Skeggs 1537acae116cSFrancisco Jerez static inline bool 1538acae116cSFrancisco Jerez nv_match_device(struct drm_device *dev, unsigned device, 1539acae116cSFrancisco Jerez unsigned sub_vendor, unsigned sub_device) 1540acae116cSFrancisco Jerez { 1541acae116cSFrancisco Jerez return dev->pdev->device == device && 1542acae116cSFrancisco Jerez dev->pdev->subsystem_vendor == sub_vendor && 1543acae116cSFrancisco Jerez dev->pdev->subsystem_device == sub_device; 1544acae116cSFrancisco Jerez } 1545acae116cSFrancisco Jerez 15466dfdd7a6SBen Skeggs static inline void * 15476dfdd7a6SBen Skeggs nv_engine(struct drm_device *dev, int engine) 15486dfdd7a6SBen Skeggs { 15496dfdd7a6SBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 15506dfdd7a6SBen Skeggs return (void *)dev_priv->eng[engine]; 15516dfdd7a6SBen Skeggs } 15526dfdd7a6SBen Skeggs 1553c693931dSBen Skeggs /* returns 1 if device is one of the nv4x using the 0x4497 object class, 1554c693931dSBen Skeggs * helpful to determine a number of other hardware features 1555c693931dSBen Skeggs */ 1556c693931dSBen Skeggs static inline int 1557c693931dSBen Skeggs nv44_graph_class(struct drm_device *dev) 1558c693931dSBen Skeggs { 1559c693931dSBen Skeggs struct drm_nouveau_private *dev_priv = dev->dev_private; 1560c693931dSBen Skeggs 1561c693931dSBen Skeggs if ((dev_priv->chipset & 0xf0) == 0x60) 1562c693931dSBen Skeggs return 1; 1563c693931dSBen Skeggs 1564c693931dSBen Skeggs return !(0x0baf & (1 << (dev_priv->chipset & 0x0f))); 1565c693931dSBen Skeggs } 1566c693931dSBen Skeggs 15677f4a195fSBen Skeggs /* memory type/access flags, do not match hardware values */ 15687f4a195fSBen Skeggs #define NV_MEM_ACCESS_RO 1 15697f4a195fSBen Skeggs #define NV_MEM_ACCESS_WO 2 15707f4a195fSBen Skeggs #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO) 1571a11c3198SBen Skeggs #define NV_MEM_ACCESS_SYS 4 1572a11c3198SBen Skeggs #define NV_MEM_ACCESS_VM 8 15737f4a195fSBen Skeggs 15747f4a195fSBen Skeggs #define NV_MEM_TARGET_VRAM 0 15757f4a195fSBen Skeggs #define NV_MEM_TARGET_PCI 1 15767f4a195fSBen Skeggs #define NV_MEM_TARGET_PCI_NOSNOOP 2 15777f4a195fSBen Skeggs #define NV_MEM_TARGET_VM 3 15787f4a195fSBen Skeggs #define NV_MEM_TARGET_GART 4 15797f4a195fSBen Skeggs 15807f4a195fSBen Skeggs #define NV_MEM_TYPE_VM 0x7f 15817f4a195fSBen Skeggs #define NV_MEM_COMP_VM 0x03 15827f4a195fSBen Skeggs 15837f4a195fSBen Skeggs /* NV_SW object class */ 1584f03a314bSFrancisco Jerez #define NV_SW 0x0000506e 1585f03a314bSFrancisco Jerez #define NV_SW_DMA_SEMAPHORE 0x00000060 1586f03a314bSFrancisco Jerez #define NV_SW_SEMAPHORE_OFFSET 0x00000064 1587f03a314bSFrancisco Jerez #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068 1588f03a314bSFrancisco Jerez #define NV_SW_SEMAPHORE_RELEASE 0x0000006c 15898af29ccdSFrancisco Jerez #define NV_SW_YIELD 0x00000080 1590f03a314bSFrancisco Jerez #define NV_SW_DMA_VBLSEM 0x0000018c 1591f03a314bSFrancisco Jerez #define NV_SW_VBLSEM_OFFSET 0x00000400 1592f03a314bSFrancisco Jerez #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404 1593f03a314bSFrancisco Jerez #define NV_SW_VBLSEM_RELEASE 0x00000408 1594332b242fSFrancisco Jerez #define NV_SW_PAGE_FLIP 0x00000500 15956ee73861SBen Skeggs 15966ee73861SBen Skeggs #endif /* __NOUVEAU_DRV_H__ */ 1597