xref: /linux/drivers/gpu/drm/i915/display/skl_universal_plane_regs.h (revision 946661e3bef8efa11ba8079d4ebafe6fc3b0aaad)
18c866768SVille Syrjälä /* SPDX-License-Identifier: MIT */
28c866768SVille Syrjälä /*
38c866768SVille Syrjälä  * Copyright © 2024 Intel Corporation
48c866768SVille Syrjälä  */
58c866768SVille Syrjälä 
68c866768SVille Syrjälä #ifndef __SKL_UNIVERSAL_PLANE_REGS_H__
78c866768SVille Syrjälä #define __SKL_UNIVERSAL_PLANE_REGS_H__
88c866768SVille Syrjälä 
98c866768SVille Syrjälä #include "intel_display_reg_defs.h"
108c866768SVille Syrjälä 
116f320c6aSVille Syrjälä #define _SKL_PLANE(pipe, plane, reg_1_a, reg_1_b, reg_2_a, reg_2_b) \
126f320c6aSVille Syrjälä 	_PLANE((plane), _PIPE((pipe), (reg_1_a), (reg_1_b)), _PIPE((pipe), (reg_2_a), (reg_2_b)))
136f320c6aSVille Syrjälä #define _SKL_PLANE_DW(pipe, plane, dw, reg_1_a, reg_1_b, reg_2_a, reg_2_b) \
146f320c6aSVille Syrjälä 	(_SKL_PLANE((pipe), (plane), (reg_1_a), (reg_1_b), (reg_2_a), (reg_2_b)) + (dw) * 4)
156f320c6aSVille Syrjälä #define _MMIO_SKL_PLANE(pipe, plane, reg_1_a, reg_1_b, reg_2_a, reg_2_b) \
166f320c6aSVille Syrjälä 	_MMIO(_SKL_PLANE((pipe), (plane), (reg_1_a), (reg_1_b), (reg_2_a), (reg_2_b)))
176f320c6aSVille Syrjälä #define _MMIO_SKL_PLANE_DW(pipe, plane, dw, reg_1_a, reg_1_b, reg_2_a, reg_2_b) \
186f320c6aSVille Syrjälä 	_MMIO(_SKL_PLANE_DW((pipe), (plane), (dw), (reg_1_a), (reg_1_b), (reg_2_a), (reg_2_b)))
196f320c6aSVille Syrjälä 
204bfa8a14SVille Syrjälä #define _SEL_FETCH(pipe, plane, reg_1_a, reg_1_b, reg_2_a, reg_2_b, reg_5_a, reg_5_b, reg_6_a, reg_6_b) \
214bfa8a14SVille Syrjälä 	_PICK_EVEN_2RANGES((plane), PLANE_5, \
224bfa8a14SVille Syrjälä 			   _PIPE((pipe), (reg_1_a), (reg_1_b)), \
234bfa8a14SVille Syrjälä 			   _PIPE((pipe), (reg_2_a), (reg_2_b)), \
244bfa8a14SVille Syrjälä 			   _PIPE((pipe), (reg_5_a), (reg_5_b)), \
254bfa8a14SVille Syrjälä 			   _PIPE((pipe), (reg_6_a), (reg_6_b)))
264bfa8a14SVille Syrjälä #define _MMIO_SEL_FETCH(pipe, plane, reg_1_a, reg_1_b, reg_2_a, reg_2_b, reg_5_a, reg_5_b, reg_6_a, reg_6_b) \
274bfa8a14SVille Syrjälä 	_MMIO(_SEL_FETCH((pipe), (plane), \
284bfa8a14SVille Syrjälä 			 (reg_1_a), (reg_1_b), (reg_2_a), (reg_2_b), \
294bfa8a14SVille Syrjälä 			 (reg_5_a), (reg_5_b), (reg_6_a), (reg_6_b)))
304bfa8a14SVille Syrjälä 
318c866768SVille Syrjälä #define _PLANE_CTL_1_A				0x70180
328c866768SVille Syrjälä #define _PLANE_CTL_2_A				0x70280
3314947416SVille Syrjälä #define _PLANE_CTL_1_B				0x71180
3414947416SVille Syrjälä #define _PLANE_CTL_2_B				0x71280
356f320c6aSVille Syrjälä #define PLANE_CTL(pipe, plane)		_MMIO_SKL_PLANE((pipe), (plane), \
366f320c6aSVille Syrjälä 							_PLANE_CTL_1_A, _PLANE_CTL_1_B, \
376f320c6aSVille Syrjälä 							_PLANE_CTL_2_A, _PLANE_CTL_2_B)
388c866768SVille Syrjälä #define   PLANE_CTL_ENABLE			REG_BIT(31)
398c866768SVille Syrjälä #define   PLANE_CTL_ARB_SLOTS_MASK		REG_GENMASK(30, 28) /* icl+ */
408c866768SVille Syrjälä #define   PLANE_CTL_ARB_SLOTS(x)		REG_FIELD_PREP(PLANE_CTL_ARB_SLOTS_MASK, (x)) /* icl+ */
418c866768SVille Syrjälä #define   PLANE_CTL_PIPE_GAMMA_ENABLE		REG_BIT(30) /* Pre-GLK */
428c866768SVille Syrjälä #define   PLANE_CTL_YUV_RANGE_CORRECTION_DISABLE	REG_BIT(28)
438c866768SVille Syrjälä /*
448c866768SVille Syrjälä  * ICL+ uses the same PLANE_CTL_FORMAT bits, but the field definition
458c866768SVille Syrjälä  * expanded to include bit 23 as well. However, the shift-24 based values
468c866768SVille Syrjälä  * correctly map to the same formats in ICL, as long as bit 23 is set to 0
478c866768SVille Syrjälä  */
488c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_MASK_SKL		REG_GENMASK(27, 24) /* pre-icl */
498c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_MASK_ICL		REG_GENMASK(27, 23) /* icl+ */
508c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_YUV422		REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 0)
518c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_NV12			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 1)
528c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_XRGB_2101010		REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 2)
538c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_P010			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 3)
548c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_XRGB_8888		REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 4)
558c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_P012			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 5)
568c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_XRGB_16161616F	REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 6)
578c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_P016			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 7)
588c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_XYUV			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 8)
598c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_INDEXED		REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 12)
608c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_RGB_565		REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_SKL, 14)
618c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_Y210			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 1)
628c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_Y212			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 3)
638c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_Y216			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 5)
648c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_Y410			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 7)
658c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_Y412			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 9)
668c866768SVille Syrjälä #define   PLANE_CTL_FORMAT_Y416			REG_FIELD_PREP(PLANE_CTL_FORMAT_MASK_ICL, 11)
678c866768SVille Syrjälä #define   PLANE_CTL_PIPE_CSC_ENABLE		REG_BIT(23) /* Pre-GLK */
688c866768SVille Syrjälä #define   PLANE_CTL_KEY_ENABLE_MASK		REG_GENMASK(22, 21)
698c866768SVille Syrjälä #define   PLANE_CTL_KEY_ENABLE_SOURCE		REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 1)
708c866768SVille Syrjälä #define   PLANE_CTL_KEY_ENABLE_DESTINATION	REG_FIELD_PREP(PLANE_CTL_KEY_ENABLE_MASK, 2)
718c866768SVille Syrjälä #define   PLANE_CTL_ORDER_RGBX			REG_BIT(20)
728c866768SVille Syrjälä #define   PLANE_CTL_YUV420_Y_PLANE		REG_BIT(19)
738c866768SVille Syrjälä #define   PLANE_CTL_YUV_TO_RGB_CSC_FORMAT_BT709	REG_BIT(18)
748c866768SVille Syrjälä #define   PLANE_CTL_YUV422_ORDER_MASK		REG_GENMASK(17, 16)
758c866768SVille Syrjälä #define   PLANE_CTL_YUV422_ORDER_YUYV		REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 0)
768c866768SVille Syrjälä #define   PLANE_CTL_YUV422_ORDER_UYVY		REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 1)
778c866768SVille Syrjälä #define   PLANE_CTL_YUV422_ORDER_YVYU		REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 2)
788c866768SVille Syrjälä #define   PLANE_CTL_YUV422_ORDER_VYUY		REG_FIELD_PREP(PLANE_CTL_YUV422_ORDER_MASK, 3)
798c866768SVille Syrjälä #define   PLANE_CTL_RENDER_DECOMPRESSION_ENABLE	REG_BIT(15)
808c866768SVille Syrjälä #define   PLANE_CTL_TRICKLE_FEED_DISABLE	REG_BIT(14)
818c866768SVille Syrjälä #define   PLANE_CTL_CLEAR_COLOR_DISABLE		REG_BIT(13) /* TGL+ */
828c866768SVille Syrjälä #define   PLANE_CTL_PLANE_GAMMA_DISABLE		REG_BIT(13) /* Pre-GLK */
838c866768SVille Syrjälä #define   PLANE_CTL_TILED_MASK			REG_GENMASK(12, 10)
848c866768SVille Syrjälä #define   PLANE_CTL_TILED_LINEAR		REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 0)
858c866768SVille Syrjälä #define   PLANE_CTL_TILED_X			REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 1)
868c866768SVille Syrjälä #define   PLANE_CTL_TILED_Y			REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 4)
878c866768SVille Syrjälä #define   PLANE_CTL_TILED_YF			REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 5)
888c866768SVille Syrjälä #define   PLANE_CTL_TILED_4                     REG_FIELD_PREP(PLANE_CTL_TILED_MASK, 5)
898c866768SVille Syrjälä #define   PLANE_CTL_ASYNC_FLIP			REG_BIT(9)
908c866768SVille Syrjälä #define   PLANE_CTL_FLIP_HORIZONTAL		REG_BIT(8)
918c866768SVille Syrjälä #define   PLANE_CTL_MEDIA_DECOMPRESSION_ENABLE	REG_BIT(4) /* TGL+ */
928c866768SVille Syrjälä #define   PLANE_CTL_ALPHA_MASK			REG_GENMASK(5, 4) /* Pre-GLK */
938c866768SVille Syrjälä #define   PLANE_CTL_ALPHA_DISABLE		REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 0)
948c866768SVille Syrjälä #define   PLANE_CTL_ALPHA_SW_PREMULTIPLY	REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 2)
958c866768SVille Syrjälä #define   PLANE_CTL_ALPHA_HW_PREMULTIPLY	REG_FIELD_PREP(PLANE_CTL_ALPHA_MASK, 3)
968c866768SVille Syrjälä #define   PLANE_CTL_ROTATE_MASK			REG_GENMASK(1, 0)
978c866768SVille Syrjälä #define   PLANE_CTL_ROTATE_0			REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 0)
988c866768SVille Syrjälä #define   PLANE_CTL_ROTATE_90			REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 1)
998c866768SVille Syrjälä #define   PLANE_CTL_ROTATE_180			REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 2)
1008c866768SVille Syrjälä #define   PLANE_CTL_ROTATE_270			REG_FIELD_PREP(PLANE_CTL_ROTATE_MASK, 3)
10114947416SVille Syrjälä 
1028c866768SVille Syrjälä #define _PLANE_STRIDE_1_A			0x70188
1038c866768SVille Syrjälä #define _PLANE_STRIDE_2_A			0x70288
10414947416SVille Syrjälä #define _PLANE_STRIDE_1_B			0x71188
10514947416SVille Syrjälä #define _PLANE_STRIDE_2_B			0x71288
1066f320c6aSVille Syrjälä #define PLANE_STRIDE(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
1076f320c6aSVille Syrjälä 							_PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B, \
1086f320c6aSVille Syrjälä 							_PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
1098c866768SVille Syrjälä #define   PLANE_STRIDE__MASK			REG_GENMASK(11, 0)
1108c866768SVille Syrjälä #define   PLANE_STRIDE_(stride)			REG_FIELD_PREP(PLANE_STRIDE__MASK, (stride))
11114947416SVille Syrjälä 
1128c866768SVille Syrjälä #define _PLANE_POS_1_A				0x7018c
1138c866768SVille Syrjälä #define _PLANE_POS_2_A				0x7028c
11414947416SVille Syrjälä #define _PLANE_POS_1_B				0x7118c
11514947416SVille Syrjälä #define _PLANE_POS_2_B				0x7128c
1166f320c6aSVille Syrjälä #define PLANE_POS(pipe, plane)		_MMIO_SKL_PLANE((pipe), (plane), \
1176f320c6aSVille Syrjälä 							_PLANE_POS_1_A, _PLANE_POS_1_B, \
1186f320c6aSVille Syrjälä 							_PLANE_POS_2_A, _PLANE_POS_2_B)
1198c866768SVille Syrjälä #define   PLANE_POS_Y_MASK			REG_GENMASK(31, 16)
1208c866768SVille Syrjälä #define   PLANE_POS_Y(y)			REG_FIELD_PREP(PLANE_POS_Y_MASK, (y))
1218c866768SVille Syrjälä #define   PLANE_POS_X_MASK			REG_GENMASK(15, 0)
1228c866768SVille Syrjälä #define   PLANE_POS_X(x)			REG_FIELD_PREP(PLANE_POS_X_MASK, (x))
12314947416SVille Syrjälä 
1248c866768SVille Syrjälä #define _PLANE_SIZE_1_A				0x70190
1258c866768SVille Syrjälä #define _PLANE_SIZE_2_A				0x70290
12614947416SVille Syrjälä #define _PLANE_SIZE_1_B				0x71190
12714947416SVille Syrjälä #define _PLANE_SIZE_2_B				0x71290
1286f320c6aSVille Syrjälä #define PLANE_SIZE(pipe, plane)		_MMIO_SKL_PLANE((pipe), (plane), \
1296f320c6aSVille Syrjälä 							_PLANE_SIZE_1_A, _PLANE_SIZE_1_B, \
1306f320c6aSVille Syrjälä 							_PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
1318c866768SVille Syrjälä #define   PLANE_HEIGHT_MASK			REG_GENMASK(31, 16)
1328c866768SVille Syrjälä #define   PLANE_HEIGHT(h)			REG_FIELD_PREP(PLANE_HEIGHT_MASK, (h))
1338c866768SVille Syrjälä #define   PLANE_WIDTH_MASK			REG_GENMASK(15, 0)
1348c866768SVille Syrjälä #define   PLANE_WIDTH(w)			REG_FIELD_PREP(PLANE_WIDTH_MASK, (w))
13514947416SVille Syrjälä 
13614947416SVille Syrjälä #define _PLANE_KEYVAL_1_A			0x70194
13714947416SVille Syrjälä #define _PLANE_KEYVAL_2_A			0x70294
13814947416SVille Syrjälä #define _PLANE_KEYVAL_1_B			0x71194
13914947416SVille Syrjälä #define _PLANE_KEYVAL_2_B			0x71294
1406f320c6aSVille Syrjälä #define PLANE_KEYVAL(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane),\
1416f320c6aSVille Syrjälä 							_PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B, \
1426f320c6aSVille Syrjälä 							_PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
14314947416SVille Syrjälä 
14414947416SVille Syrjälä #define _PLANE_KEYMSK_1_A			0x70198
14514947416SVille Syrjälä #define _PLANE_KEYMSK_2_A			0x70298
14614947416SVille Syrjälä #define _PLANE_KEYMSK_1_B			0x71198
14714947416SVille Syrjälä #define _PLANE_KEYMSK_2_B			0x71298
1486f320c6aSVille Syrjälä #define PLANE_KEYMSK(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
1496f320c6aSVille Syrjälä 							_PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B, \
1506f320c6aSVille Syrjälä 							_PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
15114947416SVille Syrjälä #define   PLANE_KEYMSK_ALPHA_ENABLE		REG_BIT(31)
15214947416SVille Syrjälä 
1538c866768SVille Syrjälä #define _PLANE_SURF_1_A				0x7019c
1548c866768SVille Syrjälä #define _PLANE_SURF_2_A				0x7029c
15514947416SVille Syrjälä #define _PLANE_SURF_1_B				0x7119c
15614947416SVille Syrjälä #define _PLANE_SURF_2_B				0x7129c
1576f320c6aSVille Syrjälä #define PLANE_SURF(pipe, plane)		_MMIO_SKL_PLANE((pipe), (plane), \
1586f320c6aSVille Syrjälä 							_PLANE_SURF_1_A, _PLANE_SURF_1_B, \
1596f320c6aSVille Syrjälä 							_PLANE_SURF_2_A, _PLANE_SURF_2_B)
1608c866768SVille Syrjälä #define   PLANE_SURF_ADDR_MASK			REG_GENMASK(31, 12)
1618c866768SVille Syrjälä #define   PLANE_SURF_DECRYPT			REG_BIT(2)
1622cffe8b3SDnyaneshwar Bhadane #define   PLANE_SURF_ASYNC_UPDATE		REG_BIT(0)
16314947416SVille Syrjälä 
16414947416SVille Syrjälä #define _PLANE_KEYMAX_1_A			0x701a0
16514947416SVille Syrjälä #define _PLANE_KEYMAX_2_A			0x702a0
16614947416SVille Syrjälä #define _PLANE_KEYMAX_1_B			0x711a0
16714947416SVille Syrjälä #define _PLANE_KEYMAX_2_B			0x712a0
1686f320c6aSVille Syrjälä #define PLANE_KEYMAX(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
1696f320c6aSVille Syrjälä 							_PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B, \
1706f320c6aSVille Syrjälä 							_PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
17114947416SVille Syrjälä #define   PLANE_KEYMAX_ALPHA_MASK		REG_GENMASK(31, 24)
17214947416SVille Syrjälä #define   PLANE_KEYMAX_ALPHA(a)			REG_FIELD_PREP(PLANE_KEYMAX_ALPHA_MASK, (a))
17314947416SVille Syrjälä 
1748c866768SVille Syrjälä #define _PLANE_OFFSET_1_A			0x701a4
1758c866768SVille Syrjälä #define _PLANE_OFFSET_2_A			0x702a4
17614947416SVille Syrjälä #define _PLANE_OFFSET_1_B			0x711a4
17714947416SVille Syrjälä #define _PLANE_OFFSET_2_B			0x712a4
1786f320c6aSVille Syrjälä #define PLANE_OFFSET(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
1796f320c6aSVille Syrjälä 							_PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B, \
1806f320c6aSVille Syrjälä 							_PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
1818c866768SVille Syrjälä #define   PLANE_OFFSET_Y_MASK			REG_GENMASK(31, 16)
1828c866768SVille Syrjälä #define   PLANE_OFFSET_Y(y)			REG_FIELD_PREP(PLANE_OFFSET_Y_MASK, (y))
1838c866768SVille Syrjälä #define   PLANE_OFFSET_X_MASK			REG_GENMASK(15, 0)
1848c866768SVille Syrjälä #define   PLANE_OFFSET_X(x)			REG_FIELD_PREP(PLANE_OFFSET_X_MASK, (x))
18514947416SVille Syrjälä 
1868c866768SVille Syrjälä #define _PLANE_SURFLIVE_1_A			0x701ac
1878c866768SVille Syrjälä #define _PLANE_SURFLIVE_2_A			0x702ac
18814947416SVille Syrjälä #define _PLANE_SURFLIVE_1_B			0x711ac
18914947416SVille Syrjälä #define _PLANE_SURFLIVE_2_B			0x712ac
1906f320c6aSVille Syrjälä #define PLANE_SURFLIVE(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
1916f320c6aSVille Syrjälä 							_PLANE_SURFLIVE_1_A, _PLANE_SURFLIVE_1_B, \
1926f320c6aSVille Syrjälä 							_PLANE_SURFLIVE_2_A, _PLANE_SURFLIVE_2_B)
19314947416SVille Syrjälä 
1948c866768SVille Syrjälä #define _PLANE_CC_VAL_1_A			0x701b4
1958c866768SVille Syrjälä #define _PLANE_CC_VAL_2_A			0x702b4
19614947416SVille Syrjälä #define _PLANE_CC_VAL_1_B			0x711b4
19714947416SVille Syrjälä #define _PLANE_CC_VAL_2_B			0x712b4
1986f320c6aSVille Syrjälä #define PLANE_CC_VAL(pipe, plane, dw)	_MMIO_SKL_PLANE_DW((pipe), (plane), (dw), \
1996f320c6aSVille Syrjälä 							   _PLANE_CC_VAL_1_A, _PLANE_CC_VAL_1_B, \
2006f320c6aSVille Syrjälä 							   _PLANE_CC_VAL_2_A, _PLANE_CC_VAL_2_B)
20114947416SVille Syrjälä 
2028c866768SVille Syrjälä #define _PLANE_AUX_DIST_1_A			0x701c0
20314947416SVille Syrjälä #define _PLANE_AUX_DIST_2_A			0x702c0
20414947416SVille Syrjälä #define _PLANE_AUX_DIST_1_B			0x711c0
20514947416SVille Syrjälä #define _PLANE_AUX_DIST_2_B			0x712c0
2066f320c6aSVille Syrjälä #define PLANE_AUX_DIST(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
2076f320c6aSVille Syrjälä 							_PLANE_AUX_DIST_1_A, _PLANE_AUX_DIST_1_B, \
2086f320c6aSVille Syrjälä 							_PLANE_AUX_DIST_2_A, _PLANE_AUX_DIST_2_B)
2098c866768SVille Syrjälä #define   PLANE_AUX_DISTANCE_MASK		REG_GENMASK(31, 12)
2108c866768SVille Syrjälä #define   PLANE_AUX_STRIDE_MASK			REG_GENMASK(11, 0)
2118c866768SVille Syrjälä #define   PLANE_AUX_STRIDE(stride)		REG_FIELD_PREP(PLANE_AUX_STRIDE_MASK, (stride))
21214947416SVille Syrjälä 
2138c866768SVille Syrjälä #define _PLANE_AUX_OFFSET_1_A			0x701c4
2148c866768SVille Syrjälä #define _PLANE_AUX_OFFSET_2_A			0x702c4
21514947416SVille Syrjälä #define _PLANE_AUX_OFFSET_1_B			0x711c4
21614947416SVille Syrjälä #define _PLANE_AUX_OFFSET_2_B			0x712c4
2176f320c6aSVille Syrjälä #define PLANE_AUX_OFFSET(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
2186f320c6aSVille Syrjälä 							_PLANE_AUX_OFFSET_1_A, _PLANE_AUX_OFFSET_1_B, \
2196f320c6aSVille Syrjälä 							_PLANE_AUX_OFFSET_2_A, _PLANE_AUX_OFFSET_2_B)
22014947416SVille Syrjälä 
2218c866768SVille Syrjälä #define _PLANE_CUS_CTL_1_A			0x701c8
2228c866768SVille Syrjälä #define _PLANE_CUS_CTL_2_A			0x702c8
22314947416SVille Syrjälä #define _PLANE_CUS_CTL_1_B			0x711c8
22414947416SVille Syrjälä #define _PLANE_CUS_CTL_2_B			0x712c8
2256f320c6aSVille Syrjälä #define PLANE_CUS_CTL(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
2266f320c6aSVille Syrjälä 							_PLANE_CUS_CTL_1_A, _PLANE_CUS_CTL_1_B, \
2276f320c6aSVille Syrjälä 							_PLANE_CUS_CTL_2_A, _PLANE_CUS_CTL_2_B)
2288c866768SVille Syrjälä #define   PLANE_CUS_ENABLE			REG_BIT(31)
2298c866768SVille Syrjälä #define   PLANE_CUS_Y_PLANE_MASK		REG_BIT(30)
2308c866768SVille Syrjälä #define   PLANE_CUS_Y_PLANE_4_RKL		REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
2318c866768SVille Syrjälä #define   PLANE_CUS_Y_PLANE_5_RKL		REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
2328c866768SVille Syrjälä #define   PLANE_CUS_Y_PLANE_6_ICL		REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 0)
2338c866768SVille Syrjälä #define   PLANE_CUS_Y_PLANE_7_ICL		REG_FIELD_PREP(PLANE_CUS_Y_PLANE_MASK, 1)
2348c866768SVille Syrjälä #define   PLANE_CUS_HPHASE_SIGN_NEGATIVE	REG_BIT(19)
2358c866768SVille Syrjälä #define   PLANE_CUS_HPHASE_MASK			REG_GENMASK(17, 16)
2368c866768SVille Syrjälä #define   PLANE_CUS_HPHASE_0			REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 0)
2378c866768SVille Syrjälä #define   PLANE_CUS_HPHASE_0_25			REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 1)
2388c866768SVille Syrjälä #define   PLANE_CUS_HPHASE_0_5			REG_FIELD_PREP(PLANE_CUS_HPHASE_MASK, 2)
2398c866768SVille Syrjälä #define   PLANE_CUS_VPHASE_SIGN_NEGATIVE	REG_BIT(15)
2408c866768SVille Syrjälä #define   PLANE_CUS_VPHASE_MASK			REG_GENMASK(13, 12)
2418c866768SVille Syrjälä #define   PLANE_CUS_VPHASE_0			REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 0)
2428c866768SVille Syrjälä #define   PLANE_CUS_VPHASE_0_25			REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 1)
2438c866768SVille Syrjälä #define   PLANE_CUS_VPHASE_0_5			REG_FIELD_PREP(PLANE_CUS_VPHASE_MASK, 2)
24414947416SVille Syrjälä 
24514947416SVille Syrjälä #define _PLANE_COLOR_CTL_1_A			0x701cc /* GLK+ */
24614947416SVille Syrjälä #define _PLANE_COLOR_CTL_2_A			0x702cc
24714947416SVille Syrjälä #define _PLANE_COLOR_CTL_1_B			0x711cc
24814947416SVille Syrjälä #define _PLANE_COLOR_CTL_2_B			0x712cc
2496f320c6aSVille Syrjälä #define PLANE_COLOR_CTL(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
2506f320c6aSVille Syrjälä 							_PLANE_COLOR_CTL_1_A, _PLANE_COLOR_CTL_1_B, \
2516f320c6aSVille Syrjälä 							_PLANE_COLOR_CTL_2_A, _PLANE_COLOR_CTL_2_B)
2528c866768SVille Syrjälä #define   PLANE_COLOR_PIPE_GAMMA_ENABLE			REG_BIT(30) /* Pre-ICL */
2538c866768SVille Syrjälä #define   PLANE_COLOR_YUV_RANGE_CORRECTION_DISABLE	REG_BIT(28)
2548c866768SVille Syrjälä #define   PLANE_COLOR_PIPE_CSC_ENABLE			REG_BIT(23) /* Pre-ICL */
2558c866768SVille Syrjälä #define   PLANE_COLOR_PLANE_CSC_ENABLE			REG_BIT(21) /* ICL+ */
2568c866768SVille Syrjälä #define   PLANE_COLOR_INPUT_CSC_ENABLE			REG_BIT(20) /* ICL+ */
2578c866768SVille Syrjälä #define   PLANE_COLOR_CSC_MODE_MASK			REG_GENMASK(19, 17)
2588c866768SVille Syrjälä #define   PLANE_COLOR_CSC_MODE_BYPASS			REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 0)
2598c866768SVille Syrjälä #define   PLANE_COLOR_CSC_MODE_YUV601_TO_RGB601		REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 1)
2608c866768SVille Syrjälä #define   PLANE_COLOR_CSC_MODE_YUV709_TO_RGB709		REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 2)
2618c866768SVille Syrjälä #define   PLANE_COLOR_CSC_MODE_YUV2020_TO_RGB2020	REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 3)
2628c866768SVille Syrjälä #define   PLANE_COLOR_CSC_MODE_RGB709_TO_RGB2020	REG_FIELD_PREP(PLANE_COLOR_CSC_MODE_MASK, 4)
2638c866768SVille Syrjälä #define   PLANE_COLOR_PLANE_GAMMA_DISABLE		REG_BIT(13)
2648c866768SVille Syrjälä #define   PLANE_COLOR_ALPHA_MASK			REG_GENMASK(5, 4)
2658c866768SVille Syrjälä #define   PLANE_COLOR_ALPHA_DISABLE			REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 0)
2668c866768SVille Syrjälä #define   PLANE_COLOR_ALPHA_SW_PREMULTIPLY		REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 2)
2678c866768SVille Syrjälä #define   PLANE_COLOR_ALPHA_HW_PREMULTIPLY		REG_FIELD_PREP(PLANE_COLOR_ALPHA_MASK, 3)
2688c866768SVille Syrjälä 
26914947416SVille Syrjälä #define _PLANE_INPUT_CSC_RY_GY_1_A		0x701e0
27014947416SVille Syrjälä #define _PLANE_INPUT_CSC_RY_GY_2_A		0x702e0
27114947416SVille Syrjälä #define _PLANE_INPUT_CSC_RY_GY_1_B		0x711e0
27214947416SVille Syrjälä #define _PLANE_INPUT_CSC_RY_GY_2_B		0x712e0
2736f320c6aSVille Syrjälä #define PLANE_INPUT_CSC_COEFF(pipe, plane, index)	_MMIO_SKL_PLANE_DW((pipe), (plane), (index), \
2746f320c6aSVille Syrjälä 									   _PLANE_INPUT_CSC_RY_GY_1_A, _PLANE_INPUT_CSC_RY_GY_1_B, \
2756f320c6aSVille Syrjälä 									   _PLANE_INPUT_CSC_RY_GY_2_A, _PLANE_INPUT_CSC_RY_GY_2_B)
2768c866768SVille Syrjälä 
27714947416SVille Syrjälä #define _PLANE_INPUT_CSC_PREOFF_HI_1_A		0x701f8
27814947416SVille Syrjälä #define _PLANE_INPUT_CSC_PREOFF_HI_2_A		0x702f8
27914947416SVille Syrjälä #define _PLANE_INPUT_CSC_PREOFF_HI_1_B		0x711f8
28014947416SVille Syrjälä #define _PLANE_INPUT_CSC_PREOFF_HI_2_B		0x712f8
2816f320c6aSVille Syrjälä #define PLANE_INPUT_CSC_PREOFF(pipe, plane, index)	_MMIO_SKL_PLANE_DW((pipe), (plane), (index), \
2826f320c6aSVille Syrjälä 									   _PLANE_INPUT_CSC_PREOFF_HI_1_A, _PLANE_INPUT_CSC_PREOFF_HI_1_B, \
2836f320c6aSVille Syrjälä 									   _PLANE_INPUT_CSC_PREOFF_HI_2_A, _PLANE_INPUT_CSC_PREOFF_HI_2_B)
2848c866768SVille Syrjälä 
2858c866768SVille Syrjälä #define _PLANE_INPUT_CSC_POSTOFF_HI_1_A		0x70204
2868c866768SVille Syrjälä #define _PLANE_INPUT_CSC_POSTOFF_HI_2_A		0x70304
2878c866768SVille Syrjälä #define _PLANE_INPUT_CSC_POSTOFF_HI_1_B		0x71204
2888c866768SVille Syrjälä #define _PLANE_INPUT_CSC_POSTOFF_HI_2_B		0x71304
2896f320c6aSVille Syrjälä #define PLANE_INPUT_CSC_POSTOFF(pipe, plane, index)	_MMIO_SKL_PLANE_DW((pipe), (plane), (index), \
2906f320c6aSVille Syrjälä 									   _PLANE_INPUT_CSC_POSTOFF_HI_1_A, _PLANE_INPUT_CSC_POSTOFF_HI_1_B, \
2916f320c6aSVille Syrjälä 									   _PLANE_INPUT_CSC_POSTOFF_HI_2_A, _PLANE_INPUT_CSC_POSTOFF_HI_2_B)
2928c866768SVille Syrjälä 
2938c866768SVille Syrjälä #define _PLANE_CSC_RY_GY_1_A			0x70210
2948c866768SVille Syrjälä #define _PLANE_CSC_RY_GY_2_A			0x70310
2958c866768SVille Syrjälä #define _PLANE_CSC_RY_GY_1_B			0x71210
2968c866768SVille Syrjälä #define _PLANE_CSC_RY_GY_2_B			0x71310
2976f320c6aSVille Syrjälä #define PLANE_CSC_COEFF(pipe, plane, index)	_MMIO_SKL_PLANE_DW((pipe), (plane), (index), \
2986f320c6aSVille Syrjälä 								   _PLANE_CSC_RY_GY_1_A, _PLANE_CSC_RY_GY_1_B, \
2996f320c6aSVille Syrjälä 								   _PLANE_CSC_RY_GY_2_A, _PLANE_CSC_RY_GY_2_B)
3008c866768SVille Syrjälä 
3018c866768SVille Syrjälä #define _PLANE_CSC_PREOFF_HI_1_A		0x70228
3028c866768SVille Syrjälä #define _PLANE_CSC_PREOFF_HI_2_A		0x70328
3038c866768SVille Syrjälä #define _PLANE_CSC_PREOFF_HI_1_B		0x71228
3048c866768SVille Syrjälä #define _PLANE_CSC_PREOFF_HI_2_B		0x71328
3056f320c6aSVille Syrjälä #define PLANE_CSC_PREOFF(pipe, plane, index)	_MMIO_SKL_PLANE_DW((pipe), (plane), (index), \
3066f320c6aSVille Syrjälä 								   _PLANE_CSC_PREOFF_HI_1_A, _PLANE_CSC_PREOFF_HI_1_B, \
3076f320c6aSVille Syrjälä 								   _PLANE_CSC_PREOFF_HI_2_A, _PLANE_CSC_PREOFF_HI_2_B)
3088c866768SVille Syrjälä 
3098c866768SVille Syrjälä #define _PLANE_CSC_POSTOFF_HI_1_A		0x70234
3108c866768SVille Syrjälä #define _PLANE_CSC_POSTOFF_HI_2_A		0x70334
3118c866768SVille Syrjälä #define _PLANE_CSC_POSTOFF_HI_1_B		0x71234
3128c866768SVille Syrjälä #define _PLANE_CSC_POSTOFF_HI_2_B		0x71334
3136f320c6aSVille Syrjälä #define PLANE_CSC_POSTOFF(pipe, plane, index)	_MMIO_SKL_PLANE_DW((pipe), (plane), (index), \
3146f320c6aSVille Syrjälä 								   _PLANE_CSC_POSTOFF_HI_1_A, _PLANE_CSC_POSTOFF_HI_1_B, \
3156f320c6aSVille Syrjälä 								   _PLANE_CSC_POSTOFF_HI_2_A, _PLANE_CSC_POSTOFF_HI_2_B)
31688b2f5fbSVille Syrjälä #define _PLANE_WM_1_A_0				0x70240
31788b2f5fbSVille Syrjälä #define _PLANE_WM_1_B_0				0x71240
31888b2f5fbSVille Syrjälä #define _PLANE_WM_2_A_0				0x70340
31988b2f5fbSVille Syrjälä #define _PLANE_WM_2_B_0				0x71340
3206f320c6aSVille Syrjälä #define PLANE_WM(pipe, plane, level)	_MMIO_SKL_PLANE_DW((pipe), (plane), (level), \
3216f320c6aSVille Syrjälä 							   _PLANE_WM_1_A_0, _PLANE_WM_1_B_0, \
3226f320c6aSVille Syrjälä 							   _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
3237deb50baSVille Syrjälä #define   PLANE_WM_EN				REG_BIT(31)
3247deb50baSVille Syrjälä #define   PLANE_WM_IGNORE_LINES			REG_BIT(30)
325*a831920cSStanislav Lisovskiy #define   PLANE_WM_AUTO_MIN_ALLOC_EN		REG_BIT(29)
32688b2f5fbSVille Syrjälä #define   PLANE_WM_LINES_MASK			REG_GENMASK(26, 14)
32788b2f5fbSVille Syrjälä #define   PLANE_WM_BLOCKS_MASK			REG_GENMASK(11, 0)
32888b2f5fbSVille Syrjälä 
32914947416SVille Syrjälä #define _PLANE_WM_SAGV_1_A			0x70258
33014947416SVille Syrjälä #define _PLANE_WM_SAGV_1_B			0x71258
33114947416SVille Syrjälä #define _PLANE_WM_SAGV_2_A			0x70358
33214947416SVille Syrjälä #define _PLANE_WM_SAGV_2_B			0x71358
3336f320c6aSVille Syrjälä #define PLANE_WM_SAGV(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
3346f320c6aSVille Syrjälä 							_PLANE_WM_SAGV_1_A, _PLANE_WM_SAGV_1_B, \
3356f320c6aSVille Syrjälä 							_PLANE_WM_SAGV_2_A, _PLANE_WM_SAGV_2_B)
33688b2f5fbSVille Syrjälä 
33714947416SVille Syrjälä #define _PLANE_WM_SAGV_TRANS_1_A		0x7025c
33814947416SVille Syrjälä #define _PLANE_WM_SAGV_TRANS_1_B		0x7125c
33914947416SVille Syrjälä #define _PLANE_WM_SAGV_TRANS_2_A		0x7035c
34014947416SVille Syrjälä #define _PLANE_WM_SAGV_TRANS_2_B		0x7135c
3416f320c6aSVille Syrjälä #define PLANE_WM_SAGV_TRANS(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
3426f320c6aSVille Syrjälä 								_PLANE_WM_SAGV_TRANS_1_A, _PLANE_WM_SAGV_TRANS_1_B, \
3436f320c6aSVille Syrjälä 								_PLANE_WM_SAGV_TRANS_2_A, _PLANE_WM_SAGV_TRANS_2_B)
34488b2f5fbSVille Syrjälä 
34514947416SVille Syrjälä #define _PLANE_WM_TRANS_1_A			0x70268
34614947416SVille Syrjälä #define _PLANE_WM_TRANS_1_B			0x71268
34714947416SVille Syrjälä #define _PLANE_WM_TRANS_2_A			0x70368
34814947416SVille Syrjälä #define _PLANE_WM_TRANS_2_B			0x71368
3496f320c6aSVille Syrjälä #define PLANE_WM_TRANS(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
3506f320c6aSVille Syrjälä 							_PLANE_WM_TRANS_1_A, _PLANE_WM_TRANS_1_B, \
3516f320c6aSVille Syrjälä 							_PLANE_WM_TRANS_2_A, _PLANE_WM_TRANS_2_B)
35214947416SVille Syrjälä 
35314947416SVille Syrjälä #define _PLANE_CHICKEN_1_A			0x7026c /* tgl+ */
35414947416SVille Syrjälä #define _PLANE_CHICKEN_2_A			0x7036c
35514947416SVille Syrjälä #define _PLANE_CHICKEN_1_B			0x7126c
35614947416SVille Syrjälä #define _PLANE_CHICKEN_2_B			0x7136c
3576f320c6aSVille Syrjälä #define PLANE_CHICKEN(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
3586f320c6aSVille Syrjälä 							_PLANE_CHICKEN_1_A, _PLANE_CHICKEN_1_B, \
3596f320c6aSVille Syrjälä 							_PLANE_CHICKEN_2_A, _PLANE_CHICKEN_2_B)
36014947416SVille Syrjälä #define   PLANE_CHICKEN_DISABLE_DPT		REG_BIT(19) /* mtl+ */
36114947416SVille Syrjälä 
36214947416SVille Syrjälä #define _PLANE_NV12_BUF_CFG_1_A			0x70278
36314947416SVille Syrjälä #define _PLANE_NV12_BUF_CFG_2_A			0x70378
36488b2f5fbSVille Syrjälä #define _PLANE_NV12_BUF_CFG_1_B			0x71278
36588b2f5fbSVille Syrjälä #define _PLANE_NV12_BUF_CFG_2_B			0x71378
3666f320c6aSVille Syrjälä #define PLANE_NV12_BUF_CFG(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
3676f320c6aSVille Syrjälä 							_PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B, \
3686f320c6aSVille Syrjälä 							_PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
36914947416SVille Syrjälä 
37014947416SVille Syrjälä #define _PLANE_BUF_CFG_1_A			0x7027c
37114947416SVille Syrjälä #define _PLANE_BUF_CFG_2_A			0x7037c
37214947416SVille Syrjälä #define _PLANE_BUF_CFG_1_B			0x7127c
37314947416SVille Syrjälä #define _PLANE_BUF_CFG_2_B			0x7137c
3746f320c6aSVille Syrjälä #define PLANE_BUF_CFG(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
3756f320c6aSVille Syrjälä 							_PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B, \
3766f320c6aSVille Syrjälä 							_PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
377*a831920cSStanislav Lisovskiy 
37814947416SVille Syrjälä /* skl+: 10 bits, icl+ 11 bits, adlp+ 12 bits */
37914947416SVille Syrjälä #define   PLANE_BUF_END_MASK			REG_GENMASK(27, 16)
38014947416SVille Syrjälä #define   PLANE_BUF_END(end)			REG_FIELD_PREP(PLANE_BUF_END_MASK, (end))
38114947416SVille Syrjälä #define   PLANE_BUF_START_MASK			REG_GENMASK(11, 0)
38214947416SVille Syrjälä #define   PLANE_BUF_START(start)		REG_FIELD_PREP(PLANE_BUF_START_MASK, (start))
38388b2f5fbSVille Syrjälä 
384*a831920cSStanislav Lisovskiy #define _PLANE_MIN_BUF_CFG_1_A			0x70274
385*a831920cSStanislav Lisovskiy #define _PLANE_MIN_BUF_CFG_2_A			0x70374
386*a831920cSStanislav Lisovskiy #define _PLANE_MIN_BUF_CFG_1_B			0x71274
387*a831920cSStanislav Lisovskiy #define _PLANE_MIN_BUF_CFG_2_B			0x71374
388*a831920cSStanislav Lisovskiy #define PLANE_MIN_BUF_CFG(pipe, plane)	_MMIO_SKL_PLANE((pipe), (plane), \
389*a831920cSStanislav Lisovskiy 							_PLANE_MIN_BUF_CFG_1_A, _PLANE_MIN_BUF_CFG_1_B, \
390*a831920cSStanislav Lisovskiy 							_PLANE_MIN_BUF_CFG_2_A, _PLANE_MIN_BUF_CFG_2_B)
391*a831920cSStanislav Lisovskiy #define	  PLANE_AUTO_MIN_DBUF_EN		REG_BIT(31)
392*a831920cSStanislav Lisovskiy #define	  PLANE_MIN_DBUF_BLOCKS_MASK		REG_GENMASK(27, 16)
393*a831920cSStanislav Lisovskiy #define	  PLANE_MIN_DBUF_BLOCKS(val)		REG_FIELD_PREP(PLANE_MIN_DBUF_BLOCKS_MASK, (val))
394*a831920cSStanislav Lisovskiy #define	  PLANE_INTERIM_DBUF_BLOCKS_MASK	REG_GENMASK(11, 0)
395*a831920cSStanislav Lisovskiy #define	  PLANE_INTERIM_DBUF_BLOCKS(val)	REG_FIELD_PREP(PLANE_INTERIM_DBUF_BLOCKS_MASK, (val))
396*a831920cSStanislav Lisovskiy 
3974bfa8a14SVille Syrjälä /* tgl+ */
3984bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_CTL_1_A		0x70890
3994bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_CTL_2_A		0x708b0
4004bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_CTL_5_A		0x70920
4014bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_CTL_6_A		0x70940
4024bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_CTL_1_B		0x71890
4034bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_CTL_2_B		0x718b0
4044bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_CTL_5_B		0x71920
4054bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_CTL_6_B		0x71940
4064bfa8a14SVille Syrjälä #define SEL_FETCH_PLANE_CTL(pipe, plane)	_MMIO_SEL_FETCH((pipe), (plane),\
4074bfa8a14SVille Syrjälä 								_SEL_FETCH_PLANE_CTL_1_A, _SEL_FETCH_PLANE_CTL_1_B, \
4084bfa8a14SVille Syrjälä 								_SEL_FETCH_PLANE_CTL_2_A, _SEL_FETCH_PLANE_CTL_2_B, \
4094bfa8a14SVille Syrjälä 								_SEL_FETCH_PLANE_CTL_5_A, _SEL_FETCH_PLANE_CTL_5_B, \
4104bfa8a14SVille Syrjälä 								_SEL_FETCH_PLANE_CTL_6_A, _SEL_FETCH_PLANE_CTL_6_B)
4114bfa8a14SVille Syrjälä #define   SEL_FETCH_PLANE_CTL_ENABLE		REG_BIT(31)
4124bfa8a14SVille Syrjälä 
4134bfa8a14SVille Syrjälä /* tgl+ */
4144bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_POS_1_A		0x70894
4154bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_POS_2_A		0x708b4
4164bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_POS_5_A		0x70924
4174bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_POS_6_A		0x70944
4184bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_POS_1_B		0x71894
4194bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_POS_2_B		0x718b4
4204bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_POS_5_B		0x71924
4214bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_POS_6_B		0x71944
4224bfa8a14SVille Syrjälä #define SEL_FETCH_PLANE_POS(pipe, plane)	_MMIO_SEL_FETCH((pipe), (plane),\
4234bfa8a14SVille Syrjälä 								_SEL_FETCH_PLANE_POS_1_A, _SEL_FETCH_PLANE_POS_1_B, \
4244bfa8a14SVille Syrjälä 								_SEL_FETCH_PLANE_POS_2_A, _SEL_FETCH_PLANE_POS_2_B, \
4254bfa8a14SVille Syrjälä 								_SEL_FETCH_PLANE_POS_5_A, _SEL_FETCH_PLANE_POS_5_B, \
4264bfa8a14SVille Syrjälä 								_SEL_FETCH_PLANE_POS_6_A, _SEL_FETCH_PLANE_POS_6_B)
4274bfa8a14SVille Syrjälä 
4284bfa8a14SVille Syrjälä /* tgl+ */
4294bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_SIZE_1_A		0x70898
4304bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_SIZE_2_A		0x708b8
4314bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_SIZE_5_A		0x70928
4324bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_SIZE_6_A		0x70948
4334bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_SIZE_1_B		0x71898
4344bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_SIZE_2_B		0x718b8
4354bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_SIZE_5_B		0x71928
4364bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_SIZE_6_B		0x71948
4374bfa8a14SVille Syrjälä #define SEL_FETCH_PLANE_SIZE(pipe, plane)	_MMIO_SEL_FETCH((pipe), (plane),\
438fabdb275SVille Syrjälä 								_SEL_FETCH_PLANE_SIZE_1_A, _SEL_FETCH_PLANE_SIZE_1_B, \
439fabdb275SVille Syrjälä 								_SEL_FETCH_PLANE_SIZE_2_A, _SEL_FETCH_PLANE_SIZE_2_B, \
440fabdb275SVille Syrjälä 								_SEL_FETCH_PLANE_SIZE_5_A, _SEL_FETCH_PLANE_SIZE_5_B, \
441fabdb275SVille Syrjälä 								_SEL_FETCH_PLANE_SIZE_6_A, _SEL_FETCH_PLANE_SIZE_6_B)
4424bfa8a14SVille Syrjälä 
4434bfa8a14SVille Syrjälä /* tgl+ */
4444bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_OFFSET_1_A		0x7089c
4454bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_OFFSET_2_A		0x708bc
4464bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_OFFSET_5_A		0x7092c
4474bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_OFFSET_6_A		0x7094c
4484bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_OFFSET_1_B		0x7189c
4494bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_OFFSET_2_B		0x718bc
4504bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_OFFSET_5_B		0x7192c
4514bfa8a14SVille Syrjälä #define _SEL_FETCH_PLANE_OFFSET_6_B		0x7194c
4524bfa8a14SVille Syrjälä #define SEL_FETCH_PLANE_OFFSET(pipe, plane)	_MMIO_SEL_FETCH((pipe), (plane),\
453fabdb275SVille Syrjälä 								_SEL_FETCH_PLANE_OFFSET_1_A, _SEL_FETCH_PLANE_OFFSET_1_B, \
454fabdb275SVille Syrjälä 								_SEL_FETCH_PLANE_OFFSET_2_A, _SEL_FETCH_PLANE_OFFSET_2_B, \
455fabdb275SVille Syrjälä 								_SEL_FETCH_PLANE_OFFSET_5_A, _SEL_FETCH_PLANE_OFFSET_5_B, \
456fabdb275SVille Syrjälä 								_SEL_FETCH_PLANE_OFFSET_6_A, _SEL_FETCH_PLANE_OFFSET_6_B)
4574bfa8a14SVille Syrjälä 
4588c866768SVille Syrjälä #endif /* __SKL_UNIVERSAL_PLANE_REGS_H__ */
459