xref: /linux/drivers/gpu/drm/gma500/psb_intel_sdvo_regs.h (revision e5451c8f8330e03ad3cfa16048b4daf961af434f)
189c78134SAlan Cox /*
2*5736995bSPatrik Jakobsson  * Copyright ? 2006-2007 Intel Corporation
389c78134SAlan Cox  *
4*5736995bSPatrik Jakobsson  * Permission is hereby granted, free of charge, to any person obtaining a
5*5736995bSPatrik Jakobsson  * copy of this software and associated documentation files (the "Software"),
6*5736995bSPatrik Jakobsson  * to deal in the Software without restriction, including without limitation
7*5736995bSPatrik Jakobsson  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8*5736995bSPatrik Jakobsson  * and/or sell copies of the Software, and to permit persons to whom the
9*5736995bSPatrik Jakobsson  * Software is furnished to do so, subject to the following conditions:
1089c78134SAlan Cox  *
11*5736995bSPatrik Jakobsson  * The above copyright notice and this permission notice (including the next
12*5736995bSPatrik Jakobsson  * paragraph) shall be included in all copies or substantial portions of the
13*5736995bSPatrik Jakobsson  * Software.
1489c78134SAlan Cox  *
15*5736995bSPatrik Jakobsson  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16*5736995bSPatrik Jakobsson  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17*5736995bSPatrik Jakobsson  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18*5736995bSPatrik Jakobsson  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19*5736995bSPatrik Jakobsson  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20*5736995bSPatrik Jakobsson  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21*5736995bSPatrik Jakobsson  * DEALINGS IN THE SOFTWARE.
2289c78134SAlan Cox  *
2389c78134SAlan Cox  * Authors:
2489c78134SAlan Cox  *	Eric Anholt <eric@anholt.net>
2589c78134SAlan Cox  */
2689c78134SAlan Cox 
27*5736995bSPatrik Jakobsson /**
28*5736995bSPatrik Jakobsson  * @file SDVO command definitions and structures.
29*5736995bSPatrik Jakobsson  */
30*5736995bSPatrik Jakobsson 
3189c78134SAlan Cox #define SDVO_OUTPUT_FIRST   (0)
3289c78134SAlan Cox #define SDVO_OUTPUT_TMDS0   (1 << 0)
3389c78134SAlan Cox #define SDVO_OUTPUT_RGB0    (1 << 1)
3489c78134SAlan Cox #define SDVO_OUTPUT_CVBS0   (1 << 2)
3589c78134SAlan Cox #define SDVO_OUTPUT_SVID0   (1 << 3)
3689c78134SAlan Cox #define SDVO_OUTPUT_YPRPB0  (1 << 4)
3789c78134SAlan Cox #define SDVO_OUTPUT_SCART0  (1 << 5)
3889c78134SAlan Cox #define SDVO_OUTPUT_LVDS0   (1 << 6)
3989c78134SAlan Cox #define SDVO_OUTPUT_TMDS1   (1 << 8)
4089c78134SAlan Cox #define SDVO_OUTPUT_RGB1    (1 << 9)
4189c78134SAlan Cox #define SDVO_OUTPUT_CVBS1   (1 << 10)
4289c78134SAlan Cox #define SDVO_OUTPUT_SVID1   (1 << 11)
4389c78134SAlan Cox #define SDVO_OUTPUT_YPRPB1  (1 << 12)
4489c78134SAlan Cox #define SDVO_OUTPUT_SCART1  (1 << 13)
4589c78134SAlan Cox #define SDVO_OUTPUT_LVDS1   (1 << 14)
4689c78134SAlan Cox #define SDVO_OUTPUT_LAST    (14)
4789c78134SAlan Cox 
4889c78134SAlan Cox struct psb_intel_sdvo_caps {
4989c78134SAlan Cox     u8 vendor_id;
5089c78134SAlan Cox     u8 device_id;
5189c78134SAlan Cox     u8 device_rev_id;
5289c78134SAlan Cox     u8 sdvo_version_major;
5389c78134SAlan Cox     u8 sdvo_version_minor;
5489c78134SAlan Cox     unsigned int sdvo_inputs_mask:2;
5589c78134SAlan Cox     unsigned int smooth_scaling:1;
5689c78134SAlan Cox     unsigned int sharp_scaling:1;
5789c78134SAlan Cox     unsigned int up_scaling:1;
5889c78134SAlan Cox     unsigned int down_scaling:1;
5989c78134SAlan Cox     unsigned int stall_support:1;
6089c78134SAlan Cox     unsigned int pad:1;
6189c78134SAlan Cox     u16 output_flags;
62*5736995bSPatrik Jakobsson } __attribute__((packed));
6389c78134SAlan Cox 
6489c78134SAlan Cox /** This matches the EDID DTD structure, more or less */
6589c78134SAlan Cox struct psb_intel_sdvo_dtd {
6689c78134SAlan Cox     struct {
6789c78134SAlan Cox 	u16 clock;		/**< pixel clock, in 10kHz units */
6889c78134SAlan Cox 	u8 h_active;		/**< lower 8 bits (pixels) */
6989c78134SAlan Cox 	u8 h_blank;		/**< lower 8 bits (pixels) */
7089c78134SAlan Cox 	u8 h_high;		/**< upper 4 bits each h_active, h_blank */
7189c78134SAlan Cox 	u8 v_active;		/**< lower 8 bits (lines) */
7289c78134SAlan Cox 	u8 v_blank;		/**< lower 8 bits (lines) */
7389c78134SAlan Cox 	u8 v_high;		/**< upper 4 bits each v_active, v_blank */
7489c78134SAlan Cox     } part1;
7589c78134SAlan Cox 
7689c78134SAlan Cox     struct {
77*5736995bSPatrik Jakobsson 	u8 h_sync_off;	/**< lower 8 bits, from hblank start */
7889c78134SAlan Cox 	u8 h_sync_width;	/**< lower 8 bits (pixels) */
7989c78134SAlan Cox 	/** lower 4 bits each vsync offset, vsync width */
8089c78134SAlan Cox 	u8 v_sync_off_width;
8189c78134SAlan Cox 	/**
8289c78134SAlan Cox 	 * 2 high bits of hsync offset, 2 high bits of hsync width,
8389c78134SAlan Cox 	 * bits 4-5 of vsync offset, and 2 high bits of vsync width.
8489c78134SAlan Cox 	 */
8589c78134SAlan Cox 	u8 sync_off_width_high;
8689c78134SAlan Cox 	u8 dtd_flags;
8789c78134SAlan Cox 	u8 sdvo_flags;
8889c78134SAlan Cox 	/** bits 6-7 of vsync offset at bits 6-7 */
8989c78134SAlan Cox 	u8 v_sync_off_high;
9089c78134SAlan Cox 	u8 reserved;
9189c78134SAlan Cox     } part2;
92*5736995bSPatrik Jakobsson } __attribute__((packed));
9389c78134SAlan Cox 
9489c78134SAlan Cox struct psb_intel_sdvo_pixel_clock_range {
9589c78134SAlan Cox     u16 min;			/**< pixel clock, in 10kHz units */
9689c78134SAlan Cox     u16 max;			/**< pixel clock, in 10kHz units */
97*5736995bSPatrik Jakobsson } __attribute__((packed));
9889c78134SAlan Cox 
9989c78134SAlan Cox struct psb_intel_sdvo_preferred_input_timing_args {
10089c78134SAlan Cox     u16 clock;
10189c78134SAlan Cox     u16 width;
10289c78134SAlan Cox     u16 height;
103*5736995bSPatrik Jakobsson     u8	interlace:1;
104*5736995bSPatrik Jakobsson     u8	scaled:1;
105*5736995bSPatrik Jakobsson     u8	pad:6;
106*5736995bSPatrik Jakobsson } __attribute__((packed));
10789c78134SAlan Cox 
10889c78134SAlan Cox /* I2C registers for SDVO */
10989c78134SAlan Cox #define SDVO_I2C_ARG_0				0x07
11089c78134SAlan Cox #define SDVO_I2C_ARG_1				0x06
11189c78134SAlan Cox #define SDVO_I2C_ARG_2				0x05
11289c78134SAlan Cox #define SDVO_I2C_ARG_3				0x04
11389c78134SAlan Cox #define SDVO_I2C_ARG_4				0x03
11489c78134SAlan Cox #define SDVO_I2C_ARG_5				0x02
11589c78134SAlan Cox #define SDVO_I2C_ARG_6				0x01
11689c78134SAlan Cox #define SDVO_I2C_ARG_7				0x00
11789c78134SAlan Cox #define SDVO_I2C_OPCODE				0x08
11889c78134SAlan Cox #define SDVO_I2C_CMD_STATUS			0x09
11989c78134SAlan Cox #define SDVO_I2C_RETURN_0			0x0a
12089c78134SAlan Cox #define SDVO_I2C_RETURN_1			0x0b
12189c78134SAlan Cox #define SDVO_I2C_RETURN_2			0x0c
12289c78134SAlan Cox #define SDVO_I2C_RETURN_3			0x0d
12389c78134SAlan Cox #define SDVO_I2C_RETURN_4			0x0e
12489c78134SAlan Cox #define SDVO_I2C_RETURN_5			0x0f
12589c78134SAlan Cox #define SDVO_I2C_RETURN_6			0x10
12689c78134SAlan Cox #define SDVO_I2C_RETURN_7			0x11
12789c78134SAlan Cox #define SDVO_I2C_VENDOR_BEGIN			0x20
12889c78134SAlan Cox 
12989c78134SAlan Cox /* Status results */
13089c78134SAlan Cox #define SDVO_CMD_STATUS_POWER_ON		0x0
13189c78134SAlan Cox #define SDVO_CMD_STATUS_SUCCESS			0x1
13289c78134SAlan Cox #define SDVO_CMD_STATUS_NOTSUPP			0x2
13389c78134SAlan Cox #define SDVO_CMD_STATUS_INVALID_ARG		0x3
13489c78134SAlan Cox #define SDVO_CMD_STATUS_PENDING			0x4
13589c78134SAlan Cox #define SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED	0x5
13689c78134SAlan Cox #define SDVO_CMD_STATUS_SCALING_NOT_SUPP	0x6
13789c78134SAlan Cox 
13889c78134SAlan Cox /* SDVO commands, argument/result registers */
13989c78134SAlan Cox 
14089c78134SAlan Cox #define SDVO_CMD_RESET					0x01
14189c78134SAlan Cox 
142*5736995bSPatrik Jakobsson /** Returns a struct intel_sdvo_caps */
14389c78134SAlan Cox #define SDVO_CMD_GET_DEVICE_CAPS			0x02
14489c78134SAlan Cox 
14589c78134SAlan Cox #define SDVO_CMD_GET_FIRMWARE_REV			0x86
14689c78134SAlan Cox # define SDVO_DEVICE_FIRMWARE_MINOR			SDVO_I2C_RETURN_0
14789c78134SAlan Cox # define SDVO_DEVICE_FIRMWARE_MAJOR			SDVO_I2C_RETURN_1
14889c78134SAlan Cox # define SDVO_DEVICE_FIRMWARE_PATCH			SDVO_I2C_RETURN_2
14989c78134SAlan Cox 
15089c78134SAlan Cox /**
15189c78134SAlan Cox  * Reports which inputs are trained (managed to sync).
15289c78134SAlan Cox  *
15389c78134SAlan Cox  * Devices must have trained within 2 vsyncs of a mode change.
15489c78134SAlan Cox  */
15589c78134SAlan Cox #define SDVO_CMD_GET_TRAINED_INPUTS			0x03
15689c78134SAlan Cox struct psb_intel_sdvo_get_trained_inputs_response {
15789c78134SAlan Cox     unsigned int input0_trained:1;
15889c78134SAlan Cox     unsigned int input1_trained:1;
15989c78134SAlan Cox     unsigned int pad:6;
160*5736995bSPatrik Jakobsson } __attribute__((packed));
16189c78134SAlan Cox 
162*5736995bSPatrik Jakobsson /** Returns a struct intel_sdvo_output_flags of active outputs. */
16389c78134SAlan Cox #define SDVO_CMD_GET_ACTIVE_OUTPUTS			0x04
16489c78134SAlan Cox 
16589c78134SAlan Cox /**
16689c78134SAlan Cox  * Sets the current set of active outputs.
16789c78134SAlan Cox  *
168*5736995bSPatrik Jakobsson  * Takes a struct intel_sdvo_output_flags.  Must be preceded by a SET_IN_OUT_MAP
16989c78134SAlan Cox  * on multi-output devices.
17089c78134SAlan Cox  */
17189c78134SAlan Cox #define SDVO_CMD_SET_ACTIVE_OUTPUTS			0x05
17289c78134SAlan Cox 
17389c78134SAlan Cox /**
17489c78134SAlan Cox  * Returns the current mapping of SDVO inputs to outputs on the device.
17589c78134SAlan Cox  *
176*5736995bSPatrik Jakobsson  * Returns two struct intel_sdvo_output_flags structures.
17789c78134SAlan Cox  */
17889c78134SAlan Cox #define SDVO_CMD_GET_IN_OUT_MAP				0x06
179*5736995bSPatrik Jakobsson struct psb_intel_sdvo_in_out_map {
180*5736995bSPatrik Jakobsson     u16 in0, in1;
181*5736995bSPatrik Jakobsson };
18289c78134SAlan Cox 
18389c78134SAlan Cox /**
18489c78134SAlan Cox  * Sets the current mapping of SDVO inputs to outputs on the device.
18589c78134SAlan Cox  *
18689c78134SAlan Cox  * Takes two struct i380_sdvo_output_flags structures.
18789c78134SAlan Cox  */
18889c78134SAlan Cox #define SDVO_CMD_SET_IN_OUT_MAP				0x07
18989c78134SAlan Cox 
19089c78134SAlan Cox /**
191*5736995bSPatrik Jakobsson  * Returns a struct intel_sdvo_output_flags of attached displays.
19289c78134SAlan Cox  */
19389c78134SAlan Cox #define SDVO_CMD_GET_ATTACHED_DISPLAYS			0x0b
19489c78134SAlan Cox 
19589c78134SAlan Cox /**
196*5736995bSPatrik Jakobsson  * Returns a struct intel_sdvo_ouptut_flags of displays supporting hot plugging.
19789c78134SAlan Cox  */
19889c78134SAlan Cox #define SDVO_CMD_GET_HOT_PLUG_SUPPORT			0x0c
19989c78134SAlan Cox 
20089c78134SAlan Cox /**
201*5736995bSPatrik Jakobsson  * Takes a struct intel_sdvo_output_flags.
20289c78134SAlan Cox  */
20389c78134SAlan Cox #define SDVO_CMD_SET_ACTIVE_HOT_PLUG			0x0d
20489c78134SAlan Cox 
20589c78134SAlan Cox /**
206*5736995bSPatrik Jakobsson  * Returns a struct intel_sdvo_output_flags of displays with hot plug
20789c78134SAlan Cox  * interrupts enabled.
20889c78134SAlan Cox  */
20989c78134SAlan Cox #define SDVO_CMD_GET_ACTIVE_HOT_PLUG			0x0e
21089c78134SAlan Cox 
21189c78134SAlan Cox #define SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE		0x0f
212*5736995bSPatrik Jakobsson struct intel_sdvo_get_interrupt_event_source_response {
21389c78134SAlan Cox     u16 interrupt_status;
21489c78134SAlan Cox     unsigned int ambient_light_interrupt:1;
215*5736995bSPatrik Jakobsson     unsigned int hdmi_audio_encrypt_change:1;
216*5736995bSPatrik Jakobsson     unsigned int pad:6;
217*5736995bSPatrik Jakobsson } __attribute__((packed));
21889c78134SAlan Cox 
21989c78134SAlan Cox /**
22089c78134SAlan Cox  * Selects which input is affected by future input commands.
22189c78134SAlan Cox  *
22289c78134SAlan Cox  * Commands affected include SET_INPUT_TIMINGS_PART[12],
22389c78134SAlan Cox  * GET_INPUT_TIMINGS_PART[12], GET_PREFERRED_INPUT_TIMINGS_PART[12],
22489c78134SAlan Cox  * GET_INPUT_PIXEL_CLOCK_RANGE, and CREATE_PREFERRED_INPUT_TIMINGS.
22589c78134SAlan Cox  */
22689c78134SAlan Cox #define SDVO_CMD_SET_TARGET_INPUT			0x10
22789c78134SAlan Cox struct psb_intel_sdvo_set_target_input_args {
22889c78134SAlan Cox     unsigned int target_1:1;
22989c78134SAlan Cox     unsigned int pad:7;
230*5736995bSPatrik Jakobsson } __attribute__((packed));
23189c78134SAlan Cox 
23289c78134SAlan Cox /**
233*5736995bSPatrik Jakobsson  * Takes a struct intel_sdvo_output_flags of which outputs are targeted by
23489c78134SAlan Cox  * future output commands.
23589c78134SAlan Cox  *
23689c78134SAlan Cox  * Affected commands inclue SET_OUTPUT_TIMINGS_PART[12],
23789c78134SAlan Cox  * GET_OUTPUT_TIMINGS_PART[12], and GET_OUTPUT_PIXEL_CLOCK_RANGE.
23889c78134SAlan Cox  */
23989c78134SAlan Cox #define SDVO_CMD_SET_TARGET_OUTPUT			0x11
24089c78134SAlan Cox 
24189c78134SAlan Cox #define SDVO_CMD_GET_INPUT_TIMINGS_PART1		0x12
24289c78134SAlan Cox #define SDVO_CMD_GET_INPUT_TIMINGS_PART2		0x13
24389c78134SAlan Cox #define SDVO_CMD_SET_INPUT_TIMINGS_PART1		0x14
24489c78134SAlan Cox #define SDVO_CMD_SET_INPUT_TIMINGS_PART2		0x15
24589c78134SAlan Cox #define SDVO_CMD_SET_OUTPUT_TIMINGS_PART1		0x16
24689c78134SAlan Cox #define SDVO_CMD_SET_OUTPUT_TIMINGS_PART2		0x17
24789c78134SAlan Cox #define SDVO_CMD_GET_OUTPUT_TIMINGS_PART1		0x18
24889c78134SAlan Cox #define SDVO_CMD_GET_OUTPUT_TIMINGS_PART2		0x19
24989c78134SAlan Cox /* Part 1 */
25089c78134SAlan Cox # define SDVO_DTD_CLOCK_LOW				SDVO_I2C_ARG_0
25189c78134SAlan Cox # define SDVO_DTD_CLOCK_HIGH				SDVO_I2C_ARG_1
25289c78134SAlan Cox # define SDVO_DTD_H_ACTIVE				SDVO_I2C_ARG_2
25389c78134SAlan Cox # define SDVO_DTD_H_BLANK				SDVO_I2C_ARG_3
25489c78134SAlan Cox # define SDVO_DTD_H_HIGH				SDVO_I2C_ARG_4
25589c78134SAlan Cox # define SDVO_DTD_V_ACTIVE				SDVO_I2C_ARG_5
25689c78134SAlan Cox # define SDVO_DTD_V_BLANK				SDVO_I2C_ARG_6
25789c78134SAlan Cox # define SDVO_DTD_V_HIGH				SDVO_I2C_ARG_7
25889c78134SAlan Cox /* Part 2 */
25989c78134SAlan Cox # define SDVO_DTD_HSYNC_OFF				SDVO_I2C_ARG_0
26089c78134SAlan Cox # define SDVO_DTD_HSYNC_WIDTH				SDVO_I2C_ARG_1
26189c78134SAlan Cox # define SDVO_DTD_VSYNC_OFF_WIDTH			SDVO_I2C_ARG_2
26289c78134SAlan Cox # define SDVO_DTD_SYNC_OFF_WIDTH_HIGH			SDVO_I2C_ARG_3
26389c78134SAlan Cox # define SDVO_DTD_DTD_FLAGS				SDVO_I2C_ARG_4
26489c78134SAlan Cox # define SDVO_DTD_DTD_FLAG_INTERLACED				(1 << 7)
26589c78134SAlan Cox # define SDVO_DTD_DTD_FLAG_STEREO_MASK				(3 << 5)
26689c78134SAlan Cox # define SDVO_DTD_DTD_FLAG_INPUT_MASK				(3 << 3)
26789c78134SAlan Cox # define SDVO_DTD_DTD_FLAG_SYNC_MASK				(3 << 1)
26889c78134SAlan Cox # define SDVO_DTD_SDVO_FLAS				SDVO_I2C_ARG_5
26989c78134SAlan Cox # define SDVO_DTD_SDVO_FLAG_STALL				(1 << 7)
27089c78134SAlan Cox # define SDVO_DTD_SDVO_FLAG_CENTERED				(0 << 6)
27189c78134SAlan Cox # define SDVO_DTD_SDVO_FLAG_UPPER_LEFT				(1 << 6)
27289c78134SAlan Cox # define SDVO_DTD_SDVO_FLAG_SCALING_MASK			(3 << 4)
27389c78134SAlan Cox # define SDVO_DTD_SDVO_FLAG_SCALING_NONE			(0 << 4)
27489c78134SAlan Cox # define SDVO_DTD_SDVO_FLAG_SCALING_SHARP			(1 << 4)
27589c78134SAlan Cox # define SDVO_DTD_SDVO_FLAG_SCALING_SMOOTH			(2 << 4)
27689c78134SAlan Cox # define SDVO_DTD_VSYNC_OFF_HIGH			SDVO_I2C_ARG_6
27789c78134SAlan Cox 
27889c78134SAlan Cox /**
27989c78134SAlan Cox  * Generates a DTD based on the given width, height, and flags.
28089c78134SAlan Cox  *
28189c78134SAlan Cox  * This will be supported by any device supporting scaling or interlaced
28289c78134SAlan Cox  * modes.
28389c78134SAlan Cox  */
28489c78134SAlan Cox #define SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING		0x1a
28589c78134SAlan Cox # define SDVO_PREFERRED_INPUT_TIMING_CLOCK_LOW		SDVO_I2C_ARG_0
28689c78134SAlan Cox # define SDVO_PREFERRED_INPUT_TIMING_CLOCK_HIGH		SDVO_I2C_ARG_1
28789c78134SAlan Cox # define SDVO_PREFERRED_INPUT_TIMING_WIDTH_LOW		SDVO_I2C_ARG_2
28889c78134SAlan Cox # define SDVO_PREFERRED_INPUT_TIMING_WIDTH_HIGH		SDVO_I2C_ARG_3
28989c78134SAlan Cox # define SDVO_PREFERRED_INPUT_TIMING_HEIGHT_LOW		SDVO_I2C_ARG_4
29089c78134SAlan Cox # define SDVO_PREFERRED_INPUT_TIMING_HEIGHT_HIGH	SDVO_I2C_ARG_5
29189c78134SAlan Cox # define SDVO_PREFERRED_INPUT_TIMING_FLAGS		SDVO_I2C_ARG_6
29289c78134SAlan Cox # define SDVO_PREFERRED_INPUT_TIMING_FLAGS_INTERLACED		(1 << 0)
29389c78134SAlan Cox # define SDVO_PREFERRED_INPUT_TIMING_FLAGS_SCALED		(1 << 1)
29489c78134SAlan Cox 
29589c78134SAlan Cox #define SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1	0x1b
29689c78134SAlan Cox #define SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2	0x1c
29789c78134SAlan Cox 
298*5736995bSPatrik Jakobsson /** Returns a struct intel_sdvo_pixel_clock_range */
29989c78134SAlan Cox #define SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE		0x1d
300*5736995bSPatrik Jakobsson /** Returns a struct intel_sdvo_pixel_clock_range */
30189c78134SAlan Cox #define SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE		0x1e
30289c78134SAlan Cox 
30389c78134SAlan Cox /** Returns a byte bitfield containing SDVO_CLOCK_RATE_MULT_* flags */
30489c78134SAlan Cox #define SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS		0x1f
30589c78134SAlan Cox 
30689c78134SAlan Cox /** Returns a byte containing a SDVO_CLOCK_RATE_MULT_* flag */
30789c78134SAlan Cox #define SDVO_CMD_GET_CLOCK_RATE_MULT			0x20
30889c78134SAlan Cox /** Takes a byte containing a SDVO_CLOCK_RATE_MULT_* flag */
30989c78134SAlan Cox #define SDVO_CMD_SET_CLOCK_RATE_MULT			0x21
31089c78134SAlan Cox # define SDVO_CLOCK_RATE_MULT_1X				(1 << 0)
31189c78134SAlan Cox # define SDVO_CLOCK_RATE_MULT_2X				(1 << 1)
31289c78134SAlan Cox # define SDVO_CLOCK_RATE_MULT_4X				(1 << 3)
31389c78134SAlan Cox 
31489c78134SAlan Cox #define SDVO_CMD_GET_SUPPORTED_TV_FORMATS		0x27
315*5736995bSPatrik Jakobsson /** 6 bytes of bit flags for TV formats shared by all TV format functions */
316*5736995bSPatrik Jakobsson struct psb_intel_sdvo_tv_format {
317*5736995bSPatrik Jakobsson     unsigned int ntsc_m:1;
318*5736995bSPatrik Jakobsson     unsigned int ntsc_j:1;
319*5736995bSPatrik Jakobsson     unsigned int ntsc_443:1;
320*5736995bSPatrik Jakobsson     unsigned int pal_b:1;
321*5736995bSPatrik Jakobsson     unsigned int pal_d:1;
322*5736995bSPatrik Jakobsson     unsigned int pal_g:1;
323*5736995bSPatrik Jakobsson     unsigned int pal_h:1;
324*5736995bSPatrik Jakobsson     unsigned int pal_i:1;
325*5736995bSPatrik Jakobsson 
326*5736995bSPatrik Jakobsson     unsigned int pal_m:1;
327*5736995bSPatrik Jakobsson     unsigned int pal_n:1;
328*5736995bSPatrik Jakobsson     unsigned int pal_nc:1;
329*5736995bSPatrik Jakobsson     unsigned int pal_60:1;
330*5736995bSPatrik Jakobsson     unsigned int secam_b:1;
331*5736995bSPatrik Jakobsson     unsigned int secam_d:1;
332*5736995bSPatrik Jakobsson     unsigned int secam_g:1;
333*5736995bSPatrik Jakobsson     unsigned int secam_k:1;
334*5736995bSPatrik Jakobsson 
335*5736995bSPatrik Jakobsson     unsigned int secam_k1:1;
336*5736995bSPatrik Jakobsson     unsigned int secam_l:1;
337*5736995bSPatrik Jakobsson     unsigned int secam_60:1;
338*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_240m_1080i_59:1;
339*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_240m_1080i_60:1;
340*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_260m_1080i_59:1;
341*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_260m_1080i_60:1;
342*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080i_50:1;
343*5736995bSPatrik Jakobsson 
344*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080i_59:1;
345*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080i_60:1;
346*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_23:1;
347*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_24:1;
348*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_25:1;
349*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_29:1;
350*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_30:1;
351*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_50:1;
352*5736995bSPatrik Jakobsson 
353*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_59:1;
354*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_60:1;
355*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_295m_1080i_50:1;
356*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_295m_1080p_50:1;
357*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_296m_720p_59:1;
358*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_296m_720p_60:1;
359*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_296m_720p_50:1;
360*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_293m_480p_59:1;
361*5736995bSPatrik Jakobsson 
362*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_170m_480i_59:1;
363*5736995bSPatrik Jakobsson     unsigned int hdtv_std_iturbt601_576i_50:1;
364*5736995bSPatrik Jakobsson     unsigned int hdtv_std_iturbt601_576p_50:1;
365*5736995bSPatrik Jakobsson     unsigned int hdtv_std_eia_7702a_480i_60:1;
366*5736995bSPatrik Jakobsson     unsigned int hdtv_std_eia_7702a_480p_60:1;
367*5736995bSPatrik Jakobsson     unsigned int pad:3;
368*5736995bSPatrik Jakobsson } __attribute__((packed));
36989c78134SAlan Cox 
37089c78134SAlan Cox #define SDVO_CMD_GET_TV_FORMAT				0x28
37189c78134SAlan Cox 
37289c78134SAlan Cox #define SDVO_CMD_SET_TV_FORMAT				0x29
37389c78134SAlan Cox 
374*5736995bSPatrik Jakobsson /** Returns the resolutiosn that can be used with the given TV format */
375*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT		0x83
376*5736995bSPatrik Jakobsson struct psb_intel_sdvo_sdtv_resolution_request {
377*5736995bSPatrik Jakobsson     unsigned int ntsc_m:1;
378*5736995bSPatrik Jakobsson     unsigned int ntsc_j:1;
379*5736995bSPatrik Jakobsson     unsigned int ntsc_443:1;
380*5736995bSPatrik Jakobsson     unsigned int pal_b:1;
381*5736995bSPatrik Jakobsson     unsigned int pal_d:1;
382*5736995bSPatrik Jakobsson     unsigned int pal_g:1;
383*5736995bSPatrik Jakobsson     unsigned int pal_h:1;
384*5736995bSPatrik Jakobsson     unsigned int pal_i:1;
385*5736995bSPatrik Jakobsson 
386*5736995bSPatrik Jakobsson     unsigned int pal_m:1;
387*5736995bSPatrik Jakobsson     unsigned int pal_n:1;
388*5736995bSPatrik Jakobsson     unsigned int pal_nc:1;
389*5736995bSPatrik Jakobsson     unsigned int pal_60:1;
390*5736995bSPatrik Jakobsson     unsigned int secam_b:1;
391*5736995bSPatrik Jakobsson     unsigned int secam_d:1;
392*5736995bSPatrik Jakobsson     unsigned int secam_g:1;
393*5736995bSPatrik Jakobsson     unsigned int secam_k:1;
394*5736995bSPatrik Jakobsson 
395*5736995bSPatrik Jakobsson     unsigned int secam_k1:1;
396*5736995bSPatrik Jakobsson     unsigned int secam_l:1;
397*5736995bSPatrik Jakobsson     unsigned int secam_60:1;
398*5736995bSPatrik Jakobsson     unsigned int pad:5;
399*5736995bSPatrik Jakobsson } __attribute__((packed));
400*5736995bSPatrik Jakobsson 
401*5736995bSPatrik Jakobsson struct psb_intel_sdvo_sdtv_resolution_reply {
402*5736995bSPatrik Jakobsson     unsigned int res_320x200:1;
403*5736995bSPatrik Jakobsson     unsigned int res_320x240:1;
404*5736995bSPatrik Jakobsson     unsigned int res_400x300:1;
405*5736995bSPatrik Jakobsson     unsigned int res_640x350:1;
406*5736995bSPatrik Jakobsson     unsigned int res_640x400:1;
407*5736995bSPatrik Jakobsson     unsigned int res_640x480:1;
408*5736995bSPatrik Jakobsson     unsigned int res_704x480:1;
409*5736995bSPatrik Jakobsson     unsigned int res_704x576:1;
410*5736995bSPatrik Jakobsson 
411*5736995bSPatrik Jakobsson     unsigned int res_720x350:1;
412*5736995bSPatrik Jakobsson     unsigned int res_720x400:1;
413*5736995bSPatrik Jakobsson     unsigned int res_720x480:1;
414*5736995bSPatrik Jakobsson     unsigned int res_720x540:1;
415*5736995bSPatrik Jakobsson     unsigned int res_720x576:1;
416*5736995bSPatrik Jakobsson     unsigned int res_768x576:1;
417*5736995bSPatrik Jakobsson     unsigned int res_800x600:1;
418*5736995bSPatrik Jakobsson     unsigned int res_832x624:1;
419*5736995bSPatrik Jakobsson 
420*5736995bSPatrik Jakobsson     unsigned int res_920x766:1;
421*5736995bSPatrik Jakobsson     unsigned int res_1024x768:1;
422*5736995bSPatrik Jakobsson     unsigned int res_1280x1024:1;
423*5736995bSPatrik Jakobsson     unsigned int pad:5;
424*5736995bSPatrik Jakobsson } __attribute__((packed));
425*5736995bSPatrik Jakobsson 
426*5736995bSPatrik Jakobsson /* Get supported resolution with squire pixel aspect ratio that can be
427*5736995bSPatrik Jakobsson    scaled for the requested HDTV format */
428*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT		0x85
429*5736995bSPatrik Jakobsson 
430*5736995bSPatrik Jakobsson struct psb_intel_sdvo_hdtv_resolution_request {
431*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_240m_1080i_59:1;
432*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_240m_1080i_60:1;
433*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_260m_1080i_59:1;
434*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_260m_1080i_60:1;
435*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080i_50:1;
436*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080i_59:1;
437*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080i_60:1;
438*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_23:1;
439*5736995bSPatrik Jakobsson 
440*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_24:1;
441*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_25:1;
442*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_29:1;
443*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_30:1;
444*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_50:1;
445*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_59:1;
446*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_274m_1080p_60:1;
447*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_295m_1080i_50:1;
448*5736995bSPatrik Jakobsson 
449*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_295m_1080p_50:1;
450*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_296m_720p_59:1;
451*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_296m_720p_60:1;
452*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_296m_720p_50:1;
453*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_293m_480p_59:1;
454*5736995bSPatrik Jakobsson     unsigned int hdtv_std_smpte_170m_480i_59:1;
455*5736995bSPatrik Jakobsson     unsigned int hdtv_std_iturbt601_576i_50:1;
456*5736995bSPatrik Jakobsson     unsigned int hdtv_std_iturbt601_576p_50:1;
457*5736995bSPatrik Jakobsson 
458*5736995bSPatrik Jakobsson     unsigned int hdtv_std_eia_7702a_480i_60:1;
459*5736995bSPatrik Jakobsson     unsigned int hdtv_std_eia_7702a_480p_60:1;
460*5736995bSPatrik Jakobsson     unsigned int pad:6;
461*5736995bSPatrik Jakobsson } __attribute__((packed));
462*5736995bSPatrik Jakobsson 
463*5736995bSPatrik Jakobsson struct psb_intel_sdvo_hdtv_resolution_reply {
464*5736995bSPatrik Jakobsson     unsigned int res_640x480:1;
465*5736995bSPatrik Jakobsson     unsigned int res_800x600:1;
466*5736995bSPatrik Jakobsson     unsigned int res_1024x768:1;
467*5736995bSPatrik Jakobsson     unsigned int res_1280x960:1;
468*5736995bSPatrik Jakobsson     unsigned int res_1400x1050:1;
469*5736995bSPatrik Jakobsson     unsigned int res_1600x1200:1;
470*5736995bSPatrik Jakobsson     unsigned int res_1920x1440:1;
471*5736995bSPatrik Jakobsson     unsigned int res_2048x1536:1;
472*5736995bSPatrik Jakobsson 
473*5736995bSPatrik Jakobsson     unsigned int res_2560x1920:1;
474*5736995bSPatrik Jakobsson     unsigned int res_3200x2400:1;
475*5736995bSPatrik Jakobsson     unsigned int res_3840x2880:1;
476*5736995bSPatrik Jakobsson     unsigned int pad1:5;
477*5736995bSPatrik Jakobsson 
478*5736995bSPatrik Jakobsson     unsigned int res_848x480:1;
479*5736995bSPatrik Jakobsson     unsigned int res_1064x600:1;
480*5736995bSPatrik Jakobsson     unsigned int res_1280x720:1;
481*5736995bSPatrik Jakobsson     unsigned int res_1360x768:1;
482*5736995bSPatrik Jakobsson     unsigned int res_1704x960:1;
483*5736995bSPatrik Jakobsson     unsigned int res_1864x1050:1;
484*5736995bSPatrik Jakobsson     unsigned int res_1920x1080:1;
485*5736995bSPatrik Jakobsson     unsigned int res_2128x1200:1;
486*5736995bSPatrik Jakobsson 
487*5736995bSPatrik Jakobsson     unsigned int res_2560x1400:1;
488*5736995bSPatrik Jakobsson     unsigned int res_2728x1536:1;
489*5736995bSPatrik Jakobsson     unsigned int res_3408x1920:1;
490*5736995bSPatrik Jakobsson     unsigned int res_4264x2400:1;
491*5736995bSPatrik Jakobsson     unsigned int res_5120x2880:1;
492*5736995bSPatrik Jakobsson     unsigned int pad2:3;
493*5736995bSPatrik Jakobsson 
494*5736995bSPatrik Jakobsson     unsigned int res_768x480:1;
495*5736995bSPatrik Jakobsson     unsigned int res_960x600:1;
496*5736995bSPatrik Jakobsson     unsigned int res_1152x720:1;
497*5736995bSPatrik Jakobsson     unsigned int res_1124x768:1;
498*5736995bSPatrik Jakobsson     unsigned int res_1536x960:1;
499*5736995bSPatrik Jakobsson     unsigned int res_1680x1050:1;
500*5736995bSPatrik Jakobsson     unsigned int res_1728x1080:1;
501*5736995bSPatrik Jakobsson     unsigned int res_1920x1200:1;
502*5736995bSPatrik Jakobsson 
503*5736995bSPatrik Jakobsson     unsigned int res_2304x1440:1;
504*5736995bSPatrik Jakobsson     unsigned int res_2456x1536:1;
505*5736995bSPatrik Jakobsson     unsigned int res_3072x1920:1;
506*5736995bSPatrik Jakobsson     unsigned int res_3840x2400:1;
507*5736995bSPatrik Jakobsson     unsigned int res_4608x2880:1;
508*5736995bSPatrik Jakobsson     unsigned int pad3:3;
509*5736995bSPatrik Jakobsson 
510*5736995bSPatrik Jakobsson     unsigned int res_1280x1024:1;
511*5736995bSPatrik Jakobsson     unsigned int pad4:7;
512*5736995bSPatrik Jakobsson 
513*5736995bSPatrik Jakobsson     unsigned int res_1280x768:1;
514*5736995bSPatrik Jakobsson     unsigned int pad5:7;
515*5736995bSPatrik Jakobsson } __attribute__((packed));
516*5736995bSPatrik Jakobsson 
517*5736995bSPatrik Jakobsson /* Get supported power state returns info for encoder and monitor, rely on
518*5736995bSPatrik Jakobsson    last SetTargetInput and SetTargetOutput calls */
51989c78134SAlan Cox #define SDVO_CMD_GET_SUPPORTED_POWER_STATES		0x2a
520*5736995bSPatrik Jakobsson /* Get power state returns info for encoder and monitor, rely on last
521*5736995bSPatrik Jakobsson    SetTargetInput and SetTargetOutput calls */
522*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_POWER_STATE			0x2b
52389c78134SAlan Cox #define SDVO_CMD_GET_ENCODER_POWER_STATE		0x2b
52489c78134SAlan Cox #define SDVO_CMD_SET_ENCODER_POWER_STATE		0x2c
52589c78134SAlan Cox # define SDVO_ENCODER_STATE_ON					(1 << 0)
52689c78134SAlan Cox # define SDVO_ENCODER_STATE_STANDBY				(1 << 1)
52789c78134SAlan Cox # define SDVO_ENCODER_STATE_SUSPEND				(1 << 2)
52889c78134SAlan Cox # define SDVO_ENCODER_STATE_OFF					(1 << 3)
529*5736995bSPatrik Jakobsson # define SDVO_MONITOR_STATE_ON					(1 << 4)
530*5736995bSPatrik Jakobsson # define SDVO_MONITOR_STATE_STANDBY				(1 << 5)
531*5736995bSPatrik Jakobsson # define SDVO_MONITOR_STATE_SUSPEND				(1 << 6)
532*5736995bSPatrik Jakobsson # define SDVO_MONITOR_STATE_OFF					(1 << 7)
53389c78134SAlan Cox 
534*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_PANEL_POWER_SEQUENCING		0x2d
535*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_PANEL_POWER_SEQUENCING		0x2e
536*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_PANEL_POWER_SEQUENCING		0x2f
537*5736995bSPatrik Jakobsson /**
538*5736995bSPatrik Jakobsson  * The panel power sequencing parameters are in units of milliseconds.
539*5736995bSPatrik Jakobsson  * The high fields are bits 8:9 of the 10-bit values.
540*5736995bSPatrik Jakobsson  */
541*5736995bSPatrik Jakobsson struct psb_sdvo_panel_power_sequencing {
542*5736995bSPatrik Jakobsson     u8 t0;
543*5736995bSPatrik Jakobsson     u8 t1;
544*5736995bSPatrik Jakobsson     u8 t2;
545*5736995bSPatrik Jakobsson     u8 t3;
546*5736995bSPatrik Jakobsson     u8 t4;
547*5736995bSPatrik Jakobsson 
548*5736995bSPatrik Jakobsson     unsigned int t0_high:2;
549*5736995bSPatrik Jakobsson     unsigned int t1_high:2;
550*5736995bSPatrik Jakobsson     unsigned int t2_high:2;
551*5736995bSPatrik Jakobsson     unsigned int t3_high:2;
552*5736995bSPatrik Jakobsson 
553*5736995bSPatrik Jakobsson     unsigned int t4_high:2;
554*5736995bSPatrik Jakobsson     unsigned int pad:6;
555*5736995bSPatrik Jakobsson } __attribute__((packed));
556*5736995bSPatrik Jakobsson 
557*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_BACKLIGHT_LEVEL		0x30
558*5736995bSPatrik Jakobsson struct sdvo_max_backlight_reply {
559*5736995bSPatrik Jakobsson     u8 max_value;
560*5736995bSPatrik Jakobsson     u8 default_value;
561*5736995bSPatrik Jakobsson } __attribute__((packed));
562*5736995bSPatrik Jakobsson 
563*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_BACKLIGHT_LEVEL			0x31
564*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_BACKLIGHT_LEVEL			0x32
565*5736995bSPatrik Jakobsson 
566*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_AMBIENT_LIGHT			0x33
567*5736995bSPatrik Jakobsson struct sdvo_get_ambient_light_reply {
568*5736995bSPatrik Jakobsson     u16 trip_low;
569*5736995bSPatrik Jakobsson     u16 trip_high;
570*5736995bSPatrik Jakobsson     u16 value;
571*5736995bSPatrik Jakobsson } __attribute__((packed));
572*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_AMBIENT_LIGHT			0x34
573*5736995bSPatrik Jakobsson struct sdvo_set_ambient_light_reply {
574*5736995bSPatrik Jakobsson     u16 trip_low;
575*5736995bSPatrik Jakobsson     u16 trip_high;
576*5736995bSPatrik Jakobsson     unsigned int enable:1;
577*5736995bSPatrik Jakobsson     unsigned int pad:7;
578*5736995bSPatrik Jakobsson } __attribute__((packed));
579*5736995bSPatrik Jakobsson 
580*5736995bSPatrik Jakobsson /* Set display power state */
581*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_DISPLAY_POWER_STATE		0x7d
582*5736995bSPatrik Jakobsson # define SDVO_DISPLAY_STATE_ON				(1 << 0)
583*5736995bSPatrik Jakobsson # define SDVO_DISPLAY_STATE_STANDBY			(1 << 1)
584*5736995bSPatrik Jakobsson # define SDVO_DISPLAY_STATE_SUSPEND			(1 << 2)
585*5736995bSPatrik Jakobsson # define SDVO_DISPLAY_STATE_OFF				(1 << 3)
586*5736995bSPatrik Jakobsson 
587*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS		0x84
588*5736995bSPatrik Jakobsson struct psb_intel_sdvo_enhancements_reply {
589*5736995bSPatrik Jakobsson     unsigned int flicker_filter:1;
590*5736995bSPatrik Jakobsson     unsigned int flicker_filter_adaptive:1;
591*5736995bSPatrik Jakobsson     unsigned int flicker_filter_2d:1;
592*5736995bSPatrik Jakobsson     unsigned int saturation:1;
593*5736995bSPatrik Jakobsson     unsigned int hue:1;
594*5736995bSPatrik Jakobsson     unsigned int brightness:1;
595*5736995bSPatrik Jakobsson     unsigned int contrast:1;
596*5736995bSPatrik Jakobsson     unsigned int overscan_h:1;
597*5736995bSPatrik Jakobsson 
598*5736995bSPatrik Jakobsson     unsigned int overscan_v:1;
599*5736995bSPatrik Jakobsson     unsigned int hpos:1;
600*5736995bSPatrik Jakobsson     unsigned int vpos:1;
601*5736995bSPatrik Jakobsson     unsigned int sharpness:1;
602*5736995bSPatrik Jakobsson     unsigned int dot_crawl:1;
603*5736995bSPatrik Jakobsson     unsigned int dither:1;
604*5736995bSPatrik Jakobsson     unsigned int tv_chroma_filter:1;
605*5736995bSPatrik Jakobsson     unsigned int tv_luma_filter:1;
606*5736995bSPatrik Jakobsson } __attribute__((packed));
607*5736995bSPatrik Jakobsson 
608*5736995bSPatrik Jakobsson /* Picture enhancement limits below are dependent on the current TV format,
609*5736995bSPatrik Jakobsson  * and thus need to be queried and set after it.
610*5736995bSPatrik Jakobsson  */
611*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_FLICKER_FILTER			0x4d
612*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE	0x7b
613*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_FLICKER_FILTER_2D		0x52
614*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_SATURATION			0x55
615*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_HUE				0x58
616*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_BRIGHTNESS			0x5b
617*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_CONTRAST			0x5e
618*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_OVERSCAN_H			0x61
619*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_OVERSCAN_V			0x64
620*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_HPOS				0x67
621*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_VPOS				0x6a
622*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_SHARPNESS			0x6d
623*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_TV_CHROMA_FILTER		0x74
624*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_MAX_TV_LUMA_FILTER			0x77
625*5736995bSPatrik Jakobsson struct psb_intel_sdvo_enhancement_limits_reply {
626*5736995bSPatrik Jakobsson     u16 max_value;
627*5736995bSPatrik Jakobsson     u16 default_value;
628*5736995bSPatrik Jakobsson } __attribute__((packed));
629*5736995bSPatrik Jakobsson 
630*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_LVDS_PANEL_INFORMATION		0x7f
631*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_LVDS_PANEL_INFORMATION		0x80
632*5736995bSPatrik Jakobsson # define SDVO_LVDS_COLOR_DEPTH_18			(0 << 0)
633*5736995bSPatrik Jakobsson # define SDVO_LVDS_COLOR_DEPTH_24			(1 << 0)
634*5736995bSPatrik Jakobsson # define SDVO_LVDS_CONNECTOR_SPWG			(0 << 2)
635*5736995bSPatrik Jakobsson # define SDVO_LVDS_CONNECTOR_OPENLDI			(1 << 2)
636*5736995bSPatrik Jakobsson # define SDVO_LVDS_SINGLE_CHANNEL			(0 << 4)
637*5736995bSPatrik Jakobsson # define SDVO_LVDS_DUAL_CHANNEL				(1 << 4)
638*5736995bSPatrik Jakobsson 
639*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_FLICKER_FILTER			0x4e
640*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_FLICKER_FILTER			0x4f
641*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE		0x50
642*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE		0x51
643*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_FLICKER_FILTER_2D			0x53
644*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_FLICKER_FILTER_2D			0x54
645*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_SATURATION				0x56
646*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_SATURATION				0x57
647*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_HUE				0x59
648*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_HUE				0x5a
649*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_BRIGHTNESS				0x5c
650*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_BRIGHTNESS				0x5d
651*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_CONTRAST				0x5f
652*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_CONTRAST				0x60
653*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_OVERSCAN_H				0x62
654*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_OVERSCAN_H				0x63
655*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_OVERSCAN_V				0x65
656*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_OVERSCAN_V				0x66
657*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_HPOS				0x68
658*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_HPOS				0x69
659*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_VPOS				0x6b
660*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_VPOS				0x6c
661*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_SHARPNESS				0x6e
662*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_SHARPNESS				0x6f
663*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_TV_CHROMA_FILTER			0x75
664*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_TV_CHROMA_FILTER			0x76
665*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_TV_LUMA_FILTER			0x78
666*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_TV_LUMA_FILTER			0x79
667*5736995bSPatrik Jakobsson struct psb_intel_sdvo_enhancements_arg {
668*5736995bSPatrik Jakobsson     u16 value;
669*5736995bSPatrik Jakobsson }__attribute__((packed));
670*5736995bSPatrik Jakobsson 
671*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_DOT_CRAWL				0x70
672*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_DOT_CRAWL				0x71
673*5736995bSPatrik Jakobsson # define SDVO_DOT_CRAWL_ON					(1 << 0)
674*5736995bSPatrik Jakobsson # define SDVO_DOT_CRAWL_DEFAULT_ON				(1 << 1)
675*5736995bSPatrik Jakobsson 
676*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_DITHER				0x72
677*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_DITHER				0x73
678*5736995bSPatrik Jakobsson # define SDVO_DITHER_ON						(1 << 0)
679*5736995bSPatrik Jakobsson # define SDVO_DITHER_DEFAULT_ON					(1 << 1)
68089c78134SAlan Cox 
68189c78134SAlan Cox #define SDVO_CMD_SET_CONTROL_BUS_SWITCH			0x7a
682*5736995bSPatrik Jakobsson # define SDVO_CONTROL_BUS_PROM				(1 << 0)
683*5736995bSPatrik Jakobsson # define SDVO_CONTROL_BUS_DDC1				(1 << 1)
684*5736995bSPatrik Jakobsson # define SDVO_CONTROL_BUS_DDC2				(1 << 2)
685*5736995bSPatrik Jakobsson # define SDVO_CONTROL_BUS_DDC3				(1 << 3)
68689c78134SAlan Cox 
687*5736995bSPatrik Jakobsson /* HDMI op codes */
688*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_SUPP_ENCODE	0x9d
689*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_ENCODE		0x9e
690*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_ENCODE		0x9f
691*5736995bSPatrik Jakobsson   #define SDVO_ENCODE_DVI	0x0
692*5736995bSPatrik Jakobsson   #define SDVO_ENCODE_HDMI	0x1
693*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_PIXEL_REPLI	0x8b
694*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_PIXEL_REPLI	0x8c
695*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_COLORIMETRY_CAP	0x8d
696*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_COLORIMETRY	0x8e
697*5736995bSPatrik Jakobsson   #define SDVO_COLORIMETRY_RGB256   0x0
698*5736995bSPatrik Jakobsson   #define SDVO_COLORIMETRY_RGB220   0x1
699*5736995bSPatrik Jakobsson   #define SDVO_COLORIMETRY_YCrCb422 0x3
700*5736995bSPatrik Jakobsson   #define SDVO_COLORIMETRY_YCrCb444 0x4
701*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_COLORIMETRY	0x8f
702*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER 0x90
703*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_AUDIO_STAT		0x91
704*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_AUDIO_STAT		0x92
705*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_HBUF_INDEX		0x93
706*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_HBUF_INDEX		0x94
707*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_HBUF_INFO		0x95
708*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_HBUF_AV_SPLIT	0x96
709*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_HBUF_AV_SPLIT	0x97
710*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_HBUF_DATA		0x98
711*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_HBUF_DATA		0x99
712*5736995bSPatrik Jakobsson #define SDVO_CMD_SET_HBUF_TXRATE	0x9a
713*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_HBUF_TXRATE	0x9b
714*5736995bSPatrik Jakobsson   #define SDVO_HBUF_TX_DISABLED	(0 << 6)
715*5736995bSPatrik Jakobsson   #define SDVO_HBUF_TX_ONCE	(2 << 6)
716*5736995bSPatrik Jakobsson   #define SDVO_HBUF_TX_VSYNC	(3 << 6)
717*5736995bSPatrik Jakobsson #define SDVO_CMD_GET_AUDIO_TX_INFO	0x9c
718*5736995bSPatrik Jakobsson #define SDVO_NEED_TO_STALL  (1 << 7)
71989c78134SAlan Cox 
720*5736995bSPatrik Jakobsson struct psb_intel_sdvo_encode {
721*5736995bSPatrik Jakobsson     u8 dvi_rev;
722*5736995bSPatrik Jakobsson     u8 hdmi_rev;
723*5736995bSPatrik Jakobsson } __attribute__ ((packed));
724