xref: /linux/drivers/gpu/drm/amd/display/dc/resource/dcn316/dcn316_resource.c (revision 260f6f4fda93c8485c8037865c941b42b9cba5d2)
1c477eaa6SHansen Dsouza /*
2c477eaa6SHansen Dsouza  * Copyright 2021 Advanced Micro Devices, Inc.
3c477eaa6SHansen Dsouza  *
4c477eaa6SHansen Dsouza  * Permission is hereby granted, free of charge, to any person obtaining a
5c477eaa6SHansen Dsouza  * copy of this software and associated documentation files (the "Software"),
6c477eaa6SHansen Dsouza  * to deal in the Software without restriction, including without limitation
7c477eaa6SHansen Dsouza  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8c477eaa6SHansen Dsouza  * and/or sell copies of the Software, and to permit persons to whom the
9c477eaa6SHansen Dsouza  * Software is furnished to do so, subject to the following conditions:
10c477eaa6SHansen Dsouza  *
11c477eaa6SHansen Dsouza  * The above copyright notice and this permission notice shall be included in
12c477eaa6SHansen Dsouza  * all copies or substantial portions of the Software.
13c477eaa6SHansen Dsouza  *
14c477eaa6SHansen Dsouza  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15c477eaa6SHansen Dsouza  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16c477eaa6SHansen Dsouza  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17c477eaa6SHansen Dsouza  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18c477eaa6SHansen Dsouza  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19c477eaa6SHansen Dsouza  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20c477eaa6SHansen Dsouza  * OTHER DEALINGS IN THE SOFTWARE.
21c477eaa6SHansen Dsouza  *
22c477eaa6SHansen Dsouza  * Authors: AMD
23c477eaa6SHansen Dsouza  *
24c477eaa6SHansen Dsouza  */
25c477eaa6SHansen Dsouza 
26c477eaa6SHansen Dsouza 
27c477eaa6SHansen Dsouza #include "dm_services.h"
28c477eaa6SHansen Dsouza #include "dc.h"
29c477eaa6SHansen Dsouza 
30c477eaa6SHansen Dsouza #include "dcn31/dcn31_init.h"
31c477eaa6SHansen Dsouza 
32c477eaa6SHansen Dsouza #include "resource.h"
33c477eaa6SHansen Dsouza #include "include/irq_service_interface.h"
34c477eaa6SHansen Dsouza #include "dcn316_resource.h"
35c477eaa6SHansen Dsouza 
36c477eaa6SHansen Dsouza #include "dcn20/dcn20_resource.h"
37c477eaa6SHansen Dsouza #include "dcn30/dcn30_resource.h"
38c477eaa6SHansen Dsouza #include "dcn31/dcn31_resource.h"
39c477eaa6SHansen Dsouza 
40c477eaa6SHansen Dsouza #include "dcn10/dcn10_ipp.h"
41c477eaa6SHansen Dsouza #include "dcn30/dcn30_hubbub.h"
42c477eaa6SHansen Dsouza #include "dcn31/dcn31_hubbub.h"
43c477eaa6SHansen Dsouza #include "dcn30/dcn30_mpc.h"
44c477eaa6SHansen Dsouza #include "dcn31/dcn31_hubp.h"
45c477eaa6SHansen Dsouza #include "irq/dcn31/irq_service_dcn31.h"
46c477eaa6SHansen Dsouza #include "dcn30/dcn30_dpp.h"
47c477eaa6SHansen Dsouza #include "dcn31/dcn31_optc.h"
48c477eaa6SHansen Dsouza #include "dcn20/dcn20_hwseq.h"
49c477eaa6SHansen Dsouza #include "dcn30/dcn30_hwseq.h"
50e53524cdSMounika Adhuri #include "dce110/dce110_hwseq.h"
51c477eaa6SHansen Dsouza #include "dcn30/dcn30_opp.h"
52c477eaa6SHansen Dsouza #include "dcn20/dcn20_dsc.h"
53c477eaa6SHansen Dsouza #include "dcn30/dcn30_vpg.h"
54c477eaa6SHansen Dsouza #include "dcn30/dcn30_afmt.h"
55c477eaa6SHansen Dsouza #include "dcn30/dcn30_dio_stream_encoder.h"
56c477eaa6SHansen Dsouza #include "dcn31/dcn31_hpo_dp_stream_encoder.h"
57c477eaa6SHansen Dsouza #include "dcn31/dcn31_hpo_dp_link_encoder.h"
58c477eaa6SHansen Dsouza #include "dcn31/dcn31_apg.h"
59c477eaa6SHansen Dsouza #include "dcn31/dcn31_dio_link_encoder.h"
60c477eaa6SHansen Dsouza #include "dcn31/dcn31_vpg.h"
61c477eaa6SHansen Dsouza #include "dcn31/dcn31_afmt.h"
62c477eaa6SHansen Dsouza #include "dce/dce_clock_source.h"
63c477eaa6SHansen Dsouza #include "dce/dce_audio.h"
64c477eaa6SHansen Dsouza #include "dce/dce_hwseq.h"
65c477eaa6SHansen Dsouza #include "clk_mgr.h"
66c477eaa6SHansen Dsouza #include "virtual/virtual_stream_encoder.h"
67c477eaa6SHansen Dsouza #include "dce110/dce110_resource.h"
68c477eaa6SHansen Dsouza #include "dml/display_mode_vba.h"
693f8951ccSMelissa Wen #include "dml/dcn31/dcn31_fpu.h"
70c477eaa6SHansen Dsouza #include "dcn31/dcn31_dccg.h"
71c477eaa6SHansen Dsouza #include "dcn10/dcn10_resource.h"
72c477eaa6SHansen Dsouza #include "dcn31/dcn31_panel_cntl.h"
73c477eaa6SHansen Dsouza 
74c477eaa6SHansen Dsouza #include "dcn30/dcn30_dwb.h"
75c477eaa6SHansen Dsouza #include "dcn30/dcn30_mmhubbub.h"
76c477eaa6SHansen Dsouza 
77c477eaa6SHansen Dsouza #include "dcn/dcn_3_1_6_offset.h"
78c477eaa6SHansen Dsouza #include "dcn/dcn_3_1_6_sh_mask.h"
79c477eaa6SHansen Dsouza #include "dpcs/dpcs_4_2_3_offset.h"
80c477eaa6SHansen Dsouza #include "dpcs/dpcs_4_2_3_sh_mask.h"
81c477eaa6SHansen Dsouza 
82c477eaa6SHansen Dsouza #define regBIF_BX1_BIOS_SCRATCH_2                                                                       0x003a
83c477eaa6SHansen Dsouza #define regBIF_BX1_BIOS_SCRATCH_2_BASE_IDX                                                              1
84c477eaa6SHansen Dsouza #define regBIF_BX1_BIOS_SCRATCH_3                                                                       0x003b
85c477eaa6SHansen Dsouza #define regBIF_BX1_BIOS_SCRATCH_3_BASE_IDX                                                              1
86c477eaa6SHansen Dsouza #define regBIF_BX1_BIOS_SCRATCH_6                                                                       0x003e
87c477eaa6SHansen Dsouza #define regBIF_BX1_BIOS_SCRATCH_6_BASE_IDX                                                              1
88c477eaa6SHansen Dsouza 
89c477eaa6SHansen Dsouza #define regDCHUBBUB_DEBUG_CTRL_0                                              0x04d6
90c477eaa6SHansen Dsouza #define regDCHUBBUB_DEBUG_CTRL_0_BASE_IDX                                     2
91c477eaa6SHansen Dsouza #define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH__SHIFT                               0x10
92c477eaa6SHansen Dsouza #define DCHUBBUB_DEBUG_CTRL_0__DET_DEPTH_MASK                                 0x01FF0000L
93c477eaa6SHansen Dsouza 
94c477eaa6SHansen Dsouza #define DCN_BASE__INST0_SEG0                       0x00000012
95c477eaa6SHansen Dsouza #define DCN_BASE__INST0_SEG1                       0x000000C0
96c477eaa6SHansen Dsouza #define DCN_BASE__INST0_SEG2                       0x000034C0
97c477eaa6SHansen Dsouza #define DCN_BASE__INST0_SEG3                       0x00009000
98c477eaa6SHansen Dsouza #define DCN_BASE__INST0_SEG4                       0x02403C00
99c477eaa6SHansen Dsouza #define DCN_BASE__INST0_SEG5                       0
100c477eaa6SHansen Dsouza 
101c477eaa6SHansen Dsouza #define DPCS_BASE__INST0_SEG0                      0x00000012
102c477eaa6SHansen Dsouza #define DPCS_BASE__INST0_SEG1                      0x000000C0
103c477eaa6SHansen Dsouza #define DPCS_BASE__INST0_SEG2                      0x000034C0
104c477eaa6SHansen Dsouza #define DPCS_BASE__INST0_SEG3                      0x00009000
105c477eaa6SHansen Dsouza #define DPCS_BASE__INST0_SEG4                      0x02403C00
106c477eaa6SHansen Dsouza #define DPCS_BASE__INST0_SEG5                      0
107c477eaa6SHansen Dsouza 
108c477eaa6SHansen Dsouza #define NBIO_BASE__INST0_SEG0                      0x00000000
109c477eaa6SHansen Dsouza #define NBIO_BASE__INST0_SEG1                      0x00000014
110c477eaa6SHansen Dsouza #define NBIO_BASE__INST0_SEG2                      0x00000D20
111c477eaa6SHansen Dsouza #define NBIO_BASE__INST0_SEG3                      0x00010400
112c477eaa6SHansen Dsouza #define NBIO_BASE__INST0_SEG4                      0x0241B000
113c477eaa6SHansen Dsouza #define NBIO_BASE__INST0_SEG5                      0x04040000
114c477eaa6SHansen Dsouza 
115c477eaa6SHansen Dsouza #include "reg_helper.h"
116c477eaa6SHansen Dsouza #include "dce/dmub_abm.h"
117c477eaa6SHansen Dsouza #include "dce/dmub_psr.h"
118c477eaa6SHansen Dsouza #include "dce/dce_aux.h"
119c477eaa6SHansen Dsouza #include "dce/dce_i2c.h"
120c477eaa6SHansen Dsouza 
121c477eaa6SHansen Dsouza #include "dml/dcn30/display_mode_vba_30.h"
122c477eaa6SHansen Dsouza #include "vm_helper.h"
123c477eaa6SHansen Dsouza #include "dcn20/dcn20_vmid.h"
124c477eaa6SHansen Dsouza 
125c477eaa6SHansen Dsouza #include "link_enc_cfg.h"
126c477eaa6SHansen Dsouza 
127c477eaa6SHansen Dsouza #define DCN3_16_MAX_DET_SIZE 384
128c477eaa6SHansen Dsouza #define DCN3_16_CRB_SEGMENT_SIZE_KB 64
129c477eaa6SHansen Dsouza 
130c477eaa6SHansen Dsouza enum dcn31_clk_src_array_id {
131c477eaa6SHansen Dsouza 	DCN31_CLK_SRC_PLL0,
132c477eaa6SHansen Dsouza 	DCN31_CLK_SRC_PLL1,
133c477eaa6SHansen Dsouza 	DCN31_CLK_SRC_PLL2,
134c477eaa6SHansen Dsouza 	DCN31_CLK_SRC_PLL3,
135c477eaa6SHansen Dsouza 	DCN31_CLK_SRC_PLL4,
136c477eaa6SHansen Dsouza 	DCN30_CLK_SRC_TOTAL
137c477eaa6SHansen Dsouza };
138c477eaa6SHansen Dsouza 
139c477eaa6SHansen Dsouza /* begin *********************
140c477eaa6SHansen Dsouza  * macros to expend register list macro defined in HW object header file
141c477eaa6SHansen Dsouza  */
142c477eaa6SHansen Dsouza 
143c477eaa6SHansen Dsouza /* DCN */
144c477eaa6SHansen Dsouza #define BASE_INNER(seg) DCN_BASE__INST0_SEG ## seg
145c477eaa6SHansen Dsouza 
146c477eaa6SHansen Dsouza #define BASE(seg) BASE_INNER(seg)
147c477eaa6SHansen Dsouza 
148c477eaa6SHansen Dsouza #define SR(reg_name)\
149c477eaa6SHansen Dsouza 		.reg_name = BASE(reg ## reg_name ## _BASE_IDX) +  \
150c477eaa6SHansen Dsouza 					reg ## reg_name
151c477eaa6SHansen Dsouza 
152c477eaa6SHansen Dsouza #define SRI(reg_name, block, id)\
153c477eaa6SHansen Dsouza 	.reg_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
154c477eaa6SHansen Dsouza 					reg ## block ## id ## _ ## reg_name
155c477eaa6SHansen Dsouza 
156c477eaa6SHansen Dsouza #define SRI2(reg_name, block, id)\
157c477eaa6SHansen Dsouza 	.reg_name = BASE(reg ## reg_name ## _BASE_IDX) + \
158c477eaa6SHansen Dsouza 					reg ## reg_name
159c477eaa6SHansen Dsouza 
160c477eaa6SHansen Dsouza #define SRIR(var_name, reg_name, block, id)\
161c477eaa6SHansen Dsouza 	.var_name = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
162c477eaa6SHansen Dsouza 					reg ## block ## id ## _ ## reg_name
163c477eaa6SHansen Dsouza 
164c477eaa6SHansen Dsouza #define SRII(reg_name, block, id)\
165c477eaa6SHansen Dsouza 	.reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
166c477eaa6SHansen Dsouza 					reg ## block ## id ## _ ## reg_name
167c477eaa6SHansen Dsouza 
168c477eaa6SHansen Dsouza #define SRII_MPC_RMU(reg_name, block, id)\
169c477eaa6SHansen Dsouza 	.RMU##_##reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
170c477eaa6SHansen Dsouza 					reg ## block ## id ## _ ## reg_name
171c477eaa6SHansen Dsouza 
172c477eaa6SHansen Dsouza #define SRII_DWB(reg_name, temp_name, block, id)\
173c477eaa6SHansen Dsouza 	.reg_name[id] = BASE(reg ## block ## id ## _ ## temp_name ## _BASE_IDX) + \
174c477eaa6SHansen Dsouza 					reg ## block ## id ## _ ## temp_name
175c477eaa6SHansen Dsouza 
176158858bfSAurabindo Pillai #define SF_DWB2(reg_name, block, id, field_name, post_fix)	\
177158858bfSAurabindo Pillai 	.field_name = reg_name ## __ ## field_name ## post_fix
178158858bfSAurabindo Pillai 
179c477eaa6SHansen Dsouza #define DCCG_SRII(reg_name, block, id)\
180c477eaa6SHansen Dsouza 	.block ## _ ## reg_name[id] = BASE(reg ## block ## id ## _ ## reg_name ## _BASE_IDX) + \
181c477eaa6SHansen Dsouza 					reg ## block ## id ## _ ## reg_name
182c477eaa6SHansen Dsouza 
183c477eaa6SHansen Dsouza #define VUPDATE_SRII(reg_name, block, id)\
184c477eaa6SHansen Dsouza 	.reg_name[id] = BASE(reg ## reg_name ## _ ## block ## id ## _BASE_IDX) + \
185c477eaa6SHansen Dsouza 					reg ## reg_name ## _ ## block ## id
186c477eaa6SHansen Dsouza 
187c477eaa6SHansen Dsouza /* NBIO */
188c477eaa6SHansen Dsouza #define NBIO_BASE_INNER(seg) \
189c477eaa6SHansen Dsouza 	NBIO_BASE__INST0_SEG ## seg
190c477eaa6SHansen Dsouza 
191c477eaa6SHansen Dsouza #define NBIO_BASE(seg) \
192c477eaa6SHansen Dsouza 	NBIO_BASE_INNER(seg)
193c477eaa6SHansen Dsouza 
194c477eaa6SHansen Dsouza #define NBIO_SR(reg_name)\
195c477eaa6SHansen Dsouza 		.reg_name = NBIO_BASE(regBIF_BX1_ ## reg_name ## _BASE_IDX) + \
196c477eaa6SHansen Dsouza 					regBIF_BX1_ ## reg_name
197c477eaa6SHansen Dsouza 
198c477eaa6SHansen Dsouza static const struct bios_registers bios_regs = {
199c477eaa6SHansen Dsouza 		NBIO_SR(BIOS_SCRATCH_3),
200c477eaa6SHansen Dsouza 		NBIO_SR(BIOS_SCRATCH_6)
201c477eaa6SHansen Dsouza };
202c477eaa6SHansen Dsouza 
203c477eaa6SHansen Dsouza #define clk_src_regs(index, pllid)\
204c477eaa6SHansen Dsouza [index] = {\
205c477eaa6SHansen Dsouza 	CS_COMMON_REG_LIST_DCN3_0(index, pllid),\
206c477eaa6SHansen Dsouza }
207c477eaa6SHansen Dsouza 
208c477eaa6SHansen Dsouza static const struct dce110_clk_src_regs clk_src_regs[] = {
209c477eaa6SHansen Dsouza 	clk_src_regs(0, A),
210c477eaa6SHansen Dsouza 	clk_src_regs(1, B),
211c477eaa6SHansen Dsouza 	clk_src_regs(2, C),
212c477eaa6SHansen Dsouza 	clk_src_regs(3, D),
213c477eaa6SHansen Dsouza 	clk_src_regs(4, E)
214c477eaa6SHansen Dsouza };
215c477eaa6SHansen Dsouza 
216c477eaa6SHansen Dsouza static const struct dce110_clk_src_shift cs_shift = {
217c477eaa6SHansen Dsouza 		CS_COMMON_MASK_SH_LIST_DCN2_0(__SHIFT)
218c477eaa6SHansen Dsouza };
219c477eaa6SHansen Dsouza 
220c477eaa6SHansen Dsouza static const struct dce110_clk_src_mask cs_mask = {
221c477eaa6SHansen Dsouza 		CS_COMMON_MASK_SH_LIST_DCN2_0(_MASK)
222c477eaa6SHansen Dsouza };
223c477eaa6SHansen Dsouza 
224c477eaa6SHansen Dsouza #define abm_regs(id)\
225c477eaa6SHansen Dsouza [id] = {\
226c477eaa6SHansen Dsouza 		ABM_DCN302_REG_LIST(id)\
227c477eaa6SHansen Dsouza }
228c477eaa6SHansen Dsouza 
229c477eaa6SHansen Dsouza static const struct dce_abm_registers abm_regs[] = {
230c477eaa6SHansen Dsouza 		abm_regs(0),
231c477eaa6SHansen Dsouza 		abm_regs(1),
232c477eaa6SHansen Dsouza 		abm_regs(2),
233c477eaa6SHansen Dsouza 		abm_regs(3),
234c477eaa6SHansen Dsouza };
235c477eaa6SHansen Dsouza 
236c477eaa6SHansen Dsouza static const struct dce_abm_shift abm_shift = {
237c477eaa6SHansen Dsouza 		ABM_MASK_SH_LIST_DCN30(__SHIFT)
238c477eaa6SHansen Dsouza };
239c477eaa6SHansen Dsouza 
240c477eaa6SHansen Dsouza static const struct dce_abm_mask abm_mask = {
241c477eaa6SHansen Dsouza 		ABM_MASK_SH_LIST_DCN30(_MASK)
242c477eaa6SHansen Dsouza };
243c477eaa6SHansen Dsouza 
244c477eaa6SHansen Dsouza #define audio_regs(id)\
245c477eaa6SHansen Dsouza [id] = {\
246c477eaa6SHansen Dsouza 		AUD_COMMON_REG_LIST(id)\
247c477eaa6SHansen Dsouza }
248c477eaa6SHansen Dsouza 
249c477eaa6SHansen Dsouza static const struct dce_audio_registers audio_regs[] = {
250c477eaa6SHansen Dsouza 	audio_regs(0),
251c477eaa6SHansen Dsouza 	audio_regs(1),
252c477eaa6SHansen Dsouza 	audio_regs(2),
253c477eaa6SHansen Dsouza 	audio_regs(3),
254c477eaa6SHansen Dsouza 	audio_regs(4),
255c477eaa6SHansen Dsouza 	audio_regs(5),
256c477eaa6SHansen Dsouza 	audio_regs(6)
257c477eaa6SHansen Dsouza };
258c477eaa6SHansen Dsouza 
259c477eaa6SHansen Dsouza #define DCE120_AUD_COMMON_MASK_SH_LIST(mask_sh)\
260c477eaa6SHansen Dsouza 		SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_INDEX, AZALIA_ENDPOINT_REG_INDEX, mask_sh),\
261c477eaa6SHansen Dsouza 		SF(AZF0ENDPOINT0_AZALIA_F0_CODEC_ENDPOINT_DATA, AZALIA_ENDPOINT_REG_DATA, mask_sh),\
262c477eaa6SHansen Dsouza 		AUD_COMMON_MASK_SH_LIST_BASE(mask_sh)
263c477eaa6SHansen Dsouza 
264c477eaa6SHansen Dsouza static const struct dce_audio_shift audio_shift = {
265c477eaa6SHansen Dsouza 		DCE120_AUD_COMMON_MASK_SH_LIST(__SHIFT)
266c477eaa6SHansen Dsouza };
267c477eaa6SHansen Dsouza 
268c477eaa6SHansen Dsouza static const struct dce_audio_mask audio_mask = {
269c477eaa6SHansen Dsouza 		DCE120_AUD_COMMON_MASK_SH_LIST(_MASK)
270c477eaa6SHansen Dsouza };
271c477eaa6SHansen Dsouza 
272c477eaa6SHansen Dsouza #define vpg_regs(id)\
273c477eaa6SHansen Dsouza [id] = {\
274c477eaa6SHansen Dsouza 	VPG_DCN31_REG_LIST(id)\
275c477eaa6SHansen Dsouza }
276c477eaa6SHansen Dsouza 
277c477eaa6SHansen Dsouza static const struct dcn31_vpg_registers vpg_regs[] = {
278c477eaa6SHansen Dsouza 	vpg_regs(0),
279c477eaa6SHansen Dsouza 	vpg_regs(1),
280c477eaa6SHansen Dsouza 	vpg_regs(2),
281c477eaa6SHansen Dsouza 	vpg_regs(3),
282c477eaa6SHansen Dsouza 	vpg_regs(4),
283c477eaa6SHansen Dsouza 	vpg_regs(5),
284c477eaa6SHansen Dsouza 	vpg_regs(6),
285c477eaa6SHansen Dsouza 	vpg_regs(7),
286c477eaa6SHansen Dsouza 	vpg_regs(8),
287c477eaa6SHansen Dsouza 	vpg_regs(9),
288c477eaa6SHansen Dsouza };
289c477eaa6SHansen Dsouza 
290c477eaa6SHansen Dsouza static const struct dcn31_vpg_shift vpg_shift = {
291c477eaa6SHansen Dsouza 	DCN31_VPG_MASK_SH_LIST(__SHIFT)
292c477eaa6SHansen Dsouza };
293c477eaa6SHansen Dsouza 
294c477eaa6SHansen Dsouza static const struct dcn31_vpg_mask vpg_mask = {
295c477eaa6SHansen Dsouza 	DCN31_VPG_MASK_SH_LIST(_MASK)
296c477eaa6SHansen Dsouza };
297c477eaa6SHansen Dsouza 
298c477eaa6SHansen Dsouza #define afmt_regs(id)\
299c477eaa6SHansen Dsouza [id] = {\
300c477eaa6SHansen Dsouza 	AFMT_DCN31_REG_LIST(id)\
301c477eaa6SHansen Dsouza }
302c477eaa6SHansen Dsouza 
303c477eaa6SHansen Dsouza static const struct dcn31_afmt_registers afmt_regs[] = {
304c477eaa6SHansen Dsouza 	afmt_regs(0),
305c477eaa6SHansen Dsouza 	afmt_regs(1),
306c477eaa6SHansen Dsouza 	afmt_regs(2),
307c477eaa6SHansen Dsouza 	afmt_regs(3),
308c477eaa6SHansen Dsouza 	afmt_regs(4),
309c477eaa6SHansen Dsouza 	afmt_regs(5)
310c477eaa6SHansen Dsouza };
311c477eaa6SHansen Dsouza 
312c477eaa6SHansen Dsouza static const struct dcn31_afmt_shift afmt_shift = {
313c477eaa6SHansen Dsouza 	DCN31_AFMT_MASK_SH_LIST(__SHIFT)
314c477eaa6SHansen Dsouza };
315c477eaa6SHansen Dsouza 
316c477eaa6SHansen Dsouza static const struct dcn31_afmt_mask afmt_mask = {
317c477eaa6SHansen Dsouza 	DCN31_AFMT_MASK_SH_LIST(_MASK)
318c477eaa6SHansen Dsouza };
319c477eaa6SHansen Dsouza 
320c477eaa6SHansen Dsouza 
321c477eaa6SHansen Dsouza #define apg_regs(id)\
322c477eaa6SHansen Dsouza [id] = {\
323c477eaa6SHansen Dsouza 	APG_DCN31_REG_LIST(id)\
324c477eaa6SHansen Dsouza }
325c477eaa6SHansen Dsouza 
326c477eaa6SHansen Dsouza static const struct dcn31_apg_registers apg_regs[] = {
327c477eaa6SHansen Dsouza 	apg_regs(0),
328c477eaa6SHansen Dsouza 	apg_regs(1),
329c477eaa6SHansen Dsouza 	apg_regs(2),
330c477eaa6SHansen Dsouza 	apg_regs(3)
331c477eaa6SHansen Dsouza };
332c477eaa6SHansen Dsouza 
333c477eaa6SHansen Dsouza static const struct dcn31_apg_shift apg_shift = {
334c477eaa6SHansen Dsouza 	DCN31_APG_MASK_SH_LIST(__SHIFT)
335c477eaa6SHansen Dsouza };
336c477eaa6SHansen Dsouza 
337c477eaa6SHansen Dsouza static const struct dcn31_apg_mask apg_mask = {
338c477eaa6SHansen Dsouza 		DCN31_APG_MASK_SH_LIST(_MASK)
339c477eaa6SHansen Dsouza };
340c477eaa6SHansen Dsouza 
341c477eaa6SHansen Dsouza 
342c477eaa6SHansen Dsouza #define stream_enc_regs(id)\
343c477eaa6SHansen Dsouza [id] = {\
344c477eaa6SHansen Dsouza 	SE_DCN3_REG_LIST(id)\
345c477eaa6SHansen Dsouza }
346c477eaa6SHansen Dsouza 
347c477eaa6SHansen Dsouza static const struct dcn10_stream_enc_registers stream_enc_regs[] = {
348c477eaa6SHansen Dsouza 	stream_enc_regs(0),
349c477eaa6SHansen Dsouza 	stream_enc_regs(1),
350c477eaa6SHansen Dsouza 	stream_enc_regs(2),
351c477eaa6SHansen Dsouza 	stream_enc_regs(3),
352c477eaa6SHansen Dsouza 	stream_enc_regs(4)
353c477eaa6SHansen Dsouza };
354c477eaa6SHansen Dsouza 
355c477eaa6SHansen Dsouza static const struct dcn10_stream_encoder_shift se_shift = {
356c477eaa6SHansen Dsouza 		SE_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
357c477eaa6SHansen Dsouza };
358c477eaa6SHansen Dsouza 
359c477eaa6SHansen Dsouza static const struct dcn10_stream_encoder_mask se_mask = {
360c477eaa6SHansen Dsouza 		SE_COMMON_MASK_SH_LIST_DCN30(_MASK)
361c477eaa6SHansen Dsouza };
362c477eaa6SHansen Dsouza 
363c477eaa6SHansen Dsouza 
364c477eaa6SHansen Dsouza #define aux_regs(id)\
365c477eaa6SHansen Dsouza [id] = {\
366c477eaa6SHansen Dsouza 	DCN2_AUX_REG_LIST(id)\
367c477eaa6SHansen Dsouza }
368c477eaa6SHansen Dsouza 
369c477eaa6SHansen Dsouza static const struct dcn10_link_enc_aux_registers link_enc_aux_regs[] = {
370c477eaa6SHansen Dsouza 		aux_regs(0),
371c477eaa6SHansen Dsouza 		aux_regs(1),
372c477eaa6SHansen Dsouza 		aux_regs(2),
373c477eaa6SHansen Dsouza 		aux_regs(3),
374c477eaa6SHansen Dsouza 		aux_regs(4)
375c477eaa6SHansen Dsouza };
376c477eaa6SHansen Dsouza 
377c477eaa6SHansen Dsouza #define hpd_regs(id)\
378c477eaa6SHansen Dsouza [id] = {\
379c477eaa6SHansen Dsouza 	HPD_REG_LIST(id)\
380c477eaa6SHansen Dsouza }
381c477eaa6SHansen Dsouza 
382c477eaa6SHansen Dsouza static const struct dcn10_link_enc_hpd_registers link_enc_hpd_regs[] = {
383c477eaa6SHansen Dsouza 		hpd_regs(0),
384c477eaa6SHansen Dsouza 		hpd_regs(1),
385c477eaa6SHansen Dsouza 		hpd_regs(2),
386c477eaa6SHansen Dsouza 		hpd_regs(3),
387c477eaa6SHansen Dsouza 		hpd_regs(4)
388c477eaa6SHansen Dsouza };
389c477eaa6SHansen Dsouza 
390c477eaa6SHansen Dsouza #define link_regs(id, phyid)\
391c477eaa6SHansen Dsouza [id] = {\
392c477eaa6SHansen Dsouza 	LE_DCN31_REG_LIST(id), \
393c477eaa6SHansen Dsouza 	UNIPHY_DCN2_REG_LIST(phyid), \
394c477eaa6SHansen Dsouza 	DPCS_DCN31_REG_LIST(id), \
395c477eaa6SHansen Dsouza }
396c477eaa6SHansen Dsouza 
397c477eaa6SHansen Dsouza static const struct dce110_aux_registers_shift aux_shift = {
398c477eaa6SHansen Dsouza 	DCN_AUX_MASK_SH_LIST(__SHIFT)
399c477eaa6SHansen Dsouza };
400c477eaa6SHansen Dsouza 
401c477eaa6SHansen Dsouza static const struct dce110_aux_registers_mask aux_mask = {
402c477eaa6SHansen Dsouza 	DCN_AUX_MASK_SH_LIST(_MASK)
403c477eaa6SHansen Dsouza };
404c477eaa6SHansen Dsouza 
405c477eaa6SHansen Dsouza static const struct dcn10_link_enc_registers link_enc_regs[] = {
406c477eaa6SHansen Dsouza 	link_regs(0, A),
407c477eaa6SHansen Dsouza 	link_regs(1, B),
408c477eaa6SHansen Dsouza 	link_regs(2, C),
409c477eaa6SHansen Dsouza 	link_regs(3, D),
410c477eaa6SHansen Dsouza 	link_regs(4, E)
411c477eaa6SHansen Dsouza };
412c477eaa6SHansen Dsouza 
413c477eaa6SHansen Dsouza static const struct dcn10_link_enc_shift le_shift = {
414c477eaa6SHansen Dsouza 	LINK_ENCODER_MASK_SH_LIST_DCN31(__SHIFT), \
415c477eaa6SHansen Dsouza 	DPCS_DCN31_MASK_SH_LIST(__SHIFT)
416c477eaa6SHansen Dsouza };
417c477eaa6SHansen Dsouza 
418c477eaa6SHansen Dsouza static const struct dcn10_link_enc_mask le_mask = {
419c477eaa6SHansen Dsouza 	LINK_ENCODER_MASK_SH_LIST_DCN31(_MASK), \
420c477eaa6SHansen Dsouza 	DPCS_DCN31_MASK_SH_LIST(_MASK)
421c477eaa6SHansen Dsouza };
422c477eaa6SHansen Dsouza 
423c477eaa6SHansen Dsouza 
424c477eaa6SHansen Dsouza 
425c477eaa6SHansen Dsouza #define hpo_dp_stream_encoder_reg_list(id)\
426c477eaa6SHansen Dsouza [id] = {\
427c477eaa6SHansen Dsouza 	DCN3_1_HPO_DP_STREAM_ENC_REG_LIST(id)\
428c477eaa6SHansen Dsouza }
429c477eaa6SHansen Dsouza 
430c477eaa6SHansen Dsouza static const struct dcn31_hpo_dp_stream_encoder_registers hpo_dp_stream_enc_regs[] = {
431c477eaa6SHansen Dsouza 	hpo_dp_stream_encoder_reg_list(0),
432c477eaa6SHansen Dsouza 	hpo_dp_stream_encoder_reg_list(1),
433c477eaa6SHansen Dsouza 	hpo_dp_stream_encoder_reg_list(2),
434c477eaa6SHansen Dsouza 	hpo_dp_stream_encoder_reg_list(3),
435c477eaa6SHansen Dsouza };
436c477eaa6SHansen Dsouza 
437c477eaa6SHansen Dsouza static const struct dcn31_hpo_dp_stream_encoder_shift hpo_dp_se_shift = {
438c477eaa6SHansen Dsouza 	DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(__SHIFT)
439c477eaa6SHansen Dsouza };
440c477eaa6SHansen Dsouza 
441c477eaa6SHansen Dsouza static const struct dcn31_hpo_dp_stream_encoder_mask hpo_dp_se_mask = {
442c477eaa6SHansen Dsouza 	DCN3_1_HPO_DP_STREAM_ENC_MASK_SH_LIST(_MASK)
443c477eaa6SHansen Dsouza };
444c477eaa6SHansen Dsouza 
445c477eaa6SHansen Dsouza 
446c477eaa6SHansen Dsouza #define hpo_dp_link_encoder_reg_list(id)\
447c477eaa6SHansen Dsouza [id] = {\
448c477eaa6SHansen Dsouza 	DCN3_1_HPO_DP_LINK_ENC_REG_LIST(id),\
449c477eaa6SHansen Dsouza 	DCN3_1_RDPCSTX_REG_LIST(0),\
450c477eaa6SHansen Dsouza 	DCN3_1_RDPCSTX_REG_LIST(1),\
451c477eaa6SHansen Dsouza 	DCN3_1_RDPCSTX_REG_LIST(2),\
452c477eaa6SHansen Dsouza 	DCN3_1_RDPCSTX_REG_LIST(3),\
453c477eaa6SHansen Dsouza 	DCN3_1_RDPCSTX_REG_LIST(4)\
454c477eaa6SHansen Dsouza }
455c477eaa6SHansen Dsouza 
456c477eaa6SHansen Dsouza static const struct dcn31_hpo_dp_link_encoder_registers hpo_dp_link_enc_regs[] = {
457c477eaa6SHansen Dsouza 	hpo_dp_link_encoder_reg_list(0),
458c477eaa6SHansen Dsouza 	hpo_dp_link_encoder_reg_list(1),
459c477eaa6SHansen Dsouza };
460c477eaa6SHansen Dsouza 
461c477eaa6SHansen Dsouza static const struct dcn31_hpo_dp_link_encoder_shift hpo_dp_le_shift = {
462c477eaa6SHansen Dsouza 	DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(__SHIFT)
463c477eaa6SHansen Dsouza };
464c477eaa6SHansen Dsouza 
465c477eaa6SHansen Dsouza static const struct dcn31_hpo_dp_link_encoder_mask hpo_dp_le_mask = {
466c477eaa6SHansen Dsouza 	DCN3_1_HPO_DP_LINK_ENC_MASK_SH_LIST(_MASK)
467c477eaa6SHansen Dsouza };
468c477eaa6SHansen Dsouza 
469c477eaa6SHansen Dsouza 
470c477eaa6SHansen Dsouza #define dpp_regs(id)\
471c477eaa6SHansen Dsouza [id] = {\
472c477eaa6SHansen Dsouza 	DPP_REG_LIST_DCN30(id),\
473c477eaa6SHansen Dsouza }
474c477eaa6SHansen Dsouza 
475c477eaa6SHansen Dsouza static const struct dcn3_dpp_registers dpp_regs[] = {
476c477eaa6SHansen Dsouza 	dpp_regs(0),
477c477eaa6SHansen Dsouza 	dpp_regs(1),
478c477eaa6SHansen Dsouza 	dpp_regs(2),
479c477eaa6SHansen Dsouza 	dpp_regs(3)
480c477eaa6SHansen Dsouza };
481c477eaa6SHansen Dsouza 
482c477eaa6SHansen Dsouza static const struct dcn3_dpp_shift tf_shift = {
483c477eaa6SHansen Dsouza 		DPP_REG_LIST_SH_MASK_DCN30(__SHIFT)
484c477eaa6SHansen Dsouza };
485c477eaa6SHansen Dsouza 
486c477eaa6SHansen Dsouza static const struct dcn3_dpp_mask tf_mask = {
487c477eaa6SHansen Dsouza 		DPP_REG_LIST_SH_MASK_DCN30(_MASK)
488c477eaa6SHansen Dsouza };
489c477eaa6SHansen Dsouza 
490c477eaa6SHansen Dsouza #define opp_regs(id)\
491c477eaa6SHansen Dsouza [id] = {\
492c477eaa6SHansen Dsouza 	OPP_REG_LIST_DCN30(id),\
493c477eaa6SHansen Dsouza }
494c477eaa6SHansen Dsouza 
495c477eaa6SHansen Dsouza static const struct dcn20_opp_registers opp_regs[] = {
496c477eaa6SHansen Dsouza 	opp_regs(0),
497c477eaa6SHansen Dsouza 	opp_regs(1),
498c477eaa6SHansen Dsouza 	opp_regs(2),
499c477eaa6SHansen Dsouza 	opp_regs(3)
500c477eaa6SHansen Dsouza };
501c477eaa6SHansen Dsouza 
502c477eaa6SHansen Dsouza static const struct dcn20_opp_shift opp_shift = {
503c477eaa6SHansen Dsouza 	OPP_MASK_SH_LIST_DCN20(__SHIFT)
504c477eaa6SHansen Dsouza };
505c477eaa6SHansen Dsouza 
506c477eaa6SHansen Dsouza static const struct dcn20_opp_mask opp_mask = {
507c477eaa6SHansen Dsouza 	OPP_MASK_SH_LIST_DCN20(_MASK)
508c477eaa6SHansen Dsouza };
509c477eaa6SHansen Dsouza 
510c477eaa6SHansen Dsouza #define aux_engine_regs(id)\
511c477eaa6SHansen Dsouza [id] = {\
512c477eaa6SHansen Dsouza 	AUX_COMMON_REG_LIST0(id), \
513c477eaa6SHansen Dsouza 	.AUXN_IMPCAL = 0, \
514c477eaa6SHansen Dsouza 	.AUXP_IMPCAL = 0, \
515c477eaa6SHansen Dsouza 	.AUX_RESET_MASK = DP_AUX0_AUX_CONTROL__AUX_RESET_MASK, \
516c477eaa6SHansen Dsouza }
517c477eaa6SHansen Dsouza 
518c477eaa6SHansen Dsouza static const struct dce110_aux_registers aux_engine_regs[] = {
519c477eaa6SHansen Dsouza 		aux_engine_regs(0),
520c477eaa6SHansen Dsouza 		aux_engine_regs(1),
521c477eaa6SHansen Dsouza 		aux_engine_regs(2),
522c477eaa6SHansen Dsouza 		aux_engine_regs(3),
523c477eaa6SHansen Dsouza 		aux_engine_regs(4)
524c477eaa6SHansen Dsouza };
525c477eaa6SHansen Dsouza 
526c477eaa6SHansen Dsouza #define dwbc_regs_dcn3(id)\
527c477eaa6SHansen Dsouza [id] = {\
528c477eaa6SHansen Dsouza 	DWBC_COMMON_REG_LIST_DCN30(id),\
529c477eaa6SHansen Dsouza }
530c477eaa6SHansen Dsouza 
531c477eaa6SHansen Dsouza static const struct dcn30_dwbc_registers dwbc30_regs[] = {
532c477eaa6SHansen Dsouza 	dwbc_regs_dcn3(0),
533c477eaa6SHansen Dsouza };
534c477eaa6SHansen Dsouza 
535c477eaa6SHansen Dsouza static const struct dcn30_dwbc_shift dwbc30_shift = {
536c477eaa6SHansen Dsouza 	DWBC_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
537c477eaa6SHansen Dsouza };
538c477eaa6SHansen Dsouza 
539c477eaa6SHansen Dsouza static const struct dcn30_dwbc_mask dwbc30_mask = {
540c477eaa6SHansen Dsouza 	DWBC_COMMON_MASK_SH_LIST_DCN30(_MASK)
541c477eaa6SHansen Dsouza };
542c477eaa6SHansen Dsouza 
543c477eaa6SHansen Dsouza #define mcif_wb_regs_dcn3(id)\
544c477eaa6SHansen Dsouza [id] = {\
545c477eaa6SHansen Dsouza 	MCIF_WB_COMMON_REG_LIST_DCN30(id),\
546c477eaa6SHansen Dsouza }
547c477eaa6SHansen Dsouza 
548c477eaa6SHansen Dsouza static const struct dcn30_mmhubbub_registers mcif_wb30_regs[] = {
549c477eaa6SHansen Dsouza 	mcif_wb_regs_dcn3(0)
550c477eaa6SHansen Dsouza };
551c477eaa6SHansen Dsouza 
552c477eaa6SHansen Dsouza static const struct dcn30_mmhubbub_shift mcif_wb30_shift = {
553c477eaa6SHansen Dsouza 	MCIF_WB_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
554c477eaa6SHansen Dsouza };
555c477eaa6SHansen Dsouza 
556c477eaa6SHansen Dsouza static const struct dcn30_mmhubbub_mask mcif_wb30_mask = {
557c477eaa6SHansen Dsouza 	MCIF_WB_COMMON_MASK_SH_LIST_DCN30(_MASK)
558c477eaa6SHansen Dsouza };
559c477eaa6SHansen Dsouza 
560c477eaa6SHansen Dsouza #define dsc_regsDCN20(id)\
561c477eaa6SHansen Dsouza [id] = {\
562c477eaa6SHansen Dsouza 	DSC_REG_LIST_DCN20(id)\
563c477eaa6SHansen Dsouza }
564c477eaa6SHansen Dsouza 
565c477eaa6SHansen Dsouza static const struct dcn20_dsc_registers dsc_regs[] = {
566c477eaa6SHansen Dsouza 	dsc_regsDCN20(0),
567c477eaa6SHansen Dsouza 	dsc_regsDCN20(1),
568c477eaa6SHansen Dsouza 	dsc_regsDCN20(2)
569c477eaa6SHansen Dsouza };
570c477eaa6SHansen Dsouza 
571c477eaa6SHansen Dsouza static const struct dcn20_dsc_shift dsc_shift = {
572c477eaa6SHansen Dsouza 	DSC_REG_LIST_SH_MASK_DCN20(__SHIFT)
573c477eaa6SHansen Dsouza };
574c477eaa6SHansen Dsouza 
575c477eaa6SHansen Dsouza static const struct dcn20_dsc_mask dsc_mask = {
576c477eaa6SHansen Dsouza 	DSC_REG_LIST_SH_MASK_DCN20(_MASK)
577c477eaa6SHansen Dsouza };
578c477eaa6SHansen Dsouza 
579c477eaa6SHansen Dsouza static const struct dcn30_mpc_registers mpc_regs = {
580c477eaa6SHansen Dsouza 		MPC_REG_LIST_DCN3_0(0),
581c477eaa6SHansen Dsouza 		MPC_REG_LIST_DCN3_0(1),
582c477eaa6SHansen Dsouza 		MPC_REG_LIST_DCN3_0(2),
583c477eaa6SHansen Dsouza 		MPC_REG_LIST_DCN3_0(3),
584c477eaa6SHansen Dsouza 		MPC_OUT_MUX_REG_LIST_DCN3_0(0),
585c477eaa6SHansen Dsouza 		MPC_OUT_MUX_REG_LIST_DCN3_0(1),
586c477eaa6SHansen Dsouza 		MPC_OUT_MUX_REG_LIST_DCN3_0(2),
587c477eaa6SHansen Dsouza 		MPC_OUT_MUX_REG_LIST_DCN3_0(3),
588c477eaa6SHansen Dsouza 		MPC_RMU_GLOBAL_REG_LIST_DCN3AG,
589c477eaa6SHansen Dsouza 		MPC_RMU_REG_LIST_DCN3AG(0),
590c477eaa6SHansen Dsouza 		MPC_RMU_REG_LIST_DCN3AG(1),
591c477eaa6SHansen Dsouza 		//MPC_RMU_REG_LIST_DCN3AG(2),
592c477eaa6SHansen Dsouza 		MPC_DWB_MUX_REG_LIST_DCN3_0(0),
593c477eaa6SHansen Dsouza };
594c477eaa6SHansen Dsouza 
595c477eaa6SHansen Dsouza static const struct dcn30_mpc_shift mpc_shift = {
596c477eaa6SHansen Dsouza 	MPC_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
597c477eaa6SHansen Dsouza };
598c477eaa6SHansen Dsouza 
599c477eaa6SHansen Dsouza static const struct dcn30_mpc_mask mpc_mask = {
600c477eaa6SHansen Dsouza 	MPC_COMMON_MASK_SH_LIST_DCN30(_MASK)
601c477eaa6SHansen Dsouza };
602c477eaa6SHansen Dsouza 
603c477eaa6SHansen Dsouza #define optc_regs(id)\
604c477eaa6SHansen Dsouza [id] = {OPTC_COMMON_REG_LIST_DCN3_1(id)}
605c477eaa6SHansen Dsouza 
606c477eaa6SHansen Dsouza static const struct dcn_optc_registers optc_regs[] = {
607c477eaa6SHansen Dsouza 	optc_regs(0),
608c477eaa6SHansen Dsouza 	optc_regs(1),
609c477eaa6SHansen Dsouza 	optc_regs(2),
610c477eaa6SHansen Dsouza 	optc_regs(3)
611c477eaa6SHansen Dsouza };
612c477eaa6SHansen Dsouza 
613c477eaa6SHansen Dsouza static const struct dcn_optc_shift optc_shift = {
614c477eaa6SHansen Dsouza 	OPTC_COMMON_MASK_SH_LIST_DCN3_1(__SHIFT)
615c477eaa6SHansen Dsouza };
616c477eaa6SHansen Dsouza 
617c477eaa6SHansen Dsouza static const struct dcn_optc_mask optc_mask = {
618c477eaa6SHansen Dsouza 	OPTC_COMMON_MASK_SH_LIST_DCN3_1(_MASK)
619c477eaa6SHansen Dsouza };
620c477eaa6SHansen Dsouza 
621c477eaa6SHansen Dsouza #define hubp_regs(id)\
622c477eaa6SHansen Dsouza [id] = {\
623c477eaa6SHansen Dsouza 	HUBP_REG_LIST_DCN30(id)\
624c477eaa6SHansen Dsouza }
625c477eaa6SHansen Dsouza 
626c477eaa6SHansen Dsouza static const struct dcn_hubp2_registers hubp_regs[] = {
627c477eaa6SHansen Dsouza 		hubp_regs(0),
628c477eaa6SHansen Dsouza 		hubp_regs(1),
629c477eaa6SHansen Dsouza 		hubp_regs(2),
630c477eaa6SHansen Dsouza 		hubp_regs(3)
631c477eaa6SHansen Dsouza };
632c477eaa6SHansen Dsouza 
633c477eaa6SHansen Dsouza 
634c477eaa6SHansen Dsouza static const struct dcn_hubp2_shift hubp_shift = {
635c477eaa6SHansen Dsouza 		HUBP_MASK_SH_LIST_DCN31(__SHIFT)
636c477eaa6SHansen Dsouza };
637c477eaa6SHansen Dsouza 
638c477eaa6SHansen Dsouza static const struct dcn_hubp2_mask hubp_mask = {
639c477eaa6SHansen Dsouza 		HUBP_MASK_SH_LIST_DCN31(_MASK)
640c477eaa6SHansen Dsouza };
641c477eaa6SHansen Dsouza static const struct dcn_hubbub_registers hubbub_reg = {
642c477eaa6SHansen Dsouza 		HUBBUB_REG_LIST_DCN31(0)
643c477eaa6SHansen Dsouza };
644c477eaa6SHansen Dsouza 
645c477eaa6SHansen Dsouza static const struct dcn_hubbub_shift hubbub_shift = {
646c477eaa6SHansen Dsouza 		HUBBUB_MASK_SH_LIST_DCN31(__SHIFT)
647c477eaa6SHansen Dsouza };
648c477eaa6SHansen Dsouza 
649c477eaa6SHansen Dsouza static const struct dcn_hubbub_mask hubbub_mask = {
650c477eaa6SHansen Dsouza 		HUBBUB_MASK_SH_LIST_DCN31(_MASK)
651c477eaa6SHansen Dsouza };
652c477eaa6SHansen Dsouza 
653c477eaa6SHansen Dsouza static const struct dccg_registers dccg_regs = {
654c477eaa6SHansen Dsouza 		DCCG_REG_LIST_DCN31()
655c477eaa6SHansen Dsouza };
656c477eaa6SHansen Dsouza 
657c477eaa6SHansen Dsouza static const struct dccg_shift dccg_shift = {
658c477eaa6SHansen Dsouza 		DCCG_MASK_SH_LIST_DCN31(__SHIFT)
659c477eaa6SHansen Dsouza };
660c477eaa6SHansen Dsouza 
661c477eaa6SHansen Dsouza static const struct dccg_mask dccg_mask = {
662c477eaa6SHansen Dsouza 		DCCG_MASK_SH_LIST_DCN31(_MASK)
663c477eaa6SHansen Dsouza };
664c477eaa6SHansen Dsouza 
665c477eaa6SHansen Dsouza 
666c477eaa6SHansen Dsouza #define SRII2(reg_name_pre, reg_name_post, id)\
667c477eaa6SHansen Dsouza 	.reg_name_pre ## _ ##  reg_name_post[id] = BASE(reg ## reg_name_pre \
668c477eaa6SHansen Dsouza 			## id ## _ ## reg_name_post ## _BASE_IDX) + \
669c477eaa6SHansen Dsouza 			reg ## reg_name_pre ## id ## _ ## reg_name_post
670c477eaa6SHansen Dsouza 
671c477eaa6SHansen Dsouza 
672c477eaa6SHansen Dsouza #define HWSEQ_DCN31_REG_LIST()\
673c477eaa6SHansen Dsouza 	SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \
674c477eaa6SHansen Dsouza 	SR(DCHUBBUB_ARB_HOSTVM_CNTL), \
675c477eaa6SHansen Dsouza 	SR(DIO_MEM_PWR_CTRL), \
676c477eaa6SHansen Dsouza 	SR(ODM_MEM_PWR_CTRL3), \
677c477eaa6SHansen Dsouza 	SR(DMU_MEM_PWR_CNTL), \
678c477eaa6SHansen Dsouza 	SR(MMHUBBUB_MEM_PWR_CNTL), \
679c477eaa6SHansen Dsouza 	SR(DCCG_GATE_DISABLE_CNTL), \
680c477eaa6SHansen Dsouza 	SR(DCCG_GATE_DISABLE_CNTL2), \
681c477eaa6SHansen Dsouza 	SR(DCFCLK_CNTL),\
682c477eaa6SHansen Dsouza 	SR(DC_MEM_GLOBAL_PWR_REQ_CNTL), \
683c477eaa6SHansen Dsouza 	SRII(PIXEL_RATE_CNTL, OTG, 0), \
684c477eaa6SHansen Dsouza 	SRII(PIXEL_RATE_CNTL, OTG, 1),\
685c477eaa6SHansen Dsouza 	SRII(PIXEL_RATE_CNTL, OTG, 2),\
686c477eaa6SHansen Dsouza 	SRII(PIXEL_RATE_CNTL, OTG, 3),\
687c477eaa6SHansen Dsouza 	SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 0),\
688c477eaa6SHansen Dsouza 	SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 1),\
689c477eaa6SHansen Dsouza 	SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 2),\
690c477eaa6SHansen Dsouza 	SRII(PHYPLL_PIXEL_RATE_CNTL, OTG, 3),\
691c477eaa6SHansen Dsouza 	SR(MICROSECOND_TIME_BASE_DIV), \
692c477eaa6SHansen Dsouza 	SR(MILLISECOND_TIME_BASE_DIV), \
693c477eaa6SHansen Dsouza 	SR(DISPCLK_FREQ_CHANGE_CNTL), \
694c477eaa6SHansen Dsouza 	SR(RBBMIF_TIMEOUT_DIS), \
695c477eaa6SHansen Dsouza 	SR(RBBMIF_TIMEOUT_DIS_2), \
696c477eaa6SHansen Dsouza 	SR(DCHUBBUB_CRC_CTRL), \
697c477eaa6SHansen Dsouza 	SR(DPP_TOP0_DPP_CRC_CTRL), \
698c477eaa6SHansen Dsouza 	SR(DPP_TOP0_DPP_CRC_VAL_B_A), \
699c477eaa6SHansen Dsouza 	SR(DPP_TOP0_DPP_CRC_VAL_R_G), \
700c477eaa6SHansen Dsouza 	SR(MPC_CRC_CTRL), \
701c477eaa6SHansen Dsouza 	SR(MPC_CRC_RESULT_GB), \
702c477eaa6SHansen Dsouza 	SR(MPC_CRC_RESULT_C), \
703c477eaa6SHansen Dsouza 	SR(MPC_CRC_RESULT_AR), \
704c477eaa6SHansen Dsouza 	SR(DOMAIN0_PG_CONFIG), \
705c477eaa6SHansen Dsouza 	SR(DOMAIN1_PG_CONFIG), \
706c477eaa6SHansen Dsouza 	SR(DOMAIN2_PG_CONFIG), \
707c477eaa6SHansen Dsouza 	SR(DOMAIN3_PG_CONFIG), \
708c477eaa6SHansen Dsouza 	SR(DOMAIN16_PG_CONFIG), \
709c477eaa6SHansen Dsouza 	SR(DOMAIN17_PG_CONFIG), \
710c477eaa6SHansen Dsouza 	SR(DOMAIN18_PG_CONFIG), \
711c477eaa6SHansen Dsouza 	SR(DOMAIN0_PG_STATUS), \
712c477eaa6SHansen Dsouza 	SR(DOMAIN1_PG_STATUS), \
713c477eaa6SHansen Dsouza 	SR(DOMAIN2_PG_STATUS), \
714c477eaa6SHansen Dsouza 	SR(DOMAIN3_PG_STATUS), \
715c477eaa6SHansen Dsouza 	SR(DOMAIN16_PG_STATUS), \
716c477eaa6SHansen Dsouza 	SR(DOMAIN17_PG_STATUS), \
717c477eaa6SHansen Dsouza 	SR(DOMAIN18_PG_STATUS), \
718c477eaa6SHansen Dsouza 	SR(D1VGA_CONTROL), \
719c477eaa6SHansen Dsouza 	SR(D2VGA_CONTROL), \
720c477eaa6SHansen Dsouza 	SR(D3VGA_CONTROL), \
721c477eaa6SHansen Dsouza 	SR(D4VGA_CONTROL), \
722c477eaa6SHansen Dsouza 	SR(D5VGA_CONTROL), \
723c477eaa6SHansen Dsouza 	SR(D6VGA_CONTROL), \
724c477eaa6SHansen Dsouza 	SR(DC_IP_REQUEST_CNTL), \
725c477eaa6SHansen Dsouza 	SR(AZALIA_AUDIO_DTO), \
726c477eaa6SHansen Dsouza 	SR(AZALIA_CONTROLLER_CLOCK_GATING), \
727c477eaa6SHansen Dsouza 	SR(HPO_TOP_HW_CONTROL)
728c477eaa6SHansen Dsouza 
729c477eaa6SHansen Dsouza static const struct dce_hwseq_registers hwseq_reg = {
730c477eaa6SHansen Dsouza 		HWSEQ_DCN31_REG_LIST()
731c477eaa6SHansen Dsouza };
732c477eaa6SHansen Dsouza 
733c477eaa6SHansen Dsouza #define HWSEQ_DCN31_MASK_SH_LIST(mask_sh)\
734c477eaa6SHansen Dsouza 	HWSEQ_DCN_MASK_SH_LIST(mask_sh), \
735c477eaa6SHansen Dsouza 	HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_REFDIV, mask_sh), \
736c477eaa6SHansen Dsouza 	HWS_SF(, DCHUBBUB_ARB_HOSTVM_CNTL, DISABLE_HOSTVM_FORCE_ALLOW_PSTATE, mask_sh), \
737c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
738c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
739c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
740c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN1_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
741c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
742c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN2_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
743c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
744c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN3_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
745c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
746c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN16_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
747c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
748c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN17_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
749c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_FORCEON, mask_sh), \
750c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN18_PG_CONFIG, DOMAIN_POWER_GATE, mask_sh), \
751c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN0_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
752c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN1_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
753c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN2_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
754c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN3_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
755c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN16_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
756c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN17_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
757c477eaa6SHansen Dsouza 	HWS_SF(, DOMAIN18_PG_STATUS, DOMAIN_PGFSM_PWR_STATUS, mask_sh), \
758c477eaa6SHansen Dsouza 	HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \
759c477eaa6SHansen Dsouza 	HWS_SF(, AZALIA_AUDIO_DTO, AZALIA_AUDIO_DTO_MODULE, mask_sh), \
760c477eaa6SHansen Dsouza 	HWS_SF(, HPO_TOP_CLOCK_CONTROL, HPO_HDMISTREAMCLK_G_GATE_DIS, mask_sh), \
761c477eaa6SHansen Dsouza 	HWS_SF(, DMU_MEM_PWR_CNTL, DMCU_ERAM_MEM_PWR_FORCE, mask_sh), \
762c477eaa6SHansen Dsouza 	HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_UNASSIGNED_PWR_MODE, mask_sh), \
763c477eaa6SHansen Dsouza 	HWS_SF(, ODM_MEM_PWR_CTRL3, ODM_MEM_VBLANK_PWR_MODE, mask_sh), \
764c477eaa6SHansen Dsouza 	HWS_SF(, MMHUBBUB_MEM_PWR_CNTL, VGA_MEM_PWR_FORCE, mask_sh), \
765c477eaa6SHansen Dsouza 	HWS_SF(, DIO_MEM_PWR_CTRL, I2C_LIGHT_SLEEP_FORCE, mask_sh), \
766c477eaa6SHansen Dsouza 	HWS_SF(, HPO_TOP_HW_CONTROL, HPO_IO_EN, mask_sh)
767c477eaa6SHansen Dsouza 
768c477eaa6SHansen Dsouza static const struct dce_hwseq_shift hwseq_shift = {
769c477eaa6SHansen Dsouza 		HWSEQ_DCN31_MASK_SH_LIST(__SHIFT)
770c477eaa6SHansen Dsouza };
771c477eaa6SHansen Dsouza 
772c477eaa6SHansen Dsouza static const struct dce_hwseq_mask hwseq_mask = {
773c477eaa6SHansen Dsouza 		HWSEQ_DCN31_MASK_SH_LIST(_MASK)
774c477eaa6SHansen Dsouza };
775c477eaa6SHansen Dsouza #define vmid_regs(id)\
776c477eaa6SHansen Dsouza [id] = {\
777c477eaa6SHansen Dsouza 		DCN20_VMID_REG_LIST(id)\
778c477eaa6SHansen Dsouza }
779c477eaa6SHansen Dsouza 
780c477eaa6SHansen Dsouza static const struct dcn_vmid_registers vmid_regs[] = {
781c477eaa6SHansen Dsouza 	vmid_regs(0),
782c477eaa6SHansen Dsouza 	vmid_regs(1),
783c477eaa6SHansen Dsouza 	vmid_regs(2),
784c477eaa6SHansen Dsouza 	vmid_regs(3),
785c477eaa6SHansen Dsouza 	vmid_regs(4),
786c477eaa6SHansen Dsouza 	vmid_regs(5),
787c477eaa6SHansen Dsouza 	vmid_regs(6),
788c477eaa6SHansen Dsouza 	vmid_regs(7),
789c477eaa6SHansen Dsouza 	vmid_regs(8),
790c477eaa6SHansen Dsouza 	vmid_regs(9),
791c477eaa6SHansen Dsouza 	vmid_regs(10),
792c477eaa6SHansen Dsouza 	vmid_regs(11),
793c477eaa6SHansen Dsouza 	vmid_regs(12),
794c477eaa6SHansen Dsouza 	vmid_regs(13),
795c477eaa6SHansen Dsouza 	vmid_regs(14),
796c477eaa6SHansen Dsouza 	vmid_regs(15)
797c477eaa6SHansen Dsouza };
798c477eaa6SHansen Dsouza 
799c477eaa6SHansen Dsouza static const struct dcn20_vmid_shift vmid_shifts = {
800c477eaa6SHansen Dsouza 		DCN20_VMID_MASK_SH_LIST(__SHIFT)
801c477eaa6SHansen Dsouza };
802c477eaa6SHansen Dsouza 
803c477eaa6SHansen Dsouza static const struct dcn20_vmid_mask vmid_masks = {
804c477eaa6SHansen Dsouza 		DCN20_VMID_MASK_SH_LIST(_MASK)
805c477eaa6SHansen Dsouza };
806c477eaa6SHansen Dsouza 
807c477eaa6SHansen Dsouza static const struct resource_caps res_cap_dcn31 = {
808c477eaa6SHansen Dsouza 	.num_timing_generator = 4,
809c477eaa6SHansen Dsouza 	.num_opp = 4,
810c477eaa6SHansen Dsouza 	.num_video_plane = 4,
811c477eaa6SHansen Dsouza 	.num_audio = 5,
812c477eaa6SHansen Dsouza 	.num_stream_encoder = 5,
813c477eaa6SHansen Dsouza 	.num_dig_link_enc = 5,
814c477eaa6SHansen Dsouza 	.num_hpo_dp_stream_encoder = 4,
815c477eaa6SHansen Dsouza 	.num_hpo_dp_link_encoder = 2,
816c477eaa6SHansen Dsouza 	.num_pll = 5,
817c477eaa6SHansen Dsouza 	.num_dwb = 1,
818c477eaa6SHansen Dsouza 	.num_ddc = 5,
819c477eaa6SHansen Dsouza 	.num_vmid = 16,
820c477eaa6SHansen Dsouza 	.num_mpc_3dlut = 2,
821c477eaa6SHansen Dsouza 	.num_dsc = 3,
822c477eaa6SHansen Dsouza };
823c477eaa6SHansen Dsouza 
824c477eaa6SHansen Dsouza static const struct dc_plane_cap plane_cap = {
825c477eaa6SHansen Dsouza 	.type = DC_PLANE_TYPE_DCN_UNIVERSAL,
826c477eaa6SHansen Dsouza 	.per_pixel_alpha = true,
827c477eaa6SHansen Dsouza 
828c477eaa6SHansen Dsouza 	.pixel_format_support = {
829c477eaa6SHansen Dsouza 			.argb8888 = true,
830c477eaa6SHansen Dsouza 			.nv12 = true,
831c477eaa6SHansen Dsouza 			.fp16 = true,
832c477eaa6SHansen Dsouza 			.p010 = true,
833c477eaa6SHansen Dsouza 			.ayuv = false,
834c477eaa6SHansen Dsouza 	},
835c477eaa6SHansen Dsouza 
836c477eaa6SHansen Dsouza 	.max_upscale_factor = {
837c477eaa6SHansen Dsouza 			.argb8888 = 16000,
838c477eaa6SHansen Dsouza 			.nv12 = 16000,
839c477eaa6SHansen Dsouza 			.fp16 = 16000
840c477eaa6SHansen Dsouza 	},
841c477eaa6SHansen Dsouza 
842c477eaa6SHansen Dsouza 	// 6:1 downscaling ratio: 1000/6 = 166.666
843c477eaa6SHansen Dsouza 	.max_downscale_factor = {
844c477eaa6SHansen Dsouza 			.argb8888 = 167,
845c477eaa6SHansen Dsouza 			.nv12 = 167,
846c477eaa6SHansen Dsouza 			.fp16 = 167
847c477eaa6SHansen Dsouza 	},
848c477eaa6SHansen Dsouza 	64,
849c477eaa6SHansen Dsouza 	64
850c477eaa6SHansen Dsouza };
851c477eaa6SHansen Dsouza 
852c477eaa6SHansen Dsouza static const struct dc_debug_options debug_defaults_drv = {
853c477eaa6SHansen Dsouza 	.disable_z10 = true, /*hw not support it*/
854c477eaa6SHansen Dsouza 	.disable_dmcu = true,
855c477eaa6SHansen Dsouza 	.force_abm_enable = false,
856c477eaa6SHansen Dsouza 	.clock_trace = true,
857c477eaa6SHansen Dsouza 	.disable_pplib_clock_request = false,
858c477eaa6SHansen Dsouza 	.pipe_split_policy = MPC_SPLIT_DYNAMIC,
859c477eaa6SHansen Dsouza 	.force_single_disp_pipe_split = false,
860c477eaa6SHansen Dsouza 	.disable_dcc = DCC_ENABLE,
861c477eaa6SHansen Dsouza 	.vsr_support = true,
862c477eaa6SHansen Dsouza 	.performance_trace = false,
863c477eaa6SHansen Dsouza 	.max_downscale_src_width = 4096,/*upto true 4k*/
864c477eaa6SHansen Dsouza 	.disable_pplib_wm_range = false,
865c477eaa6SHansen Dsouza 	.scl_reset_length10 = true,
866c477eaa6SHansen Dsouza 	.sanity_checks = false,
867c477eaa6SHansen Dsouza 	.underflow_assert_delay_us = 0xFFFFFFFF,
868c477eaa6SHansen Dsouza 	.dwb_fi_phase = -1, // -1 = disable,
869c477eaa6SHansen Dsouza 	.dmub_command_table = true,
870c477eaa6SHansen Dsouza 	.pstate_enabled = true,
871c477eaa6SHansen Dsouza 	.use_max_lb = true,
872c477eaa6SHansen Dsouza 	.enable_mem_low_power = {
873c477eaa6SHansen Dsouza 		.bits = {
874c477eaa6SHansen Dsouza 			.vga = true,
875c477eaa6SHansen Dsouza 			.i2c = true,
876c477eaa6SHansen Dsouza 			.dmcu = false, // This is previously known to cause hang on S3 cycles if enabled
877c477eaa6SHansen Dsouza 			.dscl = true,
878c477eaa6SHansen Dsouza 			.cm = true,
879c477eaa6SHansen Dsouza 			.mpc = true,
880c477eaa6SHansen Dsouza 			.optc = true,
881c477eaa6SHansen Dsouza 			.vpg = true,
882c477eaa6SHansen Dsouza 			.afmt = true,
883c477eaa6SHansen Dsouza 		}
884c477eaa6SHansen Dsouza 	},
8850baae624SAlvin Lee 	.enable_legacy_fast_update = true,
88679de4d9aSRodrigo Siqueira 	.using_dml2 = false,
887c477eaa6SHansen Dsouza };
888c477eaa6SHansen Dsouza 
8891178ac68SIan Chen static const struct dc_panel_config panel_config_defaults = {
890bd829d57SIan Chen 	.psr = {
891bd829d57SIan Chen 		.disable_psr = false,
892bd829d57SIan Chen 		.disallow_psrsu = false,
893e0138644SBhawanpreet Lakha 		.disallow_replay = false,
894bd829d57SIan Chen 	},
8951178ac68SIan Chen 	.ilr = {
8961178ac68SIan Chen 		.optimize_edp_link_rate = true,
8971178ac68SIan Chen 	},
8981178ac68SIan Chen };
8991178ac68SIan Chen 
dcn31_dpp_destroy(struct dpp ** dpp)900c477eaa6SHansen Dsouza static void dcn31_dpp_destroy(struct dpp **dpp)
901c477eaa6SHansen Dsouza {
902c477eaa6SHansen Dsouza 	kfree(TO_DCN20_DPP(*dpp));
903c477eaa6SHansen Dsouza 	*dpp = NULL;
904c477eaa6SHansen Dsouza }
905c477eaa6SHansen Dsouza 
dcn31_dpp_create(struct dc_context * ctx,uint32_t inst)906c477eaa6SHansen Dsouza static struct dpp *dcn31_dpp_create(
907c477eaa6SHansen Dsouza 	struct dc_context *ctx,
908c477eaa6SHansen Dsouza 	uint32_t inst)
909c477eaa6SHansen Dsouza {
910c477eaa6SHansen Dsouza 	struct dcn3_dpp *dpp =
911c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct dcn3_dpp), GFP_KERNEL);
912c477eaa6SHansen Dsouza 
913c477eaa6SHansen Dsouza 	if (!dpp)
914c477eaa6SHansen Dsouza 		return NULL;
915c477eaa6SHansen Dsouza 
916c477eaa6SHansen Dsouza 	if (dpp3_construct(dpp, ctx, inst,
917c477eaa6SHansen Dsouza 			&dpp_regs[inst], &tf_shift, &tf_mask))
918c477eaa6SHansen Dsouza 		return &dpp->base;
919c477eaa6SHansen Dsouza 
920c477eaa6SHansen Dsouza 	BREAK_TO_DEBUGGER();
921c477eaa6SHansen Dsouza 	kfree(dpp);
922c477eaa6SHansen Dsouza 	return NULL;
923c477eaa6SHansen Dsouza }
924c477eaa6SHansen Dsouza 
dcn31_opp_create(struct dc_context * ctx,uint32_t inst)925c477eaa6SHansen Dsouza static struct output_pixel_processor *dcn31_opp_create(
926c477eaa6SHansen Dsouza 	struct dc_context *ctx, uint32_t inst)
927c477eaa6SHansen Dsouza {
928c477eaa6SHansen Dsouza 	struct dcn20_opp *opp =
929c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct dcn20_opp), GFP_KERNEL);
930c477eaa6SHansen Dsouza 
931c477eaa6SHansen Dsouza 	if (!opp) {
932c477eaa6SHansen Dsouza 		BREAK_TO_DEBUGGER();
933c477eaa6SHansen Dsouza 		return NULL;
934c477eaa6SHansen Dsouza 	}
935c477eaa6SHansen Dsouza 
936c477eaa6SHansen Dsouza 	dcn20_opp_construct(opp, ctx, inst,
937c477eaa6SHansen Dsouza 			&opp_regs[inst], &opp_shift, &opp_mask);
938c477eaa6SHansen Dsouza 	return &opp->base;
939c477eaa6SHansen Dsouza }
940c477eaa6SHansen Dsouza 
dcn31_aux_engine_create(struct dc_context * ctx,uint32_t inst)941c477eaa6SHansen Dsouza static struct dce_aux *dcn31_aux_engine_create(
942c477eaa6SHansen Dsouza 	struct dc_context *ctx,
943c477eaa6SHansen Dsouza 	uint32_t inst)
944c477eaa6SHansen Dsouza {
945c477eaa6SHansen Dsouza 	struct aux_engine_dce110 *aux_engine =
946c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct aux_engine_dce110), GFP_KERNEL);
947c477eaa6SHansen Dsouza 
948c477eaa6SHansen Dsouza 	if (!aux_engine)
949c477eaa6SHansen Dsouza 		return NULL;
950c477eaa6SHansen Dsouza 
951c477eaa6SHansen Dsouza 	dce110_aux_engine_construct(aux_engine, ctx, inst,
952c477eaa6SHansen Dsouza 				    SW_AUX_TIMEOUT_PERIOD_MULTIPLIER * AUX_TIMEOUT_PERIOD,
953c477eaa6SHansen Dsouza 				    &aux_engine_regs[inst],
954c477eaa6SHansen Dsouza 					&aux_mask,
955c477eaa6SHansen Dsouza 					&aux_shift,
956c477eaa6SHansen Dsouza 					ctx->dc->caps.extended_aux_timeout_support);
957c477eaa6SHansen Dsouza 
958c477eaa6SHansen Dsouza 	return &aux_engine->base;
959c477eaa6SHansen Dsouza }
960c477eaa6SHansen Dsouza #define i2c_inst_regs(id) { I2C_HW_ENGINE_COMMON_REG_LIST_DCN30(id) }
961c477eaa6SHansen Dsouza 
962c477eaa6SHansen Dsouza static const struct dce_i2c_registers i2c_hw_regs[] = {
963c477eaa6SHansen Dsouza 		i2c_inst_regs(1),
964c477eaa6SHansen Dsouza 		i2c_inst_regs(2),
965c477eaa6SHansen Dsouza 		i2c_inst_regs(3),
966c477eaa6SHansen Dsouza 		i2c_inst_regs(4),
967c477eaa6SHansen Dsouza 		i2c_inst_regs(5),
968c477eaa6SHansen Dsouza };
969c477eaa6SHansen Dsouza 
970c477eaa6SHansen Dsouza static const struct dce_i2c_shift i2c_shifts = {
971c477eaa6SHansen Dsouza 		I2C_COMMON_MASK_SH_LIST_DCN30(__SHIFT)
972c477eaa6SHansen Dsouza };
973c477eaa6SHansen Dsouza 
974c477eaa6SHansen Dsouza static const struct dce_i2c_mask i2c_masks = {
975c477eaa6SHansen Dsouza 		I2C_COMMON_MASK_SH_LIST_DCN30(_MASK)
976c477eaa6SHansen Dsouza };
977c477eaa6SHansen Dsouza 
dcn31_i2c_hw_create(struct dc_context * ctx,uint32_t inst)978c477eaa6SHansen Dsouza static struct dce_i2c_hw *dcn31_i2c_hw_create(
979c477eaa6SHansen Dsouza 	struct dc_context *ctx,
980c477eaa6SHansen Dsouza 	uint32_t inst)
981c477eaa6SHansen Dsouza {
982c477eaa6SHansen Dsouza 	struct dce_i2c_hw *dce_i2c_hw =
983c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct dce_i2c_hw), GFP_KERNEL);
984c477eaa6SHansen Dsouza 
985c477eaa6SHansen Dsouza 	if (!dce_i2c_hw)
986c477eaa6SHansen Dsouza 		return NULL;
987c477eaa6SHansen Dsouza 
988c477eaa6SHansen Dsouza 	dcn2_i2c_hw_construct(dce_i2c_hw, ctx, inst,
989c477eaa6SHansen Dsouza 				    &i2c_hw_regs[inst], &i2c_shifts, &i2c_masks);
990c477eaa6SHansen Dsouza 
991c477eaa6SHansen Dsouza 	return dce_i2c_hw;
992c477eaa6SHansen Dsouza }
dcn31_mpc_create(struct dc_context * ctx,int num_mpcc,int num_rmu)993c477eaa6SHansen Dsouza static struct mpc *dcn31_mpc_create(
994c477eaa6SHansen Dsouza 		struct dc_context *ctx,
995c477eaa6SHansen Dsouza 		int num_mpcc,
996c477eaa6SHansen Dsouza 		int num_rmu)
997c477eaa6SHansen Dsouza {
998c477eaa6SHansen Dsouza 	struct dcn30_mpc *mpc30 = kzalloc(sizeof(struct dcn30_mpc),
999c477eaa6SHansen Dsouza 					  GFP_KERNEL);
1000c477eaa6SHansen Dsouza 
1001c477eaa6SHansen Dsouza 	if (!mpc30)
1002c477eaa6SHansen Dsouza 		return NULL;
1003c477eaa6SHansen Dsouza 
1004c477eaa6SHansen Dsouza 	dcn30_mpc_construct(mpc30, ctx,
1005c477eaa6SHansen Dsouza 			&mpc_regs,
1006c477eaa6SHansen Dsouza 			&mpc_shift,
1007c477eaa6SHansen Dsouza 			&mpc_mask,
1008c477eaa6SHansen Dsouza 			num_mpcc,
1009c477eaa6SHansen Dsouza 			num_rmu);
1010c477eaa6SHansen Dsouza 
1011c477eaa6SHansen Dsouza 	return &mpc30->base;
1012c477eaa6SHansen Dsouza }
1013c477eaa6SHansen Dsouza 
dcn31_hubbub_create(struct dc_context * ctx)1014c477eaa6SHansen Dsouza static struct hubbub *dcn31_hubbub_create(struct dc_context *ctx)
1015c477eaa6SHansen Dsouza {
1016c477eaa6SHansen Dsouza 	int i;
1017c477eaa6SHansen Dsouza 
1018c477eaa6SHansen Dsouza 	struct dcn20_hubbub *hubbub3 = kzalloc(sizeof(struct dcn20_hubbub),
1019c477eaa6SHansen Dsouza 					  GFP_KERNEL);
1020c477eaa6SHansen Dsouza 
1021c477eaa6SHansen Dsouza 	if (!hubbub3)
1022c477eaa6SHansen Dsouza 		return NULL;
1023c477eaa6SHansen Dsouza 
1024c477eaa6SHansen Dsouza 	hubbub31_construct(hubbub3, ctx,
1025c477eaa6SHansen Dsouza 			&hubbub_reg,
1026c477eaa6SHansen Dsouza 			&hubbub_shift,
1027c477eaa6SHansen Dsouza 			&hubbub_mask,
1028c477eaa6SHansen Dsouza 			dcn3_16_ip.det_buffer_size_kbytes,
1029c477eaa6SHansen Dsouza 			dcn3_16_ip.pixel_chunk_size_kbytes,
1030c477eaa6SHansen Dsouza 			dcn3_16_ip.config_return_buffer_size_in_kbytes);
1031c477eaa6SHansen Dsouza 
1032c477eaa6SHansen Dsouza 
1033c477eaa6SHansen Dsouza 	for (i = 0; i < res_cap_dcn31.num_vmid; i++) {
1034c477eaa6SHansen Dsouza 		struct dcn20_vmid *vmid = &hubbub3->vmid[i];
1035c477eaa6SHansen Dsouza 
1036c477eaa6SHansen Dsouza 		vmid->ctx = ctx;
1037c477eaa6SHansen Dsouza 
1038c477eaa6SHansen Dsouza 		vmid->regs = &vmid_regs[i];
1039c477eaa6SHansen Dsouza 		vmid->shifts = &vmid_shifts;
1040c477eaa6SHansen Dsouza 		vmid->masks = &vmid_masks;
1041c477eaa6SHansen Dsouza 	}
1042c477eaa6SHansen Dsouza 
1043c477eaa6SHansen Dsouza 	return &hubbub3->base;
1044c477eaa6SHansen Dsouza }
1045c477eaa6SHansen Dsouza 
dcn31_timing_generator_create(struct dc_context * ctx,uint32_t instance)1046c477eaa6SHansen Dsouza static struct timing_generator *dcn31_timing_generator_create(
1047c477eaa6SHansen Dsouza 		struct dc_context *ctx,
1048c477eaa6SHansen Dsouza 		uint32_t instance)
1049c477eaa6SHansen Dsouza {
1050c477eaa6SHansen Dsouza 	struct optc *tgn10 =
1051c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct optc), GFP_KERNEL);
1052c477eaa6SHansen Dsouza 
1053c477eaa6SHansen Dsouza 	if (!tgn10)
1054c477eaa6SHansen Dsouza 		return NULL;
1055c477eaa6SHansen Dsouza 
1056c477eaa6SHansen Dsouza 	tgn10->base.inst = instance;
1057c477eaa6SHansen Dsouza 	tgn10->base.ctx = ctx;
1058c477eaa6SHansen Dsouza 
1059c477eaa6SHansen Dsouza 	tgn10->tg_regs = &optc_regs[instance];
1060c477eaa6SHansen Dsouza 	tgn10->tg_shift = &optc_shift;
1061c477eaa6SHansen Dsouza 	tgn10->tg_mask = &optc_mask;
1062c477eaa6SHansen Dsouza 
1063c477eaa6SHansen Dsouza 	dcn31_timing_generator_init(tgn10);
1064c477eaa6SHansen Dsouza 
1065c477eaa6SHansen Dsouza 	return &tgn10->base;
1066c477eaa6SHansen Dsouza }
1067c477eaa6SHansen Dsouza 
1068c477eaa6SHansen Dsouza static const struct encoder_feature_support link_enc_feature = {
1069c477eaa6SHansen Dsouza 		.max_hdmi_deep_color = COLOR_DEPTH_121212,
1070c477eaa6SHansen Dsouza 		.max_hdmi_pixel_clock = 600000,
1071c477eaa6SHansen Dsouza 		.hdmi_ycbcr420_supported = true,
1072c477eaa6SHansen Dsouza 		.dp_ycbcr420_supported = true,
1073c477eaa6SHansen Dsouza 		.fec_supported = true,
1074c477eaa6SHansen Dsouza 		.flags.bits.IS_HBR2_CAPABLE = true,
1075c477eaa6SHansen Dsouza 		.flags.bits.IS_HBR3_CAPABLE = true,
1076c477eaa6SHansen Dsouza 		.flags.bits.IS_TPS3_CAPABLE = true,
1077c477eaa6SHansen Dsouza 		.flags.bits.IS_TPS4_CAPABLE = true
1078c477eaa6SHansen Dsouza };
1079c477eaa6SHansen Dsouza 
dcn31_link_encoder_create(struct dc_context * ctx,const struct encoder_init_data * enc_init_data)1080c477eaa6SHansen Dsouza static struct link_encoder *dcn31_link_encoder_create(
1081e216431bSAurabindo Pillai 	struct dc_context *ctx,
1082c477eaa6SHansen Dsouza 	const struct encoder_init_data *enc_init_data)
1083c477eaa6SHansen Dsouza {
1084c477eaa6SHansen Dsouza 	struct dcn20_link_encoder *enc20 =
1085c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct dcn20_link_encoder), GFP_KERNEL);
1086c477eaa6SHansen Dsouza 
10871791bd09SSrinivasan Shanmugam 	if (!enc20 || enc_init_data->hpd_source >= ARRAY_SIZE(link_enc_hpd_regs))
1088c477eaa6SHansen Dsouza 		return NULL;
1089c477eaa6SHansen Dsouza 
1090c477eaa6SHansen Dsouza 	dcn31_link_encoder_construct(enc20,
1091c477eaa6SHansen Dsouza 			enc_init_data,
1092c477eaa6SHansen Dsouza 			&link_enc_feature,
1093c477eaa6SHansen Dsouza 			&link_enc_regs[enc_init_data->transmitter],
1094c477eaa6SHansen Dsouza 			&link_enc_aux_regs[enc_init_data->channel - 1],
1095c477eaa6SHansen Dsouza 			&link_enc_hpd_regs[enc_init_data->hpd_source],
1096c477eaa6SHansen Dsouza 			&le_shift,
1097c477eaa6SHansen Dsouza 			&le_mask);
1098c477eaa6SHansen Dsouza 
1099c477eaa6SHansen Dsouza 	return &enc20->enc10.base;
1100c477eaa6SHansen Dsouza }
1101c477eaa6SHansen Dsouza 
1102c477eaa6SHansen Dsouza /* Create a minimal link encoder object not associated with a particular
1103c477eaa6SHansen Dsouza  * physical connector.
1104c477eaa6SHansen Dsouza  * resource_funcs.link_enc_create_minimal
1105c477eaa6SHansen Dsouza  */
dcn31_link_enc_create_minimal(struct dc_context * ctx,enum engine_id eng_id)1106c477eaa6SHansen Dsouza static struct link_encoder *dcn31_link_enc_create_minimal(
1107c477eaa6SHansen Dsouza 		struct dc_context *ctx, enum engine_id eng_id)
1108c477eaa6SHansen Dsouza {
1109c477eaa6SHansen Dsouza 	struct dcn20_link_encoder *enc20;
1110c477eaa6SHansen Dsouza 
1111c477eaa6SHansen Dsouza 	if ((eng_id - ENGINE_ID_DIGA) > ctx->dc->res_pool->res_cap->num_dig_link_enc)
1112c477eaa6SHansen Dsouza 		return NULL;
1113c477eaa6SHansen Dsouza 
1114c477eaa6SHansen Dsouza 	enc20 = kzalloc(sizeof(struct dcn20_link_encoder), GFP_KERNEL);
1115c477eaa6SHansen Dsouza 	if (!enc20)
1116c477eaa6SHansen Dsouza 		return NULL;
1117c477eaa6SHansen Dsouza 
1118c477eaa6SHansen Dsouza 	dcn31_link_encoder_construct_minimal(
1119c477eaa6SHansen Dsouza 			enc20,
1120c477eaa6SHansen Dsouza 			ctx,
1121c477eaa6SHansen Dsouza 			&link_enc_feature,
1122c477eaa6SHansen Dsouza 			&link_enc_regs[eng_id - ENGINE_ID_DIGA],
1123c477eaa6SHansen Dsouza 			eng_id);
1124c477eaa6SHansen Dsouza 
1125c477eaa6SHansen Dsouza 	return &enc20->enc10.base;
1126c477eaa6SHansen Dsouza }
1127c477eaa6SHansen Dsouza 
dcn31_panel_cntl_create(const struct panel_cntl_init_data * init_data)1128c477eaa6SHansen Dsouza static struct panel_cntl *dcn31_panel_cntl_create(const struct panel_cntl_init_data *init_data)
1129c477eaa6SHansen Dsouza {
1130c477eaa6SHansen Dsouza 	struct dcn31_panel_cntl *panel_cntl =
1131c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct dcn31_panel_cntl), GFP_KERNEL);
1132c477eaa6SHansen Dsouza 
1133c477eaa6SHansen Dsouza 	if (!panel_cntl)
1134c477eaa6SHansen Dsouza 		return NULL;
1135c477eaa6SHansen Dsouza 
1136c477eaa6SHansen Dsouza 	dcn31_panel_cntl_construct(panel_cntl, init_data);
1137c477eaa6SHansen Dsouza 
1138c477eaa6SHansen Dsouza 	return &panel_cntl->base;
1139c477eaa6SHansen Dsouza }
1140c477eaa6SHansen Dsouza 
read_dce_straps(struct dc_context * ctx,struct resource_straps * straps)1141c477eaa6SHansen Dsouza static void read_dce_straps(
1142c477eaa6SHansen Dsouza 	struct dc_context *ctx,
1143c477eaa6SHansen Dsouza 	struct resource_straps *straps)
1144c477eaa6SHansen Dsouza {
1145c477eaa6SHansen Dsouza 	generic_reg_get(ctx, regDC_PINSTRAPS + BASE(regDC_PINSTRAPS_BASE_IDX),
1146c477eaa6SHansen Dsouza 		FN(DC_PINSTRAPS, DC_PINSTRAPS_AUDIO), &straps->dc_pinstraps_audio);
1147c477eaa6SHansen Dsouza 
1148c477eaa6SHansen Dsouza }
1149c477eaa6SHansen Dsouza 
dcn31_create_audio(struct dc_context * ctx,unsigned int inst)1150c477eaa6SHansen Dsouza static struct audio *dcn31_create_audio(
1151c477eaa6SHansen Dsouza 		struct dc_context *ctx, unsigned int inst)
1152c477eaa6SHansen Dsouza {
1153c477eaa6SHansen Dsouza 	return dce_audio_create(ctx, inst,
1154c477eaa6SHansen Dsouza 			&audio_regs[inst], &audio_shift, &audio_mask);
1155c477eaa6SHansen Dsouza }
1156c477eaa6SHansen Dsouza 
dcn31_vpg_create(struct dc_context * ctx,uint32_t inst)1157c477eaa6SHansen Dsouza static struct vpg *dcn31_vpg_create(
1158c477eaa6SHansen Dsouza 	struct dc_context *ctx,
1159c477eaa6SHansen Dsouza 	uint32_t inst)
1160c477eaa6SHansen Dsouza {
1161c477eaa6SHansen Dsouza 	struct dcn31_vpg *vpg31 = kzalloc(sizeof(struct dcn31_vpg), GFP_KERNEL);
1162c477eaa6SHansen Dsouza 
1163c477eaa6SHansen Dsouza 	if (!vpg31)
1164c477eaa6SHansen Dsouza 		return NULL;
1165c477eaa6SHansen Dsouza 
1166c477eaa6SHansen Dsouza 	vpg31_construct(vpg31, ctx, inst,
1167c477eaa6SHansen Dsouza 			&vpg_regs[inst],
1168c477eaa6SHansen Dsouza 			&vpg_shift,
1169c477eaa6SHansen Dsouza 			&vpg_mask);
1170c477eaa6SHansen Dsouza 
1171c477eaa6SHansen Dsouza 	return &vpg31->base;
1172c477eaa6SHansen Dsouza }
1173c477eaa6SHansen Dsouza 
dcn31_afmt_create(struct dc_context * ctx,uint32_t inst)1174c477eaa6SHansen Dsouza static struct afmt *dcn31_afmt_create(
1175c477eaa6SHansen Dsouza 	struct dc_context *ctx,
1176c477eaa6SHansen Dsouza 	uint32_t inst)
1177c477eaa6SHansen Dsouza {
1178c477eaa6SHansen Dsouza 	struct dcn31_afmt *afmt31 = kzalloc(sizeof(struct dcn31_afmt), GFP_KERNEL);
1179c477eaa6SHansen Dsouza 
1180c477eaa6SHansen Dsouza 	if (!afmt31)
1181c477eaa6SHansen Dsouza 		return NULL;
1182c477eaa6SHansen Dsouza 
1183c477eaa6SHansen Dsouza 	afmt31_construct(afmt31, ctx, inst,
1184c477eaa6SHansen Dsouza 			&afmt_regs[inst],
1185c477eaa6SHansen Dsouza 			&afmt_shift,
1186c477eaa6SHansen Dsouza 			&afmt_mask);
1187c477eaa6SHansen Dsouza 
1188c477eaa6SHansen Dsouza 	// Light sleep by default, no need to power down here
1189c477eaa6SHansen Dsouza 
1190c477eaa6SHansen Dsouza 	return &afmt31->base;
1191c477eaa6SHansen Dsouza }
1192c477eaa6SHansen Dsouza 
1193c477eaa6SHansen Dsouza 
dcn31_apg_create(struct dc_context * ctx,uint32_t inst)1194c477eaa6SHansen Dsouza static struct apg *dcn31_apg_create(
1195c477eaa6SHansen Dsouza 	struct dc_context *ctx,
1196c477eaa6SHansen Dsouza 	uint32_t inst)
1197c477eaa6SHansen Dsouza {
1198c477eaa6SHansen Dsouza 	struct dcn31_apg *apg31 = kzalloc(sizeof(struct dcn31_apg), GFP_KERNEL);
1199c477eaa6SHansen Dsouza 
1200c477eaa6SHansen Dsouza 	if (!apg31)
1201c477eaa6SHansen Dsouza 		return NULL;
1202c477eaa6SHansen Dsouza 
1203c477eaa6SHansen Dsouza 	apg31_construct(apg31, ctx, inst,
1204c477eaa6SHansen Dsouza 			&apg_regs[inst],
1205c477eaa6SHansen Dsouza 			&apg_shift,
1206c477eaa6SHansen Dsouza 			&apg_mask);
1207c477eaa6SHansen Dsouza 
1208c477eaa6SHansen Dsouza 	return &apg31->base;
1209c477eaa6SHansen Dsouza }
1210c477eaa6SHansen Dsouza 
1211c477eaa6SHansen Dsouza 
dcn316_stream_encoder_create(enum engine_id eng_id,struct dc_context * ctx)1212c477eaa6SHansen Dsouza static struct stream_encoder *dcn316_stream_encoder_create(
1213c477eaa6SHansen Dsouza 	enum engine_id eng_id,
1214c477eaa6SHansen Dsouza 	struct dc_context *ctx)
1215c477eaa6SHansen Dsouza {
1216c477eaa6SHansen Dsouza 	struct dcn10_stream_encoder *enc1;
1217c477eaa6SHansen Dsouza 	struct vpg *vpg;
1218c477eaa6SHansen Dsouza 	struct afmt *afmt;
1219c477eaa6SHansen Dsouza 	int vpg_inst;
1220c477eaa6SHansen Dsouza 	int afmt_inst;
1221c477eaa6SHansen Dsouza 
1222c477eaa6SHansen Dsouza 	/* Mapping of VPG, AFMT, DME register blocks to DIO block instance */
1223c477eaa6SHansen Dsouza 	if (eng_id <= ENGINE_ID_DIGF) {
1224c477eaa6SHansen Dsouza 		vpg_inst = eng_id;
1225c477eaa6SHansen Dsouza 		afmt_inst = eng_id;
1226c477eaa6SHansen Dsouza 	} else
1227c477eaa6SHansen Dsouza 		return NULL;
1228c477eaa6SHansen Dsouza 
1229c477eaa6SHansen Dsouza 	enc1 = kzalloc(sizeof(struct dcn10_stream_encoder), GFP_KERNEL);
1230c477eaa6SHansen Dsouza 	vpg = dcn31_vpg_create(ctx, vpg_inst);
1231c477eaa6SHansen Dsouza 	afmt = dcn31_afmt_create(ctx, afmt_inst);
1232c477eaa6SHansen Dsouza 
1233c477eaa6SHansen Dsouza 	if (!enc1 || !vpg || !afmt) {
1234c477eaa6SHansen Dsouza 		kfree(enc1);
1235c477eaa6SHansen Dsouza 		kfree(vpg);
1236c477eaa6SHansen Dsouza 		kfree(afmt);
1237c477eaa6SHansen Dsouza 		return NULL;
1238c477eaa6SHansen Dsouza 	}
1239c477eaa6SHansen Dsouza 
1240c477eaa6SHansen Dsouza 	dcn30_dio_stream_encoder_construct(enc1, ctx, ctx->dc_bios,
1241c477eaa6SHansen Dsouza 					eng_id, vpg, afmt,
1242c477eaa6SHansen Dsouza 					&stream_enc_regs[eng_id],
1243c477eaa6SHansen Dsouza 					&se_shift, &se_mask);
1244c477eaa6SHansen Dsouza 
1245c477eaa6SHansen Dsouza 	return &enc1->base;
1246c477eaa6SHansen Dsouza }
1247c477eaa6SHansen Dsouza 
1248c477eaa6SHansen Dsouza 
dcn31_hpo_dp_stream_encoder_create(enum engine_id eng_id,struct dc_context * ctx)1249c477eaa6SHansen Dsouza static struct hpo_dp_stream_encoder *dcn31_hpo_dp_stream_encoder_create(
1250c477eaa6SHansen Dsouza 	enum engine_id eng_id,
1251c477eaa6SHansen Dsouza 	struct dc_context *ctx)
1252c477eaa6SHansen Dsouza {
1253c477eaa6SHansen Dsouza 	struct dcn31_hpo_dp_stream_encoder *hpo_dp_enc31;
1254c477eaa6SHansen Dsouza 	struct vpg *vpg;
1255c477eaa6SHansen Dsouza 	struct apg *apg;
1256c477eaa6SHansen Dsouza 	uint32_t hpo_dp_inst;
1257c477eaa6SHansen Dsouza 	uint32_t vpg_inst;
1258c477eaa6SHansen Dsouza 	uint32_t apg_inst;
1259c477eaa6SHansen Dsouza 
1260c477eaa6SHansen Dsouza 	ASSERT((eng_id >= ENGINE_ID_HPO_DP_0) && (eng_id <= ENGINE_ID_HPO_DP_3));
1261c477eaa6SHansen Dsouza 	hpo_dp_inst = eng_id - ENGINE_ID_HPO_DP_0;
1262c477eaa6SHansen Dsouza 
1263c477eaa6SHansen Dsouza 	/* Mapping of VPG register blocks to HPO DP block instance:
1264c477eaa6SHansen Dsouza 	 * VPG[6] -> HPO_DP[0]
1265c477eaa6SHansen Dsouza 	 * VPG[7] -> HPO_DP[1]
1266c477eaa6SHansen Dsouza 	 * VPG[8] -> HPO_DP[2]
1267c477eaa6SHansen Dsouza 	 * VPG[9] -> HPO_DP[3]
1268c477eaa6SHansen Dsouza 	 */
1269c477eaa6SHansen Dsouza 	vpg_inst = hpo_dp_inst + 6;
1270c477eaa6SHansen Dsouza 
1271c477eaa6SHansen Dsouza 	/* Mapping of APG register blocks to HPO DP block instance:
1272c477eaa6SHansen Dsouza 	 * APG[0] -> HPO_DP[0]
1273c477eaa6SHansen Dsouza 	 * APG[1] -> HPO_DP[1]
1274c477eaa6SHansen Dsouza 	 * APG[2] -> HPO_DP[2]
1275c477eaa6SHansen Dsouza 	 * APG[3] -> HPO_DP[3]
1276c477eaa6SHansen Dsouza 	 */
1277c477eaa6SHansen Dsouza 	apg_inst = hpo_dp_inst;
1278c477eaa6SHansen Dsouza 
1279c477eaa6SHansen Dsouza 	/* allocate HPO stream encoder and create VPG sub-block */
1280c477eaa6SHansen Dsouza 	hpo_dp_enc31 = kzalloc(sizeof(struct dcn31_hpo_dp_stream_encoder), GFP_KERNEL);
1281c477eaa6SHansen Dsouza 	vpg = dcn31_vpg_create(ctx, vpg_inst);
1282c477eaa6SHansen Dsouza 	apg = dcn31_apg_create(ctx, apg_inst);
1283c477eaa6SHansen Dsouza 
1284c477eaa6SHansen Dsouza 	if (!hpo_dp_enc31 || !vpg || !apg) {
1285c477eaa6SHansen Dsouza 		kfree(hpo_dp_enc31);
1286c477eaa6SHansen Dsouza 		kfree(vpg);
1287c477eaa6SHansen Dsouza 		kfree(apg);
1288c477eaa6SHansen Dsouza 		return NULL;
1289c477eaa6SHansen Dsouza 	}
1290c477eaa6SHansen Dsouza 
1291c477eaa6SHansen Dsouza 	dcn31_hpo_dp_stream_encoder_construct(hpo_dp_enc31, ctx, ctx->dc_bios,
1292c477eaa6SHansen Dsouza 					hpo_dp_inst, eng_id, vpg, apg,
1293c477eaa6SHansen Dsouza 					&hpo_dp_stream_enc_regs[hpo_dp_inst],
1294c477eaa6SHansen Dsouza 					&hpo_dp_se_shift, &hpo_dp_se_mask);
1295c477eaa6SHansen Dsouza 
1296c477eaa6SHansen Dsouza 	return &hpo_dp_enc31->base;
1297c477eaa6SHansen Dsouza }
1298c477eaa6SHansen Dsouza 
dcn31_hpo_dp_link_encoder_create(uint8_t inst,struct dc_context * ctx)1299c477eaa6SHansen Dsouza static struct hpo_dp_link_encoder *dcn31_hpo_dp_link_encoder_create(
1300c477eaa6SHansen Dsouza 	uint8_t inst,
1301c477eaa6SHansen Dsouza 	struct dc_context *ctx)
1302c477eaa6SHansen Dsouza {
1303c477eaa6SHansen Dsouza 	struct dcn31_hpo_dp_link_encoder *hpo_dp_enc31;
1304c477eaa6SHansen Dsouza 
1305c477eaa6SHansen Dsouza 	/* allocate HPO link encoder */
1306c477eaa6SHansen Dsouza 	hpo_dp_enc31 = kzalloc(sizeof(struct dcn31_hpo_dp_link_encoder), GFP_KERNEL);
13078e65a1b7SHersen Wu 	if (!hpo_dp_enc31)
13088e65a1b7SHersen Wu 		return NULL; /* out of memory */
1309c477eaa6SHansen Dsouza 
1310c477eaa6SHansen Dsouza 	hpo_dp_link_encoder31_construct(hpo_dp_enc31, ctx, inst,
1311c477eaa6SHansen Dsouza 					&hpo_dp_link_enc_regs[inst],
1312c477eaa6SHansen Dsouza 					&hpo_dp_le_shift, &hpo_dp_le_mask);
1313c477eaa6SHansen Dsouza 
1314c477eaa6SHansen Dsouza 	return &hpo_dp_enc31->base;
1315c477eaa6SHansen Dsouza }
1316c477eaa6SHansen Dsouza 
1317c477eaa6SHansen Dsouza 
dcn31_hwseq_create(struct dc_context * ctx)1318c477eaa6SHansen Dsouza static struct dce_hwseq *dcn31_hwseq_create(
1319c477eaa6SHansen Dsouza 	struct dc_context *ctx)
1320c477eaa6SHansen Dsouza {
1321c477eaa6SHansen Dsouza 	struct dce_hwseq *hws = kzalloc(sizeof(struct dce_hwseq), GFP_KERNEL);
1322c477eaa6SHansen Dsouza 
1323c477eaa6SHansen Dsouza 	if (hws) {
1324c477eaa6SHansen Dsouza 		hws->ctx = ctx;
1325c477eaa6SHansen Dsouza 		hws->regs = &hwseq_reg;
1326c477eaa6SHansen Dsouza 		hws->shifts = &hwseq_shift;
1327c477eaa6SHansen Dsouza 		hws->masks = &hwseq_mask;
1328c477eaa6SHansen Dsouza 	}
1329c477eaa6SHansen Dsouza 	return hws;
1330c477eaa6SHansen Dsouza }
1331c477eaa6SHansen Dsouza static const struct resource_create_funcs res_create_funcs = {
1332c477eaa6SHansen Dsouza 	.read_dce_straps = read_dce_straps,
1333c477eaa6SHansen Dsouza 	.create_audio = dcn31_create_audio,
1334c477eaa6SHansen Dsouza 	.create_stream_encoder = dcn316_stream_encoder_create,
1335c477eaa6SHansen Dsouza 	.create_hpo_dp_stream_encoder = dcn31_hpo_dp_stream_encoder_create,
1336c477eaa6SHansen Dsouza 	.create_hpo_dp_link_encoder = dcn31_hpo_dp_link_encoder_create,
1337c477eaa6SHansen Dsouza 	.create_hwseq = dcn31_hwseq_create,
1338c477eaa6SHansen Dsouza };
1339c477eaa6SHansen Dsouza 
dcn316_resource_destruct(struct dcn316_resource_pool * pool)1340c477eaa6SHansen Dsouza static void dcn316_resource_destruct(struct dcn316_resource_pool *pool)
1341c477eaa6SHansen Dsouza {
1342c477eaa6SHansen Dsouza 	unsigned int i;
1343c477eaa6SHansen Dsouza 
1344c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.stream_enc_count; i++) {
1345c477eaa6SHansen Dsouza 		if (pool->base.stream_enc[i] != NULL) {
1346c477eaa6SHansen Dsouza 			if (pool->base.stream_enc[i]->vpg != NULL) {
1347c477eaa6SHansen Dsouza 				kfree(DCN30_VPG_FROM_VPG(pool->base.stream_enc[i]->vpg));
1348c477eaa6SHansen Dsouza 				pool->base.stream_enc[i]->vpg = NULL;
1349c477eaa6SHansen Dsouza 			}
1350c477eaa6SHansen Dsouza 			if (pool->base.stream_enc[i]->afmt != NULL) {
1351c477eaa6SHansen Dsouza 				kfree(DCN30_AFMT_FROM_AFMT(pool->base.stream_enc[i]->afmt));
1352c477eaa6SHansen Dsouza 				pool->base.stream_enc[i]->afmt = NULL;
1353c477eaa6SHansen Dsouza 			}
1354c477eaa6SHansen Dsouza 			kfree(DCN10STRENC_FROM_STRENC(pool->base.stream_enc[i]));
1355c477eaa6SHansen Dsouza 			pool->base.stream_enc[i] = NULL;
1356c477eaa6SHansen Dsouza 		}
1357c477eaa6SHansen Dsouza 	}
1358c477eaa6SHansen Dsouza 
1359c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.hpo_dp_stream_enc_count; i++) {
1360c477eaa6SHansen Dsouza 		if (pool->base.hpo_dp_stream_enc[i] != NULL) {
1361c477eaa6SHansen Dsouza 			if (pool->base.hpo_dp_stream_enc[i]->vpg != NULL) {
1362c477eaa6SHansen Dsouza 				kfree(DCN30_VPG_FROM_VPG(pool->base.hpo_dp_stream_enc[i]->vpg));
1363c477eaa6SHansen Dsouza 				pool->base.hpo_dp_stream_enc[i]->vpg = NULL;
1364c477eaa6SHansen Dsouza 			}
1365c477eaa6SHansen Dsouza 			if (pool->base.hpo_dp_stream_enc[i]->apg != NULL) {
1366c477eaa6SHansen Dsouza 				kfree(DCN31_APG_FROM_APG(pool->base.hpo_dp_stream_enc[i]->apg));
1367c477eaa6SHansen Dsouza 				pool->base.hpo_dp_stream_enc[i]->apg = NULL;
1368c477eaa6SHansen Dsouza 			}
1369c477eaa6SHansen Dsouza 			kfree(DCN3_1_HPO_DP_STREAM_ENC_FROM_HPO_STREAM_ENC(pool->base.hpo_dp_stream_enc[i]));
1370c477eaa6SHansen Dsouza 			pool->base.hpo_dp_stream_enc[i] = NULL;
1371c477eaa6SHansen Dsouza 		}
1372c477eaa6SHansen Dsouza 	}
1373c477eaa6SHansen Dsouza 
1374c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.hpo_dp_link_enc_count; i++) {
1375c477eaa6SHansen Dsouza 		if (pool->base.hpo_dp_link_enc[i] != NULL) {
1376c477eaa6SHansen Dsouza 			kfree(DCN3_1_HPO_DP_LINK_ENC_FROM_HPO_LINK_ENC(pool->base.hpo_dp_link_enc[i]));
1377c477eaa6SHansen Dsouza 			pool->base.hpo_dp_link_enc[i] = NULL;
1378c477eaa6SHansen Dsouza 		}
1379c477eaa6SHansen Dsouza 	}
1380c477eaa6SHansen Dsouza 
1381c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_dsc; i++) {
1382c477eaa6SHansen Dsouza 		if (pool->base.dscs[i] != NULL)
1383c477eaa6SHansen Dsouza 			dcn20_dsc_destroy(&pool->base.dscs[i]);
1384c477eaa6SHansen Dsouza 	}
1385c477eaa6SHansen Dsouza 
1386c477eaa6SHansen Dsouza 	if (pool->base.mpc != NULL) {
1387c477eaa6SHansen Dsouza 		kfree(TO_DCN20_MPC(pool->base.mpc));
1388c477eaa6SHansen Dsouza 		pool->base.mpc = NULL;
1389c477eaa6SHansen Dsouza 	}
1390c477eaa6SHansen Dsouza 	if (pool->base.hubbub != NULL) {
1391c477eaa6SHansen Dsouza 		kfree(pool->base.hubbub);
1392c477eaa6SHansen Dsouza 		pool->base.hubbub = NULL;
1393c477eaa6SHansen Dsouza 	}
1394c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.pipe_count; i++) {
1395c477eaa6SHansen Dsouza 		if (pool->base.dpps[i] != NULL)
1396c477eaa6SHansen Dsouza 			dcn31_dpp_destroy(&pool->base.dpps[i]);
1397c477eaa6SHansen Dsouza 
1398c477eaa6SHansen Dsouza 		if (pool->base.ipps[i] != NULL)
1399c477eaa6SHansen Dsouza 			pool->base.ipps[i]->funcs->ipp_destroy(&pool->base.ipps[i]);
1400c477eaa6SHansen Dsouza 
1401c477eaa6SHansen Dsouza 		if (pool->base.hubps[i] != NULL) {
1402c477eaa6SHansen Dsouza 			kfree(TO_DCN20_HUBP(pool->base.hubps[i]));
1403c477eaa6SHansen Dsouza 			pool->base.hubps[i] = NULL;
1404c477eaa6SHansen Dsouza 		}
1405c477eaa6SHansen Dsouza 
1406c477eaa6SHansen Dsouza 		if (pool->base.irqs != NULL) {
1407c477eaa6SHansen Dsouza 			dal_irq_service_destroy(&pool->base.irqs);
1408c477eaa6SHansen Dsouza 		}
1409c477eaa6SHansen Dsouza 	}
1410c477eaa6SHansen Dsouza 
1411c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1412c477eaa6SHansen Dsouza 		if (pool->base.engines[i] != NULL)
1413c477eaa6SHansen Dsouza 			dce110_engine_destroy(&pool->base.engines[i]);
1414c477eaa6SHansen Dsouza 		if (pool->base.hw_i2cs[i] != NULL) {
1415c477eaa6SHansen Dsouza 			kfree(pool->base.hw_i2cs[i]);
1416c477eaa6SHansen Dsouza 			pool->base.hw_i2cs[i] = NULL;
1417c477eaa6SHansen Dsouza 		}
1418c477eaa6SHansen Dsouza 		if (pool->base.sw_i2cs[i] != NULL) {
1419c477eaa6SHansen Dsouza 			kfree(pool->base.sw_i2cs[i]);
1420c477eaa6SHansen Dsouza 			pool->base.sw_i2cs[i] = NULL;
1421c477eaa6SHansen Dsouza 		}
1422c477eaa6SHansen Dsouza 	}
1423c477eaa6SHansen Dsouza 
1424c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_opp; i++) {
1425c477eaa6SHansen Dsouza 		if (pool->base.opps[i] != NULL)
1426c477eaa6SHansen Dsouza 			pool->base.opps[i]->funcs->opp_destroy(&pool->base.opps[i]);
1427c477eaa6SHansen Dsouza 	}
1428c477eaa6SHansen Dsouza 
1429c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1430c477eaa6SHansen Dsouza 		if (pool->base.timing_generators[i] != NULL)	{
1431c477eaa6SHansen Dsouza 			kfree(DCN10TG_FROM_TG(pool->base.timing_generators[i]));
1432c477eaa6SHansen Dsouza 			pool->base.timing_generators[i] = NULL;
1433c477eaa6SHansen Dsouza 		}
1434c477eaa6SHansen Dsouza 	}
1435c477eaa6SHansen Dsouza 
1436c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_dwb; i++) {
1437c477eaa6SHansen Dsouza 		if (pool->base.dwbc[i] != NULL) {
1438c477eaa6SHansen Dsouza 			kfree(TO_DCN30_DWBC(pool->base.dwbc[i]));
1439c477eaa6SHansen Dsouza 			pool->base.dwbc[i] = NULL;
1440c477eaa6SHansen Dsouza 		}
1441c477eaa6SHansen Dsouza 		if (pool->base.mcif_wb[i] != NULL) {
1442c477eaa6SHansen Dsouza 			kfree(TO_DCN30_MMHUBBUB(pool->base.mcif_wb[i]));
1443c477eaa6SHansen Dsouza 			pool->base.mcif_wb[i] = NULL;
1444c477eaa6SHansen Dsouza 		}
1445c477eaa6SHansen Dsouza 	}
1446c477eaa6SHansen Dsouza 
1447c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.audio_count; i++) {
1448c477eaa6SHansen Dsouza 		if (pool->base.audios[i])
1449c477eaa6SHansen Dsouza 			dce_aud_destroy(&pool->base.audios[i]);
1450c477eaa6SHansen Dsouza 	}
1451c477eaa6SHansen Dsouza 
1452c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.clk_src_count; i++) {
1453c477eaa6SHansen Dsouza 		if (pool->base.clock_sources[i] != NULL) {
1454c477eaa6SHansen Dsouza 			dcn20_clock_source_destroy(&pool->base.clock_sources[i]);
1455c477eaa6SHansen Dsouza 			pool->base.clock_sources[i] = NULL;
1456c477eaa6SHansen Dsouza 		}
1457c477eaa6SHansen Dsouza 	}
1458c477eaa6SHansen Dsouza 
1459c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_mpc_3dlut; i++) {
1460c477eaa6SHansen Dsouza 		if (pool->base.mpc_lut[i] != NULL) {
1461c477eaa6SHansen Dsouza 			dc_3dlut_func_release(pool->base.mpc_lut[i]);
1462c477eaa6SHansen Dsouza 			pool->base.mpc_lut[i] = NULL;
1463c477eaa6SHansen Dsouza 		}
1464c477eaa6SHansen Dsouza 		if (pool->base.mpc_shaper[i] != NULL) {
1465c477eaa6SHansen Dsouza 			dc_transfer_func_release(pool->base.mpc_shaper[i]);
1466c477eaa6SHansen Dsouza 			pool->base.mpc_shaper[i] = NULL;
1467c477eaa6SHansen Dsouza 		}
1468c477eaa6SHansen Dsouza 	}
1469c477eaa6SHansen Dsouza 
1470c477eaa6SHansen Dsouza 	if (pool->base.dp_clock_source != NULL) {
1471c477eaa6SHansen Dsouza 		dcn20_clock_source_destroy(&pool->base.dp_clock_source);
1472c477eaa6SHansen Dsouza 		pool->base.dp_clock_source = NULL;
1473c477eaa6SHansen Dsouza 	}
1474c477eaa6SHansen Dsouza 
1475c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1476c477eaa6SHansen Dsouza 		if (pool->base.multiple_abms[i] != NULL)
1477c477eaa6SHansen Dsouza 			dce_abm_destroy(&pool->base.multiple_abms[i]);
1478c477eaa6SHansen Dsouza 	}
1479c477eaa6SHansen Dsouza 
1480c477eaa6SHansen Dsouza 	if (pool->base.psr != NULL)
1481c477eaa6SHansen Dsouza 		dmub_psr_destroy(&pool->base.psr);
1482c477eaa6SHansen Dsouza 
1483c477eaa6SHansen Dsouza 	if (pool->base.dccg != NULL)
1484c477eaa6SHansen Dsouza 		dcn_dccg_destroy(&pool->base.dccg);
1485c477eaa6SHansen Dsouza }
1486c477eaa6SHansen Dsouza 
dcn31_hubp_create(struct dc_context * ctx,uint32_t inst)1487c477eaa6SHansen Dsouza static struct hubp *dcn31_hubp_create(
1488c477eaa6SHansen Dsouza 	struct dc_context *ctx,
1489c477eaa6SHansen Dsouza 	uint32_t inst)
1490c477eaa6SHansen Dsouza {
1491c477eaa6SHansen Dsouza 	struct dcn20_hubp *hubp2 =
1492c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct dcn20_hubp), GFP_KERNEL);
1493c477eaa6SHansen Dsouza 
1494c477eaa6SHansen Dsouza 	if (!hubp2)
1495c477eaa6SHansen Dsouza 		return NULL;
1496c477eaa6SHansen Dsouza 
1497c477eaa6SHansen Dsouza 	if (hubp31_construct(hubp2, ctx, inst,
1498c477eaa6SHansen Dsouza 			&hubp_regs[inst], &hubp_shift, &hubp_mask))
1499c477eaa6SHansen Dsouza 		return &hubp2->base;
1500c477eaa6SHansen Dsouza 
1501c477eaa6SHansen Dsouza 	BREAK_TO_DEBUGGER();
1502c477eaa6SHansen Dsouza 	kfree(hubp2);
1503c477eaa6SHansen Dsouza 	return NULL;
1504c477eaa6SHansen Dsouza }
1505c477eaa6SHansen Dsouza 
dcn31_dwbc_create(struct dc_context * ctx,struct resource_pool * pool)1506c477eaa6SHansen Dsouza static bool dcn31_dwbc_create(struct dc_context *ctx, struct resource_pool *pool)
1507c477eaa6SHansen Dsouza {
1508c477eaa6SHansen Dsouza 	int i;
1509c477eaa6SHansen Dsouza 	uint32_t pipe_count = pool->res_cap->num_dwb;
1510c477eaa6SHansen Dsouza 
1511c477eaa6SHansen Dsouza 	for (i = 0; i < pipe_count; i++) {
1512c477eaa6SHansen Dsouza 		struct dcn30_dwbc *dwbc30 = kzalloc(sizeof(struct dcn30_dwbc),
1513c477eaa6SHansen Dsouza 						    GFP_KERNEL);
1514c477eaa6SHansen Dsouza 
1515c477eaa6SHansen Dsouza 		if (!dwbc30) {
1516c477eaa6SHansen Dsouza 			dm_error("DC: failed to create dwbc30!\n");
1517c477eaa6SHansen Dsouza 			return false;
1518c477eaa6SHansen Dsouza 		}
1519c477eaa6SHansen Dsouza 
1520c477eaa6SHansen Dsouza 		dcn30_dwbc_construct(dwbc30, ctx,
1521c477eaa6SHansen Dsouza 				&dwbc30_regs[i],
1522c477eaa6SHansen Dsouza 				&dwbc30_shift,
1523c477eaa6SHansen Dsouza 				&dwbc30_mask,
1524c477eaa6SHansen Dsouza 				i);
1525c477eaa6SHansen Dsouza 
1526c477eaa6SHansen Dsouza 		pool->dwbc[i] = &dwbc30->base;
1527c477eaa6SHansen Dsouza 	}
1528c477eaa6SHansen Dsouza 	return true;
1529c477eaa6SHansen Dsouza }
1530c477eaa6SHansen Dsouza 
dcn31_mmhubbub_create(struct dc_context * ctx,struct resource_pool * pool)1531c477eaa6SHansen Dsouza static bool dcn31_mmhubbub_create(struct dc_context *ctx, struct resource_pool *pool)
1532c477eaa6SHansen Dsouza {
1533c477eaa6SHansen Dsouza 	int i;
1534c477eaa6SHansen Dsouza 	uint32_t pipe_count = pool->res_cap->num_dwb;
1535c477eaa6SHansen Dsouza 
1536c477eaa6SHansen Dsouza 	for (i = 0; i < pipe_count; i++) {
1537c477eaa6SHansen Dsouza 		struct dcn30_mmhubbub *mcif_wb30 = kzalloc(sizeof(struct dcn30_mmhubbub),
1538c477eaa6SHansen Dsouza 						    GFP_KERNEL);
1539c477eaa6SHansen Dsouza 
1540c477eaa6SHansen Dsouza 		if (!mcif_wb30) {
1541c477eaa6SHansen Dsouza 			dm_error("DC: failed to create mcif_wb30!\n");
1542c477eaa6SHansen Dsouza 			return false;
1543c477eaa6SHansen Dsouza 		}
1544c477eaa6SHansen Dsouza 
1545c477eaa6SHansen Dsouza 		dcn30_mmhubbub_construct(mcif_wb30, ctx,
1546c477eaa6SHansen Dsouza 				&mcif_wb30_regs[i],
1547c477eaa6SHansen Dsouza 				&mcif_wb30_shift,
1548c477eaa6SHansen Dsouza 				&mcif_wb30_mask,
1549c477eaa6SHansen Dsouza 				i);
1550c477eaa6SHansen Dsouza 
1551c477eaa6SHansen Dsouza 		pool->mcif_wb[i] = &mcif_wb30->base;
1552c477eaa6SHansen Dsouza 	}
1553c477eaa6SHansen Dsouza 	return true;
1554c477eaa6SHansen Dsouza }
1555c477eaa6SHansen Dsouza 
dcn31_dsc_create(struct dc_context * ctx,uint32_t inst)1556c477eaa6SHansen Dsouza static struct display_stream_compressor *dcn31_dsc_create(
1557c477eaa6SHansen Dsouza 	struct dc_context *ctx, uint32_t inst)
1558c477eaa6SHansen Dsouza {
1559c477eaa6SHansen Dsouza 	struct dcn20_dsc *dsc =
1560c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct dcn20_dsc), GFP_KERNEL);
1561c477eaa6SHansen Dsouza 
1562c477eaa6SHansen Dsouza 	if (!dsc) {
1563c477eaa6SHansen Dsouza 		BREAK_TO_DEBUGGER();
1564c477eaa6SHansen Dsouza 		return NULL;
1565c477eaa6SHansen Dsouza 	}
1566c477eaa6SHansen Dsouza 
1567c477eaa6SHansen Dsouza 	dsc2_construct(dsc, ctx, inst, &dsc_regs[inst], &dsc_shift, &dsc_mask);
1568c477eaa6SHansen Dsouza 	return &dsc->base;
1569c477eaa6SHansen Dsouza }
1570c477eaa6SHansen Dsouza 
dcn316_destroy_resource_pool(struct resource_pool ** pool)1571c477eaa6SHansen Dsouza static void dcn316_destroy_resource_pool(struct resource_pool **pool)
1572c477eaa6SHansen Dsouza {
1573c477eaa6SHansen Dsouza 	struct dcn316_resource_pool *dcn31_pool = TO_DCN316_RES_POOL(*pool);
1574c477eaa6SHansen Dsouza 
1575c477eaa6SHansen Dsouza 	dcn316_resource_destruct(dcn31_pool);
1576c477eaa6SHansen Dsouza 	kfree(dcn31_pool);
1577c477eaa6SHansen Dsouza 	*pool = NULL;
1578c477eaa6SHansen Dsouza }
1579c477eaa6SHansen Dsouza 
dcn31_clock_source_create(struct dc_context * ctx,struct dc_bios * bios,enum clock_source_id id,const struct dce110_clk_src_regs * regs,bool dp_clk_src)1580c477eaa6SHansen Dsouza static struct clock_source *dcn31_clock_source_create(
1581c477eaa6SHansen Dsouza 		struct dc_context *ctx,
1582c477eaa6SHansen Dsouza 		struct dc_bios *bios,
1583c477eaa6SHansen Dsouza 		enum clock_source_id id,
1584c477eaa6SHansen Dsouza 		const struct dce110_clk_src_regs *regs,
1585c477eaa6SHansen Dsouza 		bool dp_clk_src)
1586c477eaa6SHansen Dsouza {
1587c477eaa6SHansen Dsouza 	struct dce110_clk_src *clk_src =
1588c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct dce110_clk_src), GFP_KERNEL);
1589c477eaa6SHansen Dsouza 
1590c477eaa6SHansen Dsouza 	if (!clk_src)
1591c477eaa6SHansen Dsouza 		return NULL;
1592c477eaa6SHansen Dsouza 
1593df5a07c4SHansen Dsouza 	if (dcn31_clk_src_construct(clk_src, ctx, bios, id,
1594c477eaa6SHansen Dsouza 			regs, &cs_shift, &cs_mask)) {
1595c477eaa6SHansen Dsouza 		clk_src->base.dp_clk_src = dp_clk_src;
1596c477eaa6SHansen Dsouza 		return &clk_src->base;
1597c477eaa6SHansen Dsouza 	}
1598c477eaa6SHansen Dsouza 
1599c477eaa6SHansen Dsouza 	kfree(clk_src);
1600c477eaa6SHansen Dsouza 
1601c477eaa6SHansen Dsouza 	BREAK_TO_DEBUGGER();
1602c477eaa6SHansen Dsouza 	return NULL;
1603c477eaa6SHansen Dsouza }
1604c477eaa6SHansen Dsouza 
is_dual_plane(enum surface_pixel_format format)1605c477eaa6SHansen Dsouza static bool is_dual_plane(enum surface_pixel_format format)
1606c477eaa6SHansen Dsouza {
1607c477eaa6SHansen Dsouza 	return format >= SURFACE_PIXEL_FORMAT_VIDEO_BEGIN || format == SURFACE_PIXEL_FORMAT_GRPH_RGBE_ALPHA;
1608c477eaa6SHansen Dsouza }
1609c477eaa6SHansen Dsouza 
dcn316_populate_dml_pipes_from_context(struct dc * dc,struct dc_state * context,display_e2e_pipe_params_st * pipes,enum dc_validate_mode validate_mode)1610c477eaa6SHansen Dsouza static int dcn316_populate_dml_pipes_from_context(
1611c477eaa6SHansen Dsouza 	struct dc *dc, struct dc_state *context,
1612c477eaa6SHansen Dsouza 	display_e2e_pipe_params_st *pipes,
1613269c1d14SYan Li 	enum dc_validate_mode validate_mode)
1614c477eaa6SHansen Dsouza {
1615c477eaa6SHansen Dsouza 	int i, pipe_cnt;
1616c477eaa6SHansen Dsouza 	struct resource_context *res_ctx = &context->res_ctx;
1617aece2094SAric Cyr 	struct pipe_ctx *pipe = 0;
1618c477eaa6SHansen Dsouza 	const int max_usable_det = context->bw_ctx.dml.ip.config_return_buffer_size_in_kbytes - DCN3_16_MIN_COMPBUF_SIZE_KB;
1619c477eaa6SHansen Dsouza 
1620cf689e86SMelissa Wen 	DC_FP_START();
1621269c1d14SYan Li 	dcn31x_populate_dml_pipes_from_context(dc, context, pipes, validate_mode);
1622cf689e86SMelissa Wen 	DC_FP_END();
1623c477eaa6SHansen Dsouza 
1624c477eaa6SHansen Dsouza 	for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) {
1625c477eaa6SHansen Dsouza 		struct dc_crtc_timing *timing;
1626c477eaa6SHansen Dsouza 
1627c477eaa6SHansen Dsouza 		if (!res_ctx->pipe_ctx[i].stream)
1628c477eaa6SHansen Dsouza 			continue;
1629c477eaa6SHansen Dsouza 		pipe = &res_ctx->pipe_ctx[i];
1630c477eaa6SHansen Dsouza 		timing = &pipe->stream->timing;
1631c477eaa6SHansen Dsouza 
1632c477eaa6SHansen Dsouza 		/*
1633c477eaa6SHansen Dsouza 		 * Immediate flip can be set dynamically after enabling the plane.
1634c477eaa6SHansen Dsouza 		 * We need to require support for immediate flip or underflow can be
1635c477eaa6SHansen Dsouza 		 * intermittently experienced depending on peak b/w requirements.
1636c477eaa6SHansen Dsouza 		 */
1637c477eaa6SHansen Dsouza 		pipes[pipe_cnt].pipe.src.immediate_flip = true;
1638c477eaa6SHansen Dsouza 
1639c477eaa6SHansen Dsouza 		pipes[pipe_cnt].pipe.src.unbounded_req_mode = false;
1640c477eaa6SHansen Dsouza 		pipes[pipe_cnt].pipe.dest.vfront_porch = timing->v_front_porch;
1641c477eaa6SHansen Dsouza 		pipes[pipe_cnt].pipe.src.dcc_rate = 3;
1642c477eaa6SHansen Dsouza 		pipes[pipe_cnt].dout.dsc_input_bpc = 0;
164339a6f3feSMelissa Wen 		DC_FP_START();
164439a6f3feSMelissa Wen 		dcn31_zero_pipe_dcc_fraction(pipes, pipe_cnt);
164539a6f3feSMelissa Wen 		DC_FP_END();
1646c477eaa6SHansen Dsouza 
1647c477eaa6SHansen Dsouza 		if (pipes[pipe_cnt].dout.dsc_enable) {
1648c477eaa6SHansen Dsouza 			switch (timing->display_color_depth) {
1649c477eaa6SHansen Dsouza 			case COLOR_DEPTH_888:
1650c477eaa6SHansen Dsouza 				pipes[pipe_cnt].dout.dsc_input_bpc = 8;
1651c477eaa6SHansen Dsouza 				break;
1652c477eaa6SHansen Dsouza 			case COLOR_DEPTH_101010:
1653c477eaa6SHansen Dsouza 				pipes[pipe_cnt].dout.dsc_input_bpc = 10;
1654c477eaa6SHansen Dsouza 				break;
1655c477eaa6SHansen Dsouza 			case COLOR_DEPTH_121212:
1656c477eaa6SHansen Dsouza 				pipes[pipe_cnt].dout.dsc_input_bpc = 12;
1657c477eaa6SHansen Dsouza 				break;
1658c477eaa6SHansen Dsouza 			default:
1659c477eaa6SHansen Dsouza 				ASSERT(0);
1660c477eaa6SHansen Dsouza 				break;
1661c477eaa6SHansen Dsouza 			}
1662c477eaa6SHansen Dsouza 		}
1663c477eaa6SHansen Dsouza 
1664c477eaa6SHansen Dsouza 		pipe_cnt++;
1665c477eaa6SHansen Dsouza 	}
1666c477eaa6SHansen Dsouza 
1667c477eaa6SHansen Dsouza 	if (pipe_cnt)
1668c477eaa6SHansen Dsouza 		context->bw_ctx.dml.ip.det_buffer_size_kbytes =
1669c477eaa6SHansen Dsouza 				(max_usable_det / DCN3_16_CRB_SEGMENT_SIZE_KB / pipe_cnt) * DCN3_16_CRB_SEGMENT_SIZE_KB;
1670c477eaa6SHansen Dsouza 	if (context->bw_ctx.dml.ip.det_buffer_size_kbytes > DCN3_16_MAX_DET_SIZE)
1671c477eaa6SHansen Dsouza 		context->bw_ctx.dml.ip.det_buffer_size_kbytes = DCN3_16_MAX_DET_SIZE;
1672c477eaa6SHansen Dsouza 	ASSERT(context->bw_ctx.dml.ip.det_buffer_size_kbytes >= DCN3_16_DEFAULT_DET_SIZE);
1673c477eaa6SHansen Dsouza 	dc->config.enable_4to1MPC = false;
1674c477eaa6SHansen Dsouza 	if (pipe_cnt == 1 && pipe->plane_state && !dc->debug.disable_z9_mpc) {
1675c477eaa6SHansen Dsouza 		if (is_dual_plane(pipe->plane_state->format)
1676c477eaa6SHansen Dsouza 				&& pipe->plane_state->src_rect.width <= 1920 && pipe->plane_state->src_rect.height <= 1080) {
1677c477eaa6SHansen Dsouza 			dc->config.enable_4to1MPC = true;
1678c477eaa6SHansen Dsouza 			context->bw_ctx.dml.ip.det_buffer_size_kbytes =
1679c477eaa6SHansen Dsouza 					(max_usable_det / DCN3_16_CRB_SEGMENT_SIZE_KB / 4) * DCN3_16_CRB_SEGMENT_SIZE_KB;
1680c477eaa6SHansen Dsouza 		} else if (!is_dual_plane(pipe->plane_state->format)) {
1681c477eaa6SHansen Dsouza 			context->bw_ctx.dml.ip.det_buffer_size_kbytes = 192;
1682c477eaa6SHansen Dsouza 			pipes[0].pipe.src.unbounded_req_mode = true;
1683c477eaa6SHansen Dsouza 		}
1684c477eaa6SHansen Dsouza 	}
1685c477eaa6SHansen Dsouza 
1686c477eaa6SHansen Dsouza 	return pipe_cnt;
1687c477eaa6SHansen Dsouza }
1688c477eaa6SHansen Dsouza 
dcn316_get_panel_config_defaults(struct dc_panel_config * panel_config)16891178ac68SIan Chen static void dcn316_get_panel_config_defaults(struct dc_panel_config *panel_config)
16901178ac68SIan Chen {
16911178ac68SIan Chen 	*panel_config = panel_config_defaults;
16921178ac68SIan Chen }
16931178ac68SIan Chen 
1694c477eaa6SHansen Dsouza static struct dc_cap_funcs cap_funcs = {
1695c477eaa6SHansen Dsouza 	.get_dcc_compression_cap = dcn20_get_dcc_compression_cap
1696c477eaa6SHansen Dsouza };
1697c477eaa6SHansen Dsouza 
1698c477eaa6SHansen Dsouza static struct resource_funcs dcn316_res_pool_funcs = {
1699c477eaa6SHansen Dsouza 	.destroy = dcn316_destroy_resource_pool,
1700c477eaa6SHansen Dsouza 	.link_enc_create = dcn31_link_encoder_create,
1701c477eaa6SHansen Dsouza 	.link_enc_create_minimal = dcn31_link_enc_create_minimal,
1702c477eaa6SHansen Dsouza 	.link_encs_assign = link_enc_cfg_link_encs_assign,
1703c477eaa6SHansen Dsouza 	.link_enc_unassign = link_enc_cfg_link_enc_unassign,
1704c477eaa6SHansen Dsouza 	.panel_cntl_create = dcn31_panel_cntl_create,
1705c477eaa6SHansen Dsouza 	.validate_bandwidth = dcn31_validate_bandwidth,
1706c477eaa6SHansen Dsouza 	.calculate_wm_and_dlg = dcn31_calculate_wm_and_dlg,
1707c477eaa6SHansen Dsouza 	.update_soc_for_wm_a = dcn31_update_soc_for_wm_a,
1708c477eaa6SHansen Dsouza 	.populate_dml_pipes = dcn316_populate_dml_pipes_from_context,
1709198f0e89SWenjing Liu 	.acquire_free_pipe_as_secondary_dpp_pipe = dcn20_acquire_free_pipe_for_layer,
171021741810SWenjing Liu 	.release_pipe = dcn20_release_pipe,
1711c477eaa6SHansen Dsouza 	.add_stream_to_ctx = dcn30_add_stream_to_ctx,
1712c477eaa6SHansen Dsouza 	.add_dsc_to_stream_resource = dcn20_add_dsc_to_stream_resource,
1713c477eaa6SHansen Dsouza 	.remove_stream_from_ctx = dcn20_remove_stream_from_ctx,
17147324d02aSMelissa Wen 	.populate_dml_writeback_from_context = dcn31_populate_dml_writeback_from_context,
17157324d02aSMelissa Wen 	.set_mcif_arb_params = dcn31_set_mcif_arb_params,
1716c477eaa6SHansen Dsouza 	.find_first_free_match_stream_enc_for_link = dcn10_find_first_free_match_stream_enc_for_link,
1717c477eaa6SHansen Dsouza 	.acquire_post_bldn_3dlut = dcn30_acquire_post_bldn_3dlut,
1718c477eaa6SHansen Dsouza 	.release_post_bldn_3dlut = dcn30_release_post_bldn_3dlut,
1719c477eaa6SHansen Dsouza 	.update_bw_bounding_box = dcn316_update_bw_bounding_box,
1720c477eaa6SHansen Dsouza 	.patch_unknown_plane_state = dcn20_patch_unknown_plane_state,
17211178ac68SIan Chen 	.get_panel_config_defaults = dcn316_get_panel_config_defaults,
17226a7fd76bSSung Lee 	.get_det_buffer_size = dcn31_get_det_buffer_size,
17239c6669c2SMichael Strauss 	.get_vstartup_for_pipe = dcn10_get_vstartup_for_pipe,
17249c6669c2SMichael Strauss 	.update_dc_state_for_encoder_switch = dcn31_update_dc_state_for_encoder_switch,
17259c6669c2SMichael Strauss 	.build_pipe_pix_clk_params = dcn20_build_pipe_pix_clk_params
1726c477eaa6SHansen Dsouza };
1727c477eaa6SHansen Dsouza 
dcn316_resource_construct(uint8_t num_virtual_links,struct dc * dc,struct dcn316_resource_pool * pool)1728c477eaa6SHansen Dsouza static bool dcn316_resource_construct(
1729c477eaa6SHansen Dsouza 	uint8_t num_virtual_links,
1730c477eaa6SHansen Dsouza 	struct dc *dc,
1731c477eaa6SHansen Dsouza 	struct dcn316_resource_pool *pool)
1732c477eaa6SHansen Dsouza {
1733c477eaa6SHansen Dsouza 	int i;
1734c477eaa6SHansen Dsouza 	struct dc_context *ctx = dc->ctx;
1735c477eaa6SHansen Dsouza 	struct irq_service_init_data init_data;
1736c477eaa6SHansen Dsouza 
1737c477eaa6SHansen Dsouza 	ctx->dc_bios->regs = &bios_regs;
1738c477eaa6SHansen Dsouza 
1739c477eaa6SHansen Dsouza 	pool->base.res_cap = &res_cap_dcn31;
1740c477eaa6SHansen Dsouza 
1741c477eaa6SHansen Dsouza 	pool->base.funcs = &dcn316_res_pool_funcs;
1742c477eaa6SHansen Dsouza 
1743c477eaa6SHansen Dsouza 	/*************************************************
1744c477eaa6SHansen Dsouza 	 *  Resource + asic cap harcoding                *
1745c477eaa6SHansen Dsouza 	 *************************************************/
1746c477eaa6SHansen Dsouza 	pool->base.underlay_pipe_index = NO_UNDERLAY_PIPE;
1747c477eaa6SHansen Dsouza 	pool->base.pipe_count = pool->base.res_cap->num_timing_generator;
1748c477eaa6SHansen Dsouza 	pool->base.mpcc_count = pool->base.res_cap->num_timing_generator;
1749c477eaa6SHansen Dsouza 	dc->caps.max_downscale_ratio = 600;
1750c477eaa6SHansen Dsouza 	dc->caps.i2c_speed_in_khz = 100;
175127fc6476SBhawanpreet Lakha 	dc->caps.i2c_speed_in_khz_hdcp = 5; /*1.5 w/a applied by default*/
1752c477eaa6SHansen Dsouza 	dc->caps.max_cursor_size = 256;
1753c477eaa6SHansen Dsouza 	dc->caps.min_horizontal_blanking_period = 80;
1754c477eaa6SHansen Dsouza 	dc->caps.dmdata_alloc_size = 2048;
175582463703SHansen Dsouza 	dc->caps.max_slave_planes = 2;
175682463703SHansen Dsouza 	dc->caps.max_slave_yuv_planes = 2;
175782463703SHansen Dsouza 	dc->caps.max_slave_rgb_planes = 2;
1758c477eaa6SHansen Dsouza 	dc->caps.post_blend_color_processing = true;
1759c477eaa6SHansen Dsouza 	dc->caps.force_dp_tps4_for_cp2520 = true;
1760da339aa4SLeo Chen 	if (dc->config.forceHBR2CP2520)
1761da339aa4SLeo Chen 		dc->caps.force_dp_tps4_for_cp2520 = false;
1762c477eaa6SHansen Dsouza 	dc->caps.dp_hpo = true;
1763068ab0cdSHamza Mahfooz 	dc->caps.dp_hdmi21_pcon_support = true;
1764c477eaa6SHansen Dsouza 	dc->caps.edp_dsc_support = true;
1765c477eaa6SHansen Dsouza 	dc->caps.extended_aux_timeout_support = true;
1766c477eaa6SHansen Dsouza 	dc->caps.dmcub_support = true;
1767c477eaa6SHansen Dsouza 	dc->caps.is_apu = true;
1768c477eaa6SHansen Dsouza 
1769c477eaa6SHansen Dsouza 	/* Color pipeline capabilities */
1770c477eaa6SHansen Dsouza 	dc->caps.color.dpp.dcn_arch = 1;
1771c477eaa6SHansen Dsouza 	dc->caps.color.dpp.input_lut_shared = 0;
1772c477eaa6SHansen Dsouza 	dc->caps.color.dpp.icsc = 1;
1773c477eaa6SHansen Dsouza 	dc->caps.color.dpp.dgam_ram = 0; // must use gamma_corr
1774c477eaa6SHansen Dsouza 	dc->caps.color.dpp.dgam_rom_caps.srgb = 1;
1775c477eaa6SHansen Dsouza 	dc->caps.color.dpp.dgam_rom_caps.bt2020 = 1;
1776c477eaa6SHansen Dsouza 	dc->caps.color.dpp.dgam_rom_caps.gamma2_2 = 1;
1777c477eaa6SHansen Dsouza 	dc->caps.color.dpp.dgam_rom_caps.pq = 1;
1778c477eaa6SHansen Dsouza 	dc->caps.color.dpp.dgam_rom_caps.hlg = 1;
1779c477eaa6SHansen Dsouza 	dc->caps.color.dpp.post_csc = 1;
1780c477eaa6SHansen Dsouza 	dc->caps.color.dpp.gamma_corr = 1;
1781c477eaa6SHansen Dsouza 	dc->caps.color.dpp.dgam_rom_for_yuv = 0;
1782c477eaa6SHansen Dsouza 
1783c477eaa6SHansen Dsouza 	dc->caps.color.dpp.hw_3d_lut = 1;
1784c477eaa6SHansen Dsouza 	dc->caps.color.dpp.ogam_ram = 1;
1785c477eaa6SHansen Dsouza 	// no OGAM ROM on DCN301
1786c477eaa6SHansen Dsouza 	dc->caps.color.dpp.ogam_rom_caps.srgb = 0;
1787c477eaa6SHansen Dsouza 	dc->caps.color.dpp.ogam_rom_caps.bt2020 = 0;
1788c477eaa6SHansen Dsouza 	dc->caps.color.dpp.ogam_rom_caps.gamma2_2 = 0;
1789c477eaa6SHansen Dsouza 	dc->caps.color.dpp.ogam_rom_caps.pq = 0;
1790c477eaa6SHansen Dsouza 	dc->caps.color.dpp.ogam_rom_caps.hlg = 0;
1791c477eaa6SHansen Dsouza 	dc->caps.color.dpp.ocsc = 0;
1792c477eaa6SHansen Dsouza 
1793c477eaa6SHansen Dsouza 	dc->caps.color.mpc.gamut_remap = 1;
1794c477eaa6SHansen Dsouza 	dc->caps.color.mpc.num_3dluts = pool->base.res_cap->num_mpc_3dlut; //2
1795c477eaa6SHansen Dsouza 	dc->caps.color.mpc.ogam_ram = 1;
1796c477eaa6SHansen Dsouza 	dc->caps.color.mpc.ogam_rom_caps.srgb = 0;
1797c477eaa6SHansen Dsouza 	dc->caps.color.mpc.ogam_rom_caps.bt2020 = 0;
1798c477eaa6SHansen Dsouza 	dc->caps.color.mpc.ogam_rom_caps.gamma2_2 = 0;
1799c477eaa6SHansen Dsouza 	dc->caps.color.mpc.ogam_rom_caps.pq = 0;
1800c477eaa6SHansen Dsouza 	dc->caps.color.mpc.ogam_rom_caps.hlg = 0;
1801c477eaa6SHansen Dsouza 	dc->caps.color.mpc.ocsc = 1;
1802c477eaa6SHansen Dsouza 
1803c477eaa6SHansen Dsouza 	/* read VBIOS LTTPR caps */
1804c477eaa6SHansen Dsouza 	{
1805c477eaa6SHansen Dsouza 		if (ctx->dc_bios->funcs->get_lttpr_caps) {
1806c477eaa6SHansen Dsouza 			enum bp_result bp_query_result;
1807c477eaa6SHansen Dsouza 			uint8_t is_vbios_lttpr_enable = 0;
1808c477eaa6SHansen Dsouza 
1809c477eaa6SHansen Dsouza 			bp_query_result = ctx->dc_bios->funcs->get_lttpr_caps(ctx->dc_bios, &is_vbios_lttpr_enable);
1810c477eaa6SHansen Dsouza 			dc->caps.vbios_lttpr_enable = (bp_query_result == BP_RESULT_OK) && !!is_vbios_lttpr_enable;
1811c477eaa6SHansen Dsouza 		}
1812c477eaa6SHansen Dsouza 
1813c477eaa6SHansen Dsouza 		/* interop bit is implicit */
1814c477eaa6SHansen Dsouza 		{
1815c477eaa6SHansen Dsouza 			dc->caps.vbios_lttpr_aware = true;
1816c477eaa6SHansen Dsouza 		}
1817c477eaa6SHansen Dsouza 	}
1818c477eaa6SHansen Dsouza 
1819c477eaa6SHansen Dsouza 	if (dc->ctx->dce_environment == DCE_ENV_PRODUCTION_DRV)
1820c477eaa6SHansen Dsouza 		dc->debug = debug_defaults_drv;
182125879d7bSQingqing Zhuo 
1822c477eaa6SHansen Dsouza 	// Init the vm_helper
1823c477eaa6SHansen Dsouza 	if (dc->vm_helper)
1824c477eaa6SHansen Dsouza 		vm_helper_init(dc->vm_helper, 16);
1825c477eaa6SHansen Dsouza 
1826c477eaa6SHansen Dsouza 	/*************************************************
1827c477eaa6SHansen Dsouza 	 *  Create resources                             *
1828c477eaa6SHansen Dsouza 	 *************************************************/
1829c477eaa6SHansen Dsouza 
1830c477eaa6SHansen Dsouza 	/* Clock Sources for Pixel Clock*/
1831c477eaa6SHansen Dsouza 	pool->base.clock_sources[DCN31_CLK_SRC_PLL0] =
1832305f0980SCharlene Liu 			dcn31_clock_source_create(ctx, ctx->dc_bios,
1833c477eaa6SHansen Dsouza 				CLOCK_SOURCE_COMBO_PHY_PLL0,
1834c477eaa6SHansen Dsouza 				&clk_src_regs[0], false);
1835c477eaa6SHansen Dsouza 	pool->base.clock_sources[DCN31_CLK_SRC_PLL1] =
1836305f0980SCharlene Liu 			dcn31_clock_source_create(ctx, ctx->dc_bios,
1837c477eaa6SHansen Dsouza 				CLOCK_SOURCE_COMBO_PHY_PLL1,
1838c477eaa6SHansen Dsouza 				&clk_src_regs[1], false);
1839c477eaa6SHansen Dsouza 	pool->base.clock_sources[DCN31_CLK_SRC_PLL2] =
1840305f0980SCharlene Liu 			dcn31_clock_source_create(ctx, ctx->dc_bios,
1841c477eaa6SHansen Dsouza 				CLOCK_SOURCE_COMBO_PHY_PLL2,
1842c477eaa6SHansen Dsouza 				&clk_src_regs[2], false);
1843c477eaa6SHansen Dsouza 	pool->base.clock_sources[DCN31_CLK_SRC_PLL3] =
1844305f0980SCharlene Liu 			dcn31_clock_source_create(ctx, ctx->dc_bios,
1845c477eaa6SHansen Dsouza 				CLOCK_SOURCE_COMBO_PHY_PLL3,
1846c477eaa6SHansen Dsouza 				&clk_src_regs[3], false);
1847c477eaa6SHansen Dsouza 	pool->base.clock_sources[DCN31_CLK_SRC_PLL4] =
1848305f0980SCharlene Liu 			dcn31_clock_source_create(ctx, ctx->dc_bios,
1849c477eaa6SHansen Dsouza 				CLOCK_SOURCE_COMBO_PHY_PLL4,
1850c477eaa6SHansen Dsouza 				&clk_src_regs[4], false);
1851c477eaa6SHansen Dsouza 
1852c477eaa6SHansen Dsouza 	pool->base.clk_src_count = DCN30_CLK_SRC_TOTAL;
1853c477eaa6SHansen Dsouza 
1854c477eaa6SHansen Dsouza 	/* todo: not reuse phy_pll registers */
1855c477eaa6SHansen Dsouza 	pool->base.dp_clock_source =
1856c477eaa6SHansen Dsouza 			dcn31_clock_source_create(ctx, ctx->dc_bios,
1857c477eaa6SHansen Dsouza 				CLOCK_SOURCE_ID_DP_DTO,
1858c477eaa6SHansen Dsouza 				&clk_src_regs[0], true);
1859c477eaa6SHansen Dsouza 
1860c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.clk_src_count; i++) {
1861c477eaa6SHansen Dsouza 		if (pool->base.clock_sources[i] == NULL) {
1862c477eaa6SHansen Dsouza 			dm_error("DC: failed to create clock sources!\n");
1863c477eaa6SHansen Dsouza 			BREAK_TO_DEBUGGER();
1864c477eaa6SHansen Dsouza 			goto create_fail;
1865c477eaa6SHansen Dsouza 		}
1866c477eaa6SHansen Dsouza 	}
1867c477eaa6SHansen Dsouza 
1868c477eaa6SHansen Dsouza 	/* TODO: DCCG */
1869c477eaa6SHansen Dsouza 	pool->base.dccg = dccg31_create(ctx, &dccg_regs, &dccg_shift, &dccg_mask);
1870c477eaa6SHansen Dsouza 	if (pool->base.dccg == NULL) {
1871c477eaa6SHansen Dsouza 		dm_error("DC: failed to create dccg!\n");
1872c477eaa6SHansen Dsouza 		BREAK_TO_DEBUGGER();
1873c477eaa6SHansen Dsouza 		goto create_fail;
1874c477eaa6SHansen Dsouza 	}
1875c477eaa6SHansen Dsouza 
1876c477eaa6SHansen Dsouza 	/* TODO: IRQ */
1877c477eaa6SHansen Dsouza 	init_data.ctx = dc->ctx;
1878c477eaa6SHansen Dsouza 	pool->base.irqs = dal_irq_service_dcn31_create(&init_data);
1879c477eaa6SHansen Dsouza 	if (!pool->base.irqs)
1880c477eaa6SHansen Dsouza 		goto create_fail;
1881c477eaa6SHansen Dsouza 
1882c477eaa6SHansen Dsouza 	/* HUBBUB */
1883c477eaa6SHansen Dsouza 	pool->base.hubbub = dcn31_hubbub_create(ctx);
1884c477eaa6SHansen Dsouza 	if (pool->base.hubbub == NULL) {
1885c477eaa6SHansen Dsouza 		BREAK_TO_DEBUGGER();
1886c477eaa6SHansen Dsouza 		dm_error("DC: failed to create hubbub!\n");
1887c477eaa6SHansen Dsouza 		goto create_fail;
1888c477eaa6SHansen Dsouza 	}
1889c477eaa6SHansen Dsouza 
1890c477eaa6SHansen Dsouza 	/* HUBPs, DPPs, OPPs and TGs */
1891c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.pipe_count; i++) {
1892c477eaa6SHansen Dsouza 		pool->base.hubps[i] = dcn31_hubp_create(ctx, i);
1893c477eaa6SHansen Dsouza 		if (pool->base.hubps[i] == NULL) {
1894c477eaa6SHansen Dsouza 			BREAK_TO_DEBUGGER();
1895c477eaa6SHansen Dsouza 			dm_error(
1896c477eaa6SHansen Dsouza 				"DC: failed to create hubps!\n");
1897c477eaa6SHansen Dsouza 			goto create_fail;
1898c477eaa6SHansen Dsouza 		}
1899c477eaa6SHansen Dsouza 
1900c477eaa6SHansen Dsouza 		pool->base.dpps[i] = dcn31_dpp_create(ctx, i);
1901c477eaa6SHansen Dsouza 		if (pool->base.dpps[i] == NULL) {
1902c477eaa6SHansen Dsouza 			BREAK_TO_DEBUGGER();
1903c477eaa6SHansen Dsouza 			dm_error(
1904c477eaa6SHansen Dsouza 				"DC: failed to create dpps!\n");
1905c477eaa6SHansen Dsouza 			goto create_fail;
1906c477eaa6SHansen Dsouza 		}
1907c477eaa6SHansen Dsouza 	}
1908c477eaa6SHansen Dsouza 
1909c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_opp; i++) {
1910c477eaa6SHansen Dsouza 		pool->base.opps[i] = dcn31_opp_create(ctx, i);
1911c477eaa6SHansen Dsouza 		if (pool->base.opps[i] == NULL) {
1912c477eaa6SHansen Dsouza 			BREAK_TO_DEBUGGER();
1913c477eaa6SHansen Dsouza 			dm_error(
1914c477eaa6SHansen Dsouza 				"DC: failed to create output pixel processor!\n");
1915c477eaa6SHansen Dsouza 			goto create_fail;
1916c477eaa6SHansen Dsouza 		}
1917c477eaa6SHansen Dsouza 	}
1918c477eaa6SHansen Dsouza 
1919c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1920c477eaa6SHansen Dsouza 		pool->base.timing_generators[i] = dcn31_timing_generator_create(
1921c477eaa6SHansen Dsouza 				ctx, i);
1922c477eaa6SHansen Dsouza 		if (pool->base.timing_generators[i] == NULL) {
1923c477eaa6SHansen Dsouza 			BREAK_TO_DEBUGGER();
1924c477eaa6SHansen Dsouza 			dm_error("DC: failed to create tg!\n");
1925c477eaa6SHansen Dsouza 			goto create_fail;
1926c477eaa6SHansen Dsouza 		}
1927c477eaa6SHansen Dsouza 	}
1928c477eaa6SHansen Dsouza 	pool->base.timing_generator_count = i;
1929c477eaa6SHansen Dsouza 
1930c477eaa6SHansen Dsouza 	/* PSR */
1931c477eaa6SHansen Dsouza 	pool->base.psr = dmub_psr_create(ctx);
1932c477eaa6SHansen Dsouza 	if (pool->base.psr == NULL) {
1933c477eaa6SHansen Dsouza 		dm_error("DC: failed to create psr obj!\n");
1934c477eaa6SHansen Dsouza 		BREAK_TO_DEBUGGER();
1935c477eaa6SHansen Dsouza 		goto create_fail;
1936c477eaa6SHansen Dsouza 	}
1937c477eaa6SHansen Dsouza 
1938c477eaa6SHansen Dsouza 	/* ABM */
1939c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_timing_generator; i++) {
1940c477eaa6SHansen Dsouza 		pool->base.multiple_abms[i] = dmub_abm_create(ctx,
1941c477eaa6SHansen Dsouza 				&abm_regs[i],
1942c477eaa6SHansen Dsouza 				&abm_shift,
1943c477eaa6SHansen Dsouza 				&abm_mask);
1944c477eaa6SHansen Dsouza 		if (pool->base.multiple_abms[i] == NULL) {
1945c477eaa6SHansen Dsouza 			dm_error("DC: failed to create abm for pipe %d!\n", i);
1946c477eaa6SHansen Dsouza 			BREAK_TO_DEBUGGER();
1947c477eaa6SHansen Dsouza 			goto create_fail;
1948c477eaa6SHansen Dsouza 		}
1949c477eaa6SHansen Dsouza 	}
1950c477eaa6SHansen Dsouza 
1951c477eaa6SHansen Dsouza 	/* MPC and DSC */
1952c477eaa6SHansen Dsouza 	pool->base.mpc = dcn31_mpc_create(ctx, pool->base.mpcc_count, pool->base.res_cap->num_mpc_3dlut);
1953c477eaa6SHansen Dsouza 	if (pool->base.mpc == NULL) {
1954c477eaa6SHansen Dsouza 		BREAK_TO_DEBUGGER();
1955c477eaa6SHansen Dsouza 		dm_error("DC: failed to create mpc!\n");
1956c477eaa6SHansen Dsouza 		goto create_fail;
1957c477eaa6SHansen Dsouza 	}
1958c477eaa6SHansen Dsouza 
1959c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_dsc; i++) {
1960c477eaa6SHansen Dsouza 		pool->base.dscs[i] = dcn31_dsc_create(ctx, i);
1961c477eaa6SHansen Dsouza 		if (pool->base.dscs[i] == NULL) {
1962c477eaa6SHansen Dsouza 			BREAK_TO_DEBUGGER();
1963c477eaa6SHansen Dsouza 			dm_error("DC: failed to create display stream compressor %d!\n", i);
1964c477eaa6SHansen Dsouza 			goto create_fail;
1965c477eaa6SHansen Dsouza 		}
1966c477eaa6SHansen Dsouza 	}
1967c477eaa6SHansen Dsouza 
1968c477eaa6SHansen Dsouza 	/* DWB and MMHUBBUB */
1969c477eaa6SHansen Dsouza 	if (!dcn31_dwbc_create(ctx, &pool->base)) {
1970c477eaa6SHansen Dsouza 		BREAK_TO_DEBUGGER();
1971c477eaa6SHansen Dsouza 		dm_error("DC: failed to create dwbc!\n");
1972c477eaa6SHansen Dsouza 		goto create_fail;
1973c477eaa6SHansen Dsouza 	}
1974c477eaa6SHansen Dsouza 
1975c477eaa6SHansen Dsouza 	if (!dcn31_mmhubbub_create(ctx, &pool->base)) {
1976c477eaa6SHansen Dsouza 		BREAK_TO_DEBUGGER();
1977c477eaa6SHansen Dsouza 		dm_error("DC: failed to create mcif_wb!\n");
1978c477eaa6SHansen Dsouza 		goto create_fail;
1979c477eaa6SHansen Dsouza 	}
1980c477eaa6SHansen Dsouza 
1981c477eaa6SHansen Dsouza 	/* AUX and I2C */
1982c477eaa6SHansen Dsouza 	for (i = 0; i < pool->base.res_cap->num_ddc; i++) {
1983c477eaa6SHansen Dsouza 		pool->base.engines[i] = dcn31_aux_engine_create(ctx, i);
1984c477eaa6SHansen Dsouza 		if (pool->base.engines[i] == NULL) {
1985c477eaa6SHansen Dsouza 			BREAK_TO_DEBUGGER();
1986c477eaa6SHansen Dsouza 			dm_error(
1987c477eaa6SHansen Dsouza 				"DC:failed to create aux engine!!\n");
1988c477eaa6SHansen Dsouza 			goto create_fail;
1989c477eaa6SHansen Dsouza 		}
1990c477eaa6SHansen Dsouza 		pool->base.hw_i2cs[i] = dcn31_i2c_hw_create(ctx, i);
1991c477eaa6SHansen Dsouza 		if (pool->base.hw_i2cs[i] == NULL) {
1992c477eaa6SHansen Dsouza 			BREAK_TO_DEBUGGER();
1993c477eaa6SHansen Dsouza 			dm_error(
1994c477eaa6SHansen Dsouza 				"DC:failed to create hw i2c!!\n");
1995c477eaa6SHansen Dsouza 			goto create_fail;
1996c477eaa6SHansen Dsouza 		}
1997c477eaa6SHansen Dsouza 		pool->base.sw_i2cs[i] = NULL;
1998c477eaa6SHansen Dsouza 	}
1999c477eaa6SHansen Dsouza 
2000c477eaa6SHansen Dsouza 	/* Audio, Stream Encoders including HPO and virtual, MPC 3D LUTs */
2001c477eaa6SHansen Dsouza 	if (!resource_construct(num_virtual_links, dc, &pool->base,
200225879d7bSQingqing Zhuo 			&res_create_funcs))
2003c477eaa6SHansen Dsouza 		goto create_fail;
2004c477eaa6SHansen Dsouza 
2005c477eaa6SHansen Dsouza 	/* HW Sequencer and Plane caps */
2006c477eaa6SHansen Dsouza 	dcn31_hw_sequencer_construct(dc);
2007c477eaa6SHansen Dsouza 
2008c477eaa6SHansen Dsouza 	dc->caps.max_planes =  pool->base.pipe_count;
2009c477eaa6SHansen Dsouza 
2010c477eaa6SHansen Dsouza 	for (i = 0; i < dc->caps.max_planes; ++i)
2011c477eaa6SHansen Dsouza 		dc->caps.planes[i] = plane_cap;
2012c477eaa6SHansen Dsouza 
2013*d7b618bcSDillon Varone 	dc->caps.max_odm_combine_factor = 4;
2014*d7b618bcSDillon Varone 
2015c477eaa6SHansen Dsouza 	dc->cap_funcs = cap_funcs;
2016c477eaa6SHansen Dsouza 
2017c477eaa6SHansen Dsouza 	dc->dcn_ip->max_num_dpp = dcn3_16_ip.max_num_dpp;
2018c477eaa6SHansen Dsouza 
2019c477eaa6SHansen Dsouza 	return true;
2020c477eaa6SHansen Dsouza 
2021c477eaa6SHansen Dsouza create_fail:
2022c477eaa6SHansen Dsouza 
2023c477eaa6SHansen Dsouza 	dcn316_resource_destruct(pool);
2024c477eaa6SHansen Dsouza 
2025c477eaa6SHansen Dsouza 	return false;
2026c477eaa6SHansen Dsouza }
2027c477eaa6SHansen Dsouza 
dcn316_create_resource_pool(const struct dc_init_data * init_data,struct dc * dc)2028c477eaa6SHansen Dsouza struct resource_pool *dcn316_create_resource_pool(
2029c477eaa6SHansen Dsouza 		const struct dc_init_data *init_data,
2030c477eaa6SHansen Dsouza 		struct dc *dc)
2031c477eaa6SHansen Dsouza {
2032c477eaa6SHansen Dsouza 	struct dcn316_resource_pool *pool =
2033c477eaa6SHansen Dsouza 		kzalloc(sizeof(struct dcn316_resource_pool), GFP_KERNEL);
2034c477eaa6SHansen Dsouza 
2035c477eaa6SHansen Dsouza 	if (!pool)
2036c477eaa6SHansen Dsouza 		return NULL;
2037c477eaa6SHansen Dsouza 
2038c477eaa6SHansen Dsouza 	if (dcn316_resource_construct(init_data->num_virtual_links, dc, pool))
2039c477eaa6SHansen Dsouza 		return &pool->base;
2040c477eaa6SHansen Dsouza 
2041c477eaa6SHansen Dsouza 	BREAK_TO_DEBUGGER();
2042c477eaa6SHansen Dsouza 	kfree(pool);
2043c477eaa6SHansen Dsouza 	return NULL;
2044c477eaa6SHansen Dsouza }
2045