xref: /linux/drivers/gpu/drm/amd/display/dc/optc/dcn301/dcn301_optc.c (revision ab93e0dd72c37d378dd936f031ffb83ff2bd87ce)
1d1792509SAurabindo Pillai /*
2d1792509SAurabindo Pillai  * Copyright 2020 Advanced Micro Devices, Inc.
3d1792509SAurabindo Pillai  *
4d1792509SAurabindo Pillai  * Permission is hereby granted, free of charge, to any person obtaining a
5d1792509SAurabindo Pillai  * copy of this software and associated documentation files (the "Software"),
6d1792509SAurabindo Pillai  * to deal in the Software without restriction, including without limitation
7d1792509SAurabindo Pillai  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8d1792509SAurabindo Pillai  * and/or sell copies of the Software, and to permit persons to whom the
9d1792509SAurabindo Pillai  * Software is furnished to do so, subject to the following conditions:
10d1792509SAurabindo Pillai  *
11d1792509SAurabindo Pillai  * The above copyright notice and this permission notice shall be included in
12d1792509SAurabindo Pillai  * all copies or substantial portions of the Software.
13d1792509SAurabindo Pillai  *
14d1792509SAurabindo Pillai  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15d1792509SAurabindo Pillai  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16d1792509SAurabindo Pillai  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17d1792509SAurabindo Pillai  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18d1792509SAurabindo Pillai  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19d1792509SAurabindo Pillai  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20d1792509SAurabindo Pillai  * OTHER DEALINGS IN THE SOFTWARE.
21d1792509SAurabindo Pillai  *
22d1792509SAurabindo Pillai  * Authors: AMD
23d1792509SAurabindo Pillai  *
24d1792509SAurabindo Pillai  */
25d1792509SAurabindo Pillai 
26d1792509SAurabindo Pillai #include "reg_helper.h"
27d1792509SAurabindo Pillai #include "dcn301_optc.h"
28d1792509SAurabindo Pillai #include "dc.h"
29d1792509SAurabindo Pillai #include "dcn_calc_math.h"
30d1792509SAurabindo Pillai #include "dc_dmub_srv.h"
31d1792509SAurabindo Pillai 
32d1792509SAurabindo Pillai #include "dml/dcn30/dcn30_fpu.h"
33d1792509SAurabindo Pillai #include "dc_trace.h"
34d1792509SAurabindo Pillai 
35d1792509SAurabindo Pillai #define REG(reg)\
36d1792509SAurabindo Pillai 	optc1->tg_regs->reg
37d1792509SAurabindo Pillai 
38d1792509SAurabindo Pillai #define CTX \
39d1792509SAurabindo Pillai 	optc1->base.ctx
40d1792509SAurabindo Pillai 
41d1792509SAurabindo Pillai #undef FN
42d1792509SAurabindo Pillai #define FN(reg_name, field_name) \
43d1792509SAurabindo Pillai 	optc1->tg_shift->field_name, optc1->tg_mask->field_name
44d1792509SAurabindo Pillai 
45d1792509SAurabindo Pillai 
46d1792509SAurabindo Pillai /**
47d1792509SAurabindo Pillai  * optc301_set_drr() - Program dynamic refresh rate registers m_OTGx_OTG_V_TOTAL_*.
48d1792509SAurabindo Pillai  *
49d1792509SAurabindo Pillai  * @optc: timing_generator instance.
50d1792509SAurabindo Pillai  * @params: parameters used for Dynamic Refresh Rate.
51d1792509SAurabindo Pillai  */
optc301_set_drr(struct timing_generator * optc,const struct drr_params * params)52d1792509SAurabindo Pillai void optc301_set_drr(
53d1792509SAurabindo Pillai 	struct timing_generator *optc,
54d1792509SAurabindo Pillai 	const struct drr_params *params)
55d1792509SAurabindo Pillai {
56d1792509SAurabindo Pillai 	struct optc *optc1 = DCN10TG_FROM_TG(optc);
57d1792509SAurabindo Pillai 
58d1792509SAurabindo Pillai 	if (params != NULL &&
59d1792509SAurabindo Pillai 		params->vertical_total_max > 0 &&
60d1792509SAurabindo Pillai 		params->vertical_total_min > 0) {
61d1792509SAurabindo Pillai 
62d1792509SAurabindo Pillai 		if (params->vertical_total_mid != 0) {
63d1792509SAurabindo Pillai 
64d1792509SAurabindo Pillai 			REG_SET(OTG_V_TOTAL_MID, 0,
65d1792509SAurabindo Pillai 				OTG_V_TOTAL_MID, params->vertical_total_mid - 1);
66d1792509SAurabindo Pillai 
67d1792509SAurabindo Pillai 			REG_UPDATE_2(OTG_V_TOTAL_CONTROL,
68d1792509SAurabindo Pillai 					OTG_VTOTAL_MID_REPLACING_MAX_EN, 1,
69d1792509SAurabindo Pillai 					OTG_VTOTAL_MID_FRAME_NUM,
70d1792509SAurabindo Pillai 					(uint8_t)params->vertical_total_mid_frame_num);
71d1792509SAurabindo Pillai 
72d1792509SAurabindo Pillai 		}
73d1792509SAurabindo Pillai 
74d1792509SAurabindo Pillai 		optc->funcs->set_vtotal_min_max(optc, params->vertical_total_min - 1, params->vertical_total_max - 1);
75d1792509SAurabindo Pillai 
76d1792509SAurabindo Pillai 		REG_UPDATE_5(OTG_V_TOTAL_CONTROL,
77d1792509SAurabindo Pillai 				OTG_V_TOTAL_MIN_SEL, 1,
78d1792509SAurabindo Pillai 				OTG_V_TOTAL_MAX_SEL, 1,
79d1792509SAurabindo Pillai 				OTG_FORCE_LOCK_ON_EVENT, 0,
80d1792509SAurabindo Pillai 				OTG_SET_V_TOTAL_MIN_MASK_EN, 0,
81d1792509SAurabindo Pillai 				OTG_SET_V_TOTAL_MIN_MASK, 0);
82d1792509SAurabindo Pillai 		// Setup manual flow control for EOF via TRIG_A
83d1792509SAurabindo Pillai 		optc->funcs->setup_manual_trigger(optc);
84d1792509SAurabindo Pillai 
85d1792509SAurabindo Pillai 	} else {
86d1792509SAurabindo Pillai 		REG_UPDATE_4(OTG_V_TOTAL_CONTROL,
87d1792509SAurabindo Pillai 				OTG_SET_V_TOTAL_MIN_MASK, 0,
88d1792509SAurabindo Pillai 				OTG_V_TOTAL_MIN_SEL, 0,
89d1792509SAurabindo Pillai 				OTG_V_TOTAL_MAX_SEL, 0,
90d1792509SAurabindo Pillai 				OTG_FORCE_LOCK_ON_EVENT, 0);
91d1792509SAurabindo Pillai 
92d1792509SAurabindo Pillai 		optc->funcs->set_vtotal_min_max(optc, 0, 0);
93d1792509SAurabindo Pillai 	}
94d1792509SAurabindo Pillai }
95d1792509SAurabindo Pillai 
96d1792509SAurabindo Pillai 
optc301_setup_manual_trigger(struct timing_generator * optc)97d1792509SAurabindo Pillai void optc301_setup_manual_trigger(struct timing_generator *optc)
98d1792509SAurabindo Pillai {
99d1792509SAurabindo Pillai 	struct optc *optc1 = DCN10TG_FROM_TG(optc);
100d1792509SAurabindo Pillai 
101d1792509SAurabindo Pillai 	REG_SET_8(OTG_TRIGA_CNTL, 0,
102d1792509SAurabindo Pillai 			OTG_TRIGA_SOURCE_SELECT, 21,
103d1792509SAurabindo Pillai 			OTG_TRIGA_SOURCE_PIPE_SELECT, optc->inst,
104d1792509SAurabindo Pillai 			OTG_TRIGA_RISING_EDGE_DETECT_CNTL, 1,
105d1792509SAurabindo Pillai 			OTG_TRIGA_FALLING_EDGE_DETECT_CNTL, 0,
106d1792509SAurabindo Pillai 			OTG_TRIGA_POLARITY_SELECT, 0,
107d1792509SAurabindo Pillai 			OTG_TRIGA_FREQUENCY_SELECT, 0,
108d1792509SAurabindo Pillai 			OTG_TRIGA_DELAY, 0,
109d1792509SAurabindo Pillai 			OTG_TRIGA_CLEAR, 1);
110d1792509SAurabindo Pillai }
111d1792509SAurabindo Pillai 
112*347efe5bSChristophe JAILLET static const struct timing_generator_funcs dcn30_tg_funcs = {
113d1792509SAurabindo Pillai 		.validate_timing = optc1_validate_timing,
114d1792509SAurabindo Pillai 		.program_timing = optc1_program_timing,
115d1792509SAurabindo Pillai 		.setup_vertical_interrupt0 = optc1_setup_vertical_interrupt0,
116d1792509SAurabindo Pillai 		.setup_vertical_interrupt1 = optc1_setup_vertical_interrupt1,
117d1792509SAurabindo Pillai 		.setup_vertical_interrupt2 = optc1_setup_vertical_interrupt2,
118d1792509SAurabindo Pillai 		.program_global_sync = optc1_program_global_sync,
119d1792509SAurabindo Pillai 		.enable_crtc = optc2_enable_crtc,
120d1792509SAurabindo Pillai 		.disable_crtc = optc1_disable_crtc,
121d1792509SAurabindo Pillai 		/* used by enable_timing_synchronization. Not need for FPGA */
122d1792509SAurabindo Pillai 		.is_counter_moving = optc1_is_counter_moving,
123d1792509SAurabindo Pillai 		.get_position = optc1_get_position,
124d1792509SAurabindo Pillai 		.get_frame_count = optc1_get_vblank_counter,
125d1792509SAurabindo Pillai 		.get_scanoutpos = optc1_get_crtc_scanoutpos,
126d1792509SAurabindo Pillai 		.get_otg_active_size = optc1_get_otg_active_size,
127d1792509SAurabindo Pillai 		.set_early_control = optc1_set_early_control,
128d1792509SAurabindo Pillai 		/* used by enable_timing_synchronization. Not need for FPGA */
129d1792509SAurabindo Pillai 		.wait_for_state = optc1_wait_for_state,
130d1792509SAurabindo Pillai 		.set_blank_color = optc3_program_blank_color,
131d1792509SAurabindo Pillai 		.did_triggered_reset_occur = optc1_did_triggered_reset_occur,
132d1792509SAurabindo Pillai 		.triplebuffer_lock = optc3_triplebuffer_lock,
133d1792509SAurabindo Pillai 		.triplebuffer_unlock = optc2_triplebuffer_unlock,
134d1792509SAurabindo Pillai 		.enable_reset_trigger = optc1_enable_reset_trigger,
135d1792509SAurabindo Pillai 		.enable_crtc_reset = optc1_enable_crtc_reset,
136d1792509SAurabindo Pillai 		.disable_reset_trigger = optc1_disable_reset_trigger,
137d1792509SAurabindo Pillai 		.lock = optc3_lock,
138d1792509SAurabindo Pillai 		.unlock = optc1_unlock,
139d1792509SAurabindo Pillai 		.lock_doublebuffer_enable = optc3_lock_doublebuffer_enable,
140d1792509SAurabindo Pillai 		.lock_doublebuffer_disable = optc3_lock_doublebuffer_disable,
141d1792509SAurabindo Pillai 		.enable_optc_clock = optc1_enable_optc_clock,
142d1792509SAurabindo Pillai 		.set_drr = optc301_set_drr,
143d1792509SAurabindo Pillai 		.get_last_used_drr_vtotal = optc2_get_last_used_drr_vtotal,
144d1792509SAurabindo Pillai 		.set_vtotal_min_max = optc3_set_vtotal_min_max,
145d1792509SAurabindo Pillai 		.set_static_screen_control = optc1_set_static_screen_control,
146d1792509SAurabindo Pillai 		.program_stereo = optc1_program_stereo,
147d1792509SAurabindo Pillai 		.is_stereo_left_eye = optc1_is_stereo_left_eye,
148d1792509SAurabindo Pillai 		.tg_init = optc3_tg_init,
149d1792509SAurabindo Pillai 		.is_tg_enabled = optc1_is_tg_enabled,
150d1792509SAurabindo Pillai 		.is_optc_underflow_occurred = optc1_is_optc_underflow_occurred,
151d1792509SAurabindo Pillai 		.clear_optc_underflow = optc1_clear_optc_underflow,
152d1792509SAurabindo Pillai 		.setup_global_swap_lock = NULL,
153d1792509SAurabindo Pillai 		.get_crc = optc1_get_crc,
154d1792509SAurabindo Pillai 		.configure_crc = optc2_configure_crc,
155d1792509SAurabindo Pillai 		.set_dsc_config = optc3_set_dsc_config,
156d1792509SAurabindo Pillai 		.get_dsc_status = optc2_get_dsc_status,
157d1792509SAurabindo Pillai 		.set_dwb_source = NULL,
158d1792509SAurabindo Pillai 		.set_odm_bypass = optc3_set_odm_bypass,
159d1792509SAurabindo Pillai 		.set_odm_combine = optc3_set_odm_combine,
160d1792509SAurabindo Pillai 		.get_optc_source = optc2_get_optc_source,
161d1792509SAurabindo Pillai 		.set_out_mux = optc3_set_out_mux,
162d1792509SAurabindo Pillai 		.set_drr_trigger_window = optc3_set_drr_trigger_window,
163d1792509SAurabindo Pillai 		.set_vtotal_change_limit = optc3_set_vtotal_change_limit,
164d1792509SAurabindo Pillai 		.set_gsl = optc2_set_gsl,
165d1792509SAurabindo Pillai 		.set_gsl_source_select = optc2_set_gsl_source_select,
166d1792509SAurabindo Pillai 		.set_vtg_params = optc1_set_vtg_params,
167d1792509SAurabindo Pillai 		.program_manual_trigger = optc2_program_manual_trigger,
168d1792509SAurabindo Pillai 		.setup_manual_trigger = optc301_setup_manual_trigger,
169d1792509SAurabindo Pillai 		.get_hw_timing = optc1_get_hw_timing,
170d1792509SAurabindo Pillai 		.wait_drr_doublebuffer_pending_clear = optc3_wait_drr_doublebuffer_pending_clear,
171e6a901a0SWenjing Liu 		.is_two_pixels_per_container = optc1_is_two_pixels_per_container,
172faee3edfSAlvin Lee 		.get_optc_double_buffer_pending = optc3_get_optc_double_buffer_pending,
173faee3edfSAlvin Lee 		.get_otg_double_buffer_pending = optc3_get_otg_update_pending,
174faee3edfSAlvin Lee 		.get_pipe_update_pending = optc3_get_pipe_update_pending,
17506b0a4adSJosip Pavic 		.read_otg_state = optc1_read_otg_state,
176d1792509SAurabindo Pillai };
177d1792509SAurabindo Pillai 
dcn301_timing_generator_init(struct optc * optc1)178d1792509SAurabindo Pillai void dcn301_timing_generator_init(struct optc *optc1)
179d1792509SAurabindo Pillai {
180d1792509SAurabindo Pillai 	optc1->base.funcs = &dcn30_tg_funcs;
181d1792509SAurabindo Pillai 
182d1792509SAurabindo Pillai 	optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1;
183d1792509SAurabindo Pillai 	optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1;
184d1792509SAurabindo Pillai 
185d1792509SAurabindo Pillai 	optc1->min_h_blank = 32;
186d1792509SAurabindo Pillai 	optc1->min_v_blank = 3;
187d1792509SAurabindo Pillai 	optc1->min_v_blank_interlace = 5;
188d1792509SAurabindo Pillai 	optc1->min_h_sync_width = 4;
189d1792509SAurabindo Pillai 	optc1->min_v_sync_width = 1;
190d1792509SAurabindo Pillai }
191