12d78b3a1SHarry Wentland /*
22d78b3a1SHarry Wentland * Copyright 2012-15 Advanced Micro Devices, Inc.
32d78b3a1SHarry Wentland *
42d78b3a1SHarry Wentland * Permission is hereby granted, free of charge, to any person obtaining a
52d78b3a1SHarry Wentland * copy of this software and associated documentation files (the "Software"),
62d78b3a1SHarry Wentland * to deal in the Software without restriction, including without limitation
72d78b3a1SHarry Wentland * the rights to use, copy, modify, merge, publish, distribute, sublicense,
82d78b3a1SHarry Wentland * and/or sell copies of the Software, and to permit persons to whom the
92d78b3a1SHarry Wentland * Software is furnished to do so, subject to the following conditions:
102d78b3a1SHarry Wentland *
112d78b3a1SHarry Wentland * The above copyright notice and this permission notice shall be included in
122d78b3a1SHarry Wentland * all copies or substantial portions of the Software.
132d78b3a1SHarry Wentland *
142d78b3a1SHarry Wentland * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
152d78b3a1SHarry Wentland * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
162d78b3a1SHarry Wentland * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
172d78b3a1SHarry Wentland * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
182d78b3a1SHarry Wentland * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
192d78b3a1SHarry Wentland * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
202d78b3a1SHarry Wentland * OTHER DEALINGS IN THE SOFTWARE.
212d78b3a1SHarry Wentland *
222d78b3a1SHarry Wentland * Authors: AMD
232d78b3a1SHarry Wentland *
242d78b3a1SHarry Wentland */
252d78b3a1SHarry Wentland
262d78b3a1SHarry Wentland #include "reg_helper.h"
272d78b3a1SHarry Wentland #include "dcn20_optc.h"
282d78b3a1SHarry Wentland #include "dc.h"
292d78b3a1SHarry Wentland
302d78b3a1SHarry Wentland #define REG(reg)\
312d78b3a1SHarry Wentland optc1->tg_regs->reg
322d78b3a1SHarry Wentland
332d78b3a1SHarry Wentland #define CTX \
342d78b3a1SHarry Wentland optc1->base.ctx
352d78b3a1SHarry Wentland
362d78b3a1SHarry Wentland #undef FN
372d78b3a1SHarry Wentland #define FN(reg_name, field_name) \
382d78b3a1SHarry Wentland optc1->tg_shift->field_name, optc1->tg_mask->field_name
392d78b3a1SHarry Wentland
402d78b3a1SHarry Wentland /**
41a4d4db72SSrinivasan Shanmugam * optc2_enable_crtc() - Enable CRTC - call ASIC Control Object to enable Timing generator.
42a4d4db72SSrinivasan Shanmugam *
43a4d4db72SSrinivasan Shanmugam * @optc: timing_generator instance.
44a4d4db72SSrinivasan Shanmugam *
45a4d4db72SSrinivasan Shanmugam * Return: If CRTC is enabled, return true.
46a4d4db72SSrinivasan Shanmugam *
472d78b3a1SHarry Wentland */
optc2_enable_crtc(struct timing_generator * optc)482d78b3a1SHarry Wentland bool optc2_enable_crtc(struct timing_generator *optc)
492d78b3a1SHarry Wentland {
502d78b3a1SHarry Wentland /* TODO FPGA wait for answer
512d78b3a1SHarry Wentland * OTG_MASTER_UPDATE_MODE != CRTC_MASTER_UPDATE_MODE
522d78b3a1SHarry Wentland * OTG_MASTER_UPDATE_LOCK != CRTC_MASTER_UPDATE_LOCK
532d78b3a1SHarry Wentland */
542d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
552d78b3a1SHarry Wentland
562d78b3a1SHarry Wentland /* opp instance for OTG. For DCN1.0, ODM is remoed.
572d78b3a1SHarry Wentland * OPP and OPTC should 1:1 mapping
582d78b3a1SHarry Wentland */
592d78b3a1SHarry Wentland REG_UPDATE(OPTC_DATA_SOURCE_SELECT,
602d78b3a1SHarry Wentland OPTC_SEG0_SRC_SEL, optc->inst);
612d78b3a1SHarry Wentland
622d78b3a1SHarry Wentland /* VTG enable first is for HW workaround */
632d78b3a1SHarry Wentland REG_UPDATE(CONTROL,
642d78b3a1SHarry Wentland VTG0_ENABLE, 1);
652d78b3a1SHarry Wentland
66ad51b4acSNicholas Kazlauskas REG_SEQ_START();
67ad51b4acSNicholas Kazlauskas
682d78b3a1SHarry Wentland /* Enable CRTC */
692d78b3a1SHarry Wentland REG_UPDATE_2(OTG_CONTROL,
702d78b3a1SHarry Wentland OTG_DISABLE_POINT_CNTL, 3,
712d78b3a1SHarry Wentland OTG_MASTER_EN, 1);
722d78b3a1SHarry Wentland
73ad51b4acSNicholas Kazlauskas REG_SEQ_SUBMIT();
74ad51b4acSNicholas Kazlauskas REG_SEQ_WAIT_DONE();
75ad51b4acSNicholas Kazlauskas
762d78b3a1SHarry Wentland return true;
772d78b3a1SHarry Wentland }
782d78b3a1SHarry Wentland
792d78b3a1SHarry Wentland /**
80a4d4db72SSrinivasan Shanmugam * optc2_set_gsl() - Assign OTG to GSL groups,
81a4d4db72SSrinivasan Shanmugam * set one of the OTGs to be master & rest are slaves
82a4d4db72SSrinivasan Shanmugam *
83a4d4db72SSrinivasan Shanmugam * @optc: timing_generator instance.
84a4d4db72SSrinivasan Shanmugam * @params: pointer to gsl_params
852d78b3a1SHarry Wentland */
optc2_set_gsl(struct timing_generator * optc,const struct gsl_params * params)862d78b3a1SHarry Wentland void optc2_set_gsl(struct timing_generator *optc,
872d78b3a1SHarry Wentland const struct gsl_params *params)
882d78b3a1SHarry Wentland {
892d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
902d78b3a1SHarry Wentland
91a4d4db72SSrinivasan Shanmugam /*
922d78b3a1SHarry Wentland * There are (MAX_OPTC+1)/2 gsl groups available for use.
932d78b3a1SHarry Wentland * In each group (assign an OTG to a group by setting OTG_GSLX_EN = 1,
942d78b3a1SHarry Wentland * set one of the OTGs to be the master (OTG_GSL_MASTER_EN = 1) and the rest are slaves.
952d78b3a1SHarry Wentland */
962d78b3a1SHarry Wentland REG_UPDATE_5(OTG_GSL_CONTROL,
972d78b3a1SHarry Wentland OTG_GSL0_EN, params->gsl0_en,
982d78b3a1SHarry Wentland OTG_GSL1_EN, params->gsl1_en,
992d78b3a1SHarry Wentland OTG_GSL2_EN, params->gsl2_en,
1002d78b3a1SHarry Wentland OTG_GSL_MASTER_EN, params->gsl_master_en,
1012d78b3a1SHarry Wentland OTG_GSL_MASTER_MODE, params->gsl_master_mode);
1022d78b3a1SHarry Wentland }
1032d78b3a1SHarry Wentland
1042d78b3a1SHarry Wentland
optc2_set_gsl_source_select(struct timing_generator * optc,int group_idx,uint32_t gsl_ready_signal)1052d78b3a1SHarry Wentland void optc2_set_gsl_source_select(
1062d78b3a1SHarry Wentland struct timing_generator *optc,
1072d78b3a1SHarry Wentland int group_idx,
1082d78b3a1SHarry Wentland uint32_t gsl_ready_signal)
1092d78b3a1SHarry Wentland {
1102d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
1112d78b3a1SHarry Wentland
1122d78b3a1SHarry Wentland switch (group_idx) {
1132d78b3a1SHarry Wentland case 1:
1142d78b3a1SHarry Wentland REG_UPDATE(GSL_SOURCE_SELECT, GSL0_READY_SOURCE_SEL, gsl_ready_signal);
1152d78b3a1SHarry Wentland break;
1162d78b3a1SHarry Wentland case 2:
1172d78b3a1SHarry Wentland REG_UPDATE(GSL_SOURCE_SELECT, GSL1_READY_SOURCE_SEL, gsl_ready_signal);
1182d78b3a1SHarry Wentland break;
1192d78b3a1SHarry Wentland case 3:
1202d78b3a1SHarry Wentland REG_UPDATE(GSL_SOURCE_SELECT, GSL2_READY_SOURCE_SEL, gsl_ready_signal);
1212d78b3a1SHarry Wentland break;
1222d78b3a1SHarry Wentland default:
1232d78b3a1SHarry Wentland break;
1242d78b3a1SHarry Wentland }
1252d78b3a1SHarry Wentland }
1262d78b3a1SHarry Wentland
12797bda032SHarry Wentland /* Set DSC-related configuration.
12897bda032SHarry Wentland * dsc_mode: 0 disables DSC, other values enable DSC in specified format
12997bda032SHarry Wentland * sc_bytes_per_pixel: Bytes per pixel in u3.28 format
13097bda032SHarry Wentland * dsc_slice_width: Slice width in pixels
13197bda032SHarry Wentland */
optc2_set_dsc_config(struct timing_generator * optc,enum optc_dsc_mode dsc_mode,uint32_t dsc_bytes_per_pixel,uint32_t dsc_slice_width)13297bda032SHarry Wentland void optc2_set_dsc_config(struct timing_generator *optc,
13397bda032SHarry Wentland enum optc_dsc_mode dsc_mode,
13497bda032SHarry Wentland uint32_t dsc_bytes_per_pixel,
13597bda032SHarry Wentland uint32_t dsc_slice_width)
13697bda032SHarry Wentland {
13797bda032SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
13897bda032SHarry Wentland
13997bda032SHarry Wentland REG_UPDATE(OPTC_DATA_FORMAT_CONTROL,
14097bda032SHarry Wentland OPTC_DSC_MODE, dsc_mode);
14197bda032SHarry Wentland
14297bda032SHarry Wentland REG_SET(OPTC_BYTES_PER_PIXEL, 0,
14397bda032SHarry Wentland OPTC_DSC_BYTES_PER_PIXEL, dsc_bytes_per_pixel);
14497bda032SHarry Wentland
14597bda032SHarry Wentland REG_UPDATE(OPTC_WIDTH_CONTROL,
14697bda032SHarry Wentland OPTC_DSC_SLICE_WIDTH, dsc_slice_width);
14797bda032SHarry Wentland }
1482d78b3a1SHarry Wentland
1498fa6f4c5SYi-Ling Chen /* Get DSC-related configuration.
1508fa6f4c5SYi-Ling Chen * dsc_mode: 0 disables DSC, other values enable DSC in specified format
1518fa6f4c5SYi-Ling Chen */
optc2_get_dsc_status(struct timing_generator * optc,uint32_t * dsc_mode)1528fa6f4c5SYi-Ling Chen void optc2_get_dsc_status(struct timing_generator *optc,
1538fa6f4c5SYi-Ling Chen uint32_t *dsc_mode)
1548fa6f4c5SYi-Ling Chen {
1558fa6f4c5SYi-Ling Chen struct optc *optc1 = DCN10TG_FROM_TG(optc);
1568fa6f4c5SYi-Ling Chen
1578fa6f4c5SYi-Ling Chen REG_GET(OPTC_DATA_FORMAT_CONTROL,
1588fa6f4c5SYi-Ling Chen OPTC_DSC_MODE, dsc_mode);
1598fa6f4c5SYi-Ling Chen }
1608fa6f4c5SYi-Ling Chen
optc2_set_odm_bypass(struct timing_generator * optc,const struct dc_crtc_timing * dc_crtc_timing)1612d78b3a1SHarry Wentland void optc2_set_odm_bypass(struct timing_generator *optc,
1622d78b3a1SHarry Wentland const struct dc_crtc_timing *dc_crtc_timing)
1632d78b3a1SHarry Wentland {
1642d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
1652d78b3a1SHarry Wentland uint32_t h_div_2 = 0;
1662d78b3a1SHarry Wentland
1672d78b3a1SHarry Wentland REG_SET_3(OPTC_DATA_SOURCE_SELECT, 0,
1682d78b3a1SHarry Wentland OPTC_NUM_OF_INPUT_SEGMENT, 0,
1692d78b3a1SHarry Wentland OPTC_SEG0_SRC_SEL, optc->inst,
1702d78b3a1SHarry Wentland OPTC_SEG1_SRC_SEL, 0xf);
1712d78b3a1SHarry Wentland REG_WRITE(OTG_H_TIMING_CNTL, 0);
1722d78b3a1SHarry Wentland
173e6a901a0SWenjing Liu h_div_2 = optc->funcs->is_two_pixels_per_container(dc_crtc_timing);
1742d78b3a1SHarry Wentland REG_UPDATE(OTG_H_TIMING_CNTL,
1752d78b3a1SHarry Wentland OTG_H_TIMING_DIV_BY2, h_div_2);
1762d78b3a1SHarry Wentland REG_SET(OPTC_MEMORY_CONFIG, 0,
1772d78b3a1SHarry Wentland OPTC_MEM_SEL, 0);
1782b162fd3SDmytro Laktyushkin optc1->opp_count = 1;
1792d78b3a1SHarry Wentland }
1802d78b3a1SHarry Wentland
optc2_set_odm_combine(struct timing_generator * optc,int * opp_id,int opp_cnt,int segment_width,int last_segment_width)1812b162fd3SDmytro Laktyushkin void optc2_set_odm_combine(struct timing_generator *optc, int *opp_id, int opp_cnt,
182f9d48a88SWenjing Liu int segment_width, int last_segment_width)
1832d78b3a1SHarry Wentland {
1842d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
185ec5b356cSNikola Cornij uint32_t memory_mask;
1862d78b3a1SHarry Wentland
187ec5b356cSNikola Cornij ASSERT(opp_cnt == 2);
188ec5b356cSNikola Cornij
1892d78b3a1SHarry Wentland /* TODO: In pseudocode but does not affect maximus, delete comment if we dont need on asic
1902d78b3a1SHarry Wentland * REG_SET(OTG_GLOBAL_CONTROL2, 0, GLOBAL_UPDATE_LOCK_EN, 1);
1912d78b3a1SHarry Wentland * Program OTG register MASTER_UPDATE_LOCK_DB_X/Y to the position before DP frame start
1922d78b3a1SHarry Wentland * REG_SET_2(OTG_GLOBAL_CONTROL1, 0,
1932d78b3a1SHarry Wentland * MASTER_UPDATE_LOCK_DB_X, 160,
1942d78b3a1SHarry Wentland * MASTER_UPDATE_LOCK_DB_Y, 240);
1952d78b3a1SHarry Wentland */
196ec5b356cSNikola Cornij
197ec5b356cSNikola Cornij /* 2 pieces of memory required for up to 5120 displays, 4 for up to 8192,
198ec5b356cSNikola Cornij * however, for ODM combine we can simplify by always using 4.
199ec5b356cSNikola Cornij * To make sure there's no overlap, each instance "reserves" 2 memories and
200ec5b356cSNikola Cornij * they are uniquely combined here.
201ec5b356cSNikola Cornij */
202ec5b356cSNikola Cornij memory_mask = 0x3 << (opp_id[0] * 2) | 0x3 << (opp_id[1] * 2);
203ec5b356cSNikola Cornij
2042d78b3a1SHarry Wentland if (REG(OPTC_MEMORY_CONFIG))
2052d78b3a1SHarry Wentland REG_SET(OPTC_MEMORY_CONFIG, 0,
206ec5b356cSNikola Cornij OPTC_MEM_SEL, memory_mask);
2072d78b3a1SHarry Wentland
2082d78b3a1SHarry Wentland REG_SET_3(OPTC_DATA_SOURCE_SELECT, 0,
2092d78b3a1SHarry Wentland OPTC_NUM_OF_INPUT_SEGMENT, 1,
2102b162fd3SDmytro Laktyushkin OPTC_SEG0_SRC_SEL, opp_id[0],
2112b162fd3SDmytro Laktyushkin OPTC_SEG1_SRC_SEL, opp_id[1]);
2122d78b3a1SHarry Wentland
2132d78b3a1SHarry Wentland REG_UPDATE(OPTC_WIDTH_CONTROL,
214f9d48a88SWenjing Liu OPTC_SEGMENT_WIDTH, segment_width);
2152d78b3a1SHarry Wentland
2162d78b3a1SHarry Wentland REG_SET(OTG_H_TIMING_CNTL, 0, OTG_H_TIMING_DIV_BY2, 1);
2172b162fd3SDmytro Laktyushkin optc1->opp_count = opp_cnt;
2182d78b3a1SHarry Wentland }
2192d78b3a1SHarry Wentland
optc2_get_optc_source(struct timing_generator * optc,uint32_t * num_of_src_opp,uint32_t * src_opp_id_0,uint32_t * src_opp_id_1)2202d78b3a1SHarry Wentland void optc2_get_optc_source(struct timing_generator *optc,
2212d78b3a1SHarry Wentland uint32_t *num_of_src_opp,
2222d78b3a1SHarry Wentland uint32_t *src_opp_id_0,
2232d78b3a1SHarry Wentland uint32_t *src_opp_id_1)
2242d78b3a1SHarry Wentland {
2252d78b3a1SHarry Wentland uint32_t num_of_input_segments;
2262d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
2272d78b3a1SHarry Wentland
2282d78b3a1SHarry Wentland REG_GET_3(OPTC_DATA_SOURCE_SELECT,
2292d78b3a1SHarry Wentland OPTC_NUM_OF_INPUT_SEGMENT, &num_of_input_segments,
2302d78b3a1SHarry Wentland OPTC_SEG0_SRC_SEL, src_opp_id_0,
2312d78b3a1SHarry Wentland OPTC_SEG1_SRC_SEL, src_opp_id_1);
2322d78b3a1SHarry Wentland
2332d78b3a1SHarry Wentland if (num_of_input_segments == 1)
2342d78b3a1SHarry Wentland *num_of_src_opp = 2;
2352d78b3a1SHarry Wentland else
2362d78b3a1SHarry Wentland *num_of_src_opp = 1;
2372fef0faaSNikola Cornij
2382fef0faaSNikola Cornij /* Work around VBIOS not updating OPTC_NUM_OF_INPUT_SEGMENT */
2392fef0faaSNikola Cornij if (*src_opp_id_1 == 0xf)
2402fef0faaSNikola Cornij *num_of_src_opp = 1;
2412d78b3a1SHarry Wentland }
2422d78b3a1SHarry Wentland
optc2_set_dwb_source(struct timing_generator * optc,uint32_t dwb_pipe_inst)243240e6d25SIsabella Basso static void optc2_set_dwb_source(struct timing_generator *optc,
2442d78b3a1SHarry Wentland uint32_t dwb_pipe_inst)
2452d78b3a1SHarry Wentland {
2462d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
2472d78b3a1SHarry Wentland
2482d78b3a1SHarry Wentland if (dwb_pipe_inst == 0)
2492d78b3a1SHarry Wentland REG_UPDATE(DWB_SOURCE_SELECT,
2502d78b3a1SHarry Wentland OPTC_DWB0_SOURCE_SELECT, optc->inst);
2512d78b3a1SHarry Wentland else if (dwb_pipe_inst == 1)
2522d78b3a1SHarry Wentland REG_UPDATE(DWB_SOURCE_SELECT,
2532d78b3a1SHarry Wentland OPTC_DWB1_SOURCE_SELECT, optc->inst);
2542d78b3a1SHarry Wentland }
2552d78b3a1SHarry Wentland
optc2_align_vblanks(struct timing_generator * optc_master,struct timing_generator * optc_slave,uint32_t master_pixel_clock_100Hz,uint32_t slave_pixel_clock_100Hz,uint8_t master_clock_divider,uint8_t slave_clock_divider)256240e6d25SIsabella Basso static void optc2_align_vblanks(
25777a2b726SVladimir Stempen struct timing_generator *optc_master,
25877a2b726SVladimir Stempen struct timing_generator *optc_slave,
25977a2b726SVladimir Stempen uint32_t master_pixel_clock_100Hz,
26077a2b726SVladimir Stempen uint32_t slave_pixel_clock_100Hz,
26177a2b726SVladimir Stempen uint8_t master_clock_divider,
26277a2b726SVladimir Stempen uint8_t slave_clock_divider)
26377a2b726SVladimir Stempen {
26477a2b726SVladimir Stempen /* accessing slave OTG registers */
26577a2b726SVladimir Stempen struct optc *optc1 = DCN10TG_FROM_TG(optc_slave);
26677a2b726SVladimir Stempen
26777a2b726SVladimir Stempen uint32_t master_v_active = 0;
26877a2b726SVladimir Stempen uint32_t master_h_total = 0;
26977a2b726SVladimir Stempen uint32_t slave_h_total = 0;
270783bf403SVladimir Stempen uint64_t L, XY;
271783bf403SVladimir Stempen uint32_t X, Y, p = 10000;
27277a2b726SVladimir Stempen uint32_t master_update_lock;
27377a2b726SVladimir Stempen
27477a2b726SVladimir Stempen /* disable slave OTG */
27577a2b726SVladimir Stempen REG_UPDATE(OTG_CONTROL, OTG_MASTER_EN, 0);
27677a2b726SVladimir Stempen /* wait until disabled */
27777a2b726SVladimir Stempen REG_WAIT(OTG_CONTROL,
27877a2b726SVladimir Stempen OTG_CURRENT_MASTER_EN_STATE,
27977a2b726SVladimir Stempen 0, 10, 5000);
28077a2b726SVladimir Stempen
28177a2b726SVladimir Stempen REG_GET(OTG_H_TOTAL, OTG_H_TOTAL, &slave_h_total);
28277a2b726SVladimir Stempen
28377a2b726SVladimir Stempen /* assign slave OTG to be controlled by master update lock */
28477a2b726SVladimir Stempen REG_SET(OTG_GLOBAL_CONTROL0, 0,
28577a2b726SVladimir Stempen OTG_MASTER_UPDATE_LOCK_SEL, optc_master->inst);
28677a2b726SVladimir Stempen
28777a2b726SVladimir Stempen /* accessing master OTG registers */
28877a2b726SVladimir Stempen optc1 = DCN10TG_FROM_TG(optc_master);
28977a2b726SVladimir Stempen
29077a2b726SVladimir Stempen /* saving update lock state, not sure if it's needed */
29177a2b726SVladimir Stempen REG_GET(OTG_MASTER_UPDATE_LOCK,
29277a2b726SVladimir Stempen OTG_MASTER_UPDATE_LOCK, &master_update_lock);
29377a2b726SVladimir Stempen /* unlocking master OTG */
29477a2b726SVladimir Stempen REG_SET(OTG_MASTER_UPDATE_LOCK, 0,
29577a2b726SVladimir Stempen OTG_MASTER_UPDATE_LOCK, 0);
29677a2b726SVladimir Stempen
29777a2b726SVladimir Stempen REG_GET(OTG_V_BLANK_START_END,
29877a2b726SVladimir Stempen OTG_V_BLANK_START, &master_v_active);
29977a2b726SVladimir Stempen REG_GET(OTG_H_TOTAL, OTG_H_TOTAL, &master_h_total);
30077a2b726SVladimir Stempen
30177a2b726SVladimir Stempen /* calculate when to enable slave OTG */
302783bf403SVladimir Stempen L = (uint64_t)p * slave_h_total * master_pixel_clock_100Hz;
303783bf403SVladimir Stempen L = div_u64(L, master_h_total);
304783bf403SVladimir Stempen L = div_u64(L, slave_pixel_clock_100Hz);
305783bf403SVladimir Stempen XY = div_u64(L, p);
30677a2b726SVladimir Stempen Y = master_v_active - XY - 1;
307783bf403SVladimir Stempen X = div_u64(((XY + 1) * p - L) * master_h_total, p * master_clock_divider);
30877a2b726SVladimir Stempen
30977a2b726SVladimir Stempen /*
31077a2b726SVladimir Stempen * set master OTG to unlock when V/H
31177a2b726SVladimir Stempen * counters reach calculated values
31277a2b726SVladimir Stempen */
31377a2b726SVladimir Stempen REG_UPDATE(OTG_GLOBAL_CONTROL1,
31477a2b726SVladimir Stempen MASTER_UPDATE_LOCK_DB_EN, 1);
31577a2b726SVladimir Stempen REG_UPDATE_2(OTG_GLOBAL_CONTROL1,
31677a2b726SVladimir Stempen MASTER_UPDATE_LOCK_DB_X,
31777a2b726SVladimir Stempen X,
31877a2b726SVladimir Stempen MASTER_UPDATE_LOCK_DB_Y,
31977a2b726SVladimir Stempen Y);
32077a2b726SVladimir Stempen
32177a2b726SVladimir Stempen /* lock master OTG */
32277a2b726SVladimir Stempen REG_SET(OTG_MASTER_UPDATE_LOCK, 0,
32377a2b726SVladimir Stempen OTG_MASTER_UPDATE_LOCK, 1);
32477a2b726SVladimir Stempen REG_WAIT(OTG_MASTER_UPDATE_LOCK,
32577a2b726SVladimir Stempen UPDATE_LOCK_STATUS, 1, 1, 10);
32677a2b726SVladimir Stempen
32777a2b726SVladimir Stempen /* accessing slave OTG registers */
32877a2b726SVladimir Stempen optc1 = DCN10TG_FROM_TG(optc_slave);
32977a2b726SVladimir Stempen
33077a2b726SVladimir Stempen /*
33177a2b726SVladimir Stempen * enable slave OTG, the OTG is locked with
33277a2b726SVladimir Stempen * master's update lock, so it will not run
33377a2b726SVladimir Stempen */
33477a2b726SVladimir Stempen REG_UPDATE(OTG_CONTROL,
33577a2b726SVladimir Stempen OTG_MASTER_EN, 1);
33677a2b726SVladimir Stempen
33777a2b726SVladimir Stempen /* accessing master OTG registers */
33877a2b726SVladimir Stempen optc1 = DCN10TG_FROM_TG(optc_master);
33977a2b726SVladimir Stempen
34077a2b726SVladimir Stempen /*
34177a2b726SVladimir Stempen * unlock master OTG. When master H/V counters reach
34277a2b726SVladimir Stempen * DB_XY point, slave OTG will start
34377a2b726SVladimir Stempen */
34477a2b726SVladimir Stempen REG_SET(OTG_MASTER_UPDATE_LOCK, 0,
34577a2b726SVladimir Stempen OTG_MASTER_UPDATE_LOCK, 0);
34677a2b726SVladimir Stempen
34777a2b726SVladimir Stempen /* accessing slave OTG registers */
34877a2b726SVladimir Stempen optc1 = DCN10TG_FROM_TG(optc_slave);
34977a2b726SVladimir Stempen
35077a2b726SVladimir Stempen /* wait for slave OTG to start running*/
35177a2b726SVladimir Stempen REG_WAIT(OTG_CONTROL,
35277a2b726SVladimir Stempen OTG_CURRENT_MASTER_EN_STATE,
35377a2b726SVladimir Stempen 1, 10, 5000);
35477a2b726SVladimir Stempen
35577a2b726SVladimir Stempen /* accessing master OTG registers */
35677a2b726SVladimir Stempen optc1 = DCN10TG_FROM_TG(optc_master);
35777a2b726SVladimir Stempen
35877a2b726SVladimir Stempen /* disable the XY point*/
35977a2b726SVladimir Stempen REG_UPDATE(OTG_GLOBAL_CONTROL1,
36077a2b726SVladimir Stempen MASTER_UPDATE_LOCK_DB_EN, 0);
36177a2b726SVladimir Stempen REG_UPDATE_2(OTG_GLOBAL_CONTROL1,
36277a2b726SVladimir Stempen MASTER_UPDATE_LOCK_DB_X,
36377a2b726SVladimir Stempen 0,
36477a2b726SVladimir Stempen MASTER_UPDATE_LOCK_DB_Y,
36577a2b726SVladimir Stempen 0);
36677a2b726SVladimir Stempen
36777a2b726SVladimir Stempen /*restore master update lock*/
36877a2b726SVladimir Stempen REG_SET(OTG_MASTER_UPDATE_LOCK, 0,
36977a2b726SVladimir Stempen OTG_MASTER_UPDATE_LOCK, master_update_lock);
37077a2b726SVladimir Stempen
37177a2b726SVladimir Stempen /* accessing slave OTG registers */
37277a2b726SVladimir Stempen optc1 = DCN10TG_FROM_TG(optc_slave);
37377a2b726SVladimir Stempen /* restore slave to be controlled by it's own */
37477a2b726SVladimir Stempen REG_SET(OTG_GLOBAL_CONTROL0, 0,
37577a2b726SVladimir Stempen OTG_MASTER_UPDATE_LOCK_SEL, optc_slave->inst);
37677a2b726SVladimir Stempen
37777a2b726SVladimir Stempen }
37877a2b726SVladimir Stempen
optc2_triplebuffer_lock(struct timing_generator * optc)3792d78b3a1SHarry Wentland void optc2_triplebuffer_lock(struct timing_generator *optc)
3802d78b3a1SHarry Wentland {
3812d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
3822d78b3a1SHarry Wentland
3832d78b3a1SHarry Wentland REG_SET(OTG_GLOBAL_CONTROL0, 0,
3842d78b3a1SHarry Wentland OTG_MASTER_UPDATE_LOCK_SEL, optc->inst);
3852d78b3a1SHarry Wentland
3862d78b3a1SHarry Wentland REG_SET(OTG_VUPDATE_KEEPOUT, 0,
3872d78b3a1SHarry Wentland OTG_MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_EN, 1);
3882d78b3a1SHarry Wentland
3892d78b3a1SHarry Wentland REG_SET(OTG_MASTER_UPDATE_LOCK, 0,
3902d78b3a1SHarry Wentland OTG_MASTER_UPDATE_LOCK, 1);
3912d78b3a1SHarry Wentland
3922d78b3a1SHarry Wentland REG_WAIT(OTG_MASTER_UPDATE_LOCK,
3932d78b3a1SHarry Wentland UPDATE_LOCK_STATUS, 1,
3942d78b3a1SHarry Wentland 1, 10);
3952d78b3a1SHarry Wentland }
3962d78b3a1SHarry Wentland
optc2_triplebuffer_unlock(struct timing_generator * optc)3972d78b3a1SHarry Wentland void optc2_triplebuffer_unlock(struct timing_generator *optc)
3982d78b3a1SHarry Wentland {
3992d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
4002d78b3a1SHarry Wentland
4012d78b3a1SHarry Wentland REG_SET(OTG_MASTER_UPDATE_LOCK, 0,
4022d78b3a1SHarry Wentland OTG_MASTER_UPDATE_LOCK, 0);
4032d78b3a1SHarry Wentland
4042d78b3a1SHarry Wentland REG_SET(OTG_VUPDATE_KEEPOUT, 0,
4052d78b3a1SHarry Wentland OTG_MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_EN, 0);
4062d78b3a1SHarry Wentland
4072d78b3a1SHarry Wentland }
4082d78b3a1SHarry Wentland
optc2_lock_doublebuffer_enable(struct timing_generator * optc)409db5378c1SWenjing Liu void optc2_lock_doublebuffer_enable(struct timing_generator *optc)
4102d78b3a1SHarry Wentland {
4112d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
4122d78b3a1SHarry Wentland uint32_t v_blank_start = 0;
413db5378c1SWenjing Liu uint32_t h_blank_start = 0;
4142d78b3a1SHarry Wentland
415db5378c1SWenjing Liu REG_UPDATE(OTG_GLOBAL_CONTROL1, MASTER_UPDATE_LOCK_DB_EN, 1);
416db5378c1SWenjing Liu
417db5378c1SWenjing Liu REG_UPDATE_2(OTG_GLOBAL_CONTROL2, GLOBAL_UPDATE_LOCK_EN, 1,
418db5378c1SWenjing Liu DIG_UPDATE_LOCATION, 20);
4192d78b3a1SHarry Wentland
4202d78b3a1SHarry Wentland REG_GET(OTG_V_BLANK_START_END, OTG_V_BLANK_START, &v_blank_start);
4212d78b3a1SHarry Wentland
4222d78b3a1SHarry Wentland REG_GET(OTG_H_BLANK_START_END, OTG_H_BLANK_START, &h_blank_start);
4232d78b3a1SHarry Wentland
4242d78b3a1SHarry Wentland REG_UPDATE_2(OTG_GLOBAL_CONTROL1,
4252d78b3a1SHarry Wentland MASTER_UPDATE_LOCK_DB_X,
42606050a0fSBing Guo (h_blank_start - 200 - 1) / optc1->opp_count,
4272d78b3a1SHarry Wentland MASTER_UPDATE_LOCK_DB_Y,
4282d78b3a1SHarry Wentland v_blank_start - 1);
42975969362SIlya
43075969362SIlya REG_SET_3(OTG_VUPDATE_KEEPOUT, 0,
43175969362SIlya MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_START_OFFSET, 0,
43275969362SIlya MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_END_OFFSET, 100,
43375969362SIlya OTG_MASTER_UPDATE_LOCK_VUPDATE_KEEPOUT_EN, 1);
4342d78b3a1SHarry Wentland }
4352d78b3a1SHarry Wentland
optc2_lock_doublebuffer_disable(struct timing_generator * optc)436db5378c1SWenjing Liu void optc2_lock_doublebuffer_disable(struct timing_generator *optc)
4372d78b3a1SHarry Wentland {
4382d78b3a1SHarry Wentland struct optc *optc1 = DCN10TG_FROM_TG(optc);
4392d78b3a1SHarry Wentland
440db5378c1SWenjing Liu REG_UPDATE_2(OTG_GLOBAL_CONTROL1,
441db5378c1SWenjing Liu MASTER_UPDATE_LOCK_DB_X,
442db5378c1SWenjing Liu 0,
443db5378c1SWenjing Liu MASTER_UPDATE_LOCK_DB_Y,
444db5378c1SWenjing Liu 0);
4452d78b3a1SHarry Wentland
446db5378c1SWenjing Liu REG_UPDATE_2(OTG_GLOBAL_CONTROL2, GLOBAL_UPDATE_LOCK_EN, 0,
447db5378c1SWenjing Liu DIG_UPDATE_LOCATION, 0);
4482d78b3a1SHarry Wentland
449db5378c1SWenjing Liu REG_UPDATE(OTG_GLOBAL_CONTROL1, MASTER_UPDATE_LOCK_DB_EN, 0);
4502d78b3a1SHarry Wentland }
4512d78b3a1SHarry Wentland
optc2_setup_manual_trigger(struct timing_generator * optc)452ae8f4258SEryk Brol void optc2_setup_manual_trigger(struct timing_generator *optc)
453ae8f4258SEryk Brol {
454ae8f4258SEryk Brol struct optc *optc1 = DCN10TG_FROM_TG(optc);
455ae8f4258SEryk Brol
456e3615bd1SAlex Deucher /* Set the min/max selectors unconditionally so that
457e3615bd1SAlex Deucher * DMCUB fw may change OTG timings when necessary
458e3615bd1SAlex Deucher * TODO: Remove the w/a after fixing the issue in DMCUB firmware
459e3615bd1SAlex Deucher */
460e3615bd1SAlex Deucher REG_UPDATE_4(OTG_V_TOTAL_CONTROL,
461e3615bd1SAlex Deucher OTG_V_TOTAL_MIN_SEL, 1,
462e3615bd1SAlex Deucher OTG_V_TOTAL_MAX_SEL, 1,
463e3615bd1SAlex Deucher OTG_FORCE_LOCK_ON_EVENT, 0,
464e3615bd1SAlex Deucher OTG_SET_V_TOTAL_MIN_MASK, (1 << 1)); /* TRIGA */
465e3615bd1SAlex Deucher
466ae8f4258SEryk Brol REG_SET_8(OTG_TRIGA_CNTL, 0,
467830806c5SAric Cyr OTG_TRIGA_SOURCE_SELECT, 21,
468ae8f4258SEryk Brol OTG_TRIGA_SOURCE_PIPE_SELECT, optc->inst,
469ae8f4258SEryk Brol OTG_TRIGA_RISING_EDGE_DETECT_CNTL, 1,
470ae8f4258SEryk Brol OTG_TRIGA_FALLING_EDGE_DETECT_CNTL, 0,
471ae8f4258SEryk Brol OTG_TRIGA_POLARITY_SELECT, 0,
472ae8f4258SEryk Brol OTG_TRIGA_FREQUENCY_SELECT, 0,
473ae8f4258SEryk Brol OTG_TRIGA_DELAY, 0,
474ae8f4258SEryk Brol OTG_TRIGA_CLEAR, 1);
475ae8f4258SEryk Brol }
476ae8f4258SEryk Brol
optc2_program_manual_trigger(struct timing_generator * optc)477ae8f4258SEryk Brol void optc2_program_manual_trigger(struct timing_generator *optc)
478ae8f4258SEryk Brol {
479ae8f4258SEryk Brol struct optc *optc1 = DCN10TG_FROM_TG(optc);
480ae8f4258SEryk Brol
481ae8f4258SEryk Brol REG_SET(OTG_TRIGA_MANUAL_TRIG, 0,
482ae8f4258SEryk Brol OTG_TRIGA_MANUAL_TRIG, 1);
483ae8f4258SEryk Brol }
484ae8f4258SEryk Brol
optc2_configure_crc(struct timing_generator * optc,const struct crc_params * params)485a8665946SWenjing Liu bool optc2_configure_crc(struct timing_generator *optc,
486a8665946SWenjing Liu const struct crc_params *params)
487a8665946SWenjing Liu {
488a8665946SWenjing Liu struct optc *optc1 = DCN10TG_FROM_TG(optc);
489a8665946SWenjing Liu
490a8665946SWenjing Liu REG_SET_2(OTG_CRC_CNTL2, 0,
491a8665946SWenjing Liu OTG_CRC_DSC_MODE, params->dsc_mode,
492a8665946SWenjing Liu OTG_CRC_DATA_STREAM_COMBINE_MODE, params->odm_mode);
493a8665946SWenjing Liu
494a8665946SWenjing Liu return optc1_configure_crc(optc, params);
495a8665946SWenjing Liu }
496a8665946SWenjing Liu
4975c69cc55SJayendran Ramani
optc2_get_last_used_drr_vtotal(struct timing_generator * optc,uint32_t * refresh_rate)4985c69cc55SJayendran Ramani void optc2_get_last_used_drr_vtotal(struct timing_generator *optc, uint32_t *refresh_rate)
4995c69cc55SJayendran Ramani {
5005c69cc55SJayendran Ramani struct optc *optc1 = DCN10TG_FROM_TG(optc);
5015c69cc55SJayendran Ramani
5025c69cc55SJayendran Ramani REG_GET(OTG_DRR_CONTROL, OTG_V_TOTAL_LAST_USED_BY_DRR, refresh_rate);
5035c69cc55SJayendran Ramani }
5045c69cc55SJayendran Ramani
505*347efe5bSChristophe JAILLET static const struct timing_generator_funcs dcn20_tg_funcs = {
5062d78b3a1SHarry Wentland .validate_timing = optc1_validate_timing,
5072d78b3a1SHarry Wentland .program_timing = optc1_program_timing,
5082d78b3a1SHarry Wentland .setup_vertical_interrupt0 = optc1_setup_vertical_interrupt0,
5092d78b3a1SHarry Wentland .setup_vertical_interrupt1 = optc1_setup_vertical_interrupt1,
5102d78b3a1SHarry Wentland .setup_vertical_interrupt2 = optc1_setup_vertical_interrupt2,
5112d78b3a1SHarry Wentland .program_global_sync = optc1_program_global_sync,
5122d78b3a1SHarry Wentland .enable_crtc = optc2_enable_crtc,
5132d78b3a1SHarry Wentland .disable_crtc = optc1_disable_crtc,
5142d78b3a1SHarry Wentland /* used by enable_timing_synchronization. Not need for FPGA */
5152d78b3a1SHarry Wentland .is_counter_moving = optc1_is_counter_moving,
5162d78b3a1SHarry Wentland .get_position = optc1_get_position,
5172d78b3a1SHarry Wentland .get_frame_count = optc1_get_vblank_counter,
5182d78b3a1SHarry Wentland .get_scanoutpos = optc1_get_crtc_scanoutpos,
5192d78b3a1SHarry Wentland .get_otg_active_size = optc1_get_otg_active_size,
5202d78b3a1SHarry Wentland .set_early_control = optc1_set_early_control,
5212d78b3a1SHarry Wentland /* used by enable_timing_synchronization. Not need for FPGA */
5222d78b3a1SHarry Wentland .wait_for_state = optc1_wait_for_state,
5232d78b3a1SHarry Wentland .set_blank = optc1_set_blank,
5242d78b3a1SHarry Wentland .is_blanked = optc1_is_blanked,
5252d78b3a1SHarry Wentland .set_blank_color = optc1_program_blank_color,
5262d78b3a1SHarry Wentland .enable_reset_trigger = optc1_enable_reset_trigger,
5272d78b3a1SHarry Wentland .enable_crtc_reset = optc1_enable_crtc_reset,
5282d78b3a1SHarry Wentland .did_triggered_reset_occur = optc1_did_triggered_reset_occur,
5292d78b3a1SHarry Wentland .triplebuffer_lock = optc2_triplebuffer_lock,
5302d78b3a1SHarry Wentland .triplebuffer_unlock = optc2_triplebuffer_unlock,
5312d78b3a1SHarry Wentland .disable_reset_trigger = optc1_disable_reset_trigger,
5324c3cfe14SDavid Francis .lock = optc1_lock,
5332d78b3a1SHarry Wentland .unlock = optc1_unlock,
534db5378c1SWenjing Liu .lock_doublebuffer_enable = optc2_lock_doublebuffer_enable,
535db5378c1SWenjing Liu .lock_doublebuffer_disable = optc2_lock_doublebuffer_disable,
5362d78b3a1SHarry Wentland .enable_optc_clock = optc1_enable_optc_clock,
5372d78b3a1SHarry Wentland .set_drr = optc1_set_drr,
5385c69cc55SJayendran Ramani .get_last_used_drr_vtotal = optc2_get_last_used_drr_vtotal,
5391298d9abSRodrigo Siqueira .set_vtotal_min_max = optc1_set_vtotal_min_max,
5402d78b3a1SHarry Wentland .set_static_screen_control = optc1_set_static_screen_control,
5412d78b3a1SHarry Wentland .program_stereo = optc1_program_stereo,
5422d78b3a1SHarry Wentland .is_stereo_left_eye = optc1_is_stereo_left_eye,
5432d78b3a1SHarry Wentland .set_blank_data_double_buffer = optc1_set_blank_data_double_buffer,
5442d78b3a1SHarry Wentland .tg_init = optc1_tg_init,
5452d78b3a1SHarry Wentland .is_tg_enabled = optc1_is_tg_enabled,
5462d78b3a1SHarry Wentland .is_optc_underflow_occurred = optc1_is_optc_underflow_occurred,
5472d78b3a1SHarry Wentland .clear_optc_underflow = optc1_clear_optc_underflow,
5482d78b3a1SHarry Wentland .setup_global_swap_lock = NULL,
5492d78b3a1SHarry Wentland .get_crc = optc1_get_crc,
550a8665946SWenjing Liu .configure_crc = optc2_configure_crc,
55197bda032SHarry Wentland .set_dsc_config = optc2_set_dsc_config,
5528fa6f4c5SYi-Ling Chen .get_dsc_status = optc2_get_dsc_status,
5532d78b3a1SHarry Wentland .set_dwb_source = optc2_set_dwb_source,
5542d78b3a1SHarry Wentland .set_odm_bypass = optc2_set_odm_bypass,
5552d78b3a1SHarry Wentland .set_odm_combine = optc2_set_odm_combine,
5562d78b3a1SHarry Wentland .get_optc_source = optc2_get_optc_source,
5572d78b3a1SHarry Wentland .set_gsl = optc2_set_gsl,
5582d78b3a1SHarry Wentland .set_gsl_source_select = optc2_set_gsl_source_select,
5593972c350SJoshua Aberback .set_vtg_params = optc1_set_vtg_params,
560ae8f4258SEryk Brol .program_manual_trigger = optc2_program_manual_trigger,
5615ec43edaSMartin Leung .setup_manual_trigger = optc2_setup_manual_trigger,
56293c2340bSMartin Leung .get_hw_timing = optc1_get_hw_timing,
56377a2b726SVladimir Stempen .align_vblanks = optc2_align_vblanks,
564e6a901a0SWenjing Liu .is_two_pixels_per_container = optc1_is_two_pixels_per_container,
56506b0a4adSJosip Pavic .read_otg_state = optc1_read_otg_state,
5662d78b3a1SHarry Wentland };
5672d78b3a1SHarry Wentland
dcn20_timing_generator_init(struct optc * optc1)5682d78b3a1SHarry Wentland void dcn20_timing_generator_init(struct optc *optc1)
5692d78b3a1SHarry Wentland {
5702d78b3a1SHarry Wentland optc1->base.funcs = &dcn20_tg_funcs;
5712d78b3a1SHarry Wentland
5722d78b3a1SHarry Wentland optc1->max_h_total = optc1->tg_mask->OTG_H_TOTAL + 1;
5732d78b3a1SHarry Wentland optc1->max_v_total = optc1->tg_mask->OTG_V_TOTAL + 1;
5742d78b3a1SHarry Wentland
5752d78b3a1SHarry Wentland optc1->min_h_blank = 32;
5762d78b3a1SHarry Wentland optc1->min_v_blank = 3;
5772d78b3a1SHarry Wentland optc1->min_v_blank_interlace = 5;
57809fc26c1SFatemeh Darbehani optc1->min_h_sync_width = 4;// Minimum HSYNC = 8 pixels asked By HW in the first place for no actual reason. Oculus Rift S will not light up with 8 as it's hsyncWidth is 6. Changing it to 4 to fix that issue.
5792d78b3a1SHarry Wentland optc1->min_v_sync_width = 1;
5802d78b3a1SHarry Wentland }
581