xref: /linux/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_link_encoder.h (revision 8dd06ef34b6e2f41b29fbf5fc1663780f2524285)
191c665bdSBhawanpreet Lakha /*
291c665bdSBhawanpreet Lakha  * Copyright 2012-15 Advanced Micro Devices, Inc.
391c665bdSBhawanpreet Lakha  *
491c665bdSBhawanpreet Lakha  * Permission is hereby granted, free of charge, to any person obtaining a
591c665bdSBhawanpreet Lakha  * copy of this software and associated documentation files (the "Software"),
691c665bdSBhawanpreet Lakha  * to deal in the Software without restriction, including without limitation
791c665bdSBhawanpreet Lakha  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
891c665bdSBhawanpreet Lakha  *  and/or sell copies of the Software, and to permit persons to whom the
991c665bdSBhawanpreet Lakha  * Software is furnished to do so, subject to the following conditions:
1091c665bdSBhawanpreet Lakha  *
1191c665bdSBhawanpreet Lakha  * The above copyright notice and this permission notice shall be included in
1291c665bdSBhawanpreet Lakha  * all copies or substantial portions of the Software.
1391c665bdSBhawanpreet Lakha  *
1491c665bdSBhawanpreet Lakha  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1591c665bdSBhawanpreet Lakha  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1691c665bdSBhawanpreet Lakha  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1791c665bdSBhawanpreet Lakha  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
1891c665bdSBhawanpreet Lakha  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
1991c665bdSBhawanpreet Lakha  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
2091c665bdSBhawanpreet Lakha  * OTHER DEALINGS IN THE SOFTWARE.
2191c665bdSBhawanpreet Lakha  *
2291c665bdSBhawanpreet Lakha  * Authors: AMD
2391c665bdSBhawanpreet Lakha  *
2491c665bdSBhawanpreet Lakha  */
2591c665bdSBhawanpreet Lakha 
2691c665bdSBhawanpreet Lakha #ifndef __DC_LINK_ENCODER__DCN21_H__
2791c665bdSBhawanpreet Lakha #define __DC_LINK_ENCODER__DCN21_H__
2891c665bdSBhawanpreet Lakha 
2991c665bdSBhawanpreet Lakha #include "dcn20/dcn20_link_encoder.h"
3091c665bdSBhawanpreet Lakha 
3191c665bdSBhawanpreet Lakha struct dcn21_link_encoder {
3291c665bdSBhawanpreet Lakha 	struct dcn10_link_encoder enc10;
3391c665bdSBhawanpreet Lakha 	struct dpcssys_phy_seq_cfg phy_seq_cfg;
3491c665bdSBhawanpreet Lakha };
3591c665bdSBhawanpreet Lakha 
36*a771ded8SRoman Li #define DPCS_DCN21_MASK_SH_LIST(mask_sh)\
37*a771ded8SRoman Li 	DPCS_DCN2_MASK_SH_LIST(mask_sh),\
38*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE3, RDPCS_PHY_TX_VBOOST_LVL, mask_sh),\
39*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE2, RDPCS_PHY_DP_MPLLB_CP_PROP_GS, mask_sh),\
40*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE0, RDPCS_PHY_RX_VREF_CTRL, mask_sh),\
41*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE0, RDPCS_PHY_DP_MPLLB_CP_INT_GS, mask_sh),\
42*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG, RDPCS_DMCU_DPALT_DIS_BLOCK_REG, mask_sh),\
43*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL15, RDPCS_PHY_SUP_PRE_HP, mask_sh),\
44*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL15, RDPCS_PHY_DP_TX0_VREGDRV_BYP, mask_sh),\
45*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL15, RDPCS_PHY_DP_TX1_VREGDRV_BYP, mask_sh),\
46*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL15, RDPCS_PHY_DP_TX2_VREGDRV_BYP, mask_sh),\
47*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL15, RDPCS_PHY_DP_TX3_VREGDRV_BYP, mask_sh),\
48*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL6, RDPCS_PHY_DPALT_DP4, mask_sh),\
49*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_CNTL6, RDPCS_PHY_DPALT_DISABLE, mask_sh),\
50*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE0, RDPCS_PHY_DP_TX0_EQ_MAIN, mask_sh),\
51*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE0, RDPCS_PHY_DP_TX0_EQ_PRE, mask_sh),\
52*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE0, RDPCS_PHY_DP_TX0_EQ_POST, mask_sh),\
53*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE1, RDPCS_PHY_DP_TX1_EQ_MAIN, mask_sh),\
54*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE1, RDPCS_PHY_DP_TX1_EQ_PRE, mask_sh),\
55*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE1, RDPCS_PHY_DP_TX1_EQ_POST, mask_sh),\
56*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE2, RDPCS_PHY_DP_TX2_EQ_MAIN, mask_sh),\
57*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE2, RDPCS_PHY_DP_TX2_EQ_PRE, mask_sh),\
58*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE2, RDPCS_PHY_DP_TX2_EQ_POST, mask_sh),\
59*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE3, RDPCS_PHY_DP_TX3_EQ_MAIN, mask_sh),\
60*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE3, RDPCS_PHY_DCO_FINETUNE, mask_sh),\
61*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE3, RDPCS_PHY_DCO_RANGE, mask_sh),\
62*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE3, RDPCS_PHY_DP_TX3_EQ_PRE, mask_sh),\
63*a771ded8SRoman Li 	LE_SF(RDPCSTX0_RDPCSTX_PHY_FUSE3, RDPCS_PHY_DP_TX3_EQ_POST, mask_sh),\
64*a771ded8SRoman Li 	LE_SF(DCIO_SOFT_RESET, UNIPHYA_SOFT_RESET, mask_sh),\
65*a771ded8SRoman Li 	LE_SF(DCIO_SOFT_RESET, UNIPHYB_SOFT_RESET, mask_sh),\
66*a771ded8SRoman Li 	LE_SF(DCIO_SOFT_RESET, UNIPHYC_SOFT_RESET, mask_sh),\
67*a771ded8SRoman Li 	LE_SF(DCIO_SOFT_RESET, UNIPHYD_SOFT_RESET, mask_sh),\
68*a771ded8SRoman Li 	LE_SF(DCIO_SOFT_RESET, UNIPHYE_SOFT_RESET, mask_sh)
69*a771ded8SRoman Li 
70*a771ded8SRoman Li #define DPCS_DCN21_REG_LIST(id) \
71*a771ded8SRoman Li 	DPCS_DCN2_REG_LIST(id),\
72*a771ded8SRoman Li 	SRI(RDPCSTX_PHY_CNTL15, RDPCSTX, id),\
73*a771ded8SRoman Li 	SRI(RDPCSTX_DMCU_DPALT_DIS_BLOCK_REG, RDPCSTX, id)
74*a771ded8SRoman Li 
75c7e06b0dSBhawanpreet Lakha #define LINK_ENCODER_MASK_SH_LIST_DCN21(mask_sh)\
76c7e06b0dSBhawanpreet Lakha 	LINK_ENCODER_MASK_SH_LIST_DCN20(mask_sh),\
77c7e06b0dSBhawanpreet Lakha 	LE_SF(UNIPHYA_CHANNEL_XBAR_CNTL, UNIPHY_CHANNEL0_XBAR_SOURCE, mask_sh),\
78c7e06b0dSBhawanpreet Lakha 	LE_SF(UNIPHYA_CHANNEL_XBAR_CNTL, UNIPHY_CHANNEL1_XBAR_SOURCE, mask_sh),\
79c7e06b0dSBhawanpreet Lakha 	LE_SF(UNIPHYA_CHANNEL_XBAR_CNTL, UNIPHY_CHANNEL2_XBAR_SOURCE, mask_sh),\
80c7e06b0dSBhawanpreet Lakha 	LE_SF(UNIPHYA_CHANNEL_XBAR_CNTL, UNIPHY_CHANNEL3_XBAR_SOURCE, mask_sh), \
81c7e06b0dSBhawanpreet Lakha 	SRI(RDPCSTX_PHY_FUSE2, RDPCSTX, id), \
82c7e06b0dSBhawanpreet Lakha 	SRI(RDPCSTX_PHY_FUSE3, RDPCSTX, id), \
83c7e06b0dSBhawanpreet Lakha 	SR(RDPCSTX0_RDPCSTX_SCRATCH)
84c7e06b0dSBhawanpreet Lakha 
8591c665bdSBhawanpreet Lakha void dcn21_link_encoder_enable_dp_output(
8691c665bdSBhawanpreet Lakha 	struct link_encoder *enc,
8791c665bdSBhawanpreet Lakha 	const struct dc_link_settings *link_settings,
8891c665bdSBhawanpreet Lakha 	enum clock_source_id clock_source);
8991c665bdSBhawanpreet Lakha 
9091c665bdSBhawanpreet Lakha void dcn21_link_encoder_construct(
9191c665bdSBhawanpreet Lakha 	struct dcn21_link_encoder *enc21,
9291c665bdSBhawanpreet Lakha 	const struct encoder_init_data *init_data,
9391c665bdSBhawanpreet Lakha 	const struct encoder_feature_support *enc_features,
9491c665bdSBhawanpreet Lakha 	const struct dcn10_link_enc_registers *link_regs,
9591c665bdSBhawanpreet Lakha 	const struct dcn10_link_enc_aux_registers *aux_regs,
9691c665bdSBhawanpreet Lakha 	const struct dcn10_link_enc_hpd_registers *hpd_regs,
9791c665bdSBhawanpreet Lakha 	const struct dcn10_link_enc_shift *link_shift,
9891c665bdSBhawanpreet Lakha 	const struct dcn10_link_enc_mask *link_mask);
9991c665bdSBhawanpreet Lakha 
10091c665bdSBhawanpreet Lakha #endif
101