162b01943SPalmer Dabbelt // SPDX-License-Identifier: GPL-2.0
262b01943SPalmer Dabbelt /*
362b01943SPalmer Dabbelt * Copyright (C) 2012 Regents of the University of California
462b01943SPalmer Dabbelt * Copyright (C) 2017 SiFive
52f12dbf1SChristoph Hellwig *
64f9bbcefSChristoph Hellwig * All RISC-V systems have a timer attached to every hart. These timers can
74f9bbcefSChristoph Hellwig * either be read from the "time" and "timeh" CSRs, and can use the SBI to
84f9bbcefSChristoph Hellwig * setup events, or directly accessed using MMIO registers.
962b01943SPalmer Dabbelt */
109f7a8ff6SAtish Patra
119f7a8ff6SAtish Patra #define pr_fmt(fmt) "riscv-timer: " fmt
129f7a8ff6SAtish Patra
1321f4f924SSunil V L #include <linux/acpi.h>
1462b01943SPalmer Dabbelt #include <linux/clocksource.h>
1562b01943SPalmer Dabbelt #include <linux/clockchips.h>
1662b01943SPalmer Dabbelt #include <linux/cpu.h>
1762b01943SPalmer Dabbelt #include <linux/delay.h>
1862b01943SPalmer Dabbelt #include <linux/irq.h>
19033a65deSAnup Patel #include <linux/irqdomain.h>
203a9f66cbSAtish Patra #include <linux/module.h>
2192e0d143SAnup Patel #include <linux/sched_clock.h>
224f9bbcefSChristoph Hellwig #include <linux/io-64-nonatomic-lo-hi.h>
23033a65deSAnup Patel #include <linux/interrupt.h>
24033a65deSAnup Patel #include <linux/of_irq.h>
255d98446fSAnup Patel #include <linux/limits.h>
263a9f66cbSAtish Patra #include <clocksource/timer-riscv.h>
27f99fb607SAtish Patra #include <asm/smp.h>
28e72c4333SXiao Wang #include <asm/cpufeature.h>
2962b01943SPalmer Dabbelt #include <asm/sbi.h>
302bc3fc87SAnup Patel #include <asm/timex.h>
314f9bbcefSChristoph Hellwig
329f7a8ff6SAtish Patra static DEFINE_STATIC_KEY_FALSE(riscv_sstc_available);
338932a953SAnup Patel static bool riscv_timer_cannot_wake_cpu;
349f7a8ff6SAtish Patra
riscv_clock_event_stop(void)355d98446fSAnup Patel static void riscv_clock_event_stop(void)
365d98446fSAnup Patel {
375d98446fSAnup Patel if (static_branch_likely(&riscv_sstc_available)) {
385d98446fSAnup Patel csr_write(CSR_STIMECMP, ULONG_MAX);
395d98446fSAnup Patel if (IS_ENABLED(CONFIG_32BIT))
405d98446fSAnup Patel csr_write(CSR_STIMECMPH, ULONG_MAX);
415d98446fSAnup Patel } else {
425d98446fSAnup Patel sbi_set_timer(U64_MAX);
435d98446fSAnup Patel }
445d98446fSAnup Patel }
455d98446fSAnup Patel
riscv_clock_next_event(unsigned long delta,struct clock_event_device * ce)4662b01943SPalmer Dabbelt static int riscv_clock_next_event(unsigned long delta,
4762b01943SPalmer Dabbelt struct clock_event_device *ce)
4862b01943SPalmer Dabbelt {
499f7a8ff6SAtish Patra u64 next_tval = get_cycles64() + delta;
509f7a8ff6SAtish Patra
519f7a8ff6SAtish Patra if (static_branch_likely(&riscv_sstc_available)) {
529f7a8ff6SAtish Patra #if defined(CONFIG_32BIT)
539f7a8ff6SAtish Patra csr_write(CSR_STIMECMP, next_tval & 0xFFFFFFFF);
549f7a8ff6SAtish Patra csr_write(CSR_STIMECMPH, next_tval >> 32);
559f7a8ff6SAtish Patra #else
569f7a8ff6SAtish Patra csr_write(CSR_STIMECMP, next_tval);
579f7a8ff6SAtish Patra #endif
589f7a8ff6SAtish Patra } else
599f7a8ff6SAtish Patra sbi_set_timer(next_tval);
609f7a8ff6SAtish Patra
6162b01943SPalmer Dabbelt return 0;
6262b01943SPalmer Dabbelt }
6362b01943SPalmer Dabbelt
riscv_clock_shutdown(struct clock_event_device * evt)646a902b11SJoshua Yeong static int riscv_clock_shutdown(struct clock_event_device *evt)
656a902b11SJoshua Yeong {
666a902b11SJoshua Yeong riscv_clock_event_stop();
676a902b11SJoshua Yeong return 0;
686a902b11SJoshua Yeong }
696a902b11SJoshua Yeong
70033a65deSAnup Patel static unsigned int riscv_clock_event_irq;
7162b01943SPalmer Dabbelt static DEFINE_PER_CPU(struct clock_event_device, riscv_clock_event) = {
7262b01943SPalmer Dabbelt .name = "riscv_timer_clockevent",
73d9f15a9dSConor Dooley .features = CLOCK_EVT_FEAT_ONESHOT,
7462b01943SPalmer Dabbelt .rating = 100,
7562b01943SPalmer Dabbelt .set_next_event = riscv_clock_next_event,
766a902b11SJoshua Yeong .set_state_shutdown = riscv_clock_shutdown,
7762b01943SPalmer Dabbelt };
7862b01943SPalmer Dabbelt
7962b01943SPalmer Dabbelt /*
8062b01943SPalmer Dabbelt * It is guaranteed that all the timers across all the harts are synchronized
8162b01943SPalmer Dabbelt * within one tick of each other, so while this could technically go
8262b01943SPalmer Dabbelt * backwards when hopping between CPUs, practically it won't happen.
8362b01943SPalmer Dabbelt */
riscv_clocksource_rdtime(struct clocksource * cs)8462b01943SPalmer Dabbelt static unsigned long long riscv_clocksource_rdtime(struct clocksource *cs)
8562b01943SPalmer Dabbelt {
8662b01943SPalmer Dabbelt return get_cycles64();
8762b01943SPalmer Dabbelt }
8862b01943SPalmer Dabbelt
riscv_sched_clock(void)899d05c18eSZong Li static u64 notrace riscv_sched_clock(void)
9092e0d143SAnup Patel {
9192e0d143SAnup Patel return get_cycles64();
9292e0d143SAnup Patel }
9392e0d143SAnup Patel
94713203e3SAtish Patra static struct clocksource riscv_clocksource = {
9562b01943SPalmer Dabbelt .name = "riscv_clocksource",
96674402b0SSamuel Holland .rating = 400,
9732d0be01SAtish Patra .mask = CLOCKSOURCE_MASK(64),
9862b01943SPalmer Dabbelt .flags = CLOCK_SOURCE_IS_CONTINUOUS,
9962b01943SPalmer Dabbelt .read = riscv_clocksource_rdtime,
1003aff0403SLad Prabhakar #if IS_ENABLED(CONFIG_GENERIC_GETTIMEOFDAY)
1013aff0403SLad Prabhakar .vdso_clock_mode = VDSO_CLOCKMODE_ARCHTIMER,
1023aff0403SLad Prabhakar #else
1033aff0403SLad Prabhakar .vdso_clock_mode = VDSO_CLOCKMODE_NONE,
1043aff0403SLad Prabhakar #endif
10562b01943SPalmer Dabbelt };
10662b01943SPalmer Dabbelt
riscv_timer_starting_cpu(unsigned int cpu)10762b01943SPalmer Dabbelt static int riscv_timer_starting_cpu(unsigned int cpu)
10862b01943SPalmer Dabbelt {
10962b01943SPalmer Dabbelt struct clock_event_device *ce = per_cpu_ptr(&riscv_clock_event, cpu);
11062b01943SPalmer Dabbelt
1118248ca30SLey Foon Tan /* Clear timer interrupt */
1128248ca30SLey Foon Tan riscv_clock_event_stop();
1138248ca30SLey Foon Tan
11462b01943SPalmer Dabbelt ce->cpumask = cpumask_of(cpu);
115033a65deSAnup Patel ce->irq = riscv_clock_event_irq;
1168932a953SAnup Patel if (riscv_timer_cannot_wake_cpu)
1178932a953SAnup Patel ce->features |= CLOCK_EVT_FEAT_C3STOP;
11860c46877SAnup Patel if (static_branch_likely(&riscv_sstc_available))
11960c46877SAnup Patel ce->rating = 450;
120d38e2e7bSVincent Chen clockevents_config_and_register(ce, riscv_timebase, 100, ULONG_MAX);
12162b01943SPalmer Dabbelt
122033a65deSAnup Patel enable_percpu_irq(riscv_clock_event_irq,
123033a65deSAnup Patel irq_get_trigger_type(riscv_clock_event_irq));
12462b01943SPalmer Dabbelt return 0;
12562b01943SPalmer Dabbelt }
12662b01943SPalmer Dabbelt
riscv_timer_dying_cpu(unsigned int cpu)12762b01943SPalmer Dabbelt static int riscv_timer_dying_cpu(unsigned int cpu)
12862b01943SPalmer Dabbelt {
129*70c93b02SNick Hu /*
130*70c93b02SNick Hu * Stop the timer when the cpu is going to be offline otherwise
131*70c93b02SNick Hu * the timer interrupt may be pending while performing power-down.
132*70c93b02SNick Hu */
133*70c93b02SNick Hu riscv_clock_event_stop();
134033a65deSAnup Patel disable_percpu_irq(riscv_clock_event_irq);
135*70c93b02SNick Hu
13662b01943SPalmer Dabbelt return 0;
13762b01943SPalmer Dabbelt }
13862b01943SPalmer Dabbelt
riscv_cs_get_mult_shift(u32 * mult,u32 * shift)1393a9f66cbSAtish Patra void riscv_cs_get_mult_shift(u32 *mult, u32 *shift)
1403a9f66cbSAtish Patra {
1413a9f66cbSAtish Patra *mult = riscv_clocksource.mult;
1423a9f66cbSAtish Patra *shift = riscv_clocksource.shift;
1433a9f66cbSAtish Patra }
1443a9f66cbSAtish Patra EXPORT_SYMBOL_GPL(riscv_cs_get_mult_shift);
1453a9f66cbSAtish Patra
14662b01943SPalmer Dabbelt /* called directly from the low-level interrupt handler */
riscv_timer_interrupt(int irq,void * dev_id)147033a65deSAnup Patel static irqreturn_t riscv_timer_interrupt(int irq, void *dev_id)
14862b01943SPalmer Dabbelt {
14962b01943SPalmer Dabbelt struct clock_event_device *evdev = this_cpu_ptr(&riscv_clock_event);
15062b01943SPalmer Dabbelt
1515d98446fSAnup Patel riscv_clock_event_stop();
15262b01943SPalmer Dabbelt evdev->event_handler(evdev);
153033a65deSAnup Patel
154033a65deSAnup Patel return IRQ_HANDLED;
15562b01943SPalmer Dabbelt }
15662b01943SPalmer Dabbelt
riscv_timer_init_common(void)157cd12d206SSunil V L static int __init riscv_timer_init_common(void)
15862b01943SPalmer Dabbelt {
159cd12d206SSunil V L int error;
160033a65deSAnup Patel struct irq_domain *domain;
161cd12d206SSunil V L struct fwnode_handle *intc_fwnode = riscv_get_intc_hwnode();
16262b01943SPalmer Dabbelt
163cd12d206SSunil V L domain = irq_find_matching_fwnode(intc_fwnode, DOMAIN_BUS_ANY);
164033a65deSAnup Patel if (!domain) {
165cd12d206SSunil V L pr_err("Failed to find irq_domain for INTC node [%pfwP]\n",
166cd12d206SSunil V L intc_fwnode);
167033a65deSAnup Patel return -ENODEV;
168033a65deSAnup Patel }
169033a65deSAnup Patel
170033a65deSAnup Patel riscv_clock_event_irq = irq_create_mapping(domain, RV_IRQ_TIMER);
171033a65deSAnup Patel if (!riscv_clock_event_irq) {
172cd12d206SSunil V L pr_err("Failed to map timer interrupt for node [%pfwP]\n", intc_fwnode);
173033a65deSAnup Patel return -ENODEV;
174033a65deSAnup Patel }
175033a65deSAnup Patel
176713203e3SAtish Patra error = clocksource_register_hz(&riscv_clocksource, riscv_timebase);
17726478b2fSAtish Patra if (error) {
178cd12d206SSunil V L pr_err("RISCV timer registration failed [%d]\n", error);
17926478b2fSAtish Patra return error;
18026478b2fSAtish Patra }
18162b01943SPalmer Dabbelt
18232d0be01SAtish Patra sched_clock_register(riscv_sched_clock, 64, riscv_timebase);
18392e0d143SAnup Patel
184033a65deSAnup Patel error = request_percpu_irq(riscv_clock_event_irq,
185033a65deSAnup Patel riscv_timer_interrupt,
186033a65deSAnup Patel "riscv-timer", &riscv_clock_event);
187033a65deSAnup Patel if (error) {
188033a65deSAnup Patel pr_err("registering percpu irq failed [%d]\n", error);
189033a65deSAnup Patel return error;
190033a65deSAnup Patel }
191033a65deSAnup Patel
192225b9596SMatt Evans if (riscv_isa_extension_available(NULL, SSTC)) {
193225b9596SMatt Evans pr_info("Timer interrupt in S-mode is available via sstc extension\n");
194225b9596SMatt Evans static_branch_enable(&riscv_sstc_available);
195225b9596SMatt Evans }
196225b9596SMatt Evans
19762b01943SPalmer Dabbelt error = cpuhp_setup_state(CPUHP_AP_RISCV_TIMER_STARTING,
19862b01943SPalmer Dabbelt "clockevents/riscv/timer:starting",
19962b01943SPalmer Dabbelt riscv_timer_starting_cpu, riscv_timer_dying_cpu);
20062b01943SPalmer Dabbelt if (error)
20126478b2fSAtish Patra pr_err("cpu hp setup state failed for RISCV timer [%d]\n",
20226478b2fSAtish Patra error);
2039f7a8ff6SAtish Patra
20462b01943SPalmer Dabbelt return error;
20562b01943SPalmer Dabbelt }
20662b01943SPalmer Dabbelt
riscv_timer_init_dt(struct device_node * n)207cd12d206SSunil V L static int __init riscv_timer_init_dt(struct device_node *n)
208cd12d206SSunil V L {
209cd12d206SSunil V L int cpuid, error;
210cd12d206SSunil V L unsigned long hartid;
211cd12d206SSunil V L struct device_node *child;
212cd12d206SSunil V L
213cd12d206SSunil V L error = riscv_of_processor_hartid(n, &hartid);
214cd12d206SSunil V L if (error < 0) {
215cd12d206SSunil V L pr_warn("Invalid hartid for node [%pOF] error = [%lu]\n",
216cd12d206SSunil V L n, hartid);
217cd12d206SSunil V L return error;
218cd12d206SSunil V L }
219cd12d206SSunil V L
220cd12d206SSunil V L cpuid = riscv_hartid_to_cpuid(hartid);
221cd12d206SSunil V L if (cpuid < 0) {
222cd12d206SSunil V L pr_warn("Invalid cpuid for hartid [%lu]\n", hartid);
223cd12d206SSunil V L return cpuid;
224cd12d206SSunil V L }
225cd12d206SSunil V L
226cd12d206SSunil V L if (cpuid != smp_processor_id())
227cd12d206SSunil V L return 0;
228cd12d206SSunil V L
229cd12d206SSunil V L child = of_find_compatible_node(NULL, NULL, "riscv,timer");
230cd12d206SSunil V L if (child) {
231cd12d206SSunil V L riscv_timer_cannot_wake_cpu = of_property_read_bool(child,
232cd12d206SSunil V L "riscv,timer-cannot-wake-cpu");
233cd12d206SSunil V L of_node_put(child);
234cd12d206SSunil V L }
235cd12d206SSunil V L
236cd12d206SSunil V L return riscv_timer_init_common();
237cd12d206SSunil V L }
238cd12d206SSunil V L
23962b01943SPalmer Dabbelt TIMER_OF_DECLARE(riscv_timer, "riscv", riscv_timer_init_dt);
24021f4f924SSunil V L
24121f4f924SSunil V L #ifdef CONFIG_ACPI
riscv_timer_acpi_init(struct acpi_table_header * table)24221f4f924SSunil V L static int __init riscv_timer_acpi_init(struct acpi_table_header *table)
24321f4f924SSunil V L {
244d7f546c7SSunil V L struct acpi_table_rhct *rhct = (struct acpi_table_rhct *)table;
245d7f546c7SSunil V L
246d7f546c7SSunil V L riscv_timer_cannot_wake_cpu = rhct->flags & ACPI_RHCT_TIMER_CANNOT_WAKEUP_CPU;
247d7f546c7SSunil V L
24821f4f924SSunil V L return riscv_timer_init_common();
24921f4f924SSunil V L }
25021f4f924SSunil V L
25121f4f924SSunil V L TIMER_ACPI_DECLARE(aclint_mtimer, ACPI_SIG_RHCT, riscv_timer_acpi_init);
25221f4f924SSunil V L
25321f4f924SSunil V L #endif
254