1 /* 2 * Copyright (c) 2016 Maxime Ripard. All rights reserved. 3 * 4 * This software is licensed under the terms of the GNU General Public 5 * License version 2, as published by the Free Software Foundation, and 6 * may be copied, distributed, and modified under those terms. 7 * 8 * This program is distributed in the hope that it will be useful, 9 * but WITHOUT ANY WARRANTY; without even the implied warranty of 10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 11 * GNU General Public License for more details. 12 */ 13 14 #include <linux/clk-provider.h> 15 #include <linux/of_address.h> 16 #include <linux/platform_device.h> 17 18 #include "ccu_common.h" 19 #include "ccu_reset.h" 20 21 #include "ccu_div.h" 22 #include "ccu_gate.h" 23 #include "ccu_mp.h" 24 #include "ccu_mult.h" 25 #include "ccu_nk.h" 26 #include "ccu_nkm.h" 27 #include "ccu_nkmp.h" 28 #include "ccu_nm.h" 29 #include "ccu_phase.h" 30 31 #include "ccu-sun50i-a64.h" 32 33 static struct ccu_nkmp pll_cpux_clk = { 34 .enable = BIT(31), 35 .lock = BIT(28), 36 .n = _SUNXI_CCU_MULT(8, 5), 37 .k = _SUNXI_CCU_MULT(4, 2), 38 .m = _SUNXI_CCU_DIV(0, 2), 39 .p = _SUNXI_CCU_DIV_MAX(16, 2, 4), 40 .common = { 41 .reg = 0x000, 42 .hw.init = CLK_HW_INIT("pll-cpux", 43 "osc24M", 44 &ccu_nkmp_ops, 45 CLK_SET_RATE_UNGATE), 46 }, 47 }; 48 49 /* 50 * The Audio PLL is supposed to have 4 outputs: 3 fixed factors from 51 * the base (2x, 4x and 8x), and one variable divider (the one true 52 * pll audio). 53 * 54 * We don't have any need for the variable divider for now, so we just 55 * hardcode it to match with the clock names 56 */ 57 #define SUN50I_A64_PLL_AUDIO_REG 0x008 58 59 static SUNXI_CCU_NM_WITH_GATE_LOCK(pll_audio_base_clk, "pll-audio-base", 60 "osc24M", 0x008, 61 8, 7, /* N */ 62 0, 5, /* M */ 63 BIT(31), /* gate */ 64 BIT(28), /* lock */ 65 CLK_SET_RATE_UNGATE); 66 67 static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(pll_video0_clk, "pll-video0", 68 "osc24M", 0x010, 69 192000000, /* Minimum rate */ 70 1008000000, /* Maximum rate */ 71 8, 7, /* N */ 72 0, 4, /* M */ 73 BIT(24), /* frac enable */ 74 BIT(25), /* frac select */ 75 270000000, /* frac rate 0 */ 76 297000000, /* frac rate 1 */ 77 BIT(31), /* gate */ 78 BIT(28), /* lock */ 79 CLK_SET_RATE_UNGATE); 80 81 static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_ve_clk, "pll-ve", 82 "osc24M", 0x018, 83 8, 7, /* N */ 84 0, 4, /* M */ 85 BIT(24), /* frac enable */ 86 BIT(25), /* frac select */ 87 270000000, /* frac rate 0 */ 88 297000000, /* frac rate 1 */ 89 BIT(31), /* gate */ 90 BIT(28), /* lock */ 91 CLK_SET_RATE_UNGATE); 92 93 static SUNXI_CCU_NKM_WITH_GATE_LOCK(pll_ddr0_clk, "pll-ddr0", 94 "osc24M", 0x020, 95 8, 5, /* N */ 96 4, 2, /* K */ 97 0, 2, /* M */ 98 BIT(31), /* gate */ 99 BIT(28), /* lock */ 100 CLK_SET_RATE_UNGATE); 101 102 static struct ccu_nk pll_periph0_clk = { 103 .enable = BIT(31), 104 .lock = BIT(28), 105 .n = _SUNXI_CCU_MULT(8, 5), 106 .k = _SUNXI_CCU_MULT_MIN(4, 2, 2), 107 .fixed_post_div = 2, 108 .common = { 109 .reg = 0x028, 110 .features = CCU_FEATURE_FIXED_POSTDIV, 111 .hw.init = CLK_HW_INIT("pll-periph0", "osc24M", 112 &ccu_nk_ops, CLK_SET_RATE_UNGATE), 113 }, 114 }; 115 116 static struct ccu_nk pll_periph1_clk = { 117 .enable = BIT(31), 118 .lock = BIT(28), 119 .n = _SUNXI_CCU_MULT(8, 5), 120 .k = _SUNXI_CCU_MULT_MIN(4, 2, 2), 121 .fixed_post_div = 2, 122 .common = { 123 .reg = 0x02c, 124 .features = CCU_FEATURE_FIXED_POSTDIV, 125 .hw.init = CLK_HW_INIT("pll-periph1", "osc24M", 126 &ccu_nk_ops, CLK_SET_RATE_UNGATE), 127 }, 128 }; 129 130 static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK_MIN_MAX(pll_video1_clk, "pll-video1", 131 "osc24M", 0x030, 132 192000000, /* Minimum rate */ 133 1008000000, /* Maximum rate */ 134 8, 7, /* N */ 135 0, 4, /* M */ 136 BIT(24), /* frac enable */ 137 BIT(25), /* frac select */ 138 270000000, /* frac rate 0 */ 139 297000000, /* frac rate 1 */ 140 BIT(31), /* gate */ 141 BIT(28), /* lock */ 142 CLK_SET_RATE_UNGATE); 143 144 static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_gpu_clk, "pll-gpu", 145 "osc24M", 0x038, 146 8, 7, /* N */ 147 0, 4, /* M */ 148 BIT(24), /* frac enable */ 149 BIT(25), /* frac select */ 150 270000000, /* frac rate 0 */ 151 297000000, /* frac rate 1 */ 152 BIT(31), /* gate */ 153 BIT(28), /* lock */ 154 CLK_SET_RATE_UNGATE); 155 156 /* 157 * The output function can be changed to something more complex that 158 * we do not handle yet. 159 * 160 * Hardcode the mode so that we don't fall in that case. 161 */ 162 #define SUN50I_A64_PLL_MIPI_REG 0x040 163 164 static struct ccu_nkm pll_mipi_clk = { 165 /* 166 * The bit 23 and 22 are called "LDO{1,2}_EN" on the SoC's 167 * user manual, and by experiments the PLL doesn't work without 168 * these bits toggled. 169 */ 170 .enable = BIT(31) | BIT(23) | BIT(22), 171 .lock = BIT(28), 172 .n = _SUNXI_CCU_MULT(8, 4), 173 .k = _SUNXI_CCU_MULT_MIN(4, 2, 2), 174 .m = _SUNXI_CCU_DIV(0, 4), 175 .common = { 176 .reg = 0x040, 177 .hw.init = CLK_HW_INIT("pll-mipi", "pll-video0", 178 &ccu_nkm_ops, CLK_SET_RATE_UNGATE), 179 }, 180 }; 181 182 static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_hsic_clk, "pll-hsic", 183 "osc24M", 0x044, 184 8, 7, /* N */ 185 0, 4, /* M */ 186 BIT(24), /* frac enable */ 187 BIT(25), /* frac select */ 188 270000000, /* frac rate 0 */ 189 297000000, /* frac rate 1 */ 190 BIT(31), /* gate */ 191 BIT(28), /* lock */ 192 CLK_SET_RATE_UNGATE); 193 194 static SUNXI_CCU_NM_WITH_FRAC_GATE_LOCK(pll_de_clk, "pll-de", 195 "osc24M", 0x048, 196 8, 7, /* N */ 197 0, 4, /* M */ 198 BIT(24), /* frac enable */ 199 BIT(25), /* frac select */ 200 270000000, /* frac rate 0 */ 201 297000000, /* frac rate 1 */ 202 BIT(31), /* gate */ 203 BIT(28), /* lock */ 204 CLK_SET_RATE_UNGATE); 205 206 static SUNXI_CCU_NM_WITH_GATE_LOCK(pll_ddr1_clk, "pll-ddr1", 207 "osc24M", 0x04c, 208 8, 7, /* N */ 209 0, 2, /* M */ 210 BIT(31), /* gate */ 211 BIT(28), /* lock */ 212 CLK_SET_RATE_UNGATE); 213 214 static const char * const cpux_parents[] = { "osc32k", "osc24M", 215 "pll-cpux", "pll-cpux" }; 216 static SUNXI_CCU_MUX(cpux_clk, "cpux", cpux_parents, 217 0x050, 16, 2, CLK_SET_RATE_PARENT | CLK_IS_CRITICAL); 218 219 static SUNXI_CCU_M(axi_clk, "axi", "cpux", 0x050, 0, 2, 0); 220 221 static const char * const ahb1_parents[] = { "osc32k", "osc24M", 222 "axi", "pll-periph0" }; 223 static const struct ccu_mux_var_prediv ahb1_predivs[] = { 224 { .index = 3, .shift = 6, .width = 2 }, 225 }; 226 static struct ccu_div ahb1_clk = { 227 .div = _SUNXI_CCU_DIV_FLAGS(4, 2, CLK_DIVIDER_POWER_OF_TWO), 228 229 .mux = { 230 .shift = 12, 231 .width = 2, 232 233 .var_predivs = ahb1_predivs, 234 .n_var_predivs = ARRAY_SIZE(ahb1_predivs), 235 }, 236 237 .common = { 238 .reg = 0x054, 239 .features = CCU_FEATURE_VARIABLE_PREDIV, 240 .hw.init = CLK_HW_INIT_PARENTS("ahb1", 241 ahb1_parents, 242 &ccu_div_ops, 243 0), 244 }, 245 }; 246 247 static struct clk_div_table apb1_div_table[] = { 248 { .val = 0, .div = 2 }, 249 { .val = 1, .div = 2 }, 250 { .val = 2, .div = 4 }, 251 { .val = 3, .div = 8 }, 252 { /* Sentinel */ }, 253 }; 254 static SUNXI_CCU_DIV_TABLE(apb1_clk, "apb1", "ahb1", 255 0x054, 8, 2, apb1_div_table, 0); 256 257 static const char * const apb2_parents[] = { "osc32k", "osc24M", 258 "pll-periph0-2x", 259 "pll-periph0-2x" }; 260 static SUNXI_CCU_MP_WITH_MUX(apb2_clk, "apb2", apb2_parents, 0x058, 261 0, 5, /* M */ 262 16, 2, /* P */ 263 24, 2, /* mux */ 264 0); 265 266 static const char * const ahb2_parents[] = { "ahb1", "pll-periph0" }; 267 static const struct ccu_mux_fixed_prediv ahb2_fixed_predivs[] = { 268 { .index = 1, .div = 2 }, 269 }; 270 static struct ccu_mux ahb2_clk = { 271 .mux = { 272 .shift = 0, 273 .width = 1, 274 .fixed_predivs = ahb2_fixed_predivs, 275 .n_predivs = ARRAY_SIZE(ahb2_fixed_predivs), 276 }, 277 278 .common = { 279 .reg = 0x05c, 280 .features = CCU_FEATURE_FIXED_PREDIV, 281 .hw.init = CLK_HW_INIT_PARENTS("ahb2", 282 ahb2_parents, 283 &ccu_mux_ops, 284 0), 285 }, 286 }; 287 288 static SUNXI_CCU_GATE(bus_mipi_dsi_clk, "bus-mipi-dsi", "ahb1", 289 0x060, BIT(1), 0); 290 static SUNXI_CCU_GATE(bus_ce_clk, "bus-ce", "ahb1", 291 0x060, BIT(5), 0); 292 static SUNXI_CCU_GATE(bus_dma_clk, "bus-dma", "ahb1", 293 0x060, BIT(6), 0); 294 static SUNXI_CCU_GATE(bus_mmc0_clk, "bus-mmc0", "ahb1", 295 0x060, BIT(8), 0); 296 static SUNXI_CCU_GATE(bus_mmc1_clk, "bus-mmc1", "ahb1", 297 0x060, BIT(9), 0); 298 static SUNXI_CCU_GATE(bus_mmc2_clk, "bus-mmc2", "ahb1", 299 0x060, BIT(10), 0); 300 static SUNXI_CCU_GATE(bus_nand_clk, "bus-nand", "ahb1", 301 0x060, BIT(13), 0); 302 static SUNXI_CCU_GATE(bus_dram_clk, "bus-dram", "ahb1", 303 0x060, BIT(14), 0); 304 static SUNXI_CCU_GATE(bus_emac_clk, "bus-emac", "ahb2", 305 0x060, BIT(17), 0); 306 static SUNXI_CCU_GATE(bus_ts_clk, "bus-ts", "ahb1", 307 0x060, BIT(18), 0); 308 static SUNXI_CCU_GATE(bus_hstimer_clk, "bus-hstimer", "ahb1", 309 0x060, BIT(19), 0); 310 static SUNXI_CCU_GATE(bus_spi0_clk, "bus-spi0", "ahb1", 311 0x060, BIT(20), 0); 312 static SUNXI_CCU_GATE(bus_spi1_clk, "bus-spi1", "ahb1", 313 0x060, BIT(21), 0); 314 static SUNXI_CCU_GATE(bus_otg_clk, "bus-otg", "ahb1", 315 0x060, BIT(23), 0); 316 static SUNXI_CCU_GATE(bus_ehci0_clk, "bus-ehci0", "ahb1", 317 0x060, BIT(24), 0); 318 static SUNXI_CCU_GATE(bus_ehci1_clk, "bus-ehci1", "ahb2", 319 0x060, BIT(25), 0); 320 static SUNXI_CCU_GATE(bus_ohci0_clk, "bus-ohci0", "ahb1", 321 0x060, BIT(28), 0); 322 static SUNXI_CCU_GATE(bus_ohci1_clk, "bus-ohci1", "ahb2", 323 0x060, BIT(29), 0); 324 325 static SUNXI_CCU_GATE(bus_ve_clk, "bus-ve", "ahb1", 326 0x064, BIT(0), 0); 327 static SUNXI_CCU_GATE(bus_tcon0_clk, "bus-tcon0", "ahb1", 328 0x064, BIT(3), 0); 329 static SUNXI_CCU_GATE(bus_tcon1_clk, "bus-tcon1", "ahb1", 330 0x064, BIT(4), 0); 331 static SUNXI_CCU_GATE(bus_deinterlace_clk, "bus-deinterlace", "ahb1", 332 0x064, BIT(5), 0); 333 static SUNXI_CCU_GATE(bus_csi_clk, "bus-csi", "ahb1", 334 0x064, BIT(8), 0); 335 static SUNXI_CCU_GATE(bus_hdmi_clk, "bus-hdmi", "ahb1", 336 0x064, BIT(11), 0); 337 static SUNXI_CCU_GATE(bus_de_clk, "bus-de", "ahb1", 338 0x064, BIT(12), 0); 339 static SUNXI_CCU_GATE(bus_gpu_clk, "bus-gpu", "ahb1", 340 0x064, BIT(20), 0); 341 static SUNXI_CCU_GATE(bus_msgbox_clk, "bus-msgbox", "ahb1", 342 0x064, BIT(21), 0); 343 static SUNXI_CCU_GATE(bus_spinlock_clk, "bus-spinlock", "ahb1", 344 0x064, BIT(22), 0); 345 346 static SUNXI_CCU_GATE(bus_codec_clk, "bus-codec", "apb1", 347 0x068, BIT(0), 0); 348 static SUNXI_CCU_GATE(bus_spdif_clk, "bus-spdif", "apb1", 349 0x068, BIT(1), 0); 350 static SUNXI_CCU_GATE(bus_pio_clk, "bus-pio", "apb1", 351 0x068, BIT(5), 0); 352 static SUNXI_CCU_GATE(bus_ths_clk, "bus-ths", "apb1", 353 0x068, BIT(8), 0); 354 static SUNXI_CCU_GATE(bus_i2s0_clk, "bus-i2s0", "apb1", 355 0x068, BIT(12), 0); 356 static SUNXI_CCU_GATE(bus_i2s1_clk, "bus-i2s1", "apb1", 357 0x068, BIT(13), 0); 358 static SUNXI_CCU_GATE(bus_i2s2_clk, "bus-i2s2", "apb1", 359 0x068, BIT(14), 0); 360 361 static SUNXI_CCU_GATE(bus_i2c0_clk, "bus-i2c0", "apb2", 362 0x06c, BIT(0), 0); 363 static SUNXI_CCU_GATE(bus_i2c1_clk, "bus-i2c1", "apb2", 364 0x06c, BIT(1), 0); 365 static SUNXI_CCU_GATE(bus_i2c2_clk, "bus-i2c2", "apb2", 366 0x06c, BIT(2), 0); 367 static SUNXI_CCU_GATE(bus_scr_clk, "bus-scr", "apb2", 368 0x06c, BIT(5), 0); 369 static SUNXI_CCU_GATE(bus_uart0_clk, "bus-uart0", "apb2", 370 0x06c, BIT(16), 0); 371 static SUNXI_CCU_GATE(bus_uart1_clk, "bus-uart1", "apb2", 372 0x06c, BIT(17), 0); 373 static SUNXI_CCU_GATE(bus_uart2_clk, "bus-uart2", "apb2", 374 0x06c, BIT(18), 0); 375 static SUNXI_CCU_GATE(bus_uart3_clk, "bus-uart3", "apb2", 376 0x06c, BIT(19), 0); 377 static SUNXI_CCU_GATE(bus_uart4_clk, "bus-uart4", "apb2", 378 0x06c, BIT(20), 0); 379 380 static SUNXI_CCU_GATE(bus_dbg_clk, "bus-dbg", "ahb1", 381 0x070, BIT(7), 0); 382 383 static struct clk_div_table ths_div_table[] = { 384 { .val = 0, .div = 1 }, 385 { .val = 1, .div = 2 }, 386 { .val = 2, .div = 4 }, 387 { .val = 3, .div = 6 }, 388 }; 389 static const char * const ths_parents[] = { "osc24M" }; 390 static struct ccu_div ths_clk = { 391 .enable = BIT(31), 392 .div = _SUNXI_CCU_DIV_TABLE(0, 2, ths_div_table), 393 .mux = _SUNXI_CCU_MUX(24, 2), 394 .common = { 395 .reg = 0x074, 396 .hw.init = CLK_HW_INIT_PARENTS("ths", 397 ths_parents, 398 &ccu_div_ops, 399 0), 400 }, 401 }; 402 403 static const char * const mod0_default_parents[] = { "osc24M", "pll-periph0", 404 "pll-periph1" }; 405 static SUNXI_CCU_MP_WITH_MUX_GATE(nand_clk, "nand", mod0_default_parents, 0x080, 406 0, 4, /* M */ 407 16, 2, /* P */ 408 24, 2, /* mux */ 409 BIT(31), /* gate */ 410 0); 411 412 /* 413 * MMC clocks are the new timing mode (see A83T & H3) variety, but without 414 * the mode switch. This means they have a 2x post divider between the clock 415 * and the MMC module. This is not documented in the manual, but is taken 416 * into consideration when setting the mmc module clocks in the BSP kernel. 417 * Without it, MMC performance is degraded. 418 * 419 * We model it here to be consistent with other SoCs supporting this mode. 420 * The alternative would be to add the 2x multiplier when setting the MMC 421 * module clock in the MMC driver, just for the A64. 422 */ 423 static const char * const mmc_default_parents[] = { "osc24M", "pll-periph0-2x", 424 "pll-periph1-2x" }; 425 static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc0_clk, "mmc0", 426 mmc_default_parents, 0x088, 427 0, 4, /* M */ 428 16, 2, /* P */ 429 24, 2, /* mux */ 430 BIT(31), /* gate */ 431 2, /* post-div */ 432 0); 433 434 static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc1_clk, "mmc1", 435 mmc_default_parents, 0x08c, 436 0, 4, /* M */ 437 16, 2, /* P */ 438 24, 2, /* mux */ 439 BIT(31), /* gate */ 440 2, /* post-div */ 441 0); 442 443 static SUNXI_CCU_MP_WITH_MUX_GATE_POSTDIV(mmc2_clk, "mmc2", 444 mmc_default_parents, 0x090, 445 0, 4, /* M */ 446 16, 2, /* P */ 447 24, 2, /* mux */ 448 BIT(31), /* gate */ 449 2, /* post-div */ 450 0); 451 452 static const char * const ts_parents[] = { "osc24M", "pll-periph0", }; 453 static SUNXI_CCU_MP_WITH_MUX_GATE(ts_clk, "ts", ts_parents, 0x098, 454 0, 4, /* M */ 455 16, 2, /* P */ 456 24, 4, /* mux */ 457 BIT(31), /* gate */ 458 0); 459 460 static SUNXI_CCU_MP_WITH_MUX_GATE(ce_clk, "ce", mmc_default_parents, 0x09c, 461 0, 4, /* M */ 462 16, 2, /* P */ 463 24, 2, /* mux */ 464 BIT(31), /* gate */ 465 0); 466 467 static SUNXI_CCU_MP_WITH_MUX_GATE(spi0_clk, "spi0", mod0_default_parents, 0x0a0, 468 0, 4, /* M */ 469 16, 2, /* P */ 470 24, 2, /* mux */ 471 BIT(31), /* gate */ 472 0); 473 474 static SUNXI_CCU_MP_WITH_MUX_GATE(spi1_clk, "spi1", mod0_default_parents, 0x0a4, 475 0, 4, /* M */ 476 16, 2, /* P */ 477 24, 2, /* mux */ 478 BIT(31), /* gate */ 479 0); 480 481 static const char * const i2s_parents[] = { "pll-audio-8x", "pll-audio-4x", 482 "pll-audio-2x", "pll-audio" }; 483 static SUNXI_CCU_MUX_WITH_GATE(i2s0_clk, "i2s0", i2s_parents, 484 0x0b0, 16, 2, BIT(31), CLK_SET_RATE_PARENT); 485 486 static SUNXI_CCU_MUX_WITH_GATE(i2s1_clk, "i2s1", i2s_parents, 487 0x0b4, 16, 2, BIT(31), CLK_SET_RATE_PARENT); 488 489 static SUNXI_CCU_MUX_WITH_GATE(i2s2_clk, "i2s2", i2s_parents, 490 0x0b8, 16, 2, BIT(31), CLK_SET_RATE_PARENT); 491 492 static SUNXI_CCU_M_WITH_GATE(spdif_clk, "spdif", "pll-audio", 493 0x0c0, 0, 4, BIT(31), CLK_SET_RATE_PARENT); 494 495 static SUNXI_CCU_GATE(usb_phy0_clk, "usb-phy0", "osc24M", 496 0x0cc, BIT(8), 0); 497 static SUNXI_CCU_GATE(usb_phy1_clk, "usb-phy1", "osc24M", 498 0x0cc, BIT(9), 0); 499 static SUNXI_CCU_GATE(usb_hsic_clk, "usb-hsic", "pll-hsic", 500 0x0cc, BIT(10), 0); 501 static SUNXI_CCU_GATE(usb_hsic_12m_clk, "usb-hsic-12M", "osc12M", 502 0x0cc, BIT(11), 0); 503 static SUNXI_CCU_GATE(usb_ohci0_clk, "usb-ohci0", "osc12M", 504 0x0cc, BIT(16), 0); 505 static SUNXI_CCU_GATE(usb_ohci1_clk, "usb-ohci1", "usb-ohci0", 506 0x0cc, BIT(17), 0); 507 508 static const char * const dram_parents[] = { "pll-ddr0", "pll-ddr1" }; 509 static SUNXI_CCU_M_WITH_MUX(dram_clk, "dram", dram_parents, 510 0x0f4, 0, 4, 20, 2, CLK_IS_CRITICAL); 511 512 static SUNXI_CCU_GATE(dram_ve_clk, "dram-ve", "dram", 513 0x100, BIT(0), 0); 514 static SUNXI_CCU_GATE(dram_csi_clk, "dram-csi", "dram", 515 0x100, BIT(1), 0); 516 static SUNXI_CCU_GATE(dram_deinterlace_clk, "dram-deinterlace", "dram", 517 0x100, BIT(2), 0); 518 static SUNXI_CCU_GATE(dram_ts_clk, "dram-ts", "dram", 519 0x100, BIT(3), 0); 520 521 static const char * const de_parents[] = { "pll-periph0-2x", "pll-de" }; 522 static SUNXI_CCU_M_WITH_MUX_GATE(de_clk, "de", de_parents, 523 0x104, 0, 4, 24, 3, BIT(31), 0); 524 525 static const char * const tcon0_parents[] = { "pll-mipi", "pll-video0-2x" }; 526 static const u8 tcon0_table[] = { 0, 2, }; 527 static SUNXI_CCU_MUX_TABLE_WITH_GATE(tcon0_clk, "tcon0", tcon0_parents, 528 tcon0_table, 0x118, 24, 3, BIT(31), 529 CLK_SET_RATE_PARENT); 530 531 static const char * const tcon1_parents[] = { "pll-video0", "pll-video1" }; 532 static const u8 tcon1_table[] = { 0, 2, }; 533 static struct ccu_div tcon1_clk = { 534 .enable = BIT(31), 535 .div = _SUNXI_CCU_DIV(0, 4), 536 .mux = _SUNXI_CCU_MUX_TABLE(24, 2, tcon1_table), 537 .common = { 538 .reg = 0x11c, 539 .hw.init = CLK_HW_INIT_PARENTS("tcon1", 540 tcon1_parents, 541 &ccu_div_ops, 542 CLK_SET_RATE_PARENT), 543 }, 544 }; 545 546 static const char * const deinterlace_parents[] = { "pll-periph0", "pll-periph1" }; 547 static SUNXI_CCU_M_WITH_MUX_GATE(deinterlace_clk, "deinterlace", deinterlace_parents, 548 0x124, 0, 4, 24, 3, BIT(31), 0); 549 550 static SUNXI_CCU_GATE(csi_misc_clk, "csi-misc", "osc24M", 551 0x130, BIT(31), 0); 552 553 static const char * const csi_sclk_parents[] = { "pll-periph0", "pll-periph1" }; 554 static SUNXI_CCU_M_WITH_MUX_GATE(csi_sclk_clk, "csi-sclk", csi_sclk_parents, 555 0x134, 16, 4, 24, 3, BIT(31), 0); 556 557 static const char * const csi_mclk_parents[] = { "osc24M", "pll-video1", "pll-periph1" }; 558 static SUNXI_CCU_M_WITH_MUX_GATE(csi_mclk_clk, "csi-mclk", csi_mclk_parents, 559 0x134, 0, 5, 8, 3, BIT(15), 0); 560 561 static SUNXI_CCU_M_WITH_GATE(ve_clk, "ve", "pll-ve", 562 0x13c, 16, 3, BIT(31), 0); 563 564 static SUNXI_CCU_GATE(ac_dig_clk, "ac-dig", "pll-audio", 565 0x140, BIT(31), CLK_SET_RATE_PARENT); 566 567 static SUNXI_CCU_GATE(ac_dig_4x_clk, "ac-dig-4x", "pll-audio-4x", 568 0x140, BIT(30), CLK_SET_RATE_PARENT); 569 570 static SUNXI_CCU_GATE(avs_clk, "avs", "osc24M", 571 0x144, BIT(31), 0); 572 573 static const char * const hdmi_parents[] = { "pll-video0", "pll-video1" }; 574 static SUNXI_CCU_M_WITH_MUX_GATE(hdmi_clk, "hdmi", hdmi_parents, 575 0x150, 0, 4, 24, 2, BIT(31), CLK_SET_RATE_PARENT); 576 577 static SUNXI_CCU_GATE(hdmi_ddc_clk, "hdmi-ddc", "osc24M", 578 0x154, BIT(31), 0); 579 580 static const char * const mbus_parents[] = { "osc24M", "pll-periph0-2x", 581 "pll-ddr0", "pll-ddr1" }; 582 static SUNXI_CCU_M_WITH_MUX_GATE(mbus_clk, "mbus", mbus_parents, 583 0x15c, 0, 3, 24, 2, BIT(31), CLK_IS_CRITICAL); 584 585 static const char * const dsi_dphy_parents[] = { "pll-video0", "pll-periph0" }; 586 static const u8 dsi_dphy_table[] = { 0, 2, }; 587 static SUNXI_CCU_M_WITH_MUX_TABLE_GATE(dsi_dphy_clk, "dsi-dphy", 588 dsi_dphy_parents, dsi_dphy_table, 589 0x168, 0, 4, 8, 2, BIT(15), CLK_SET_RATE_PARENT); 590 591 static SUNXI_CCU_M_WITH_GATE(gpu_clk, "gpu", "pll-gpu", 592 0x1a0, 0, 3, BIT(31), CLK_SET_RATE_PARENT); 593 594 /* Fixed Factor clocks */ 595 static CLK_FIXED_FACTOR(osc12M_clk, "osc12M", "osc24M", 2, 1, 0); 596 597 /* We hardcode the divider to 4 for now */ 598 static CLK_FIXED_FACTOR(pll_audio_clk, "pll-audio", 599 "pll-audio-base", 4, 1, CLK_SET_RATE_PARENT); 600 static CLK_FIXED_FACTOR(pll_audio_2x_clk, "pll-audio-2x", 601 "pll-audio-base", 2, 1, CLK_SET_RATE_PARENT); 602 static CLK_FIXED_FACTOR(pll_audio_4x_clk, "pll-audio-4x", 603 "pll-audio-base", 1, 1, CLK_SET_RATE_PARENT); 604 static CLK_FIXED_FACTOR(pll_audio_8x_clk, "pll-audio-8x", 605 "pll-audio-base", 1, 2, CLK_SET_RATE_PARENT); 606 static CLK_FIXED_FACTOR(pll_periph0_2x_clk, "pll-periph0-2x", 607 "pll-periph0", 1, 2, 0); 608 static CLK_FIXED_FACTOR(pll_periph1_2x_clk, "pll-periph1-2x", 609 "pll-periph1", 1, 2, 0); 610 static CLK_FIXED_FACTOR(pll_video0_2x_clk, "pll-video0-2x", 611 "pll-video0", 1, 2, CLK_SET_RATE_PARENT); 612 613 static struct ccu_common *sun50i_a64_ccu_clks[] = { 614 &pll_cpux_clk.common, 615 &pll_audio_base_clk.common, 616 &pll_video0_clk.common, 617 &pll_ve_clk.common, 618 &pll_ddr0_clk.common, 619 &pll_periph0_clk.common, 620 &pll_periph1_clk.common, 621 &pll_video1_clk.common, 622 &pll_gpu_clk.common, 623 &pll_mipi_clk.common, 624 &pll_hsic_clk.common, 625 &pll_de_clk.common, 626 &pll_ddr1_clk.common, 627 &cpux_clk.common, 628 &axi_clk.common, 629 &ahb1_clk.common, 630 &apb1_clk.common, 631 &apb2_clk.common, 632 &ahb2_clk.common, 633 &bus_mipi_dsi_clk.common, 634 &bus_ce_clk.common, 635 &bus_dma_clk.common, 636 &bus_mmc0_clk.common, 637 &bus_mmc1_clk.common, 638 &bus_mmc2_clk.common, 639 &bus_nand_clk.common, 640 &bus_dram_clk.common, 641 &bus_emac_clk.common, 642 &bus_ts_clk.common, 643 &bus_hstimer_clk.common, 644 &bus_spi0_clk.common, 645 &bus_spi1_clk.common, 646 &bus_otg_clk.common, 647 &bus_ehci0_clk.common, 648 &bus_ehci1_clk.common, 649 &bus_ohci0_clk.common, 650 &bus_ohci1_clk.common, 651 &bus_ve_clk.common, 652 &bus_tcon0_clk.common, 653 &bus_tcon1_clk.common, 654 &bus_deinterlace_clk.common, 655 &bus_csi_clk.common, 656 &bus_hdmi_clk.common, 657 &bus_de_clk.common, 658 &bus_gpu_clk.common, 659 &bus_msgbox_clk.common, 660 &bus_spinlock_clk.common, 661 &bus_codec_clk.common, 662 &bus_spdif_clk.common, 663 &bus_pio_clk.common, 664 &bus_ths_clk.common, 665 &bus_i2s0_clk.common, 666 &bus_i2s1_clk.common, 667 &bus_i2s2_clk.common, 668 &bus_i2c0_clk.common, 669 &bus_i2c1_clk.common, 670 &bus_i2c2_clk.common, 671 &bus_scr_clk.common, 672 &bus_uart0_clk.common, 673 &bus_uart1_clk.common, 674 &bus_uart2_clk.common, 675 &bus_uart3_clk.common, 676 &bus_uart4_clk.common, 677 &bus_dbg_clk.common, 678 &ths_clk.common, 679 &nand_clk.common, 680 &mmc0_clk.common, 681 &mmc1_clk.common, 682 &mmc2_clk.common, 683 &ts_clk.common, 684 &ce_clk.common, 685 &spi0_clk.common, 686 &spi1_clk.common, 687 &i2s0_clk.common, 688 &i2s1_clk.common, 689 &i2s2_clk.common, 690 &spdif_clk.common, 691 &usb_phy0_clk.common, 692 &usb_phy1_clk.common, 693 &usb_hsic_clk.common, 694 &usb_hsic_12m_clk.common, 695 &usb_ohci0_clk.common, 696 &usb_ohci1_clk.common, 697 &dram_clk.common, 698 &dram_ve_clk.common, 699 &dram_csi_clk.common, 700 &dram_deinterlace_clk.common, 701 &dram_ts_clk.common, 702 &de_clk.common, 703 &tcon0_clk.common, 704 &tcon1_clk.common, 705 &deinterlace_clk.common, 706 &csi_misc_clk.common, 707 &csi_sclk_clk.common, 708 &csi_mclk_clk.common, 709 &ve_clk.common, 710 &ac_dig_clk.common, 711 &ac_dig_4x_clk.common, 712 &avs_clk.common, 713 &hdmi_clk.common, 714 &hdmi_ddc_clk.common, 715 &mbus_clk.common, 716 &dsi_dphy_clk.common, 717 &gpu_clk.common, 718 }; 719 720 static struct clk_hw_onecell_data sun50i_a64_hw_clks = { 721 .hws = { 722 [CLK_OSC_12M] = &osc12M_clk.hw, 723 [CLK_PLL_CPUX] = &pll_cpux_clk.common.hw, 724 [CLK_PLL_AUDIO_BASE] = &pll_audio_base_clk.common.hw, 725 [CLK_PLL_AUDIO] = &pll_audio_clk.hw, 726 [CLK_PLL_AUDIO_2X] = &pll_audio_2x_clk.hw, 727 [CLK_PLL_AUDIO_4X] = &pll_audio_4x_clk.hw, 728 [CLK_PLL_AUDIO_8X] = &pll_audio_8x_clk.hw, 729 [CLK_PLL_VIDEO0] = &pll_video0_clk.common.hw, 730 [CLK_PLL_VIDEO0_2X] = &pll_video0_2x_clk.hw, 731 [CLK_PLL_VE] = &pll_ve_clk.common.hw, 732 [CLK_PLL_DDR0] = &pll_ddr0_clk.common.hw, 733 [CLK_PLL_PERIPH0] = &pll_periph0_clk.common.hw, 734 [CLK_PLL_PERIPH0_2X] = &pll_periph0_2x_clk.hw, 735 [CLK_PLL_PERIPH1] = &pll_periph1_clk.common.hw, 736 [CLK_PLL_PERIPH1_2X] = &pll_periph1_2x_clk.hw, 737 [CLK_PLL_VIDEO1] = &pll_video1_clk.common.hw, 738 [CLK_PLL_GPU] = &pll_gpu_clk.common.hw, 739 [CLK_PLL_MIPI] = &pll_mipi_clk.common.hw, 740 [CLK_PLL_HSIC] = &pll_hsic_clk.common.hw, 741 [CLK_PLL_DE] = &pll_de_clk.common.hw, 742 [CLK_PLL_DDR1] = &pll_ddr1_clk.common.hw, 743 [CLK_CPUX] = &cpux_clk.common.hw, 744 [CLK_AXI] = &axi_clk.common.hw, 745 [CLK_AHB1] = &ahb1_clk.common.hw, 746 [CLK_APB1] = &apb1_clk.common.hw, 747 [CLK_APB2] = &apb2_clk.common.hw, 748 [CLK_AHB2] = &ahb2_clk.common.hw, 749 [CLK_BUS_MIPI_DSI] = &bus_mipi_dsi_clk.common.hw, 750 [CLK_BUS_CE] = &bus_ce_clk.common.hw, 751 [CLK_BUS_DMA] = &bus_dma_clk.common.hw, 752 [CLK_BUS_MMC0] = &bus_mmc0_clk.common.hw, 753 [CLK_BUS_MMC1] = &bus_mmc1_clk.common.hw, 754 [CLK_BUS_MMC2] = &bus_mmc2_clk.common.hw, 755 [CLK_BUS_NAND] = &bus_nand_clk.common.hw, 756 [CLK_BUS_DRAM] = &bus_dram_clk.common.hw, 757 [CLK_BUS_EMAC] = &bus_emac_clk.common.hw, 758 [CLK_BUS_TS] = &bus_ts_clk.common.hw, 759 [CLK_BUS_HSTIMER] = &bus_hstimer_clk.common.hw, 760 [CLK_BUS_SPI0] = &bus_spi0_clk.common.hw, 761 [CLK_BUS_SPI1] = &bus_spi1_clk.common.hw, 762 [CLK_BUS_OTG] = &bus_otg_clk.common.hw, 763 [CLK_BUS_EHCI0] = &bus_ehci0_clk.common.hw, 764 [CLK_BUS_EHCI1] = &bus_ehci1_clk.common.hw, 765 [CLK_BUS_OHCI0] = &bus_ohci0_clk.common.hw, 766 [CLK_BUS_OHCI1] = &bus_ohci1_clk.common.hw, 767 [CLK_BUS_VE] = &bus_ve_clk.common.hw, 768 [CLK_BUS_TCON0] = &bus_tcon0_clk.common.hw, 769 [CLK_BUS_TCON1] = &bus_tcon1_clk.common.hw, 770 [CLK_BUS_DEINTERLACE] = &bus_deinterlace_clk.common.hw, 771 [CLK_BUS_CSI] = &bus_csi_clk.common.hw, 772 [CLK_BUS_HDMI] = &bus_hdmi_clk.common.hw, 773 [CLK_BUS_DE] = &bus_de_clk.common.hw, 774 [CLK_BUS_GPU] = &bus_gpu_clk.common.hw, 775 [CLK_BUS_MSGBOX] = &bus_msgbox_clk.common.hw, 776 [CLK_BUS_SPINLOCK] = &bus_spinlock_clk.common.hw, 777 [CLK_BUS_CODEC] = &bus_codec_clk.common.hw, 778 [CLK_BUS_SPDIF] = &bus_spdif_clk.common.hw, 779 [CLK_BUS_PIO] = &bus_pio_clk.common.hw, 780 [CLK_BUS_THS] = &bus_ths_clk.common.hw, 781 [CLK_BUS_I2S0] = &bus_i2s0_clk.common.hw, 782 [CLK_BUS_I2S1] = &bus_i2s1_clk.common.hw, 783 [CLK_BUS_I2S2] = &bus_i2s2_clk.common.hw, 784 [CLK_BUS_I2C0] = &bus_i2c0_clk.common.hw, 785 [CLK_BUS_I2C1] = &bus_i2c1_clk.common.hw, 786 [CLK_BUS_I2C2] = &bus_i2c2_clk.common.hw, 787 [CLK_BUS_UART0] = &bus_uart0_clk.common.hw, 788 [CLK_BUS_UART1] = &bus_uart1_clk.common.hw, 789 [CLK_BUS_UART2] = &bus_uart2_clk.common.hw, 790 [CLK_BUS_UART3] = &bus_uart3_clk.common.hw, 791 [CLK_BUS_UART4] = &bus_uart4_clk.common.hw, 792 [CLK_BUS_SCR] = &bus_scr_clk.common.hw, 793 [CLK_BUS_DBG] = &bus_dbg_clk.common.hw, 794 [CLK_THS] = &ths_clk.common.hw, 795 [CLK_NAND] = &nand_clk.common.hw, 796 [CLK_MMC0] = &mmc0_clk.common.hw, 797 [CLK_MMC1] = &mmc1_clk.common.hw, 798 [CLK_MMC2] = &mmc2_clk.common.hw, 799 [CLK_TS] = &ts_clk.common.hw, 800 [CLK_CE] = &ce_clk.common.hw, 801 [CLK_SPI0] = &spi0_clk.common.hw, 802 [CLK_SPI1] = &spi1_clk.common.hw, 803 [CLK_I2S0] = &i2s0_clk.common.hw, 804 [CLK_I2S1] = &i2s1_clk.common.hw, 805 [CLK_I2S2] = &i2s2_clk.common.hw, 806 [CLK_SPDIF] = &spdif_clk.common.hw, 807 [CLK_USB_PHY0] = &usb_phy0_clk.common.hw, 808 [CLK_USB_PHY1] = &usb_phy1_clk.common.hw, 809 [CLK_USB_HSIC] = &usb_hsic_clk.common.hw, 810 [CLK_USB_HSIC_12M] = &usb_hsic_12m_clk.common.hw, 811 [CLK_USB_OHCI0] = &usb_ohci0_clk.common.hw, 812 [CLK_USB_OHCI1] = &usb_ohci1_clk.common.hw, 813 [CLK_DRAM] = &dram_clk.common.hw, 814 [CLK_DRAM_VE] = &dram_ve_clk.common.hw, 815 [CLK_DRAM_CSI] = &dram_csi_clk.common.hw, 816 [CLK_DRAM_DEINTERLACE] = &dram_deinterlace_clk.common.hw, 817 [CLK_DRAM_TS] = &dram_ts_clk.common.hw, 818 [CLK_DE] = &de_clk.common.hw, 819 [CLK_TCON0] = &tcon0_clk.common.hw, 820 [CLK_TCON1] = &tcon1_clk.common.hw, 821 [CLK_DEINTERLACE] = &deinterlace_clk.common.hw, 822 [CLK_CSI_MISC] = &csi_misc_clk.common.hw, 823 [CLK_CSI_SCLK] = &csi_sclk_clk.common.hw, 824 [CLK_CSI_MCLK] = &csi_mclk_clk.common.hw, 825 [CLK_VE] = &ve_clk.common.hw, 826 [CLK_AC_DIG] = &ac_dig_clk.common.hw, 827 [CLK_AC_DIG_4X] = &ac_dig_4x_clk.common.hw, 828 [CLK_AVS] = &avs_clk.common.hw, 829 [CLK_HDMI] = &hdmi_clk.common.hw, 830 [CLK_HDMI_DDC] = &hdmi_ddc_clk.common.hw, 831 [CLK_MBUS] = &mbus_clk.common.hw, 832 [CLK_DSI_DPHY] = &dsi_dphy_clk.common.hw, 833 [CLK_GPU] = &gpu_clk.common.hw, 834 }, 835 .num = CLK_NUMBER, 836 }; 837 838 static struct ccu_reset_map sun50i_a64_ccu_resets[] = { 839 [RST_USB_PHY0] = { 0x0cc, BIT(0) }, 840 [RST_USB_PHY1] = { 0x0cc, BIT(1) }, 841 [RST_USB_HSIC] = { 0x0cc, BIT(2) }, 842 843 [RST_DRAM] = { 0x0f4, BIT(31) }, 844 [RST_MBUS] = { 0x0fc, BIT(31) }, 845 846 [RST_BUS_MIPI_DSI] = { 0x2c0, BIT(1) }, 847 [RST_BUS_CE] = { 0x2c0, BIT(5) }, 848 [RST_BUS_DMA] = { 0x2c0, BIT(6) }, 849 [RST_BUS_MMC0] = { 0x2c0, BIT(8) }, 850 [RST_BUS_MMC1] = { 0x2c0, BIT(9) }, 851 [RST_BUS_MMC2] = { 0x2c0, BIT(10) }, 852 [RST_BUS_NAND] = { 0x2c0, BIT(13) }, 853 [RST_BUS_DRAM] = { 0x2c0, BIT(14) }, 854 [RST_BUS_EMAC] = { 0x2c0, BIT(17) }, 855 [RST_BUS_TS] = { 0x2c0, BIT(18) }, 856 [RST_BUS_HSTIMER] = { 0x2c0, BIT(19) }, 857 [RST_BUS_SPI0] = { 0x2c0, BIT(20) }, 858 [RST_BUS_SPI1] = { 0x2c0, BIT(21) }, 859 [RST_BUS_OTG] = { 0x2c0, BIT(23) }, 860 [RST_BUS_EHCI0] = { 0x2c0, BIT(24) }, 861 [RST_BUS_EHCI1] = { 0x2c0, BIT(25) }, 862 [RST_BUS_OHCI0] = { 0x2c0, BIT(28) }, 863 [RST_BUS_OHCI1] = { 0x2c0, BIT(29) }, 864 865 [RST_BUS_VE] = { 0x2c4, BIT(0) }, 866 [RST_BUS_TCON0] = { 0x2c4, BIT(3) }, 867 [RST_BUS_TCON1] = { 0x2c4, BIT(4) }, 868 [RST_BUS_DEINTERLACE] = { 0x2c4, BIT(5) }, 869 [RST_BUS_CSI] = { 0x2c4, BIT(8) }, 870 [RST_BUS_HDMI0] = { 0x2c4, BIT(10) }, 871 [RST_BUS_HDMI1] = { 0x2c4, BIT(11) }, 872 [RST_BUS_DE] = { 0x2c4, BIT(12) }, 873 [RST_BUS_GPU] = { 0x2c4, BIT(20) }, 874 [RST_BUS_MSGBOX] = { 0x2c4, BIT(21) }, 875 [RST_BUS_SPINLOCK] = { 0x2c4, BIT(22) }, 876 [RST_BUS_DBG] = { 0x2c4, BIT(31) }, 877 878 [RST_BUS_LVDS] = { 0x2c8, BIT(0) }, 879 880 [RST_BUS_CODEC] = { 0x2d0, BIT(0) }, 881 [RST_BUS_SPDIF] = { 0x2d0, BIT(1) }, 882 [RST_BUS_THS] = { 0x2d0, BIT(8) }, 883 [RST_BUS_I2S0] = { 0x2d0, BIT(12) }, 884 [RST_BUS_I2S1] = { 0x2d0, BIT(13) }, 885 [RST_BUS_I2S2] = { 0x2d0, BIT(14) }, 886 887 [RST_BUS_I2C0] = { 0x2d8, BIT(0) }, 888 [RST_BUS_I2C1] = { 0x2d8, BIT(1) }, 889 [RST_BUS_I2C2] = { 0x2d8, BIT(2) }, 890 [RST_BUS_SCR] = { 0x2d8, BIT(5) }, 891 [RST_BUS_UART0] = { 0x2d8, BIT(16) }, 892 [RST_BUS_UART1] = { 0x2d8, BIT(17) }, 893 [RST_BUS_UART2] = { 0x2d8, BIT(18) }, 894 [RST_BUS_UART3] = { 0x2d8, BIT(19) }, 895 [RST_BUS_UART4] = { 0x2d8, BIT(20) }, 896 }; 897 898 static const struct sunxi_ccu_desc sun50i_a64_ccu_desc = { 899 .ccu_clks = sun50i_a64_ccu_clks, 900 .num_ccu_clks = ARRAY_SIZE(sun50i_a64_ccu_clks), 901 902 .hw_clks = &sun50i_a64_hw_clks, 903 904 .resets = sun50i_a64_ccu_resets, 905 .num_resets = ARRAY_SIZE(sun50i_a64_ccu_resets), 906 }; 907 908 static int sun50i_a64_ccu_probe(struct platform_device *pdev) 909 { 910 struct resource *res; 911 void __iomem *reg; 912 u32 val; 913 914 res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 915 reg = devm_ioremap_resource(&pdev->dev, res); 916 if (IS_ERR(reg)) 917 return PTR_ERR(reg); 918 919 /* Force the PLL-Audio-1x divider to 4 */ 920 val = readl(reg + SUN50I_A64_PLL_AUDIO_REG); 921 val &= ~GENMASK(19, 16); 922 writel(val | (3 << 16), reg + SUN50I_A64_PLL_AUDIO_REG); 923 924 writel(0x515, reg + SUN50I_A64_PLL_MIPI_REG); 925 926 return sunxi_ccu_probe(pdev->dev.of_node, reg, &sun50i_a64_ccu_desc); 927 } 928 929 static const struct of_device_id sun50i_a64_ccu_ids[] = { 930 { .compatible = "allwinner,sun50i-a64-ccu" }, 931 { } 932 }; 933 934 static struct platform_driver sun50i_a64_ccu_driver = { 935 .probe = sun50i_a64_ccu_probe, 936 .driver = { 937 .name = "sun50i-a64-ccu", 938 .of_match_table = sun50i_a64_ccu_ids, 939 }, 940 }; 941 builtin_platform_driver(sun50i_a64_ccu_driver); 942