xref: /linux/drivers/clk/socfpga/clk-pll.c (revision ab93e0dd72c37d378dd936f031ffb83ff2bd87ce)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
297259e99SSteffen Trumtrar /*
397259e99SSteffen Trumtrar  *  Copyright 2011-2012 Calxeda, Inc.
497259e99SSteffen Trumtrar  *  Copyright (C) 2012-2013 Altera Corporation <www.altera.com>
597259e99SSteffen Trumtrar  *
697259e99SSteffen Trumtrar  * Based from clk-highbank.c
797259e99SSteffen Trumtrar  */
8b0af24b5SStephen Boyd #include <linux/slab.h>
997259e99SSteffen Trumtrar #include <linux/clk-provider.h>
1097259e99SSteffen Trumtrar #include <linux/io.h>
1197259e99SSteffen Trumtrar #include <linux/of.h>
12a30d27edSDinh Nguyen #include <linux/of_address.h>
1397259e99SSteffen Trumtrar 
1497259e99SSteffen Trumtrar #include "clk.h"
1597259e99SSteffen Trumtrar 
1697259e99SSteffen Trumtrar /* Clock bypass bits */
1797259e99SSteffen Trumtrar #define MAINPLL_BYPASS		(1<<0)
1897259e99SSteffen Trumtrar #define SDRAMPLL_BYPASS		(1<<1)
1997259e99SSteffen Trumtrar #define SDRAMPLL_SRC_BYPASS	(1<<2)
2097259e99SSteffen Trumtrar #define PERPLL_BYPASS		(1<<3)
2197259e99SSteffen Trumtrar #define PERPLL_SRC_BYPASS	(1<<4)
2297259e99SSteffen Trumtrar 
2397259e99SSteffen Trumtrar #define SOCFPGA_PLL_BG_PWRDWN		0
2497259e99SSteffen Trumtrar #define SOCFPGA_PLL_EXT_ENA		1
2597259e99SSteffen Trumtrar #define SOCFPGA_PLL_PWR_DOWN		2
2697259e99SSteffen Trumtrar #define SOCFPGA_PLL_DIVF_MASK		0x0000FFF8
2797259e99SSteffen Trumtrar #define SOCFPGA_PLL_DIVF_SHIFT		3
2897259e99SSteffen Trumtrar #define SOCFPGA_PLL_DIVQ_MASK		0x003F0000
2997259e99SSteffen Trumtrar #define SOCFPGA_PLL_DIVQ_SHIFT		16
3097259e99SSteffen Trumtrar 
31b89cd950SDinh Nguyen #define CLK_MGR_PLL_CLK_SRC_SHIFT	22
32b89cd950SDinh Nguyen #define CLK_MGR_PLL_CLK_SRC_MASK	0x3
33b89cd950SDinh Nguyen 
3497259e99SSteffen Trumtrar #define to_socfpga_clk(p) container_of(p, struct socfpga_pll, hw.hw)
3597259e99SSteffen Trumtrar 
36a30d27edSDinh Nguyen void __iomem *clk_mgr_base_addr;
37a30d27edSDinh Nguyen 
clk_pll_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)3897259e99SSteffen Trumtrar static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
3997259e99SSteffen Trumtrar 					 unsigned long parent_rate)
4097259e99SSteffen Trumtrar {
4197259e99SSteffen Trumtrar 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
42*ab499990SThorsten Blum 	u32 divf, divq, reg;
435585f731SDinh Nguyen 	unsigned long long vco_freq;
44*ab499990SThorsten Blum 	u32 bypass;
4597259e99SSteffen Trumtrar 
4697259e99SSteffen Trumtrar 	reg = readl(socfpgaclk->hw.reg);
4797259e99SSteffen Trumtrar 	bypass = readl(clk_mgr_base_addr + CLKMGR_BYPASS);
4897259e99SSteffen Trumtrar 	if (bypass & MAINPLL_BYPASS)
4997259e99SSteffen Trumtrar 		return parent_rate;
5097259e99SSteffen Trumtrar 
5197259e99SSteffen Trumtrar 	divf = (reg & SOCFPGA_PLL_DIVF_MASK) >> SOCFPGA_PLL_DIVF_SHIFT;
5297259e99SSteffen Trumtrar 	divq = (reg & SOCFPGA_PLL_DIVQ_MASK) >> SOCFPGA_PLL_DIVQ_SHIFT;
535585f731SDinh Nguyen 	vco_freq = (unsigned long long)parent_rate * (divf + 1);
545585f731SDinh Nguyen 	do_div(vco_freq, (1 + divq));
555585f731SDinh Nguyen 	return (unsigned long)vco_freq;
5697259e99SSteffen Trumtrar }
5797259e99SSteffen Trumtrar 
clk_pll_get_parent(struct clk_hw * hwclk)58b89cd950SDinh Nguyen static u8 clk_pll_get_parent(struct clk_hw *hwclk)
59b89cd950SDinh Nguyen {
60b89cd950SDinh Nguyen 	u32 pll_src;
61b89cd950SDinh Nguyen 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
62b89cd950SDinh Nguyen 
63b89cd950SDinh Nguyen 	pll_src = readl(socfpgaclk->hw.reg);
64b89cd950SDinh Nguyen 	return (pll_src >> CLK_MGR_PLL_CLK_SRC_SHIFT) &
65b89cd950SDinh Nguyen 			CLK_MGR_PLL_CLK_SRC_MASK;
66b89cd950SDinh Nguyen }
67b89cd950SDinh Nguyen 
68d52579ceSDinh Nguyen static const struct clk_ops clk_pll_ops = {
6997259e99SSteffen Trumtrar 	.recalc_rate = clk_pll_recalc_rate,
70b89cd950SDinh Nguyen 	.get_parent = clk_pll_get_parent,
7197259e99SSteffen Trumtrar };
7297259e99SSteffen Trumtrar 
__socfpga_pll_init(struct device_node * node,const struct clk_ops * ops)7300720a90SMarco Pagani static void __init __socfpga_pll_init(struct device_node *node,
7497259e99SSteffen Trumtrar 				      const struct clk_ops *ops)
7597259e99SSteffen Trumtrar {
7697259e99SSteffen Trumtrar 	u32 reg;
772c2b9c60SDinh Nguyen 	struct clk_hw *hw_clk;
7897259e99SSteffen Trumtrar 	struct socfpga_pll *pll_clk;
7997259e99SSteffen Trumtrar 	const char *clk_name = node->name;
80b89cd950SDinh Nguyen 	const char *parent_name[SOCFPGA_MAX_PARENTS];
8197259e99SSteffen Trumtrar 	struct clk_init_data init;
82a30d27edSDinh Nguyen 	struct device_node *clkmgr_np;
8300720a90SMarco Pagani 	int rc;
8497259e99SSteffen Trumtrar 
8597259e99SSteffen Trumtrar 	of_property_read_u32(node, "reg", &reg);
8697259e99SSteffen Trumtrar 
8797259e99SSteffen Trumtrar 	pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
8897259e99SSteffen Trumtrar 	if (WARN_ON(!pll_clk))
8900720a90SMarco Pagani 		return;
9097259e99SSteffen Trumtrar 
91a30d27edSDinh Nguyen 	clkmgr_np = of_find_compatible_node(NULL, NULL, "altr,clk-mgr");
92a30d27edSDinh Nguyen 	clk_mgr_base_addr = of_iomap(clkmgr_np, 0);
937f9705beSYangtao Li 	of_node_put(clkmgr_np);
94a30d27edSDinh Nguyen 	BUG_ON(!clk_mgr_base_addr);
9597259e99SSteffen Trumtrar 	pll_clk->hw.reg = clk_mgr_base_addr + reg;
9697259e99SSteffen Trumtrar 
9797259e99SSteffen Trumtrar 	of_property_read_string(node, "clock-output-names", &clk_name);
9897259e99SSteffen Trumtrar 
9997259e99SSteffen Trumtrar 	init.name = clk_name;
10097259e99SSteffen Trumtrar 	init.ops = ops;
10197259e99SSteffen Trumtrar 	init.flags = 0;
10297259e99SSteffen Trumtrar 
103761d3e32SDinh Nguyen 	init.num_parents = of_clk_parent_fill(node, parent_name, SOCFPGA_MAX_PARENTS);
104b89cd950SDinh Nguyen 	init.parent_names = parent_name;
10597259e99SSteffen Trumtrar 	pll_clk->hw.hw.init = &init;
10697259e99SSteffen Trumtrar 
10797259e99SSteffen Trumtrar 	pll_clk->hw.bit_idx = SOCFPGA_PLL_EXT_ENA;
10897259e99SSteffen Trumtrar 
1092c2b9c60SDinh Nguyen 	hw_clk = &pll_clk->hw.hw;
1102c2b9c60SDinh Nguyen 
11100720a90SMarco Pagani 	rc = clk_hw_register(NULL, hw_clk);
11200720a90SMarco Pagani 	if (rc) {
11300720a90SMarco Pagani 		pr_err("Could not register clock:%s\n", clk_name);
11400720a90SMarco Pagani 		goto err_clk_hw_register;
11597259e99SSteffen Trumtrar 	}
11600720a90SMarco Pagani 
11700720a90SMarco Pagani 	rc = of_clk_add_hw_provider(node, of_clk_hw_simple_get, hw_clk);
11800720a90SMarco Pagani 	if (rc) {
11900720a90SMarco Pagani 		pr_err("Could not register clock provider for node:%s\n",
12000720a90SMarco Pagani 		       clk_name);
12100720a90SMarco Pagani 		goto err_of_clk_add_hw_provider;
12200720a90SMarco Pagani 	}
12300720a90SMarco Pagani 
12400720a90SMarco Pagani 	return;
12500720a90SMarco Pagani 
12600720a90SMarco Pagani err_of_clk_add_hw_provider:
12700720a90SMarco Pagani 	clk_hw_unregister(hw_clk);
12800720a90SMarco Pagani err_clk_hw_register:
12900720a90SMarco Pagani 	kfree(pll_clk);
13097259e99SSteffen Trumtrar }
13197259e99SSteffen Trumtrar 
socfpga_pll_init(struct device_node * node)13297259e99SSteffen Trumtrar void __init socfpga_pll_init(struct device_node *node)
13397259e99SSteffen Trumtrar {
13497259e99SSteffen Trumtrar 	__socfpga_pll_init(node, &clk_pll_ops);
13597259e99SSteffen Trumtrar }
136