xref: /linux/drivers/clk/socfpga/clk-pll-a10.c (revision 1260ed77798502de9c98020040d2995008de10cc)
19952f691SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
25343325fSDinh Nguyen /*
35343325fSDinh Nguyen  * Copyright (C) 2015 Altera Corporation. All rights reserved
45343325fSDinh Nguyen  */
5b0af24b5SStephen Boyd #include <linux/slab.h>
65343325fSDinh Nguyen #include <linux/clk-provider.h>
75343325fSDinh Nguyen #include <linux/io.h>
85343325fSDinh Nguyen #include <linux/of.h>
95343325fSDinh Nguyen #include <linux/of_address.h>
105343325fSDinh Nguyen 
115343325fSDinh Nguyen #include "clk.h"
125343325fSDinh Nguyen 
135343325fSDinh Nguyen /* Clock Manager offsets */
145343325fSDinh Nguyen #define CLK_MGR_PLL_CLK_SRC_SHIFT	8
155343325fSDinh Nguyen #define CLK_MGR_PLL_CLK_SRC_MASK	0x3
165343325fSDinh Nguyen 
175343325fSDinh Nguyen /* Clock bypass bits */
185343325fSDinh Nguyen #define SOCFPGA_PLL_BG_PWRDWN		0
195343325fSDinh Nguyen #define SOCFPGA_PLL_PWR_DOWN		1
205343325fSDinh Nguyen #define SOCFPGA_PLL_EXT_ENA		2
215343325fSDinh Nguyen #define SOCFPGA_PLL_DIVF_MASK		0x00001FFF
225343325fSDinh Nguyen #define SOCFPGA_PLL_DIVF_SHIFT	0
235343325fSDinh Nguyen #define SOCFPGA_PLL_DIVQ_MASK		0x003F0000
245343325fSDinh Nguyen #define SOCFPGA_PLL_DIVQ_SHIFT	16
255343325fSDinh Nguyen #define SOCFGPA_MAX_PARENTS	5
265343325fSDinh Nguyen 
275343325fSDinh Nguyen #define SOCFPGA_MAIN_PLL_CLK		"main_pll"
285343325fSDinh Nguyen #define SOCFPGA_PERIP_PLL_CLK		"periph_pll"
295343325fSDinh Nguyen 
305343325fSDinh Nguyen #define to_socfpga_clk(p) container_of(p, struct socfpga_pll, hw.hw)
315343325fSDinh Nguyen 
325343325fSDinh Nguyen void __iomem *clk_mgr_a10_base_addr;
335343325fSDinh Nguyen 
clk_pll_recalc_rate(struct clk_hw * hwclk,unsigned long parent_rate)345343325fSDinh Nguyen static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
355343325fSDinh Nguyen 					 unsigned long parent_rate)
365343325fSDinh Nguyen {
375343325fSDinh Nguyen 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
38*ee462455SThorsten Blum 	u32 divf, divq, reg;
395343325fSDinh Nguyen 	unsigned long long vco_freq;
405343325fSDinh Nguyen 
415343325fSDinh Nguyen 	/* read VCO1 reg for numerator and denominator */
425343325fSDinh Nguyen 	reg = readl(socfpgaclk->hw.reg + 0x4);
435343325fSDinh Nguyen 	divf = (reg & SOCFPGA_PLL_DIVF_MASK) >> SOCFPGA_PLL_DIVF_SHIFT;
445343325fSDinh Nguyen 	divq = (reg & SOCFPGA_PLL_DIVQ_MASK) >> SOCFPGA_PLL_DIVQ_SHIFT;
455343325fSDinh Nguyen 	vco_freq = (unsigned long long)parent_rate * (divf + 1);
465343325fSDinh Nguyen 	do_div(vco_freq, (1 + divq));
475343325fSDinh Nguyen 	return (unsigned long)vco_freq;
485343325fSDinh Nguyen }
495343325fSDinh Nguyen 
clk_pll_get_parent(struct clk_hw * hwclk)505343325fSDinh Nguyen static u8 clk_pll_get_parent(struct clk_hw *hwclk)
515343325fSDinh Nguyen {
525343325fSDinh Nguyen 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
535343325fSDinh Nguyen 	u32 pll_src;
545343325fSDinh Nguyen 
555343325fSDinh Nguyen 	pll_src = readl(socfpgaclk->hw.reg);
565343325fSDinh Nguyen 
575343325fSDinh Nguyen 	return (pll_src >> CLK_MGR_PLL_CLK_SRC_SHIFT) &
585343325fSDinh Nguyen 		CLK_MGR_PLL_CLK_SRC_MASK;
595343325fSDinh Nguyen }
605343325fSDinh Nguyen 
61d52579ceSDinh Nguyen static const struct clk_ops clk_pll_ops = {
625343325fSDinh Nguyen 	.recalc_rate = clk_pll_recalc_rate,
635343325fSDinh Nguyen 	.get_parent = clk_pll_get_parent,
645343325fSDinh Nguyen };
655343325fSDinh Nguyen 
__socfpga_pll_init(struct device_node * node,const struct clk_ops * ops)663dc6faa3SMarco Pagani static void __init __socfpga_pll_init(struct device_node *node,
675343325fSDinh Nguyen 				      const struct clk_ops *ops)
685343325fSDinh Nguyen {
695343325fSDinh Nguyen 	u32 reg;
708c489216SDinh Nguyen 	struct clk_hw *hw_clk;
715343325fSDinh Nguyen 	struct socfpga_pll *pll_clk;
725343325fSDinh Nguyen 	const char *clk_name = node->name;
735343325fSDinh Nguyen 	const char *parent_name[SOCFGPA_MAX_PARENTS];
745343325fSDinh Nguyen 	struct clk_init_data init;
755343325fSDinh Nguyen 	struct device_node *clkmgr_np;
763dc6faa3SMarco Pagani 	int rc;
775343325fSDinh Nguyen 	int i = 0;
785343325fSDinh Nguyen 
795343325fSDinh Nguyen 	of_property_read_u32(node, "reg", &reg);
805343325fSDinh Nguyen 
815343325fSDinh Nguyen 	pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
825343325fSDinh Nguyen 	if (WARN_ON(!pll_clk))
833dc6faa3SMarco Pagani 		return;
845343325fSDinh Nguyen 
855343325fSDinh Nguyen 	clkmgr_np = of_find_compatible_node(NULL, NULL, "altr,clk-mgr");
865343325fSDinh Nguyen 	clk_mgr_a10_base_addr = of_iomap(clkmgr_np, 0);
877f9705beSYangtao Li 	of_node_put(clkmgr_np);
885343325fSDinh Nguyen 	BUG_ON(!clk_mgr_a10_base_addr);
895343325fSDinh Nguyen 	pll_clk->hw.reg = clk_mgr_a10_base_addr + reg;
905343325fSDinh Nguyen 
915343325fSDinh Nguyen 	of_property_read_string(node, "clock-output-names", &clk_name);
925343325fSDinh Nguyen 
935343325fSDinh Nguyen 	init.name = clk_name;
945343325fSDinh Nguyen 	init.ops = ops;
955343325fSDinh Nguyen 	init.flags = 0;
965343325fSDinh Nguyen 
975343325fSDinh Nguyen 	while (i < SOCFGPA_MAX_PARENTS && (parent_name[i] =
985343325fSDinh Nguyen 			of_clk_get_parent_name(node, i)) != NULL)
995343325fSDinh Nguyen 		i++;
1005343325fSDinh Nguyen 	init.num_parents = i;
1015343325fSDinh Nguyen 	init.parent_names = parent_name;
1025343325fSDinh Nguyen 	pll_clk->hw.hw.init = &init;
1035343325fSDinh Nguyen 
1045343325fSDinh Nguyen 	pll_clk->hw.bit_idx = SOCFPGA_PLL_EXT_ENA;
1058c489216SDinh Nguyen 	hw_clk = &pll_clk->hw.hw;
1065343325fSDinh Nguyen 
1073dc6faa3SMarco Pagani 	rc = clk_hw_register(NULL, hw_clk);
1083dc6faa3SMarco Pagani 	if (rc) {
1093dc6faa3SMarco Pagani 		pr_err("Could not register clock:%s\n", clk_name);
1103dc6faa3SMarco Pagani 		goto err_clk_hw_register;
1115343325fSDinh Nguyen 	}
1123dc6faa3SMarco Pagani 
1133dc6faa3SMarco Pagani 	rc = of_clk_add_hw_provider(node, of_clk_hw_simple_get, hw_clk);
1143dc6faa3SMarco Pagani 	if (rc) {
1153dc6faa3SMarco Pagani 		pr_err("Could not register clock provider for node:%s\n",
1163dc6faa3SMarco Pagani 		       clk_name);
1173dc6faa3SMarco Pagani 		goto err_of_clk_add_hw_provider;
1183dc6faa3SMarco Pagani 	}
1193dc6faa3SMarco Pagani 
1203dc6faa3SMarco Pagani 	return;
1213dc6faa3SMarco Pagani 
1223dc6faa3SMarco Pagani err_of_clk_add_hw_provider:
1233dc6faa3SMarco Pagani 	clk_hw_unregister(hw_clk);
1243dc6faa3SMarco Pagani err_clk_hw_register:
1253dc6faa3SMarco Pagani 	kfree(pll_clk);
1265343325fSDinh Nguyen }
1275343325fSDinh Nguyen 
socfpga_a10_pll_init(struct device_node * node)1285343325fSDinh Nguyen void __init socfpga_a10_pll_init(struct device_node *node)
1295343325fSDinh Nguyen {
1305343325fSDinh Nguyen 	__socfpga_pll_init(node, &clk_pll_ops);
1315343325fSDinh Nguyen }
132