1e55d937dSBjorn Andersson // SPDX-License-Identifier: GPL-2.0-only
2e55d937dSBjorn Andersson /*
3e55d937dSBjorn Andersson * Copyright (c) 2021, The Linux Foundation. All rights reserved.
4e55d937dSBjorn Andersson */
5e55d937dSBjorn Andersson
6e55d937dSBjorn Andersson #include <linux/clk-provider.h>
7e55d937dSBjorn Andersson #include <linux/kernel.h>
81e9f7d91SKrzysztof Kozlowski #include <linux/mod_devicetable.h>
9e55d937dSBjorn Andersson #include <linux/module.h>
10e55d937dSBjorn Andersson #include <linux/platform_device.h>
119bbcb892SKonrad Dybcio #include <linux/pm_runtime.h>
12e55d937dSBjorn Andersson #include <linux/regmap.h>
13e55d937dSBjorn Andersson
14e55d937dSBjorn Andersson #include <dt-bindings/clock/qcom,gpucc-sc8280xp.h>
15e55d937dSBjorn Andersson
16e55d937dSBjorn Andersson #include "clk-alpha-pll.h"
17e55d937dSBjorn Andersson #include "clk-branch.h"
18e55d937dSBjorn Andersson #include "clk-rcg.h"
19e55d937dSBjorn Andersson #include "clk-regmap-divider.h"
20e55d937dSBjorn Andersson #include "common.h"
21e55d937dSBjorn Andersson #include "reset.h"
22e55d937dSBjorn Andersson #include "gdsc.h"
23e55d937dSBjorn Andersson
24e55d937dSBjorn Andersson /* Need to match the order of clocks in DT binding */
25e55d937dSBjorn Andersson enum {
26e55d937dSBjorn Andersson DT_BI_TCXO,
27e55d937dSBjorn Andersson DT_GCC_GPU_GPLL0_CLK_SRC,
28e55d937dSBjorn Andersson DT_GCC_GPU_GPLL0_DIV_CLK_SRC,
29e55d937dSBjorn Andersson };
30e55d937dSBjorn Andersson
31e55d937dSBjorn Andersson enum {
32e55d937dSBjorn Andersson P_BI_TCXO,
33e55d937dSBjorn Andersson P_GCC_GPU_GPLL0_CLK_SRC,
34e55d937dSBjorn Andersson P_GCC_GPU_GPLL0_DIV_CLK_SRC,
35e55d937dSBjorn Andersson P_GPU_CC_PLL0_OUT_MAIN,
36e55d937dSBjorn Andersson P_GPU_CC_PLL1_OUT_MAIN,
37e55d937dSBjorn Andersson };
38e55d937dSBjorn Andersson
39e55d937dSBjorn Andersson static const struct clk_parent_data parent_data_tcxo = { .index = DT_BI_TCXO };
40e55d937dSBjorn Andersson
41e55d937dSBjorn Andersson static const struct pll_vco lucid_5lpe_vco[] = {
42e55d937dSBjorn Andersson { 249600000, 1800000000, 0 },
43e55d937dSBjorn Andersson };
44e55d937dSBjorn Andersson
45e55d937dSBjorn Andersson static struct alpha_pll_config gpu_cc_pll0_config = {
46e55d937dSBjorn Andersson .l = 0x1c,
47e55d937dSBjorn Andersson .alpha = 0xa555,
48e55d937dSBjorn Andersson .config_ctl_val = 0x20485699,
49e55d937dSBjorn Andersson .config_ctl_hi_val = 0x00002261,
50e55d937dSBjorn Andersson .config_ctl_hi1_val = 0x2a9a699c,
51e55d937dSBjorn Andersson .test_ctl_val = 0x00000000,
52e55d937dSBjorn Andersson .test_ctl_hi_val = 0x00000000,
53e55d937dSBjorn Andersson .test_ctl_hi1_val = 0x01800000,
54e55d937dSBjorn Andersson .user_ctl_val = 0x00000000,
55e55d937dSBjorn Andersson .user_ctl_hi_val = 0x00000805,
56e55d937dSBjorn Andersson .user_ctl_hi1_val = 0x00000000,
57e55d937dSBjorn Andersson };
58e55d937dSBjorn Andersson
59e55d937dSBjorn Andersson static struct clk_alpha_pll gpu_cc_pll0 = {
60e55d937dSBjorn Andersson .offset = 0x0,
61e55d937dSBjorn Andersson .vco_table = lucid_5lpe_vco,
62e55d937dSBjorn Andersson .num_vco = ARRAY_SIZE(lucid_5lpe_vco),
63e55d937dSBjorn Andersson .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
64e55d937dSBjorn Andersson .clkr = {
65e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
66e55d937dSBjorn Andersson .name = "gpu_cc_pll0",
67e55d937dSBjorn Andersson .parent_data = &parent_data_tcxo,
68e55d937dSBjorn Andersson .num_parents = 1,
69e55d937dSBjorn Andersson .ops = &clk_alpha_pll_lucid_5lpe_ops,
70e55d937dSBjorn Andersson },
71e55d937dSBjorn Andersson },
72e55d937dSBjorn Andersson };
73e55d937dSBjorn Andersson
74e55d937dSBjorn Andersson static struct alpha_pll_config gpu_cc_pll1_config = {
75e55d937dSBjorn Andersson .l = 0x1A,
76e55d937dSBjorn Andersson .alpha = 0xaaa,
77e55d937dSBjorn Andersson .config_ctl_val = 0x20485699,
78e55d937dSBjorn Andersson .config_ctl_hi_val = 0x00002261,
79e55d937dSBjorn Andersson .config_ctl_hi1_val = 0x2a9a699c,
80e55d937dSBjorn Andersson .test_ctl_val = 0x00000000,
81e55d937dSBjorn Andersson .test_ctl_hi_val = 0x00000000,
82e55d937dSBjorn Andersson .test_ctl_hi1_val = 0x01800000,
83e55d937dSBjorn Andersson .user_ctl_val = 0x00000000,
84e55d937dSBjorn Andersson .user_ctl_hi_val = 0x00000805,
85e55d937dSBjorn Andersson .user_ctl_hi1_val = 0x00000000,
86e55d937dSBjorn Andersson };
87e55d937dSBjorn Andersson
88e55d937dSBjorn Andersson static struct clk_alpha_pll gpu_cc_pll1 = {
89e55d937dSBjorn Andersson .offset = 0x100,
90e55d937dSBjorn Andersson .vco_table = lucid_5lpe_vco,
91e55d937dSBjorn Andersson .num_vco = ARRAY_SIZE(lucid_5lpe_vco),
92e55d937dSBjorn Andersson .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
93e55d937dSBjorn Andersson .clkr = {
94e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
95e55d937dSBjorn Andersson .name = "gpu_cc_pll1",
96e55d937dSBjorn Andersson .parent_data = &parent_data_tcxo,
97e55d937dSBjorn Andersson .num_parents = 1,
98e55d937dSBjorn Andersson .ops = &clk_alpha_pll_lucid_5lpe_ops,
99e55d937dSBjorn Andersson },
100e55d937dSBjorn Andersson },
101e55d937dSBjorn Andersson };
102e55d937dSBjorn Andersson
103e55d937dSBjorn Andersson static const struct parent_map gpu_cc_parent_map_0[] = {
104e55d937dSBjorn Andersson { P_BI_TCXO, 0 },
105e55d937dSBjorn Andersson { P_GPU_CC_PLL0_OUT_MAIN, 1 },
106e55d937dSBjorn Andersson { P_GPU_CC_PLL1_OUT_MAIN, 3 },
107e55d937dSBjorn Andersson { P_GCC_GPU_GPLL0_CLK_SRC, 5 },
108e55d937dSBjorn Andersson { P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 },
109e55d937dSBjorn Andersson };
110e55d937dSBjorn Andersson
111e55d937dSBjorn Andersson static const struct clk_parent_data gpu_cc_parent_data_0[] = {
112e55d937dSBjorn Andersson { .index = DT_BI_TCXO },
113e55d937dSBjorn Andersson { .hw = &gpu_cc_pll0.clkr.hw },
114e55d937dSBjorn Andersson { .hw = &gpu_cc_pll1.clkr.hw },
115e55d937dSBjorn Andersson { .index = DT_GCC_GPU_GPLL0_CLK_SRC },
116e55d937dSBjorn Andersson { .index = DT_GCC_GPU_GPLL0_DIV_CLK_SRC },
117e55d937dSBjorn Andersson };
118e55d937dSBjorn Andersson
119e55d937dSBjorn Andersson static const struct parent_map gpu_cc_parent_map_1[] = {
120e55d937dSBjorn Andersson { P_BI_TCXO, 0 },
121e55d937dSBjorn Andersson { P_GPU_CC_PLL1_OUT_MAIN, 3 },
122e55d937dSBjorn Andersson { P_GCC_GPU_GPLL0_CLK_SRC, 5 },
123e55d937dSBjorn Andersson { P_GCC_GPU_GPLL0_DIV_CLK_SRC, 6 },
124e55d937dSBjorn Andersson };
125e55d937dSBjorn Andersson
126e55d937dSBjorn Andersson static const struct clk_parent_data gpu_cc_parent_data_1[] = {
127e55d937dSBjorn Andersson { .index = DT_BI_TCXO },
128e55d937dSBjorn Andersson { .hw = &gpu_cc_pll1.clkr.hw },
129e55d937dSBjorn Andersson { .index = DT_GCC_GPU_GPLL0_CLK_SRC },
130e55d937dSBjorn Andersson { .index = DT_GCC_GPU_GPLL0_DIV_CLK_SRC },
131e55d937dSBjorn Andersson };
132e55d937dSBjorn Andersson
133e55d937dSBjorn Andersson static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
134e55d937dSBjorn Andersson F(19200000, P_BI_TCXO, 1, 0, 0),
135e55d937dSBjorn Andersson F(200000000, P_GCC_GPU_GPLL0_DIV_CLK_SRC, 1.5, 0, 0),
136e55d937dSBjorn Andersson F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
137e55d937dSBjorn Andersson { }
138e55d937dSBjorn Andersson };
139e55d937dSBjorn Andersson
140e55d937dSBjorn Andersson static struct clk_rcg2 gpu_cc_gmu_clk_src = {
141e55d937dSBjorn Andersson .cmd_rcgr = 0x1120,
142e55d937dSBjorn Andersson .mnd_width = 0,
143e55d937dSBjorn Andersson .hid_width = 5,
144e55d937dSBjorn Andersson .parent_map = gpu_cc_parent_map_0,
145e55d937dSBjorn Andersson .freq_tbl = ftbl_gpu_cc_gmu_clk_src,
146e55d937dSBjorn Andersson .clkr.hw.init = &(const struct clk_init_data){
147e55d937dSBjorn Andersson .name = "gpu_cc_gmu_clk_src",
148e55d937dSBjorn Andersson .parent_data = gpu_cc_parent_data_0,
149e55d937dSBjorn Andersson .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
150e55d937dSBjorn Andersson .ops = &clk_rcg2_shared_ops,
151e55d937dSBjorn Andersson },
152e55d937dSBjorn Andersson };
153e55d937dSBjorn Andersson
154e55d937dSBjorn Andersson static const struct freq_tbl ftbl_gpu_cc_hub_clk_src[] = {
155e55d937dSBjorn Andersson F(200000000, P_GCC_GPU_GPLL0_CLK_SRC, 3, 0, 0),
156e55d937dSBjorn Andersson F(300000000, P_GCC_GPU_GPLL0_CLK_SRC, 2, 0, 0),
157e55d937dSBjorn Andersson F(400000000, P_GCC_GPU_GPLL0_CLK_SRC, 1.5, 0, 0),
158e55d937dSBjorn Andersson { }
159e55d937dSBjorn Andersson };
160e55d937dSBjorn Andersson
161e55d937dSBjorn Andersson static struct clk_rcg2 gpu_cc_hub_clk_src = {
162e55d937dSBjorn Andersson .cmd_rcgr = 0x117c,
163e55d937dSBjorn Andersson .mnd_width = 0,
164e55d937dSBjorn Andersson .hid_width = 5,
165e55d937dSBjorn Andersson .parent_map = gpu_cc_parent_map_1,
166e55d937dSBjorn Andersson .freq_tbl = ftbl_gpu_cc_hub_clk_src,
167e55d937dSBjorn Andersson .clkr.hw.init = &(const struct clk_init_data){
168e55d937dSBjorn Andersson .name = "gpu_cc_hub_clk_src",
169e55d937dSBjorn Andersson .parent_data = gpu_cc_parent_data_1,
170e55d937dSBjorn Andersson .num_parents = ARRAY_SIZE(gpu_cc_parent_data_1),
171e55d937dSBjorn Andersson .ops = &clk_rcg2_shared_ops,
172e55d937dSBjorn Andersson },
173e55d937dSBjorn Andersson };
174e55d937dSBjorn Andersson
175e55d937dSBjorn Andersson static struct clk_regmap_div gpu_cc_hub_ahb_div_clk_src = {
176e55d937dSBjorn Andersson .reg = 0x11c0,
177e55d937dSBjorn Andersson .shift = 0,
178e55d937dSBjorn Andersson .width = 4,
179e55d937dSBjorn Andersson .clkr.hw.init = &(const struct clk_init_data) {
180e55d937dSBjorn Andersson .name = "gpu_cc_hub_ahb_div_clk_src",
181e55d937dSBjorn Andersson .parent_hws = (const struct clk_hw*[]){
182e55d937dSBjorn Andersson &gpu_cc_hub_clk_src.clkr.hw,
183e55d937dSBjorn Andersson },
184e55d937dSBjorn Andersson .num_parents = 1,
185e55d937dSBjorn Andersson .flags = CLK_SET_RATE_PARENT,
186e55d937dSBjorn Andersson .ops = &clk_regmap_div_ro_ops,
187e55d937dSBjorn Andersson },
188e55d937dSBjorn Andersson };
189e55d937dSBjorn Andersson
190e55d937dSBjorn Andersson static struct clk_regmap_div gpu_cc_hub_cx_int_div_clk_src = {
191e55d937dSBjorn Andersson .reg = 0x11bc,
192e55d937dSBjorn Andersson .shift = 0,
193e55d937dSBjorn Andersson .width = 4,
194e55d937dSBjorn Andersson .clkr.hw.init = &(const struct clk_init_data) {
195e55d937dSBjorn Andersson .name = "gpu_cc_hub_cx_int_div_clk_src",
196e55d937dSBjorn Andersson .parent_hws = (const struct clk_hw*[]){
197e55d937dSBjorn Andersson &gpu_cc_hub_clk_src.clkr.hw,
198e55d937dSBjorn Andersson },
199e55d937dSBjorn Andersson .num_parents = 1,
200e55d937dSBjorn Andersson .flags = CLK_SET_RATE_PARENT,
201e55d937dSBjorn Andersson .ops = &clk_regmap_div_ro_ops,
202e55d937dSBjorn Andersson },
203e55d937dSBjorn Andersson };
204e55d937dSBjorn Andersson
205e55d937dSBjorn Andersson static struct clk_branch gpu_cc_ahb_clk = {
206e55d937dSBjorn Andersson .halt_reg = 0x1078,
207e55d937dSBjorn Andersson .halt_check = BRANCH_HALT_DELAY,
208e55d937dSBjorn Andersson .clkr = {
209e55d937dSBjorn Andersson .enable_reg = 0x1078,
210e55d937dSBjorn Andersson .enable_mask = BIT(0),
211e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
212e55d937dSBjorn Andersson .name = "gpu_cc_ahb_clk",
213e55d937dSBjorn Andersson .parent_hws = (const struct clk_hw*[]){
214e55d937dSBjorn Andersson &gpu_cc_hub_ahb_div_clk_src.clkr.hw,
215e55d937dSBjorn Andersson },
216e55d937dSBjorn Andersson .num_parents = 1,
217e55d937dSBjorn Andersson .flags = CLK_SET_RATE_PARENT,
218e55d937dSBjorn Andersson .ops = &clk_branch2_ops,
219e55d937dSBjorn Andersson },
220e55d937dSBjorn Andersson },
221e55d937dSBjorn Andersson };
222e55d937dSBjorn Andersson
223e55d937dSBjorn Andersson static struct clk_branch gpu_cc_crc_ahb_clk = {
224e55d937dSBjorn Andersson .halt_reg = 0x107c,
225e55d937dSBjorn Andersson .halt_check = BRANCH_HALT_VOTED,
226e55d937dSBjorn Andersson .clkr = {
227e55d937dSBjorn Andersson .enable_reg = 0x107c,
228e55d937dSBjorn Andersson .enable_mask = BIT(0),
229e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
230e55d937dSBjorn Andersson .name = "gpu_cc_crc_ahb_clk",
231e55d937dSBjorn Andersson .parent_hws = (const struct clk_hw*[]){
232e55d937dSBjorn Andersson &gpu_cc_hub_ahb_div_clk_src.clkr.hw,
233e55d937dSBjorn Andersson },
234e55d937dSBjorn Andersson .num_parents = 1,
235e55d937dSBjorn Andersson .flags = CLK_SET_RATE_PARENT,
236e55d937dSBjorn Andersson .ops = &clk_branch2_ops,
237e55d937dSBjorn Andersson },
238e55d937dSBjorn Andersson },
239e55d937dSBjorn Andersson };
240e55d937dSBjorn Andersson
241e55d937dSBjorn Andersson static struct clk_branch gpu_cc_cx_gmu_clk = {
242e55d937dSBjorn Andersson .halt_reg = 0x1098,
243e55d937dSBjorn Andersson .halt_check = BRANCH_HALT,
244e55d937dSBjorn Andersson .clkr = {
245e55d937dSBjorn Andersson .enable_reg = 0x1098,
246e55d937dSBjorn Andersson .enable_mask = BIT(0),
247e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
248e55d937dSBjorn Andersson .name = "gpu_cc_cx_gmu_clk",
249e55d937dSBjorn Andersson .parent_hws = (const struct clk_hw*[]){
250e55d937dSBjorn Andersson &gpu_cc_gmu_clk_src.clkr.hw,
251e55d937dSBjorn Andersson },
252e55d937dSBjorn Andersson .num_parents = 1,
253e55d937dSBjorn Andersson .flags = CLK_SET_RATE_PARENT,
254e55d937dSBjorn Andersson .ops = &clk_branch2_aon_ops,
255e55d937dSBjorn Andersson },
256e55d937dSBjorn Andersson },
257e55d937dSBjorn Andersson };
258e55d937dSBjorn Andersson
259e55d937dSBjorn Andersson static struct clk_branch gpu_cc_cx_snoc_dvm_clk = {
260e55d937dSBjorn Andersson .halt_reg = 0x108c,
261e55d937dSBjorn Andersson .halt_check = BRANCH_HALT_VOTED,
262e55d937dSBjorn Andersson .clkr = {
263e55d937dSBjorn Andersson .enable_reg = 0x108c,
264e55d937dSBjorn Andersson .enable_mask = BIT(0),
265e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
266e55d937dSBjorn Andersson .name = "gpu_cc_cx_snoc_dvm_clk",
267e55d937dSBjorn Andersson .ops = &clk_branch2_ops,
268e55d937dSBjorn Andersson },
269e55d937dSBjorn Andersson },
270e55d937dSBjorn Andersson };
271e55d937dSBjorn Andersson
272e55d937dSBjorn Andersson static struct clk_branch gpu_cc_cxo_aon_clk = {
273e55d937dSBjorn Andersson .halt_reg = 0x1004,
274e55d937dSBjorn Andersson .halt_check = BRANCH_HALT_VOTED,
275e55d937dSBjorn Andersson .clkr = {
276e55d937dSBjorn Andersson .enable_reg = 0x1004,
277e55d937dSBjorn Andersson .enable_mask = BIT(0),
278e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
279e55d937dSBjorn Andersson .name = "gpu_cc_cxo_aon_clk",
280e55d937dSBjorn Andersson .ops = &clk_branch2_ops,
281e55d937dSBjorn Andersson },
282e55d937dSBjorn Andersson },
283e55d937dSBjorn Andersson };
284e55d937dSBjorn Andersson
285e55d937dSBjorn Andersson static struct clk_branch gpu_cc_gx_gmu_clk = {
286e55d937dSBjorn Andersson .halt_reg = 0x1064,
287e55d937dSBjorn Andersson .halt_check = BRANCH_HALT,
288e55d937dSBjorn Andersson .clkr = {
289e55d937dSBjorn Andersson .enable_reg = 0x1064,
290e55d937dSBjorn Andersson .enable_mask = BIT(0),
291e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
292e55d937dSBjorn Andersson .name = "gpu_cc_gx_gmu_clk",
293e55d937dSBjorn Andersson .parent_hws = (const struct clk_hw*[]){
294e55d937dSBjorn Andersson &gpu_cc_gmu_clk_src.clkr.hw,
295e55d937dSBjorn Andersson },
296e55d937dSBjorn Andersson .num_parents = 1,
297e55d937dSBjorn Andersson .flags = CLK_SET_RATE_PARENT,
298e55d937dSBjorn Andersson .ops = &clk_branch2_ops,
299e55d937dSBjorn Andersson },
300e55d937dSBjorn Andersson },
301e55d937dSBjorn Andersson };
302e55d937dSBjorn Andersson
303e55d937dSBjorn Andersson static struct clk_branch gpu_cc_hlos1_vote_gpu_smmu_clk = {
304e55d937dSBjorn Andersson .halt_reg = 0x5000,
305e55d937dSBjorn Andersson .halt_check = BRANCH_HALT_VOTED,
306e55d937dSBjorn Andersson .clkr = {
307e55d937dSBjorn Andersson .enable_reg = 0x5000,
308e55d937dSBjorn Andersson .enable_mask = BIT(0),
309e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
310e55d937dSBjorn Andersson .name = "gpu_cc_hlos1_vote_gpu_smmu_clk",
311e55d937dSBjorn Andersson .ops = &clk_branch2_ops,
312e55d937dSBjorn Andersson },
313e55d937dSBjorn Andersson },
314e55d937dSBjorn Andersson };
315e55d937dSBjorn Andersson
316e55d937dSBjorn Andersson static struct clk_branch gpu_cc_hub_aon_clk = {
317e55d937dSBjorn Andersson .halt_reg = 0x1178,
318e55d937dSBjorn Andersson .halt_check = BRANCH_HALT,
319e55d937dSBjorn Andersson .clkr = {
320e55d937dSBjorn Andersson .enable_reg = 0x1178,
321e55d937dSBjorn Andersson .enable_mask = BIT(0),
322e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
323e55d937dSBjorn Andersson .name = "gpu_cc_hub_aon_clk",
324e55d937dSBjorn Andersson .parent_hws = (const struct clk_hw*[]){
325e55d937dSBjorn Andersson &gpu_cc_hub_clk_src.clkr.hw,
326e55d937dSBjorn Andersson },
327e55d937dSBjorn Andersson .num_parents = 1,
328e55d937dSBjorn Andersson .flags = CLK_SET_RATE_PARENT,
329e55d937dSBjorn Andersson .ops = &clk_branch2_aon_ops,
330e55d937dSBjorn Andersson },
331e55d937dSBjorn Andersson },
332e55d937dSBjorn Andersson };
333e55d937dSBjorn Andersson
334e55d937dSBjorn Andersson static struct clk_branch gpu_cc_hub_cx_int_clk = {
335e55d937dSBjorn Andersson .halt_reg = 0x1204,
336e55d937dSBjorn Andersson .halt_check = BRANCH_HALT,
337e55d937dSBjorn Andersson .clkr = {
338e55d937dSBjorn Andersson .enable_reg = 0x1204,
339e55d937dSBjorn Andersson .enable_mask = BIT(0),
340e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
341e55d937dSBjorn Andersson .name = "gpu_cc_hub_cx_int_clk",
342e55d937dSBjorn Andersson .parent_hws = (const struct clk_hw*[]){
343e55d937dSBjorn Andersson &gpu_cc_hub_cx_int_div_clk_src.clkr.hw,
344e55d937dSBjorn Andersson },
345e55d937dSBjorn Andersson .num_parents = 1,
346e55d937dSBjorn Andersson .flags = CLK_SET_RATE_PARENT,
347e55d937dSBjorn Andersson .ops = &clk_branch2_aon_ops,
348e55d937dSBjorn Andersson },
349e55d937dSBjorn Andersson },
350e55d937dSBjorn Andersson };
351e55d937dSBjorn Andersson
352e55d937dSBjorn Andersson static struct clk_branch gpu_cc_sleep_clk = {
353e55d937dSBjorn Andersson .halt_reg = 0x1090,
354e55d937dSBjorn Andersson .halt_check = BRANCH_HALT_VOTED,
355e55d937dSBjorn Andersson .clkr = {
356e55d937dSBjorn Andersson .enable_reg = 0x1090,
357e55d937dSBjorn Andersson .enable_mask = BIT(0),
358e55d937dSBjorn Andersson .hw.init = &(const struct clk_init_data){
359e55d937dSBjorn Andersson .name = "gpu_cc_sleep_clk",
360e55d937dSBjorn Andersson .ops = &clk_branch2_ops,
361e55d937dSBjorn Andersson },
362e55d937dSBjorn Andersson },
363e55d937dSBjorn Andersson };
364e55d937dSBjorn Andersson
365e55d937dSBjorn Andersson static struct clk_regmap *gpu_cc_sc8280xp_clocks[] = {
366e55d937dSBjorn Andersson [GPU_CC_AHB_CLK] = &gpu_cc_ahb_clk.clkr,
367e55d937dSBjorn Andersson [GPU_CC_CRC_AHB_CLK] = &gpu_cc_crc_ahb_clk.clkr,
368e55d937dSBjorn Andersson [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
369e55d937dSBjorn Andersson [GPU_CC_CX_SNOC_DVM_CLK] = &gpu_cc_cx_snoc_dvm_clk.clkr,
370e55d937dSBjorn Andersson [GPU_CC_CXO_AON_CLK] = &gpu_cc_cxo_aon_clk.clkr,
371e55d937dSBjorn Andersson [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
372e55d937dSBjorn Andersson [GPU_CC_GX_GMU_CLK] = &gpu_cc_gx_gmu_clk.clkr,
373e55d937dSBjorn Andersson [GPU_CC_HLOS1_VOTE_GPU_SMMU_CLK] = &gpu_cc_hlos1_vote_gpu_smmu_clk.clkr,
374e55d937dSBjorn Andersson [GPU_CC_HUB_AHB_DIV_CLK_SRC] = &gpu_cc_hub_ahb_div_clk_src.clkr,
375e55d937dSBjorn Andersson [GPU_CC_HUB_AON_CLK] = &gpu_cc_hub_aon_clk.clkr,
376e55d937dSBjorn Andersson [GPU_CC_HUB_CLK_SRC] = &gpu_cc_hub_clk_src.clkr,
377e55d937dSBjorn Andersson [GPU_CC_HUB_CX_INT_CLK] = &gpu_cc_hub_cx_int_clk.clkr,
378e55d937dSBjorn Andersson [GPU_CC_HUB_CX_INT_DIV_CLK_SRC] = &gpu_cc_hub_cx_int_div_clk_src.clkr,
379e55d937dSBjorn Andersson [GPU_CC_PLL0] = &gpu_cc_pll0.clkr,
380e55d937dSBjorn Andersson [GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
381e55d937dSBjorn Andersson [GPU_CC_SLEEP_CLK] = &gpu_cc_sleep_clk.clkr,
382e55d937dSBjorn Andersson };
383e55d937dSBjorn Andersson
384e55d937dSBjorn Andersson static struct gdsc cx_gdsc = {
385e55d937dSBjorn Andersson .gdscr = 0x106c,
386e55d937dSBjorn Andersson .gds_hw_ctrl = 0x1540,
387e55d937dSBjorn Andersson .pd = {
388e55d937dSBjorn Andersson .name = "cx_gdsc",
389e55d937dSBjorn Andersson },
390e55d937dSBjorn Andersson .pwrsts = PWRSTS_OFF_ON,
391e55d937dSBjorn Andersson .flags = VOTABLE | RETAIN_FF_ENABLE,
392e55d937dSBjorn Andersson };
393e55d937dSBjorn Andersson
394e55d937dSBjorn Andersson static struct gdsc gx_gdsc = {
395e55d937dSBjorn Andersson .gdscr = 0x100c,
396e55d937dSBjorn Andersson .clamp_io_ctrl = 0x1508,
397e55d937dSBjorn Andersson .pd = {
398e55d937dSBjorn Andersson .name = "gx_gdsc",
399e55d937dSBjorn Andersson .power_on = gdsc_gx_do_nothing_enable,
400e55d937dSBjorn Andersson },
401e55d937dSBjorn Andersson .pwrsts = PWRSTS_OFF_ON,
402e55d937dSBjorn Andersson .flags = CLAMP_IO | RETAIN_FF_ENABLE,
403deebc79bSBjorn Andersson .supply = "vdd-gfx",
404e55d937dSBjorn Andersson };
405e55d937dSBjorn Andersson
406e55d937dSBjorn Andersson static struct gdsc *gpu_cc_sc8280xp_gdscs[] = {
407e55d937dSBjorn Andersson [GPU_CC_CX_GDSC] = &cx_gdsc,
408e55d937dSBjorn Andersson [GPU_CC_GX_GDSC] = &gx_gdsc,
409e55d937dSBjorn Andersson };
410e55d937dSBjorn Andersson
411e55d937dSBjorn Andersson static const struct regmap_config gpu_cc_sc8280xp_regmap_config = {
412e55d937dSBjorn Andersson .reg_bits = 32,
413e55d937dSBjorn Andersson .reg_stride = 4,
414e55d937dSBjorn Andersson .val_bits = 32,
415e55d937dSBjorn Andersson .max_register = 0x8030,
416e55d937dSBjorn Andersson .fast_io = true,
417e55d937dSBjorn Andersson };
418e55d937dSBjorn Andersson
419*b9fe89a1SKrzysztof Kozlowski static const struct qcom_cc_desc gpu_cc_sc8280xp_desc = {
420e55d937dSBjorn Andersson .config = &gpu_cc_sc8280xp_regmap_config,
421e55d937dSBjorn Andersson .clks = gpu_cc_sc8280xp_clocks,
422e55d937dSBjorn Andersson .num_clks = ARRAY_SIZE(gpu_cc_sc8280xp_clocks),
423e55d937dSBjorn Andersson .gdscs = gpu_cc_sc8280xp_gdscs,
424e55d937dSBjorn Andersson .num_gdscs = ARRAY_SIZE(gpu_cc_sc8280xp_gdscs),
425e55d937dSBjorn Andersson };
426e55d937dSBjorn Andersson
gpu_cc_sc8280xp_probe(struct platform_device * pdev)427e55d937dSBjorn Andersson static int gpu_cc_sc8280xp_probe(struct platform_device *pdev)
428e55d937dSBjorn Andersson {
429e55d937dSBjorn Andersson struct regmap *regmap;
4309bbcb892SKonrad Dybcio int ret;
4319bbcb892SKonrad Dybcio
4329bbcb892SKonrad Dybcio ret = devm_pm_runtime_enable(&pdev->dev);
4339bbcb892SKonrad Dybcio if (ret)
4349bbcb892SKonrad Dybcio return ret;
4359bbcb892SKonrad Dybcio
4369bbcb892SKonrad Dybcio ret = pm_runtime_resume_and_get(&pdev->dev);
4379bbcb892SKonrad Dybcio if (ret)
4389bbcb892SKonrad Dybcio return ret;
439e55d937dSBjorn Andersson
440e55d937dSBjorn Andersson regmap = qcom_cc_map(pdev, &gpu_cc_sc8280xp_desc);
4419bbcb892SKonrad Dybcio if (IS_ERR(regmap)) {
4429bbcb892SKonrad Dybcio pm_runtime_put(&pdev->dev);
443e55d937dSBjorn Andersson return PTR_ERR(regmap);
4449bbcb892SKonrad Dybcio }
445e55d937dSBjorn Andersson
446e55d937dSBjorn Andersson clk_lucid_pll_configure(&gpu_cc_pll0, regmap, &gpu_cc_pll0_config);
447e55d937dSBjorn Andersson clk_lucid_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
448e55d937dSBjorn Andersson
449d09ec6f9SKonrad Dybcio /* Keep some clocks always-on */
450d09ec6f9SKonrad Dybcio qcom_branch_set_clk_en(regmap, 0x1170); /* GPU_CC_CB_CLK */
451d09ec6f9SKonrad Dybcio qcom_branch_set_clk_en(regmap, 0x109c); /* GPU_CC_CXO_CLK */
452e55d937dSBjorn Andersson
4539f93a0a4SLuo Jie ret = qcom_cc_really_probe(&pdev->dev, &gpu_cc_sc8280xp_desc, regmap);
4549bbcb892SKonrad Dybcio pm_runtime_put(&pdev->dev);
4559bbcb892SKonrad Dybcio
4569bbcb892SKonrad Dybcio return ret;
457e55d937dSBjorn Andersson }
458e55d937dSBjorn Andersson
459e55d937dSBjorn Andersson static const struct of_device_id gpu_cc_sc8280xp_match_table[] = {
460e55d937dSBjorn Andersson { .compatible = "qcom,sc8280xp-gpucc" },
461e55d937dSBjorn Andersson { }
462e55d937dSBjorn Andersson };
463e55d937dSBjorn Andersson MODULE_DEVICE_TABLE(of, gpu_cc_sc8280xp_match_table);
464e55d937dSBjorn Andersson
465e55d937dSBjorn Andersson static struct platform_driver gpu_cc_sc8280xp_driver = {
466e55d937dSBjorn Andersson .probe = gpu_cc_sc8280xp_probe,
467e55d937dSBjorn Andersson .driver = {
468e55d937dSBjorn Andersson .name = "gpu_cc-sc8280xp",
469e55d937dSBjorn Andersson .of_match_table = gpu_cc_sc8280xp_match_table,
470e55d937dSBjorn Andersson },
471e55d937dSBjorn Andersson };
472e55d937dSBjorn Andersson module_platform_driver(gpu_cc_sc8280xp_driver);
473e55d937dSBjorn Andersson
474e55d937dSBjorn Andersson MODULE_DESCRIPTION("Qualcomm SC8280XP GPU clock controller");
475e55d937dSBjorn Andersson MODULE_LICENSE("GPL");
476