xref: /linux/drivers/clk/qcom/gcc-msm8916.c (revision a23e1966932464e1c5226cb9ac4ce1d5fc10ba22)
19c92ab61SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
23966fab8SGeorgi Djakov /*
33966fab8SGeorgi Djakov  * Copyright 2015 Linaro Limited
43966fab8SGeorgi Djakov  */
53966fab8SGeorgi Djakov 
63966fab8SGeorgi Djakov #include <linux/kernel.h>
73966fab8SGeorgi Djakov #include <linux/bitops.h>
83966fab8SGeorgi Djakov #include <linux/err.h>
93966fab8SGeorgi Djakov #include <linux/platform_device.h>
103966fab8SGeorgi Djakov #include <linux/module.h>
113966fab8SGeorgi Djakov #include <linux/of.h>
123966fab8SGeorgi Djakov #include <linux/clk-provider.h>
133966fab8SGeorgi Djakov #include <linux/regmap.h>
143966fab8SGeorgi Djakov #include <linux/reset-controller.h>
153966fab8SGeorgi Djakov 
163966fab8SGeorgi Djakov #include <dt-bindings/clock/qcom,gcc-msm8916.h>
173966fab8SGeorgi Djakov #include <dt-bindings/reset/qcom,gcc-msm8916.h>
183966fab8SGeorgi Djakov 
193966fab8SGeorgi Djakov #include "common.h"
203966fab8SGeorgi Djakov #include "clk-regmap.h"
213966fab8SGeorgi Djakov #include "clk-pll.h"
223966fab8SGeorgi Djakov #include "clk-rcg.h"
233966fab8SGeorgi Djakov #include "clk-branch.h"
243966fab8SGeorgi Djakov #include "reset.h"
25073ae2b4SRajendra Nayak #include "gdsc.h"
263966fab8SGeorgi Djakov 
273966fab8SGeorgi Djakov enum {
283966fab8SGeorgi Djakov 	P_XO,
293966fab8SGeorgi Djakov 	P_GPLL0,
303966fab8SGeorgi Djakov 	P_GPLL0_AUX,
313966fab8SGeorgi Djakov 	P_BIMC,
323966fab8SGeorgi Djakov 	P_GPLL1,
333966fab8SGeorgi Djakov 	P_GPLL1_AUX,
343966fab8SGeorgi Djakov 	P_GPLL2,
353966fab8SGeorgi Djakov 	P_GPLL2_AUX,
363966fab8SGeorgi Djakov 	P_SLEEP_CLK,
373966fab8SGeorgi Djakov 	P_DSI0_PHYPLL_BYTE,
383966fab8SGeorgi Djakov 	P_DSI0_PHYPLL_DSI,
397001b3f9SGeorgi Djakov 	P_EXT_PRI_I2S,
407001b3f9SGeorgi Djakov 	P_EXT_SEC_I2S,
417001b3f9SGeorgi Djakov 	P_EXT_MCLK,
423966fab8SGeorgi Djakov };
433966fab8SGeorgi Djakov 
4469da4290SDmitry Baryshkov static struct clk_pll gpll0 = {
4569da4290SDmitry Baryshkov 	.l_reg = 0x21004,
4669da4290SDmitry Baryshkov 	.m_reg = 0x21008,
4769da4290SDmitry Baryshkov 	.n_reg = 0x2100c,
4869da4290SDmitry Baryshkov 	.config_reg = 0x21010,
4969da4290SDmitry Baryshkov 	.mode_reg = 0x21000,
5069da4290SDmitry Baryshkov 	.status_reg = 0x2101c,
5169da4290SDmitry Baryshkov 	.status_bit = 17,
5269da4290SDmitry Baryshkov 	.clkr.hw.init = &(struct clk_init_data){
5369da4290SDmitry Baryshkov 		.name = "gpll0",
54*342470f7SDmitry Baryshkov 		.parent_data = &(const struct clk_parent_data){
55*342470f7SDmitry Baryshkov 			.fw_name = "xo", .name = "xo_board",
56*342470f7SDmitry Baryshkov 		},
5769da4290SDmitry Baryshkov 		.num_parents = 1,
5869da4290SDmitry Baryshkov 		.ops = &clk_pll_ops,
5969da4290SDmitry Baryshkov 	},
6069da4290SDmitry Baryshkov };
6169da4290SDmitry Baryshkov 
6269da4290SDmitry Baryshkov static struct clk_regmap gpll0_vote = {
6369da4290SDmitry Baryshkov 	.enable_reg = 0x45000,
6469da4290SDmitry Baryshkov 	.enable_mask = BIT(0),
6569da4290SDmitry Baryshkov 	.hw.init = &(struct clk_init_data){
6669da4290SDmitry Baryshkov 		.name = "gpll0_vote",
67*342470f7SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
68*342470f7SDmitry Baryshkov 			&gpll0.clkr.hw,
69*342470f7SDmitry Baryshkov 		},
7069da4290SDmitry Baryshkov 		.num_parents = 1,
7169da4290SDmitry Baryshkov 		.ops = &clk_pll_vote_ops,
7269da4290SDmitry Baryshkov 	},
7369da4290SDmitry Baryshkov };
7469da4290SDmitry Baryshkov 
7569da4290SDmitry Baryshkov static struct clk_pll gpll1 = {
7669da4290SDmitry Baryshkov 	.l_reg = 0x20004,
7769da4290SDmitry Baryshkov 	.m_reg = 0x20008,
7869da4290SDmitry Baryshkov 	.n_reg = 0x2000c,
7969da4290SDmitry Baryshkov 	.config_reg = 0x20010,
8069da4290SDmitry Baryshkov 	.mode_reg = 0x20000,
8169da4290SDmitry Baryshkov 	.status_reg = 0x2001c,
8269da4290SDmitry Baryshkov 	.status_bit = 17,
8369da4290SDmitry Baryshkov 	.clkr.hw.init = &(struct clk_init_data){
8469da4290SDmitry Baryshkov 		.name = "gpll1",
85*342470f7SDmitry Baryshkov 		.parent_data = &(const struct clk_parent_data){
86*342470f7SDmitry Baryshkov 			.fw_name = "xo", .name = "xo_board",
87*342470f7SDmitry Baryshkov 		},
8869da4290SDmitry Baryshkov 		.num_parents = 1,
8969da4290SDmitry Baryshkov 		.ops = &clk_pll_ops,
9069da4290SDmitry Baryshkov 	},
9169da4290SDmitry Baryshkov };
9269da4290SDmitry Baryshkov 
9369da4290SDmitry Baryshkov static struct clk_regmap gpll1_vote = {
9469da4290SDmitry Baryshkov 	.enable_reg = 0x45000,
9569da4290SDmitry Baryshkov 	.enable_mask = BIT(1),
9669da4290SDmitry Baryshkov 	.hw.init = &(struct clk_init_data){
9769da4290SDmitry Baryshkov 		.name = "gpll1_vote",
98*342470f7SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
99*342470f7SDmitry Baryshkov 			&gpll1.clkr.hw,
100*342470f7SDmitry Baryshkov 		},
10169da4290SDmitry Baryshkov 		.num_parents = 1,
10269da4290SDmitry Baryshkov 		.ops = &clk_pll_vote_ops,
10369da4290SDmitry Baryshkov 	},
10469da4290SDmitry Baryshkov };
10569da4290SDmitry Baryshkov 
10669da4290SDmitry Baryshkov static struct clk_pll gpll2 = {
10769da4290SDmitry Baryshkov 	.l_reg = 0x4a004,
10869da4290SDmitry Baryshkov 	.m_reg = 0x4a008,
10969da4290SDmitry Baryshkov 	.n_reg = 0x4a00c,
11069da4290SDmitry Baryshkov 	.config_reg = 0x4a010,
11169da4290SDmitry Baryshkov 	.mode_reg = 0x4a000,
11269da4290SDmitry Baryshkov 	.status_reg = 0x4a01c,
11369da4290SDmitry Baryshkov 	.status_bit = 17,
11469da4290SDmitry Baryshkov 	.clkr.hw.init = &(struct clk_init_data){
11569da4290SDmitry Baryshkov 		.name = "gpll2",
116*342470f7SDmitry Baryshkov 		.parent_data = &(const struct clk_parent_data){
117*342470f7SDmitry Baryshkov 			.fw_name = "xo", .name = "xo_board",
118*342470f7SDmitry Baryshkov 		},
11969da4290SDmitry Baryshkov 		.num_parents = 1,
12069da4290SDmitry Baryshkov 		.ops = &clk_pll_ops,
12169da4290SDmitry Baryshkov 	},
12269da4290SDmitry Baryshkov };
12369da4290SDmitry Baryshkov 
12469da4290SDmitry Baryshkov static struct clk_regmap gpll2_vote = {
12569da4290SDmitry Baryshkov 	.enable_reg = 0x45000,
12669da4290SDmitry Baryshkov 	.enable_mask = BIT(2),
12769da4290SDmitry Baryshkov 	.hw.init = &(struct clk_init_data){
12869da4290SDmitry Baryshkov 		.name = "gpll2_vote",
129*342470f7SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
130*342470f7SDmitry Baryshkov 			&gpll2.clkr.hw,
131*342470f7SDmitry Baryshkov 		},
13269da4290SDmitry Baryshkov 		.num_parents = 1,
13369da4290SDmitry Baryshkov 		.ops = &clk_pll_vote_ops,
13469da4290SDmitry Baryshkov 	},
13569da4290SDmitry Baryshkov };
13669da4290SDmitry Baryshkov 
13769da4290SDmitry Baryshkov static struct clk_pll bimc_pll = {
13869da4290SDmitry Baryshkov 	.l_reg = 0x23004,
13969da4290SDmitry Baryshkov 	.m_reg = 0x23008,
14069da4290SDmitry Baryshkov 	.n_reg = 0x2300c,
14169da4290SDmitry Baryshkov 	.config_reg = 0x23010,
14269da4290SDmitry Baryshkov 	.mode_reg = 0x23000,
14369da4290SDmitry Baryshkov 	.status_reg = 0x2301c,
14469da4290SDmitry Baryshkov 	.status_bit = 17,
14569da4290SDmitry Baryshkov 	.clkr.hw.init = &(struct clk_init_data){
14669da4290SDmitry Baryshkov 		.name = "bimc_pll",
147*342470f7SDmitry Baryshkov 		.parent_data = &(const struct clk_parent_data){
148*342470f7SDmitry Baryshkov 			.fw_name = "xo", .name = "xo_board",
149*342470f7SDmitry Baryshkov 		},
15069da4290SDmitry Baryshkov 		.num_parents = 1,
15169da4290SDmitry Baryshkov 		.ops = &clk_pll_ops,
15269da4290SDmitry Baryshkov 	},
15369da4290SDmitry Baryshkov };
15469da4290SDmitry Baryshkov 
15569da4290SDmitry Baryshkov static struct clk_regmap bimc_pll_vote = {
15669da4290SDmitry Baryshkov 	.enable_reg = 0x45000,
15769da4290SDmitry Baryshkov 	.enable_mask = BIT(3),
15869da4290SDmitry Baryshkov 	.hw.init = &(struct clk_init_data){
15969da4290SDmitry Baryshkov 		.name = "bimc_pll_vote",
160*342470f7SDmitry Baryshkov 		.parent_hws = (const struct clk_hw*[]){
161*342470f7SDmitry Baryshkov 			&bimc_pll.clkr.hw,
162*342470f7SDmitry Baryshkov 		},
16369da4290SDmitry Baryshkov 		.num_parents = 1,
16469da4290SDmitry Baryshkov 		.ops = &clk_pll_vote_ops,
16569da4290SDmitry Baryshkov 	},
16669da4290SDmitry Baryshkov };
16769da4290SDmitry Baryshkov 
1683966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0_map[] = {
1693966fab8SGeorgi Djakov 	{ P_XO, 0 },
1703966fab8SGeorgi Djakov 	{ P_GPLL0, 1 },
1713966fab8SGeorgi Djakov };
1723966fab8SGeorgi Djakov 
173*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0[] = {
174*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
175*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
1763966fab8SGeorgi Djakov };
1773966fab8SGeorgi Djakov 
1783966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
1793966fab8SGeorgi Djakov 	{ P_XO, 0 },
1803966fab8SGeorgi Djakov 	{ P_GPLL0, 1 },
1813966fab8SGeorgi Djakov 	{ P_BIMC, 2 },
1823966fab8SGeorgi Djakov };
1833966fab8SGeorgi Djakov 
184*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0_bimc[] = {
185*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
186*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
187*342470f7SDmitry Baryshkov 	{ .hw = &bimc_pll_vote.hw },
1883966fab8SGeorgi Djakov };
1893966fab8SGeorgi Djakov 
1903966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
1913966fab8SGeorgi Djakov 	{ P_XO, 0 },
1923966fab8SGeorgi Djakov 	{ P_GPLL0_AUX, 3 },
1933966fab8SGeorgi Djakov 	{ P_GPLL1, 1 },
1945d45ed8fSGeorgi Djakov 	{ P_GPLL2_AUX, 2 },
1953966fab8SGeorgi Djakov };
1963966fab8SGeorgi Djakov 
197*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2a[] = {
198*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
199*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
200*342470f7SDmitry Baryshkov 	{ .hw = &gpll1_vote.hw },
201*342470f7SDmitry Baryshkov 	{ .hw = &gpll2_vote.hw },
2023966fab8SGeorgi Djakov };
2033966fab8SGeorgi Djakov 
2043966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
2053966fab8SGeorgi Djakov 	{ P_XO, 0 },
2063966fab8SGeorgi Djakov 	{ P_GPLL0, 1 },
2073966fab8SGeorgi Djakov 	{ P_GPLL2, 2 },
2083966fab8SGeorgi Djakov };
2093966fab8SGeorgi Djakov 
210*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0_gpll2[] = {
211*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
212*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
213*342470f7SDmitry Baryshkov 	{ .hw = &gpll2_vote.hw },
2143966fab8SGeorgi Djakov };
2153966fab8SGeorgi Djakov 
2163966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0a_map[] = {
2173966fab8SGeorgi Djakov 	{ P_XO, 0 },
2183966fab8SGeorgi Djakov 	{ P_GPLL0_AUX, 2 },
2193966fab8SGeorgi Djakov };
2203966fab8SGeorgi Djakov 
221*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0a[] = {
222*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
223*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
2243966fab8SGeorgi Djakov };
2253966fab8SGeorgi Djakov 
2263966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
2273966fab8SGeorgi Djakov 	{ P_XO, 0 },
2283966fab8SGeorgi Djakov 	{ P_GPLL0, 1 },
2293966fab8SGeorgi Djakov 	{ P_GPLL1_AUX, 2 },
2303966fab8SGeorgi Djakov 	{ P_SLEEP_CLK, 6 },
2313966fab8SGeorgi Djakov };
2323966fab8SGeorgi Djakov 
233*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0_gpll1a_sleep[] = {
234*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
235*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
236*342470f7SDmitry Baryshkov 	{ .hw = &gpll1_vote.hw },
237*342470f7SDmitry Baryshkov 	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
2383966fab8SGeorgi Djakov };
2393966fab8SGeorgi Djakov 
2403966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
2413966fab8SGeorgi Djakov 	{ P_XO, 0 },
2423966fab8SGeorgi Djakov 	{ P_GPLL0, 1 },
2433966fab8SGeorgi Djakov 	{ P_GPLL1_AUX, 2 },
2443966fab8SGeorgi Djakov };
2453966fab8SGeorgi Djakov 
246*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0_gpll1a[] = {
247*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
248*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
249*342470f7SDmitry Baryshkov 	{ .hw = &gpll1_vote.hw },
2503966fab8SGeorgi Djakov };
2513966fab8SGeorgi Djakov 
2523966fab8SGeorgi Djakov static const struct parent_map gcc_xo_dsibyte_map[] = {
2533966fab8SGeorgi Djakov 	{ P_XO, 0, },
2543966fab8SGeorgi Djakov 	{ P_DSI0_PHYPLL_BYTE, 2 },
2553966fab8SGeorgi Djakov };
2563966fab8SGeorgi Djakov 
257*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_dsibyte[] = {
258*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
259*342470f7SDmitry Baryshkov 	{ .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
2603966fab8SGeorgi Djakov };
2613966fab8SGeorgi Djakov 
2623966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
2633966fab8SGeorgi Djakov 	{ P_XO, 0 },
2643966fab8SGeorgi Djakov 	{ P_GPLL0_AUX, 2 },
2653966fab8SGeorgi Djakov 	{ P_DSI0_PHYPLL_BYTE, 1 },
2663966fab8SGeorgi Djakov };
2673966fab8SGeorgi Djakov 
268*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0a_dsibyte[] = {
269*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
270*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
271*342470f7SDmitry Baryshkov 	{ .fw_name = "dsi0pllbyte", .name = "dsi0pllbyte" },
2723966fab8SGeorgi Djakov };
2733966fab8SGeorgi Djakov 
2743966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
2753966fab8SGeorgi Djakov 	{ P_XO, 0 },
2763966fab8SGeorgi Djakov 	{ P_GPLL0, 1 },
2773966fab8SGeorgi Djakov 	{ P_DSI0_PHYPLL_DSI, 2 },
2783966fab8SGeorgi Djakov };
2793966fab8SGeorgi Djakov 
280*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0_dsiphy[] = {
281*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
282*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
283*342470f7SDmitry Baryshkov 	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
2843966fab8SGeorgi Djakov };
2853966fab8SGeorgi Djakov 
2863966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
2873966fab8SGeorgi Djakov 	{ P_XO, 0 },
2883966fab8SGeorgi Djakov 	{ P_GPLL0_AUX, 2 },
2893966fab8SGeorgi Djakov 	{ P_DSI0_PHYPLL_DSI, 1 },
2903966fab8SGeorgi Djakov };
2913966fab8SGeorgi Djakov 
292*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0a_dsiphy[] = {
293*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
294*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
295*342470f7SDmitry Baryshkov 	{ .fw_name = "dsi0pll", .name = "dsi0pll" },
2963966fab8SGeorgi Djakov };
2973966fab8SGeorgi Djakov 
2983966fab8SGeorgi Djakov static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
2993966fab8SGeorgi Djakov 	{ P_XO, 0 },
3003966fab8SGeorgi Djakov 	{ P_GPLL0_AUX, 1 },
3013966fab8SGeorgi Djakov 	{ P_GPLL1, 3 },
3023966fab8SGeorgi Djakov 	{ P_GPLL2, 2 },
3033966fab8SGeorgi Djakov };
3043966fab8SGeorgi Djakov 
305*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0a_gpll1_gpll2[] = {
306*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
307*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
308*342470f7SDmitry Baryshkov 	{ .hw = &gpll1_vote.hw },
309*342470f7SDmitry Baryshkov 	{ .hw = &gpll2_vote.hw },
3103966fab8SGeorgi Djakov };
3113966fab8SGeorgi Djakov 
3127001b3f9SGeorgi Djakov static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
3137001b3f9SGeorgi Djakov 	{ P_XO, 0 },
3147001b3f9SGeorgi Djakov 	{ P_GPLL0, 1 },
3157001b3f9SGeorgi Djakov 	{ P_GPLL1, 2 },
3167001b3f9SGeorgi Djakov 	{ P_SLEEP_CLK, 6 }
3177001b3f9SGeorgi Djakov };
3187001b3f9SGeorgi Djakov 
319*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll0_gpll1_sleep[] = {
320*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
321*342470f7SDmitry Baryshkov 	{ .hw = &gpll0_vote.hw },
322*342470f7SDmitry Baryshkov 	{ .hw = &gpll1_vote.hw },
323*342470f7SDmitry Baryshkov 	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
3247001b3f9SGeorgi Djakov };
3257001b3f9SGeorgi Djakov 
3267001b3f9SGeorgi Djakov static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
3277001b3f9SGeorgi Djakov 	{ P_XO, 0 },
3287001b3f9SGeorgi Djakov 	{ P_GPLL1, 1 },
3297001b3f9SGeorgi Djakov 	{ P_EXT_PRI_I2S, 2 },
3307001b3f9SGeorgi Djakov 	{ P_EXT_MCLK, 3 },
3317001b3f9SGeorgi Djakov 	{ P_SLEEP_CLK, 6 }
3327001b3f9SGeorgi Djakov };
3337001b3f9SGeorgi Djakov 
334*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll1_epi2s_emclk_sleep[] = {
335*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
336*342470f7SDmitry Baryshkov 	{ .hw = &gpll1_vote.hw },
337*342470f7SDmitry Baryshkov 	{ .fw_name = "ext_pri_i2s", .name = "ext_pri_i2s" },
338*342470f7SDmitry Baryshkov 	{ .fw_name = "ext_mclk", .name = "ext_mclk" },
339*342470f7SDmitry Baryshkov 	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
3407001b3f9SGeorgi Djakov };
3417001b3f9SGeorgi Djakov 
3427001b3f9SGeorgi Djakov static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
3437001b3f9SGeorgi Djakov 	{ P_XO, 0 },
3447001b3f9SGeorgi Djakov 	{ P_GPLL1, 1 },
3457001b3f9SGeorgi Djakov 	{ P_EXT_SEC_I2S, 2 },
3467001b3f9SGeorgi Djakov 	{ P_EXT_MCLK, 3 },
3477001b3f9SGeorgi Djakov 	{ P_SLEEP_CLK, 6 }
3487001b3f9SGeorgi Djakov };
3497001b3f9SGeorgi Djakov 
350*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll1_esi2s_emclk_sleep[] = {
351*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
352*342470f7SDmitry Baryshkov 	{ .hw = &gpll1_vote.hw },
353*342470f7SDmitry Baryshkov 	{ .fw_name = "ext_sec_i2s", .name = "ext_sec_i2s" },
354*342470f7SDmitry Baryshkov 	{ .fw_name = "ext_mclk", .name = "ext_mclk" },
355*342470f7SDmitry Baryshkov 	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
3567001b3f9SGeorgi Djakov };
3577001b3f9SGeorgi Djakov 
3587001b3f9SGeorgi Djakov static const struct parent_map gcc_xo_sleep_map[] = {
3597001b3f9SGeorgi Djakov 	{ P_XO, 0 },
3607001b3f9SGeorgi Djakov 	{ P_SLEEP_CLK, 6 }
3617001b3f9SGeorgi Djakov };
3627001b3f9SGeorgi Djakov 
363*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_sleep[] = {
364*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
365*342470f7SDmitry Baryshkov 	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
3667001b3f9SGeorgi Djakov };
3677001b3f9SGeorgi Djakov 
3687001b3f9SGeorgi Djakov static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
3697001b3f9SGeorgi Djakov 	{ P_XO, 0 },
3707001b3f9SGeorgi Djakov 	{ P_GPLL1, 1 },
3717001b3f9SGeorgi Djakov 	{ P_EXT_MCLK, 2 },
3727001b3f9SGeorgi Djakov 	{ P_SLEEP_CLK, 6 }
3737001b3f9SGeorgi Djakov };
3747001b3f9SGeorgi Djakov 
375*342470f7SDmitry Baryshkov static const struct clk_parent_data gcc_xo_gpll1_emclk_sleep[] = {
376*342470f7SDmitry Baryshkov 	{ .fw_name = "xo", .name = "xo_board" },
377*342470f7SDmitry Baryshkov 	{ .hw = &gpll1_vote.hw },
378*342470f7SDmitry Baryshkov 	{ .fw_name = "ext_mclk", .name = "ext_mclk" },
379*342470f7SDmitry Baryshkov 	{ .fw_name = "sleep_clk", .name = "sleep_clk" },
3807001b3f9SGeorgi Djakov };
3817001b3f9SGeorgi Djakov 
3823966fab8SGeorgi Djakov static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
3833966fab8SGeorgi Djakov 	.cmd_rcgr = 0x27000,
3843966fab8SGeorgi Djakov 	.hid_width = 5,
3853966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_bimc_map,
3863966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
3873966fab8SGeorgi Djakov 		.name = "pcnoc_bfdcd_clk_src",
388*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_bimc,
3895a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
3903966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
3913966fab8SGeorgi Djakov 	},
3923966fab8SGeorgi Djakov };
3933966fab8SGeorgi Djakov 
3943966fab8SGeorgi Djakov static struct clk_rcg2 system_noc_bfdcd_clk_src = {
3953966fab8SGeorgi Djakov 	.cmd_rcgr = 0x26004,
3963966fab8SGeorgi Djakov 	.hid_width = 5,
3973966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_bimc_map,
3983966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
3993966fab8SGeorgi Djakov 		.name = "system_noc_bfdcd_clk_src",
400*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_bimc,
4015a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
4023966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
4033966fab8SGeorgi Djakov 	},
4043966fab8SGeorgi Djakov };
4053966fab8SGeorgi Djakov 
4063966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
4073966fab8SGeorgi Djakov 	F(40000000, P_GPLL0, 10, 1, 2),
4083966fab8SGeorgi Djakov 	F(80000000, P_GPLL0, 10, 0, 0),
4093966fab8SGeorgi Djakov 	{ }
4103966fab8SGeorgi Djakov };
4113966fab8SGeorgi Djakov 
4123966fab8SGeorgi Djakov static struct clk_rcg2 camss_ahb_clk_src = {
4133966fab8SGeorgi Djakov 	.cmd_rcgr = 0x5a000,
4143966fab8SGeorgi Djakov 	.mnd_width = 8,
4153966fab8SGeorgi Djakov 	.hid_width = 5,
4163966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
4173966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_ahb_clk,
4183966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
4193966fab8SGeorgi Djakov 		.name = "camss_ahb_clk_src",
420*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
4215a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
4223966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
4233966fab8SGeorgi Djakov 	},
4243966fab8SGeorgi Djakov };
4253966fab8SGeorgi Djakov 
4263966fab8SGeorgi Djakov static const struct freq_tbl ftbl_apss_ahb_clk[] = {
4273966fab8SGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
4283966fab8SGeorgi Djakov 	F(50000000, P_GPLL0, 16, 0, 0),
4293966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
4303966fab8SGeorgi Djakov 	F(133330000, P_GPLL0, 6, 0, 0),
4313966fab8SGeorgi Djakov 	{ }
4323966fab8SGeorgi Djakov };
4333966fab8SGeorgi Djakov 
4343966fab8SGeorgi Djakov static struct clk_rcg2 apss_ahb_clk_src = {
4353966fab8SGeorgi Djakov 	.cmd_rcgr = 0x46000,
4363966fab8SGeorgi Djakov 	.hid_width = 5,
4373966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
4383966fab8SGeorgi Djakov 	.freq_tbl = ftbl_apss_ahb_clk,
4393966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
4403966fab8SGeorgi Djakov 		.name = "apss_ahb_clk_src",
441*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
4425a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
4433966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
4443966fab8SGeorgi Djakov 	},
4453966fab8SGeorgi Djakov };
4463966fab8SGeorgi Djakov 
4473966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
4483966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0,	0),
4493966fab8SGeorgi Djakov 	F(200000000, P_GPLL0, 4, 0,	0),
4503966fab8SGeorgi Djakov 	{ }
4513966fab8SGeorgi Djakov };
4523966fab8SGeorgi Djakov 
4533966fab8SGeorgi Djakov static struct clk_rcg2 csi0_clk_src = {
4543966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4e020,
4553966fab8SGeorgi Djakov 	.hid_width = 5,
4563966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
4573966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_csi0_1_clk,
4583966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
4593966fab8SGeorgi Djakov 		.name = "csi0_clk_src",
460*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
4615a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
4623966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
4633966fab8SGeorgi Djakov 	},
4643966fab8SGeorgi Djakov };
4653966fab8SGeorgi Djakov 
4663966fab8SGeorgi Djakov static struct clk_rcg2 csi1_clk_src = {
4673966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4f020,
4683966fab8SGeorgi Djakov 	.hid_width = 5,
4693966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
4703966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_csi0_1_clk,
4713966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
4723966fab8SGeorgi Djakov 		.name = "csi1_clk_src",
473*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
4745a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
4753966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
4763966fab8SGeorgi Djakov 	},
4773966fab8SGeorgi Djakov };
4783966fab8SGeorgi Djakov 
4793966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
4803966fab8SGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
4813966fab8SGeorgi Djakov 	F(50000000, P_GPLL0_AUX, 16, 0, 0),
4823966fab8SGeorgi Djakov 	F(80000000, P_GPLL0_AUX, 10, 0, 0),
4833966fab8SGeorgi Djakov 	F(100000000, P_GPLL0_AUX, 8, 0, 0),
4843966fab8SGeorgi Djakov 	F(160000000, P_GPLL0_AUX, 5, 0, 0),
4853966fab8SGeorgi Djakov 	F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
4863966fab8SGeorgi Djakov 	F(200000000, P_GPLL0_AUX, 4, 0, 0),
4873966fab8SGeorgi Djakov 	F(266670000, P_GPLL0_AUX, 3, 0, 0),
4883966fab8SGeorgi Djakov 	F(294912000, P_GPLL1, 3, 0, 0),
4893966fab8SGeorgi Djakov 	F(310000000, P_GPLL2, 3, 0, 0),
4903966fab8SGeorgi Djakov 	F(400000000, P_GPLL0_AUX, 2, 0, 0),
4913966fab8SGeorgi Djakov 	{ }
4923966fab8SGeorgi Djakov };
4933966fab8SGeorgi Djakov 
4943966fab8SGeorgi Djakov static struct clk_rcg2 gfx3d_clk_src = {
4953966fab8SGeorgi Djakov 	.cmd_rcgr = 0x59000,
4963966fab8SGeorgi Djakov 	.hid_width = 5,
4973966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
4983966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
4993966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
5003966fab8SGeorgi Djakov 		.name = "gfx3d_clk_src",
501*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0a_gpll1_gpll2a,
5025a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2a),
5033966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
5043966fab8SGeorgi Djakov 	},
5053966fab8SGeorgi Djakov };
5063966fab8SGeorgi Djakov 
5073966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
5083966fab8SGeorgi Djakov 	F(50000000, P_GPLL0, 16, 0, 0),
5093966fab8SGeorgi Djakov 	F(80000000, P_GPLL0, 10, 0, 0),
5103966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
5113966fab8SGeorgi Djakov 	F(160000000, P_GPLL0, 5, 0, 0),
5123966fab8SGeorgi Djakov 	F(177780000, P_GPLL0, 4.5, 0, 0),
5133966fab8SGeorgi Djakov 	F(200000000, P_GPLL0, 4, 0, 0),
5143966fab8SGeorgi Djakov 	F(266670000, P_GPLL0, 3, 0, 0),
5153966fab8SGeorgi Djakov 	F(320000000, P_GPLL0, 2.5, 0, 0),
5163966fab8SGeorgi Djakov 	F(400000000, P_GPLL0, 2, 0, 0),
5173966fab8SGeorgi Djakov 	F(465000000, P_GPLL2, 2, 0, 0),
5183966fab8SGeorgi Djakov 	{ }
5193966fab8SGeorgi Djakov };
5203966fab8SGeorgi Djakov 
5213966fab8SGeorgi Djakov static struct clk_rcg2 vfe0_clk_src = {
5223966fab8SGeorgi Djakov 	.cmd_rcgr = 0x58000,
5233966fab8SGeorgi Djakov 	.hid_width = 5,
5243966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll2_map,
5253966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_vfe0_clk,
5263966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
5273966fab8SGeorgi Djakov 		.name = "vfe0_clk_src",
528*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll2,
5295a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
5303966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
5313966fab8SGeorgi Djakov 	},
5323966fab8SGeorgi Djakov };
5333966fab8SGeorgi Djakov 
5343966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
5353966fab8SGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
5363966fab8SGeorgi Djakov 	F(50000000, P_GPLL0, 16, 0, 0),
5373966fab8SGeorgi Djakov 	{ }
5383966fab8SGeorgi Djakov };
5393966fab8SGeorgi Djakov 
5403966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
5413966fab8SGeorgi Djakov 	.cmd_rcgr = 0x0200c,
5423966fab8SGeorgi Djakov 	.hid_width = 5,
5433966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
5443966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
5453966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
5463966fab8SGeorgi Djakov 		.name = "blsp1_qup1_i2c_apps_clk_src",
547*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
5485a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
5493966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
5503966fab8SGeorgi Djakov 	},
5513966fab8SGeorgi Djakov };
5523966fab8SGeorgi Djakov 
5533966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
554f87d33e6SLoic Poulain 	F(100000, P_XO, 16, 2, 24),
555f87d33e6SLoic Poulain 	F(250000, P_XO, 16, 5, 24),
556f87d33e6SLoic Poulain 	F(500000, P_XO, 8, 5, 24),
5573966fab8SGeorgi Djakov 	F(960000, P_XO, 10, 1, 2),
558f87d33e6SLoic Poulain 	F(1000000, P_XO, 4, 5, 24),
5593966fab8SGeorgi Djakov 	F(4800000, P_XO, 4, 0, 0),
5603966fab8SGeorgi Djakov 	F(9600000, P_XO, 2, 0, 0),
5613966fab8SGeorgi Djakov 	F(16000000, P_GPLL0, 10, 1, 5),
5623966fab8SGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
5633966fab8SGeorgi Djakov 	F(25000000, P_GPLL0, 16, 1, 2),
5643966fab8SGeorgi Djakov 	F(50000000, P_GPLL0, 16, 0, 0),
5653966fab8SGeorgi Djakov 	{ }
5663966fab8SGeorgi Djakov };
5673966fab8SGeorgi Djakov 
5683966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
5693966fab8SGeorgi Djakov 	.cmd_rcgr = 0x02024,
5703966fab8SGeorgi Djakov 	.mnd_width = 8,
5713966fab8SGeorgi Djakov 	.hid_width = 5,
5723966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
5733966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
5743966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
5753966fab8SGeorgi Djakov 		.name = "blsp1_qup1_spi_apps_clk_src",
576*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
5775a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
5783966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
5793966fab8SGeorgi Djakov 	},
5803966fab8SGeorgi Djakov };
5813966fab8SGeorgi Djakov 
5823966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
5833966fab8SGeorgi Djakov 	.cmd_rcgr = 0x03000,
5843966fab8SGeorgi Djakov 	.hid_width = 5,
5853966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
5863966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
5873966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
5883966fab8SGeorgi Djakov 		.name = "blsp1_qup2_i2c_apps_clk_src",
589*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
5905a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
5913966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
5923966fab8SGeorgi Djakov 	},
5933966fab8SGeorgi Djakov };
5943966fab8SGeorgi Djakov 
5953966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
5963966fab8SGeorgi Djakov 	.cmd_rcgr = 0x03014,
5973966fab8SGeorgi Djakov 	.mnd_width = 8,
5983966fab8SGeorgi Djakov 	.hid_width = 5,
5993966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
6003966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
6013966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
6023966fab8SGeorgi Djakov 		.name = "blsp1_qup2_spi_apps_clk_src",
603*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
6045a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
6053966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
6063966fab8SGeorgi Djakov 	},
6073966fab8SGeorgi Djakov };
6083966fab8SGeorgi Djakov 
6093966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
6103966fab8SGeorgi Djakov 	.cmd_rcgr = 0x04000,
6113966fab8SGeorgi Djakov 	.hid_width = 5,
6123966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
6133966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
6143966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
6153966fab8SGeorgi Djakov 		.name = "blsp1_qup3_i2c_apps_clk_src",
616*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
6175a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
6183966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
6193966fab8SGeorgi Djakov 	},
6203966fab8SGeorgi Djakov };
6213966fab8SGeorgi Djakov 
6223966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
6233966fab8SGeorgi Djakov 	.cmd_rcgr = 0x04024,
6243966fab8SGeorgi Djakov 	.mnd_width = 8,
6253966fab8SGeorgi Djakov 	.hid_width = 5,
6263966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
6273966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
6283966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
6293966fab8SGeorgi Djakov 		.name = "blsp1_qup3_spi_apps_clk_src",
630*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
6315a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
6323966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
6333966fab8SGeorgi Djakov 	},
6343966fab8SGeorgi Djakov };
6353966fab8SGeorgi Djakov 
6363966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
6373966fab8SGeorgi Djakov 	.cmd_rcgr = 0x05000,
6383966fab8SGeorgi Djakov 	.hid_width = 5,
6393966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
6403966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
6413966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
6423966fab8SGeorgi Djakov 		.name = "blsp1_qup4_i2c_apps_clk_src",
643*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
6445a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
6453966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
6463966fab8SGeorgi Djakov 	},
6473966fab8SGeorgi Djakov };
6483966fab8SGeorgi Djakov 
6493966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
6503966fab8SGeorgi Djakov 	.cmd_rcgr = 0x05024,
6513966fab8SGeorgi Djakov 	.mnd_width = 8,
6523966fab8SGeorgi Djakov 	.hid_width = 5,
6533966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
6543966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
6553966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
6563966fab8SGeorgi Djakov 		.name = "blsp1_qup4_spi_apps_clk_src",
657*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
6585a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
6593966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
6603966fab8SGeorgi Djakov 	},
6613966fab8SGeorgi Djakov };
6623966fab8SGeorgi Djakov 
6633966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
6643966fab8SGeorgi Djakov 	.cmd_rcgr = 0x06000,
6653966fab8SGeorgi Djakov 	.hid_width = 5,
6663966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
6673966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
6683966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
6693966fab8SGeorgi Djakov 		.name = "blsp1_qup5_i2c_apps_clk_src",
670*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
6715a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
6723966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
6733966fab8SGeorgi Djakov 	},
6743966fab8SGeorgi Djakov };
6753966fab8SGeorgi Djakov 
6763966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
6773966fab8SGeorgi Djakov 	.cmd_rcgr = 0x06024,
6783966fab8SGeorgi Djakov 	.mnd_width = 8,
6793966fab8SGeorgi Djakov 	.hid_width = 5,
6803966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
6813966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
6823966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
6833966fab8SGeorgi Djakov 		.name = "blsp1_qup5_spi_apps_clk_src",
684*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
6855a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
6863966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
6873966fab8SGeorgi Djakov 	},
6883966fab8SGeorgi Djakov };
6893966fab8SGeorgi Djakov 
6903966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
6913966fab8SGeorgi Djakov 	.cmd_rcgr = 0x07000,
6923966fab8SGeorgi Djakov 	.hid_width = 5,
6933966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
6943966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
6953966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
6963966fab8SGeorgi Djakov 		.name = "blsp1_qup6_i2c_apps_clk_src",
697*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
6985a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
6993966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
7003966fab8SGeorgi Djakov 	},
7013966fab8SGeorgi Djakov };
7023966fab8SGeorgi Djakov 
7033966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
7043966fab8SGeorgi Djakov 	.cmd_rcgr = 0x07024,
7053966fab8SGeorgi Djakov 	.mnd_width = 8,
7063966fab8SGeorgi Djakov 	.hid_width = 5,
7073966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
7083966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
7093966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
7103966fab8SGeorgi Djakov 		.name = "blsp1_qup6_spi_apps_clk_src",
711*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
7125a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
7133966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
7143966fab8SGeorgi Djakov 	},
7153966fab8SGeorgi Djakov };
7163966fab8SGeorgi Djakov 
7173966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
7183966fab8SGeorgi Djakov 	F(3686400, P_GPLL0, 1, 72, 15625),
7193966fab8SGeorgi Djakov 	F(7372800, P_GPLL0, 1, 144, 15625),
7203966fab8SGeorgi Djakov 	F(14745600, P_GPLL0, 1, 288, 15625),
7213966fab8SGeorgi Djakov 	F(16000000, P_GPLL0, 10, 1, 5),
7223966fab8SGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
7233966fab8SGeorgi Djakov 	F(24000000, P_GPLL0, 1, 3, 100),
7243966fab8SGeorgi Djakov 	F(25000000, P_GPLL0, 16, 1, 2),
7253966fab8SGeorgi Djakov 	F(32000000, P_GPLL0, 1, 1, 25),
7263966fab8SGeorgi Djakov 	F(40000000, P_GPLL0, 1, 1, 20),
7273966fab8SGeorgi Djakov 	F(46400000, P_GPLL0, 1, 29, 500),
7283966fab8SGeorgi Djakov 	F(48000000, P_GPLL0, 1, 3, 50),
7293966fab8SGeorgi Djakov 	F(51200000, P_GPLL0, 1, 8, 125),
7303966fab8SGeorgi Djakov 	F(56000000, P_GPLL0, 1, 7, 100),
7313966fab8SGeorgi Djakov 	F(58982400, P_GPLL0, 1, 1152, 15625),
7323966fab8SGeorgi Djakov 	F(60000000, P_GPLL0, 1, 3, 40),
7333966fab8SGeorgi Djakov 	{ }
7343966fab8SGeorgi Djakov };
7353966fab8SGeorgi Djakov 
7363966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
7373966fab8SGeorgi Djakov 	.cmd_rcgr = 0x02044,
7383966fab8SGeorgi Djakov 	.mnd_width = 16,
7393966fab8SGeorgi Djakov 	.hid_width = 5,
7403966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
7413966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
7423966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
7433966fab8SGeorgi Djakov 		.name = "blsp1_uart1_apps_clk_src",
744*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
7455a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
7463966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
7473966fab8SGeorgi Djakov 	},
7483966fab8SGeorgi Djakov };
7493966fab8SGeorgi Djakov 
7503966fab8SGeorgi Djakov static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
7513966fab8SGeorgi Djakov 	.cmd_rcgr = 0x03034,
7523966fab8SGeorgi Djakov 	.mnd_width = 16,
7533966fab8SGeorgi Djakov 	.hid_width = 5,
7543966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
7553966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
7563966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
7573966fab8SGeorgi Djakov 		.name = "blsp1_uart2_apps_clk_src",
758*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
7595a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
7603966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
7613966fab8SGeorgi Djakov 	},
7623966fab8SGeorgi Djakov };
7633966fab8SGeorgi Djakov 
7643966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
7653966fab8SGeorgi Djakov 	F(19200000,	P_XO, 1, 0,	0),
7663966fab8SGeorgi Djakov 	{ }
7673966fab8SGeorgi Djakov };
7683966fab8SGeorgi Djakov 
7693966fab8SGeorgi Djakov static struct clk_rcg2 cci_clk_src = {
7703966fab8SGeorgi Djakov 	.cmd_rcgr = 0x51000,
7713966fab8SGeorgi Djakov 	.mnd_width = 8,
7723966fab8SGeorgi Djakov 	.hid_width = 5,
7733966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0a_map,
7743966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_cci_clk,
7753966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
7763966fab8SGeorgi Djakov 		.name = "cci_clk_src",
777*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0a,
7785a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a),
7793966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
7803966fab8SGeorgi Djakov 	},
7813966fab8SGeorgi Djakov };
7823966fab8SGeorgi Djakov 
783bf8bb8eaSNikita Travkin /*
784bf8bb8eaSNikita Travkin  * This is a frequency table for "General Purpose" clocks.
785bf8bb8eaSNikita Travkin  * These clocks can be muxed to the SoC pins and may be used by
786bf8bb8eaSNikita Travkin  * external devices. They're often used as PWM source.
787bf8bb8eaSNikita Travkin  *
788bf8bb8eaSNikita Travkin  * See comment at ftbl_gcc_gp1_3_clk.
789bf8bb8eaSNikita Travkin  */
7903966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
791bf8bb8eaSNikita Travkin 	F(10000,   P_XO,    16,  1, 120),
792bf8bb8eaSNikita Travkin 	F(100000,  P_XO,    16,  1,  12),
793bf8bb8eaSNikita Travkin 	F(500000,  P_GPLL0, 16,  1, 100),
794bf8bb8eaSNikita Travkin 	F(1000000, P_GPLL0, 16,  1,  50),
795bf8bb8eaSNikita Travkin 	F(2500000, P_GPLL0, 16,  1,  20),
796bf8bb8eaSNikita Travkin 	F(5000000, P_GPLL0, 16,  1,  10),
7973966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
7983966fab8SGeorgi Djakov 	F(200000000, P_GPLL0, 4, 0, 0),
7993966fab8SGeorgi Djakov 	{ }
8003966fab8SGeorgi Djakov };
8013966fab8SGeorgi Djakov 
8023966fab8SGeorgi Djakov static struct clk_rcg2 camss_gp0_clk_src = {
8033966fab8SGeorgi Djakov 	.cmd_rcgr = 0x54000,
8043966fab8SGeorgi Djakov 	.mnd_width = 8,
8053966fab8SGeorgi Djakov 	.hid_width = 5,
8063966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
8073966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_gp0_1_clk,
8083966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
8093966fab8SGeorgi Djakov 		.name = "camss_gp0_clk_src",
810*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1a_sleep,
8115a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
8123966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
8133966fab8SGeorgi Djakov 	},
8143966fab8SGeorgi Djakov };
8153966fab8SGeorgi Djakov 
8163966fab8SGeorgi Djakov static struct clk_rcg2 camss_gp1_clk_src = {
8173966fab8SGeorgi Djakov 	.cmd_rcgr = 0x55000,
8183966fab8SGeorgi Djakov 	.mnd_width = 8,
8193966fab8SGeorgi Djakov 	.hid_width = 5,
8203966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
8213966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_gp0_1_clk,
8223966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
8233966fab8SGeorgi Djakov 		.name = "camss_gp1_clk_src",
824*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1a_sleep,
8255a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
8263966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
8273966fab8SGeorgi Djakov 	},
8283966fab8SGeorgi Djakov };
8293966fab8SGeorgi Djakov 
8303966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
8313966fab8SGeorgi Djakov 	F(133330000, P_GPLL0, 6, 0,	0),
8323966fab8SGeorgi Djakov 	F(266670000, P_GPLL0, 3, 0,	0),
8333966fab8SGeorgi Djakov 	F(320000000, P_GPLL0, 2.5, 0, 0),
8343966fab8SGeorgi Djakov 	{ }
8353966fab8SGeorgi Djakov };
8363966fab8SGeorgi Djakov 
8373966fab8SGeorgi Djakov static struct clk_rcg2 jpeg0_clk_src = {
8383966fab8SGeorgi Djakov 	.cmd_rcgr = 0x57000,
8393966fab8SGeorgi Djakov 	.hid_width = 5,
8403966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
8413966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_jpeg0_clk,
8423966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
8433966fab8SGeorgi Djakov 		.name = "jpeg0_clk_src",
844*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
8455a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
8463966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
8473966fab8SGeorgi Djakov 	},
8483966fab8SGeorgi Djakov };
8493966fab8SGeorgi Djakov 
8503966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
8513966fab8SGeorgi Djakov 	F(9600000, P_XO, 2, 0, 0),
8523966fab8SGeorgi Djakov 	F(23880000, P_GPLL0, 1, 2, 67),
8533966fab8SGeorgi Djakov 	F(66670000, P_GPLL0, 12, 0, 0),
8543966fab8SGeorgi Djakov 	{ }
8553966fab8SGeorgi Djakov };
8563966fab8SGeorgi Djakov 
8573966fab8SGeorgi Djakov static struct clk_rcg2 mclk0_clk_src = {
8583966fab8SGeorgi Djakov 	.cmd_rcgr = 0x52000,
8593966fab8SGeorgi Djakov 	.mnd_width = 8,
8603966fab8SGeorgi Djakov 	.hid_width = 5,
8613966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
8623966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
8633966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
8643966fab8SGeorgi Djakov 		.name = "mclk0_clk_src",
865*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1a_sleep,
8665a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
8673966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
8683966fab8SGeorgi Djakov 	},
8693966fab8SGeorgi Djakov };
8703966fab8SGeorgi Djakov 
8713966fab8SGeorgi Djakov static struct clk_rcg2 mclk1_clk_src = {
8723966fab8SGeorgi Djakov 	.cmd_rcgr = 0x53000,
8733966fab8SGeorgi Djakov 	.mnd_width = 8,
8743966fab8SGeorgi Djakov 	.hid_width = 5,
8753966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
8763966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
8773966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
8783966fab8SGeorgi Djakov 		.name = "mclk1_clk_src",
879*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1a_sleep,
8805a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
8813966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
8823966fab8SGeorgi Djakov 	},
8833966fab8SGeorgi Djakov };
8843966fab8SGeorgi Djakov 
8853966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
8863966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0,	0),
8873966fab8SGeorgi Djakov 	F(200000000, P_GPLL0, 4, 0,	0),
8883966fab8SGeorgi Djakov 	{ }
8893966fab8SGeorgi Djakov };
8903966fab8SGeorgi Djakov 
8913966fab8SGeorgi Djakov static struct clk_rcg2 csi0phytimer_clk_src = {
8923966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4e000,
8933966fab8SGeorgi Djakov 	.hid_width = 5,
8943966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1a_map,
8953966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
8963966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
8973966fab8SGeorgi Djakov 		.name = "csi0phytimer_clk_src",
898*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1a,
8995a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a),
9003966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
9013966fab8SGeorgi Djakov 	},
9023966fab8SGeorgi Djakov };
9033966fab8SGeorgi Djakov 
9043966fab8SGeorgi Djakov static struct clk_rcg2 csi1phytimer_clk_src = {
9053966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4f000,
9063966fab8SGeorgi Djakov 	.hid_width = 5,
9073966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1a_map,
9083966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
9093966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
9103966fab8SGeorgi Djakov 		.name = "csi1phytimer_clk_src",
911*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1a,
9125a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a),
9133966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
9143966fab8SGeorgi Djakov 	},
9153966fab8SGeorgi Djakov };
9163966fab8SGeorgi Djakov 
9173966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
9183966fab8SGeorgi Djakov 	F(160000000, P_GPLL0, 5, 0, 0),
9193966fab8SGeorgi Djakov 	F(320000000, P_GPLL0, 2.5, 0, 0),
9203966fab8SGeorgi Djakov 	F(465000000, P_GPLL2, 2, 0, 0),
9213966fab8SGeorgi Djakov 	{ }
9223966fab8SGeorgi Djakov };
9233966fab8SGeorgi Djakov 
9243966fab8SGeorgi Djakov static struct clk_rcg2 cpp_clk_src = {
9253966fab8SGeorgi Djakov 	.cmd_rcgr = 0x58018,
9263966fab8SGeorgi Djakov 	.hid_width = 5,
9273966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll2_map,
9283966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_camss_cpp_clk,
9293966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
9303966fab8SGeorgi Djakov 		.name = "cpp_clk_src",
931*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll2,
9325a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll2),
9333966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
9343966fab8SGeorgi Djakov 	},
9353966fab8SGeorgi Djakov };
9363966fab8SGeorgi Djakov 
9373966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
9383966fab8SGeorgi Djakov 	F(50000000, P_GPLL0, 16, 0, 0),
9393966fab8SGeorgi Djakov 	F(80000000, P_GPLL0, 10, 0, 0),
9403966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
9413966fab8SGeorgi Djakov 	F(160000000, P_GPLL0, 5, 0, 0),
9423966fab8SGeorgi Djakov 	{ }
9433966fab8SGeorgi Djakov };
9443966fab8SGeorgi Djakov 
9453966fab8SGeorgi Djakov static struct clk_rcg2 crypto_clk_src = {
9463966fab8SGeorgi Djakov 	.cmd_rcgr = 0x16004,
9473966fab8SGeorgi Djakov 	.hid_width = 5,
9483966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
9493966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_crypto_clk,
9503966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
9513966fab8SGeorgi Djakov 		.name = "crypto_clk_src",
952*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
9535a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
9543966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
9553966fab8SGeorgi Djakov 	},
9563966fab8SGeorgi Djakov };
9573966fab8SGeorgi Djakov 
958bf8bb8eaSNikita Travkin /*
959bf8bb8eaSNikita Travkin  * This is a frequency table for "General Purpose" clocks.
960bf8bb8eaSNikita Travkin  * These clocks can be muxed to the SoC pins and may be used by
961bf8bb8eaSNikita Travkin  * external devices. They're often used as PWM source.
962bf8bb8eaSNikita Travkin  *
963bf8bb8eaSNikita Travkin  * Please note that MND divider must be enabled for duty-cycle
964bf8bb8eaSNikita Travkin  * control to be possible. (M != N) Also since D register is configured
965bf8bb8eaSNikita Travkin  * with a value multiplied by 2, and duty cycle is calculated as
966bf8bb8eaSNikita Travkin  *                             (2 * D) % 2^W
967bf8bb8eaSNikita Travkin  *                DutyCycle = ----------------
968bf8bb8eaSNikita Travkin  *                              2 * (N % 2^W)
969bf8bb8eaSNikita Travkin  * (where W = .mnd_width)
970bf8bb8eaSNikita Travkin  * N must be half or less than maximum value for the register.
971bf8bb8eaSNikita Travkin  * Otherwise duty-cycle control would be limited.
972bf8bb8eaSNikita Travkin  * (e.g. for 8-bit NMD N should be less than 128)
973bf8bb8eaSNikita Travkin  */
9743966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
975bf8bb8eaSNikita Travkin 	F(10000,   P_XO,    16,  1, 120),
976bf8bb8eaSNikita Travkin 	F(100000,  P_XO,    16,  1,  12),
977bf8bb8eaSNikita Travkin 	F(500000,  P_GPLL0, 16,  1, 100),
978bf8bb8eaSNikita Travkin 	F(1000000, P_GPLL0, 16,  1,  50),
979bf8bb8eaSNikita Travkin 	F(2500000, P_GPLL0, 16,  1,  20),
980bf8bb8eaSNikita Travkin 	F(5000000, P_GPLL0, 16,  1,  10),
9813966fab8SGeorgi Djakov 	F(19200000, P_XO, 1, 0,	0),
9823966fab8SGeorgi Djakov 	{ }
9833966fab8SGeorgi Djakov };
9843966fab8SGeorgi Djakov 
9853966fab8SGeorgi Djakov static struct clk_rcg2 gp1_clk_src = {
9863966fab8SGeorgi Djakov 	.cmd_rcgr = 0x08004,
9873966fab8SGeorgi Djakov 	.mnd_width = 8,
9883966fab8SGeorgi Djakov 	.hid_width = 5,
9893966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
9903966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_gp1_3_clk,
9913966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
9923966fab8SGeorgi Djakov 		.name = "gp1_clk_src",
993*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1a_sleep,
9945a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
9953966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
9963966fab8SGeorgi Djakov 	},
9973966fab8SGeorgi Djakov };
9983966fab8SGeorgi Djakov 
9993966fab8SGeorgi Djakov static struct clk_rcg2 gp2_clk_src = {
10003966fab8SGeorgi Djakov 	.cmd_rcgr = 0x09004,
10013966fab8SGeorgi Djakov 	.mnd_width = 8,
10023966fab8SGeorgi Djakov 	.hid_width = 5,
10033966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
10043966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_gp1_3_clk,
10053966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
10063966fab8SGeorgi Djakov 		.name = "gp2_clk_src",
1007*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1a_sleep,
10085a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
10093966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
10103966fab8SGeorgi Djakov 	},
10113966fab8SGeorgi Djakov };
10123966fab8SGeorgi Djakov 
10133966fab8SGeorgi Djakov static struct clk_rcg2 gp3_clk_src = {
10143966fab8SGeorgi Djakov 	.cmd_rcgr = 0x0a004,
10153966fab8SGeorgi Djakov 	.mnd_width = 8,
10163966fab8SGeorgi Djakov 	.hid_width = 5,
10173966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
10183966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_gp1_3_clk,
10193966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
10203966fab8SGeorgi Djakov 		.name = "gp3_clk_src",
1021*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1a_sleep,
10225a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1a_sleep),
10233966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
10243966fab8SGeorgi Djakov 	},
10253966fab8SGeorgi Djakov };
10263966fab8SGeorgi Djakov 
10273966fab8SGeorgi Djakov static struct clk_rcg2 byte0_clk_src = {
10283966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4d044,
10293966fab8SGeorgi Djakov 	.hid_width = 5,
10303966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0a_dsibyte_map,
10313966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
10323966fab8SGeorgi Djakov 		.name = "byte0_clk_src",
1033*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0a_dsibyte,
10345a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsibyte),
10358ee9c7deSStephen Boyd 		.ops = &clk_byte2_ops,
10363966fab8SGeorgi Djakov 		.flags = CLK_SET_RATE_PARENT,
10373966fab8SGeorgi Djakov 	},
10383966fab8SGeorgi Djakov };
10393966fab8SGeorgi Djakov 
10403966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
10413966fab8SGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
10423966fab8SGeorgi Djakov 	{ }
10433966fab8SGeorgi Djakov };
10443966fab8SGeorgi Djakov 
10453966fab8SGeorgi Djakov static struct clk_rcg2 esc0_clk_src = {
10463966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4d05c,
10473966fab8SGeorgi Djakov 	.hid_width = 5,
10483966fab8SGeorgi Djakov 	.parent_map = gcc_xo_dsibyte_map,
10493966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_mdss_esc0_clk,
10503966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
10513966fab8SGeorgi Djakov 		.name = "esc0_clk_src",
1052*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_dsibyte,
10535a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_dsibyte),
10543966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
10553966fab8SGeorgi Djakov 	},
10563966fab8SGeorgi Djakov };
10573966fab8SGeorgi Djakov 
10583966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
10593966fab8SGeorgi Djakov 	F(50000000, P_GPLL0, 16, 0, 0),
10603966fab8SGeorgi Djakov 	F(80000000, P_GPLL0, 10, 0, 0),
10613966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
10623966fab8SGeorgi Djakov 	F(160000000, P_GPLL0, 5, 0, 0),
10633966fab8SGeorgi Djakov 	F(177780000, P_GPLL0, 4.5, 0, 0),
10643966fab8SGeorgi Djakov 	F(200000000, P_GPLL0, 4, 0, 0),
10653966fab8SGeorgi Djakov 	F(266670000, P_GPLL0, 3, 0, 0),
10663966fab8SGeorgi Djakov 	F(320000000, P_GPLL0, 2.5, 0, 0),
10673966fab8SGeorgi Djakov 	{ }
10683966fab8SGeorgi Djakov };
10693966fab8SGeorgi Djakov 
10703966fab8SGeorgi Djakov static struct clk_rcg2 mdp_clk_src = {
10713966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4d014,
10723966fab8SGeorgi Djakov 	.hid_width = 5,
10733966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_dsiphy_map,
10743966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_mdss_mdp_clk,
10753966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
10763966fab8SGeorgi Djakov 		.name = "mdp_clk_src",
1077*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_dsiphy,
10785a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_dsiphy),
10793966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
10803966fab8SGeorgi Djakov 	},
10813966fab8SGeorgi Djakov };
10823966fab8SGeorgi Djakov 
10833966fab8SGeorgi Djakov static struct clk_rcg2 pclk0_clk_src = {
10843966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4d000,
10853966fab8SGeorgi Djakov 	.mnd_width = 8,
10863966fab8SGeorgi Djakov 	.hid_width = 5,
10873966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0a_dsiphy_map,
10883966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
10893966fab8SGeorgi Djakov 		.name = "pclk0_clk_src",
1090*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0a_dsiphy,
10915a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_dsiphy),
10923966fab8SGeorgi Djakov 		.ops = &clk_pixel_ops,
10933966fab8SGeorgi Djakov 		.flags = CLK_SET_RATE_PARENT,
10943966fab8SGeorgi Djakov 	},
10953966fab8SGeorgi Djakov };
10963966fab8SGeorgi Djakov 
10973966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
10983966fab8SGeorgi Djakov 	F(19200000, P_XO, 1, 0,	0),
10993966fab8SGeorgi Djakov 	{ }
11003966fab8SGeorgi Djakov };
11013966fab8SGeorgi Djakov 
11023966fab8SGeorgi Djakov static struct clk_rcg2 vsync_clk_src = {
11033966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4d02c,
11043966fab8SGeorgi Djakov 	.hid_width = 5,
11053966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0a_map,
11063966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_mdss_vsync_clk,
11073966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
11083966fab8SGeorgi Djakov 		.name = "vsync_clk_src",
1109*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0a,
11105a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a),
11113966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
11123966fab8SGeorgi Djakov 	},
11133966fab8SGeorgi Djakov };
11143966fab8SGeorgi Djakov 
11153966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
11163966fab8SGeorgi Djakov 	F(64000000, P_GPLL0, 12.5, 0, 0),
11173966fab8SGeorgi Djakov 	{ }
11183966fab8SGeorgi Djakov };
11193966fab8SGeorgi Djakov 
11203966fab8SGeorgi Djakov static struct clk_rcg2 pdm2_clk_src = {
11213966fab8SGeorgi Djakov 	.cmd_rcgr = 0x44010,
11223966fab8SGeorgi Djakov 	.hid_width = 5,
11233966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
11243966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_pdm2_clk,
11253966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
11263966fab8SGeorgi Djakov 		.name = "pdm2_clk_src",
1127*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
11285a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
11293966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
11303966fab8SGeorgi Djakov 	},
11313966fab8SGeorgi Djakov };
11323966fab8SGeorgi Djakov 
11333966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
11343966fab8SGeorgi Djakov 	F(144000, P_XO, 16, 3, 25),
11353966fab8SGeorgi Djakov 	F(400000, P_XO, 12, 1, 4),
11363966fab8SGeorgi Djakov 	F(20000000, P_GPLL0, 10, 1, 4),
11373966fab8SGeorgi Djakov 	F(25000000, P_GPLL0, 16, 1, 2),
11383966fab8SGeorgi Djakov 	F(50000000, P_GPLL0, 16, 0, 0),
11393966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
11403966fab8SGeorgi Djakov 	F(177770000, P_GPLL0, 4.5, 0, 0),
11413966fab8SGeorgi Djakov 	{ }
11423966fab8SGeorgi Djakov };
11433966fab8SGeorgi Djakov 
11443966fab8SGeorgi Djakov static struct clk_rcg2 sdcc1_apps_clk_src = {
11453966fab8SGeorgi Djakov 	.cmd_rcgr = 0x42004,
11463966fab8SGeorgi Djakov 	.mnd_width = 8,
11473966fab8SGeorgi Djakov 	.hid_width = 5,
11483966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
11493966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_sdcc1_apps_clk,
11503966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
11513966fab8SGeorgi Djakov 		.name = "sdcc1_apps_clk_src",
1152*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
11535a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
11545f5001a9SRajendra Nayak 		.ops = &clk_rcg2_floor_ops,
11553966fab8SGeorgi Djakov 	},
11563966fab8SGeorgi Djakov };
11573966fab8SGeorgi Djakov 
11583966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
11593966fab8SGeorgi Djakov 	F(144000, P_XO, 16, 3, 25),
11603966fab8SGeorgi Djakov 	F(400000, P_XO, 12, 1, 4),
11613966fab8SGeorgi Djakov 	F(20000000, P_GPLL0, 10, 1, 4),
11623966fab8SGeorgi Djakov 	F(25000000, P_GPLL0, 16, 1, 2),
11633966fab8SGeorgi Djakov 	F(50000000, P_GPLL0, 16, 0, 0),
11643966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
11653966fab8SGeorgi Djakov 	F(200000000, P_GPLL0, 4, 0, 0),
11663966fab8SGeorgi Djakov 	{ }
11673966fab8SGeorgi Djakov };
11683966fab8SGeorgi Djakov 
11693966fab8SGeorgi Djakov static struct clk_rcg2 sdcc2_apps_clk_src = {
11703966fab8SGeorgi Djakov 	.cmd_rcgr = 0x43004,
11713966fab8SGeorgi Djakov 	.mnd_width = 8,
11723966fab8SGeorgi Djakov 	.hid_width = 5,
11733966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
11743966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_sdcc2_apps_clk,
11753966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
11763966fab8SGeorgi Djakov 		.name = "sdcc2_apps_clk_src",
1177*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
11785a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
11795f5001a9SRajendra Nayak 		.ops = &clk_rcg2_floor_ops,
11803966fab8SGeorgi Djakov 	},
11813966fab8SGeorgi Djakov };
11823966fab8SGeorgi Djakov 
11833966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
11843966fab8SGeorgi Djakov 	F(155000000, P_GPLL2, 6, 0, 0),
11853966fab8SGeorgi Djakov 	F(310000000, P_GPLL2, 3, 0, 0),
11863966fab8SGeorgi Djakov 	F(400000000, P_GPLL0, 2, 0, 0),
11873966fab8SGeorgi Djakov 	{ }
11883966fab8SGeorgi Djakov };
11893966fab8SGeorgi Djakov 
11903966fab8SGeorgi Djakov static struct clk_rcg2 apss_tcu_clk_src = {
11913966fab8SGeorgi Djakov 	.cmd_rcgr = 0x1207c,
11923966fab8SGeorgi Djakov 	.hid_width = 5,
11933966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
11943966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_apss_tcu_clk,
11953966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
11963966fab8SGeorgi Djakov 		.name = "apss_tcu_clk_src",
1197*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0a_gpll1_gpll2,
11985a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0a_gpll1_gpll2),
11993966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
12003966fab8SGeorgi Djakov 	},
12013966fab8SGeorgi Djakov };
12023966fab8SGeorgi Djakov 
1203a2e8272fSGeorgi Djakov static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
1204a2e8272fSGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
1205a2e8272fSGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
1206a2e8272fSGeorgi Djakov 	F(200000000, P_GPLL0, 4, 0, 0),
1207a2e8272fSGeorgi Djakov 	F(266500000, P_BIMC, 4, 0, 0),
1208a2e8272fSGeorgi Djakov 	F(400000000, P_GPLL0, 2, 0, 0),
1209a2e8272fSGeorgi Djakov 	F(533000000, P_BIMC, 2, 0, 0),
1210a2e8272fSGeorgi Djakov 	{ }
1211a2e8272fSGeorgi Djakov };
1212a2e8272fSGeorgi Djakov 
1213a2e8272fSGeorgi Djakov static struct clk_rcg2 bimc_gpu_clk_src = {
1214a2e8272fSGeorgi Djakov 	.cmd_rcgr = 0x31028,
1215a2e8272fSGeorgi Djakov 	.hid_width = 5,
1216a2e8272fSGeorgi Djakov 	.parent_map = gcc_xo_gpll0_bimc_map,
1217a2e8272fSGeorgi Djakov 	.freq_tbl = ftbl_gcc_bimc_gpu_clk,
1218a2e8272fSGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
1219a2e8272fSGeorgi Djakov 		.name = "bimc_gpu_clk_src",
1220*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_bimc,
12215a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
1222a2e8272fSGeorgi Djakov 		.flags = CLK_GET_RATE_NOCACHE,
1223de224554SGeorgi Djakov 		.ops = &clk_rcg2_ops,
1224a2e8272fSGeorgi Djakov 	},
1225a2e8272fSGeorgi Djakov };
1226a2e8272fSGeorgi Djakov 
12273966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
12283966fab8SGeorgi Djakov 	F(80000000, P_GPLL0, 10, 0, 0),
12293966fab8SGeorgi Djakov 	{ }
12303966fab8SGeorgi Djakov };
12313966fab8SGeorgi Djakov 
12323966fab8SGeorgi Djakov static struct clk_rcg2 usb_hs_system_clk_src = {
12333966fab8SGeorgi Djakov 	.cmd_rcgr = 0x41010,
12343966fab8SGeorgi Djakov 	.hid_width = 5,
12353966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
12363966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_usb_hs_system_clk,
12373966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
12383966fab8SGeorgi Djakov 		.name = "usb_hs_system_clk_src",
1239*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
12405a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
12413966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
12423966fab8SGeorgi Djakov 	},
12433966fab8SGeorgi Djakov };
12443966fab8SGeorgi Djakov 
12457001b3f9SGeorgi Djakov static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
12467001b3f9SGeorgi Djakov 	F(3200000, P_XO, 6, 0, 0),
12477001b3f9SGeorgi Djakov 	F(6400000, P_XO, 3, 0, 0),
12487001b3f9SGeorgi Djakov 	F(9600000, P_XO, 2, 0, 0),
12497001b3f9SGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
12507001b3f9SGeorgi Djakov 	F(40000000, P_GPLL0, 10, 1, 2),
12517001b3f9SGeorgi Djakov 	F(66670000, P_GPLL0, 12, 0, 0),
12527001b3f9SGeorgi Djakov 	F(80000000, P_GPLL0, 10, 0, 0),
12537001b3f9SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
12547001b3f9SGeorgi Djakov 	{ }
12557001b3f9SGeorgi Djakov };
12567001b3f9SGeorgi Djakov 
12577001b3f9SGeorgi Djakov static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
12587001b3f9SGeorgi Djakov 	.cmd_rcgr = 0x1c010,
12597001b3f9SGeorgi Djakov 	.hid_width = 5,
12607001b3f9SGeorgi Djakov 	.mnd_width = 8,
12617001b3f9SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_gpll1_sleep_map,
12627001b3f9SGeorgi Djakov 	.freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
12637001b3f9SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
12647001b3f9SGeorgi Djakov 		.name = "ultaudio_ahbfabric_clk_src",
1265*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_gpll1_sleep,
12665a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll1_sleep),
12677001b3f9SGeorgi Djakov 		.ops = &clk_rcg2_ops,
12687001b3f9SGeorgi Djakov 	},
12697001b3f9SGeorgi Djakov };
12707001b3f9SGeorgi Djakov 
12717001b3f9SGeorgi Djakov static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
12727001b3f9SGeorgi Djakov 	.halt_reg = 0x1c028,
12737001b3f9SGeorgi Djakov 	.clkr = {
12747001b3f9SGeorgi Djakov 		.enable_reg = 0x1c028,
12757001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
12767001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
12777001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
1278*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1279*342470f7SDmitry Baryshkov 				&ultaudio_ahbfabric_clk_src.clkr.hw,
12807001b3f9SGeorgi Djakov 			},
12817001b3f9SGeorgi Djakov 			.num_parents = 1,
12827001b3f9SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
12837001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
12847001b3f9SGeorgi Djakov 		},
12857001b3f9SGeorgi Djakov 	},
12867001b3f9SGeorgi Djakov };
12877001b3f9SGeorgi Djakov 
12887001b3f9SGeorgi Djakov static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
12897001b3f9SGeorgi Djakov 	.halt_reg = 0x1c024,
12907001b3f9SGeorgi Djakov 	.clkr = {
12917001b3f9SGeorgi Djakov 		.enable_reg = 0x1c024,
12927001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
12937001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
12947001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
1295*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1296*342470f7SDmitry Baryshkov 				&ultaudio_ahbfabric_clk_src.clkr.hw,
12977001b3f9SGeorgi Djakov 			},
12987001b3f9SGeorgi Djakov 			.num_parents = 1,
12997001b3f9SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
13007001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
13017001b3f9SGeorgi Djakov 		},
13027001b3f9SGeorgi Djakov 	},
13037001b3f9SGeorgi Djakov };
13047001b3f9SGeorgi Djakov 
13057001b3f9SGeorgi Djakov static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
130666d76e92SSrinivas Kandagatla 	F(128000, P_XO, 10, 1, 15),
13077001b3f9SGeorgi Djakov 	F(256000, P_XO, 5, 1, 15),
130866d76e92SSrinivas Kandagatla 	F(384000, P_XO, 5, 1, 10),
13097001b3f9SGeorgi Djakov 	F(512000, P_XO, 5, 2, 15),
131066d76e92SSrinivas Kandagatla 	F(576000, P_XO, 5, 3, 20),
13117001b3f9SGeorgi Djakov 	F(705600, P_GPLL1, 16, 1, 80),
13127001b3f9SGeorgi Djakov 	F(768000, P_XO, 5, 1, 5),
13137001b3f9SGeorgi Djakov 	F(800000, P_XO, 5, 5, 24),
131466d76e92SSrinivas Kandagatla 	F(1024000, P_XO, 5, 4, 15),
13157001b3f9SGeorgi Djakov 	F(1152000, P_XO, 1, 3, 50),
13167001b3f9SGeorgi Djakov 	F(1411200, P_GPLL1, 16, 1, 40),
13177001b3f9SGeorgi Djakov 	F(1536000, P_XO, 1, 2, 25),
13187001b3f9SGeorgi Djakov 	F(1600000, P_XO, 12, 0, 0),
131966d76e92SSrinivas Kandagatla 	F(1728000, P_XO, 5, 9, 20),
132066d76e92SSrinivas Kandagatla 	F(2048000, P_XO, 5, 8, 15),
132166d76e92SSrinivas Kandagatla 	F(2304000, P_XO, 5, 3, 5),
13227001b3f9SGeorgi Djakov 	F(2400000, P_XO, 8, 0, 0),
13237001b3f9SGeorgi Djakov 	F(2822400, P_GPLL1, 16, 1, 20),
132466d76e92SSrinivas Kandagatla 	F(3072000, P_XO, 5, 4, 5),
13257001b3f9SGeorgi Djakov 	F(4096000, P_GPLL1, 9, 2, 49),
13267001b3f9SGeorgi Djakov 	F(4800000, P_XO, 4, 0, 0),
13277001b3f9SGeorgi Djakov 	F(5644800, P_GPLL1, 16, 1, 10),
13287001b3f9SGeorgi Djakov 	F(6144000, P_GPLL1, 7, 1, 21),
13297001b3f9SGeorgi Djakov 	F(8192000, P_GPLL1, 9, 4, 49),
13307001b3f9SGeorgi Djakov 	F(9600000, P_XO, 2, 0, 0),
13317001b3f9SGeorgi Djakov 	F(11289600, P_GPLL1, 16, 1, 5),
13327001b3f9SGeorgi Djakov 	F(12288000, P_GPLL1, 7, 2, 21),
13337001b3f9SGeorgi Djakov 	{ }
13347001b3f9SGeorgi Djakov };
13357001b3f9SGeorgi Djakov 
13367001b3f9SGeorgi Djakov static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
13377001b3f9SGeorgi Djakov 	.cmd_rcgr = 0x1c054,
13387001b3f9SGeorgi Djakov 	.hid_width = 5,
13397001b3f9SGeorgi Djakov 	.mnd_width = 8,
13407001b3f9SGeorgi Djakov 	.parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
13417001b3f9SGeorgi Djakov 	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
13427001b3f9SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
13437001b3f9SGeorgi Djakov 		.name = "ultaudio_lpaif_pri_i2s_clk_src",
1344*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll1_epi2s_emclk_sleep,
13455a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll1_epi2s_emclk_sleep),
13467001b3f9SGeorgi Djakov 		.ops = &clk_rcg2_ops,
13477001b3f9SGeorgi Djakov 	},
13487001b3f9SGeorgi Djakov };
13497001b3f9SGeorgi Djakov 
13507001b3f9SGeorgi Djakov static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
13517001b3f9SGeorgi Djakov 	.halt_reg = 0x1c068,
13527001b3f9SGeorgi Djakov 	.clkr = {
13537001b3f9SGeorgi Djakov 		.enable_reg = 0x1c068,
13547001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
13557001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
13567001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_lpaif_pri_i2s_clk",
1357*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1358*342470f7SDmitry Baryshkov 				&ultaudio_lpaif_pri_i2s_clk_src.clkr.hw,
13597001b3f9SGeorgi Djakov 			},
13607001b3f9SGeorgi Djakov 			.num_parents = 1,
13617001b3f9SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
13627001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
13637001b3f9SGeorgi Djakov 		},
13647001b3f9SGeorgi Djakov 	},
13657001b3f9SGeorgi Djakov };
13667001b3f9SGeorgi Djakov 
13677001b3f9SGeorgi Djakov static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
13687001b3f9SGeorgi Djakov 	.cmd_rcgr = 0x1c06c,
13697001b3f9SGeorgi Djakov 	.hid_width = 5,
13707001b3f9SGeorgi Djakov 	.mnd_width = 8,
13717001b3f9SGeorgi Djakov 	.parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
13727001b3f9SGeorgi Djakov 	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
13737001b3f9SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
13747001b3f9SGeorgi Djakov 		.name = "ultaudio_lpaif_sec_i2s_clk_src",
1375*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll1_esi2s_emclk_sleep,
13765a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep),
13777001b3f9SGeorgi Djakov 		.ops = &clk_rcg2_ops,
13787001b3f9SGeorgi Djakov 	},
13797001b3f9SGeorgi Djakov };
13807001b3f9SGeorgi Djakov 
13817001b3f9SGeorgi Djakov static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
13827001b3f9SGeorgi Djakov 	.halt_reg = 0x1c080,
13837001b3f9SGeorgi Djakov 	.clkr = {
13847001b3f9SGeorgi Djakov 		.enable_reg = 0x1c080,
13857001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
13867001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
13877001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_lpaif_sec_i2s_clk",
1388*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1389*342470f7SDmitry Baryshkov 				&ultaudio_lpaif_sec_i2s_clk_src.clkr.hw,
13907001b3f9SGeorgi Djakov 			},
13917001b3f9SGeorgi Djakov 			.num_parents = 1,
13927001b3f9SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
13937001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
13947001b3f9SGeorgi Djakov 		},
13957001b3f9SGeorgi Djakov 	},
13967001b3f9SGeorgi Djakov };
13977001b3f9SGeorgi Djakov 
13987001b3f9SGeorgi Djakov static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
13997001b3f9SGeorgi Djakov 	.cmd_rcgr = 0x1c084,
14007001b3f9SGeorgi Djakov 	.hid_width = 5,
14017001b3f9SGeorgi Djakov 	.mnd_width = 8,
14027001b3f9SGeorgi Djakov 	.parent_map = gcc_xo_gpll1_emclk_sleep_map,
14037001b3f9SGeorgi Djakov 	.freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
14047001b3f9SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
14057001b3f9SGeorgi Djakov 		.name = "ultaudio_lpaif_aux_i2s_clk_src",
1406*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll1_esi2s_emclk_sleep,
14075a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll1_esi2s_emclk_sleep),
14087001b3f9SGeorgi Djakov 		.ops = &clk_rcg2_ops,
14097001b3f9SGeorgi Djakov 	},
14107001b3f9SGeorgi Djakov };
14117001b3f9SGeorgi Djakov 
14127001b3f9SGeorgi Djakov static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
14137001b3f9SGeorgi Djakov 	.halt_reg = 0x1c098,
14147001b3f9SGeorgi Djakov 	.clkr = {
14157001b3f9SGeorgi Djakov 		.enable_reg = 0x1c098,
14167001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
14177001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
14187001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_lpaif_aux_i2s_clk",
1419*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1420*342470f7SDmitry Baryshkov 				&ultaudio_lpaif_aux_i2s_clk_src.clkr.hw,
14217001b3f9SGeorgi Djakov 			},
14227001b3f9SGeorgi Djakov 			.num_parents = 1,
14237001b3f9SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
14247001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
14257001b3f9SGeorgi Djakov 		},
14267001b3f9SGeorgi Djakov 	},
14277001b3f9SGeorgi Djakov };
14287001b3f9SGeorgi Djakov 
14297001b3f9SGeorgi Djakov static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
14307001b3f9SGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
14317001b3f9SGeorgi Djakov 	{ }
14327001b3f9SGeorgi Djakov };
14337001b3f9SGeorgi Djakov 
14347001b3f9SGeorgi Djakov static struct clk_rcg2 ultaudio_xo_clk_src = {
14357001b3f9SGeorgi Djakov 	.cmd_rcgr = 0x1c034,
14367001b3f9SGeorgi Djakov 	.hid_width = 5,
14377001b3f9SGeorgi Djakov 	.parent_map = gcc_xo_sleep_map,
14387001b3f9SGeorgi Djakov 	.freq_tbl = ftbl_gcc_ultaudio_xo_clk,
14397001b3f9SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
14407001b3f9SGeorgi Djakov 		.name = "ultaudio_xo_clk_src",
1441*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_sleep,
14425a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_sleep),
14437001b3f9SGeorgi Djakov 		.ops = &clk_rcg2_ops,
14447001b3f9SGeorgi Djakov 	},
14457001b3f9SGeorgi Djakov };
14467001b3f9SGeorgi Djakov 
14477001b3f9SGeorgi Djakov static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
14487001b3f9SGeorgi Djakov 	.halt_reg = 0x1c04c,
14497001b3f9SGeorgi Djakov 	.clkr = {
14507001b3f9SGeorgi Djakov 		.enable_reg = 0x1c04c,
14517001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
14527001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
14537001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_avsync_xo_clk",
1454*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1455*342470f7SDmitry Baryshkov 				&ultaudio_xo_clk_src.clkr.hw,
14567001b3f9SGeorgi Djakov 			},
14577001b3f9SGeorgi Djakov 			.num_parents = 1,
14587001b3f9SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
14597001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
14607001b3f9SGeorgi Djakov 		},
14617001b3f9SGeorgi Djakov 	},
14627001b3f9SGeorgi Djakov };
14637001b3f9SGeorgi Djakov 
14647001b3f9SGeorgi Djakov static struct clk_branch gcc_ultaudio_stc_xo_clk = {
14657001b3f9SGeorgi Djakov 	.halt_reg = 0x1c050,
14667001b3f9SGeorgi Djakov 	.clkr = {
14677001b3f9SGeorgi Djakov 		.enable_reg = 0x1c050,
14687001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
14697001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
14707001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_stc_xo_clk",
1471*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1472*342470f7SDmitry Baryshkov 				&ultaudio_xo_clk_src.clkr.hw,
14737001b3f9SGeorgi Djakov 			},
14747001b3f9SGeorgi Djakov 			.num_parents = 1,
14757001b3f9SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
14767001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
14777001b3f9SGeorgi Djakov 		},
14787001b3f9SGeorgi Djakov 	},
14797001b3f9SGeorgi Djakov };
14807001b3f9SGeorgi Djakov 
14817001b3f9SGeorgi Djakov static const struct freq_tbl ftbl_codec_clk[] = {
1482a94fafb7SSrinivas Kandagatla 	F(9600000, P_XO, 2, 0, 0),
1483c8282391SSrinivas Kandagatla 	F(12288000, P_XO, 1, 16, 25),
14847001b3f9SGeorgi Djakov 	F(19200000, P_XO, 1, 0, 0),
14857001b3f9SGeorgi Djakov 	F(11289600, P_EXT_MCLK, 1, 0, 0),
14867001b3f9SGeorgi Djakov 	{ }
14877001b3f9SGeorgi Djakov };
14887001b3f9SGeorgi Djakov 
14897001b3f9SGeorgi Djakov static struct clk_rcg2 codec_digcodec_clk_src = {
14907001b3f9SGeorgi Djakov 	.cmd_rcgr = 0x1c09c,
1491d8e488e8SSrinivas Kandagatla 	.mnd_width = 8,
14927001b3f9SGeorgi Djakov 	.hid_width = 5,
14937001b3f9SGeorgi Djakov 	.parent_map = gcc_xo_gpll1_emclk_sleep_map,
14947001b3f9SGeorgi Djakov 	.freq_tbl = ftbl_codec_clk,
14957001b3f9SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
14967001b3f9SGeorgi Djakov 		.name = "codec_digcodec_clk_src",
1497*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll1_emclk_sleep,
14985a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll1_emclk_sleep),
14997001b3f9SGeorgi Djakov 		.ops = &clk_rcg2_ops,
15007001b3f9SGeorgi Djakov 	},
15017001b3f9SGeorgi Djakov };
15027001b3f9SGeorgi Djakov 
15037001b3f9SGeorgi Djakov static struct clk_branch gcc_codec_digcodec_clk = {
15047001b3f9SGeorgi Djakov 	.halt_reg = 0x1c0b0,
15057001b3f9SGeorgi Djakov 	.clkr = {
15067001b3f9SGeorgi Djakov 		.enable_reg = 0x1c0b0,
15077001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
15087001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
15097001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_codec_digcodec_clk",
1510*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1511*342470f7SDmitry Baryshkov 				&codec_digcodec_clk_src.clkr.hw,
15127001b3f9SGeorgi Djakov 			},
15137001b3f9SGeorgi Djakov 			.num_parents = 1,
15147001b3f9SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
15157001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
15167001b3f9SGeorgi Djakov 		},
15177001b3f9SGeorgi Djakov 	},
15187001b3f9SGeorgi Djakov };
15197001b3f9SGeorgi Djakov 
15207001b3f9SGeorgi Djakov static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
15217001b3f9SGeorgi Djakov 	.halt_reg = 0x1c000,
15227001b3f9SGeorgi Djakov 	.clkr = {
15237001b3f9SGeorgi Djakov 		.enable_reg = 0x1c000,
15247001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
15257001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
15267001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_pcnoc_mport_clk",
1527*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1528*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
15297001b3f9SGeorgi Djakov 			},
15307001b3f9SGeorgi Djakov 			.num_parents = 1,
15317001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
15327001b3f9SGeorgi Djakov 		},
15337001b3f9SGeorgi Djakov 	},
15347001b3f9SGeorgi Djakov };
15357001b3f9SGeorgi Djakov 
15367001b3f9SGeorgi Djakov static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
15377001b3f9SGeorgi Djakov 	.halt_reg = 0x1c004,
15387001b3f9SGeorgi Djakov 	.clkr = {
15397001b3f9SGeorgi Djakov 		.enable_reg = 0x1c004,
15407001b3f9SGeorgi Djakov 		.enable_mask = BIT(0),
15417001b3f9SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
15427001b3f9SGeorgi Djakov 			.name = "gcc_ultaudio_pcnoc_sway_clk",
1543*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1544*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
15457001b3f9SGeorgi Djakov 			},
15467001b3f9SGeorgi Djakov 			.num_parents = 1,
15477001b3f9SGeorgi Djakov 			.ops = &clk_branch2_ops,
15487001b3f9SGeorgi Djakov 		},
15497001b3f9SGeorgi Djakov 	},
15507001b3f9SGeorgi Djakov };
15517001b3f9SGeorgi Djakov 
15523966fab8SGeorgi Djakov static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
15533966fab8SGeorgi Djakov 	F(100000000, P_GPLL0, 8, 0, 0),
15543966fab8SGeorgi Djakov 	F(160000000, P_GPLL0, 5, 0, 0),
155552cdc33cSGeorgi Djakov 	F(228570000, P_GPLL0, 3.5, 0, 0),
15563966fab8SGeorgi Djakov 	{ }
15573966fab8SGeorgi Djakov };
15583966fab8SGeorgi Djakov 
15593966fab8SGeorgi Djakov static struct clk_rcg2 vcodec0_clk_src = {
15603966fab8SGeorgi Djakov 	.cmd_rcgr = 0x4C000,
15613966fab8SGeorgi Djakov 	.mnd_width = 8,
15623966fab8SGeorgi Djakov 	.hid_width = 5,
15633966fab8SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_map,
15643966fab8SGeorgi Djakov 	.freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
15653966fab8SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
15663966fab8SGeorgi Djakov 		.name = "vcodec0_clk_src",
1567*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0,
15685a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0),
15693966fab8SGeorgi Djakov 		.ops = &clk_rcg2_ops,
15703966fab8SGeorgi Djakov 	},
15713966fab8SGeorgi Djakov };
15723966fab8SGeorgi Djakov 
15733966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_ahb_clk = {
15743966fab8SGeorgi Djakov 	.halt_reg = 0x01008,
15753966fab8SGeorgi Djakov 	.halt_check = BRANCH_HALT_VOTED,
15763966fab8SGeorgi Djakov 	.clkr = {
15773966fab8SGeorgi Djakov 		.enable_reg = 0x45004,
15783966fab8SGeorgi Djakov 		.enable_mask = BIT(10),
15793966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
15803966fab8SGeorgi Djakov 			.name = "gcc_blsp1_ahb_clk",
1581*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1582*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
15833966fab8SGeorgi Djakov 			},
15843966fab8SGeorgi Djakov 			.num_parents = 1,
15853966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
15863966fab8SGeorgi Djakov 		},
15873966fab8SGeorgi Djakov 	},
15883966fab8SGeorgi Djakov };
15893966fab8SGeorgi Djakov 
15903966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_sleep_clk = {
15913966fab8SGeorgi Djakov 	.halt_reg = 0x01004,
15923966fab8SGeorgi Djakov 	.clkr = {
15933966fab8SGeorgi Djakov 		.enable_reg = 0x01004,
15943966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
15953966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
15963966fab8SGeorgi Djakov 			.name = "gcc_blsp1_sleep_clk",
1597*342470f7SDmitry Baryshkov 			.parent_data = &(const struct clk_parent_data){
1598*342470f7SDmitry Baryshkov 				.fw_name = "sleep_clk", .name = "sleep_clk_src",
15993966fab8SGeorgi Djakov 			},
16003966fab8SGeorgi Djakov 			.num_parents = 1,
16013966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
16023966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
16033966fab8SGeorgi Djakov 		},
16043966fab8SGeorgi Djakov 	},
16053966fab8SGeorgi Djakov };
16063966fab8SGeorgi Djakov 
16073966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
16083966fab8SGeorgi Djakov 	.halt_reg = 0x02008,
16093966fab8SGeorgi Djakov 	.clkr = {
16103966fab8SGeorgi Djakov 		.enable_reg = 0x02008,
16113966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
16123966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
16133966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup1_i2c_apps_clk",
1614*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1615*342470f7SDmitry Baryshkov 				&blsp1_qup1_i2c_apps_clk_src.clkr.hw,
16163966fab8SGeorgi Djakov 			},
16173966fab8SGeorgi Djakov 			.num_parents = 1,
16183966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
16193966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
16203966fab8SGeorgi Djakov 		},
16213966fab8SGeorgi Djakov 	},
16223966fab8SGeorgi Djakov };
16233966fab8SGeorgi Djakov 
16243966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
16253966fab8SGeorgi Djakov 	.halt_reg = 0x02004,
16263966fab8SGeorgi Djakov 	.clkr = {
16273966fab8SGeorgi Djakov 		.enable_reg = 0x02004,
16283966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
16293966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
16303966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup1_spi_apps_clk",
1631*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1632*342470f7SDmitry Baryshkov 				&blsp1_qup1_spi_apps_clk_src.clkr.hw,
16333966fab8SGeorgi Djakov 			},
16343966fab8SGeorgi Djakov 			.num_parents = 1,
16353966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
16363966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
16373966fab8SGeorgi Djakov 		},
16383966fab8SGeorgi Djakov 	},
16393966fab8SGeorgi Djakov };
16403966fab8SGeorgi Djakov 
16413966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
16423966fab8SGeorgi Djakov 	.halt_reg = 0x03010,
16433966fab8SGeorgi Djakov 	.clkr = {
16443966fab8SGeorgi Djakov 		.enable_reg = 0x03010,
16453966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
16463966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
16473966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup2_i2c_apps_clk",
1648*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1649*342470f7SDmitry Baryshkov 				&blsp1_qup2_i2c_apps_clk_src.clkr.hw,
16503966fab8SGeorgi Djakov 			},
16513966fab8SGeorgi Djakov 			.num_parents = 1,
16523966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
16533966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
16543966fab8SGeorgi Djakov 		},
16553966fab8SGeorgi Djakov 	},
16563966fab8SGeorgi Djakov };
16573966fab8SGeorgi Djakov 
16583966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
16593966fab8SGeorgi Djakov 	.halt_reg = 0x0300c,
16603966fab8SGeorgi Djakov 	.clkr = {
16613966fab8SGeorgi Djakov 		.enable_reg = 0x0300c,
16623966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
16633966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
16643966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup2_spi_apps_clk",
1665*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1666*342470f7SDmitry Baryshkov 				&blsp1_qup2_spi_apps_clk_src.clkr.hw,
16673966fab8SGeorgi Djakov 			},
16683966fab8SGeorgi Djakov 			.num_parents = 1,
16693966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
16703966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
16713966fab8SGeorgi Djakov 		},
16723966fab8SGeorgi Djakov 	},
16733966fab8SGeorgi Djakov };
16743966fab8SGeorgi Djakov 
16753966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
16763966fab8SGeorgi Djakov 	.halt_reg = 0x04020,
16773966fab8SGeorgi Djakov 	.clkr = {
16783966fab8SGeorgi Djakov 		.enable_reg = 0x04020,
16793966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
16803966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
16813966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup3_i2c_apps_clk",
1682*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1683*342470f7SDmitry Baryshkov 				&blsp1_qup3_i2c_apps_clk_src.clkr.hw,
16843966fab8SGeorgi Djakov 			},
16853966fab8SGeorgi Djakov 			.num_parents = 1,
16863966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
16873966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
16883966fab8SGeorgi Djakov 		},
16893966fab8SGeorgi Djakov 	},
16903966fab8SGeorgi Djakov };
16913966fab8SGeorgi Djakov 
16923966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
16933966fab8SGeorgi Djakov 	.halt_reg = 0x0401c,
16943966fab8SGeorgi Djakov 	.clkr = {
16953966fab8SGeorgi Djakov 		.enable_reg = 0x0401c,
16963966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
16973966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
16983966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup3_spi_apps_clk",
1699*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1700*342470f7SDmitry Baryshkov 				&blsp1_qup3_spi_apps_clk_src.clkr.hw,
17013966fab8SGeorgi Djakov 			},
17023966fab8SGeorgi Djakov 			.num_parents = 1,
17033966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
17043966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
17053966fab8SGeorgi Djakov 		},
17063966fab8SGeorgi Djakov 	},
17073966fab8SGeorgi Djakov };
17083966fab8SGeorgi Djakov 
17093966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
17103966fab8SGeorgi Djakov 	.halt_reg = 0x05020,
17113966fab8SGeorgi Djakov 	.clkr = {
17123966fab8SGeorgi Djakov 		.enable_reg = 0x05020,
17133966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
17143966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
17153966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup4_i2c_apps_clk",
1716*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1717*342470f7SDmitry Baryshkov 				&blsp1_qup4_i2c_apps_clk_src.clkr.hw,
17183966fab8SGeorgi Djakov 			},
17193966fab8SGeorgi Djakov 			.num_parents = 1,
17203966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
17213966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
17223966fab8SGeorgi Djakov 		},
17233966fab8SGeorgi Djakov 	},
17243966fab8SGeorgi Djakov };
17253966fab8SGeorgi Djakov 
17263966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
17273966fab8SGeorgi Djakov 	.halt_reg = 0x0501c,
17283966fab8SGeorgi Djakov 	.clkr = {
17293966fab8SGeorgi Djakov 		.enable_reg = 0x0501c,
17303966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
17313966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
17323966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup4_spi_apps_clk",
1733*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1734*342470f7SDmitry Baryshkov 				&blsp1_qup4_spi_apps_clk_src.clkr.hw,
17353966fab8SGeorgi Djakov 			},
17363966fab8SGeorgi Djakov 			.num_parents = 1,
17373966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
17383966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
17393966fab8SGeorgi Djakov 		},
17403966fab8SGeorgi Djakov 	},
17413966fab8SGeorgi Djakov };
17423966fab8SGeorgi Djakov 
17433966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
17443966fab8SGeorgi Djakov 	.halt_reg = 0x06020,
17453966fab8SGeorgi Djakov 	.clkr = {
17463966fab8SGeorgi Djakov 		.enable_reg = 0x06020,
17473966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
17483966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
17493966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup5_i2c_apps_clk",
1750*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1751*342470f7SDmitry Baryshkov 				&blsp1_qup5_i2c_apps_clk_src.clkr.hw,
17523966fab8SGeorgi Djakov 			},
17533966fab8SGeorgi Djakov 			.num_parents = 1,
17543966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
17553966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
17563966fab8SGeorgi Djakov 		},
17573966fab8SGeorgi Djakov 	},
17583966fab8SGeorgi Djakov };
17593966fab8SGeorgi Djakov 
17603966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
17613966fab8SGeorgi Djakov 	.halt_reg = 0x0601c,
17623966fab8SGeorgi Djakov 	.clkr = {
17633966fab8SGeorgi Djakov 		.enable_reg = 0x0601c,
17643966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
17653966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
17663966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup5_spi_apps_clk",
1767*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1768*342470f7SDmitry Baryshkov 				&blsp1_qup5_spi_apps_clk_src.clkr.hw,
17693966fab8SGeorgi Djakov 			},
17703966fab8SGeorgi Djakov 			.num_parents = 1,
17713966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
17723966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
17733966fab8SGeorgi Djakov 		},
17743966fab8SGeorgi Djakov 	},
17753966fab8SGeorgi Djakov };
17763966fab8SGeorgi Djakov 
17773966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
17783966fab8SGeorgi Djakov 	.halt_reg = 0x07020,
17793966fab8SGeorgi Djakov 	.clkr = {
17803966fab8SGeorgi Djakov 		.enable_reg = 0x07020,
17813966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
17823966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
17833966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup6_i2c_apps_clk",
1784*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1785*342470f7SDmitry Baryshkov 				&blsp1_qup6_i2c_apps_clk_src.clkr.hw,
17863966fab8SGeorgi Djakov 			},
17873966fab8SGeorgi Djakov 			.num_parents = 1,
17883966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
17893966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
17903966fab8SGeorgi Djakov 		},
17913966fab8SGeorgi Djakov 	},
17923966fab8SGeorgi Djakov };
17933966fab8SGeorgi Djakov 
17943966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
17953966fab8SGeorgi Djakov 	.halt_reg = 0x0701c,
17963966fab8SGeorgi Djakov 	.clkr = {
17973966fab8SGeorgi Djakov 		.enable_reg = 0x0701c,
17983966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
17993966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
18003966fab8SGeorgi Djakov 			.name = "gcc_blsp1_qup6_spi_apps_clk",
1801*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1802*342470f7SDmitry Baryshkov 				&blsp1_qup6_spi_apps_clk_src.clkr.hw,
18033966fab8SGeorgi Djakov 			},
18043966fab8SGeorgi Djakov 			.num_parents = 1,
18053966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
18063966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
18073966fab8SGeorgi Djakov 		},
18083966fab8SGeorgi Djakov 	},
18093966fab8SGeorgi Djakov };
18103966fab8SGeorgi Djakov 
18113966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_uart1_apps_clk = {
18123966fab8SGeorgi Djakov 	.halt_reg = 0x0203c,
18133966fab8SGeorgi Djakov 	.clkr = {
18143966fab8SGeorgi Djakov 		.enable_reg = 0x0203c,
18153966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
18163966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
18173966fab8SGeorgi Djakov 			.name = "gcc_blsp1_uart1_apps_clk",
1818*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1819*342470f7SDmitry Baryshkov 				&blsp1_uart1_apps_clk_src.clkr.hw,
18203966fab8SGeorgi Djakov 			},
18213966fab8SGeorgi Djakov 			.num_parents = 1,
18223966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
18233966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
18243966fab8SGeorgi Djakov 		},
18253966fab8SGeorgi Djakov 	},
18263966fab8SGeorgi Djakov };
18273966fab8SGeorgi Djakov 
18283966fab8SGeorgi Djakov static struct clk_branch gcc_blsp1_uart2_apps_clk = {
18293966fab8SGeorgi Djakov 	.halt_reg = 0x0302c,
18303966fab8SGeorgi Djakov 	.clkr = {
18313966fab8SGeorgi Djakov 		.enable_reg = 0x0302c,
18323966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
18333966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
18343966fab8SGeorgi Djakov 			.name = "gcc_blsp1_uart2_apps_clk",
1835*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1836*342470f7SDmitry Baryshkov 				&blsp1_uart2_apps_clk_src.clkr.hw,
18373966fab8SGeorgi Djakov 			},
18383966fab8SGeorgi Djakov 			.num_parents = 1,
18393966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
18403966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
18413966fab8SGeorgi Djakov 		},
18423966fab8SGeorgi Djakov 	},
18433966fab8SGeorgi Djakov };
18443966fab8SGeorgi Djakov 
18453966fab8SGeorgi Djakov static struct clk_branch gcc_boot_rom_ahb_clk = {
18463966fab8SGeorgi Djakov 	.halt_reg = 0x1300c,
18473966fab8SGeorgi Djakov 	.halt_check = BRANCH_HALT_VOTED,
18483966fab8SGeorgi Djakov 	.clkr = {
18493966fab8SGeorgi Djakov 		.enable_reg = 0x45004,
18503966fab8SGeorgi Djakov 		.enable_mask = BIT(7),
18513966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
18523966fab8SGeorgi Djakov 			.name = "gcc_boot_rom_ahb_clk",
1853*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1854*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
18553966fab8SGeorgi Djakov 			},
18563966fab8SGeorgi Djakov 			.num_parents = 1,
18573966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
18583966fab8SGeorgi Djakov 		},
18593966fab8SGeorgi Djakov 	},
18603966fab8SGeorgi Djakov };
18613966fab8SGeorgi Djakov 
18623966fab8SGeorgi Djakov static struct clk_branch gcc_camss_cci_ahb_clk = {
18633966fab8SGeorgi Djakov 	.halt_reg = 0x5101c,
18643966fab8SGeorgi Djakov 	.clkr = {
18653966fab8SGeorgi Djakov 		.enable_reg = 0x5101c,
18663966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
18673966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
18683966fab8SGeorgi Djakov 			.name = "gcc_camss_cci_ahb_clk",
1869*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1870*342470f7SDmitry Baryshkov 				&camss_ahb_clk_src.clkr.hw,
18713966fab8SGeorgi Djakov 			},
18723966fab8SGeorgi Djakov 			.num_parents = 1,
18733966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
18743966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
18753966fab8SGeorgi Djakov 		},
18763966fab8SGeorgi Djakov 	},
18773966fab8SGeorgi Djakov };
18783966fab8SGeorgi Djakov 
18793966fab8SGeorgi Djakov static struct clk_branch gcc_camss_cci_clk = {
18803966fab8SGeorgi Djakov 	.halt_reg = 0x51018,
18813966fab8SGeorgi Djakov 	.clkr = {
18823966fab8SGeorgi Djakov 		.enable_reg = 0x51018,
18833966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
18843966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
18853966fab8SGeorgi Djakov 			.name = "gcc_camss_cci_clk",
1886*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1887*342470f7SDmitry Baryshkov 				&cci_clk_src.clkr.hw,
18883966fab8SGeorgi Djakov 			},
18893966fab8SGeorgi Djakov 			.num_parents = 1,
18903966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
18913966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
18923966fab8SGeorgi Djakov 		},
18933966fab8SGeorgi Djakov 	},
18943966fab8SGeorgi Djakov };
18953966fab8SGeorgi Djakov 
18963966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi0_ahb_clk = {
18973966fab8SGeorgi Djakov 	.halt_reg = 0x4e040,
18983966fab8SGeorgi Djakov 	.clkr = {
18993966fab8SGeorgi Djakov 		.enable_reg = 0x4e040,
19003966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
19013966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
19023966fab8SGeorgi Djakov 			.name = "gcc_camss_csi0_ahb_clk",
1903*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1904*342470f7SDmitry Baryshkov 				&camss_ahb_clk_src.clkr.hw,
19053966fab8SGeorgi Djakov 			},
19063966fab8SGeorgi Djakov 			.num_parents = 1,
19073966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
19083966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
19093966fab8SGeorgi Djakov 		},
19103966fab8SGeorgi Djakov 	},
19113966fab8SGeorgi Djakov };
19123966fab8SGeorgi Djakov 
19133966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi0_clk = {
19143966fab8SGeorgi Djakov 	.halt_reg = 0x4e03c,
19153966fab8SGeorgi Djakov 	.clkr = {
19163966fab8SGeorgi Djakov 		.enable_reg = 0x4e03c,
19173966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
19183966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
19193966fab8SGeorgi Djakov 			.name = "gcc_camss_csi0_clk",
1920*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1921*342470f7SDmitry Baryshkov 				&csi0_clk_src.clkr.hw,
19223966fab8SGeorgi Djakov 			},
19233966fab8SGeorgi Djakov 			.num_parents = 1,
19243966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
19253966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
19263966fab8SGeorgi Djakov 		},
19273966fab8SGeorgi Djakov 	},
19283966fab8SGeorgi Djakov };
19293966fab8SGeorgi Djakov 
19303966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi0phy_clk = {
19313966fab8SGeorgi Djakov 	.halt_reg = 0x4e048,
19323966fab8SGeorgi Djakov 	.clkr = {
19333966fab8SGeorgi Djakov 		.enable_reg = 0x4e048,
19343966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
19353966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
19363966fab8SGeorgi Djakov 			.name = "gcc_camss_csi0phy_clk",
1937*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1938*342470f7SDmitry Baryshkov 				&csi0_clk_src.clkr.hw,
19393966fab8SGeorgi Djakov 			},
19403966fab8SGeorgi Djakov 			.num_parents = 1,
19413966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
19423966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
19433966fab8SGeorgi Djakov 		},
19443966fab8SGeorgi Djakov 	},
19453966fab8SGeorgi Djakov };
19463966fab8SGeorgi Djakov 
19473966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi0pix_clk = {
19483966fab8SGeorgi Djakov 	.halt_reg = 0x4e058,
19493966fab8SGeorgi Djakov 	.clkr = {
19503966fab8SGeorgi Djakov 		.enable_reg = 0x4e058,
19513966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
19523966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
19533966fab8SGeorgi Djakov 			.name = "gcc_camss_csi0pix_clk",
1954*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1955*342470f7SDmitry Baryshkov 				&csi0_clk_src.clkr.hw,
19563966fab8SGeorgi Djakov 			},
19573966fab8SGeorgi Djakov 			.num_parents = 1,
19583966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
19593966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
19603966fab8SGeorgi Djakov 		},
19613966fab8SGeorgi Djakov 	},
19623966fab8SGeorgi Djakov };
19633966fab8SGeorgi Djakov 
19643966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi0rdi_clk = {
19653966fab8SGeorgi Djakov 	.halt_reg = 0x4e050,
19663966fab8SGeorgi Djakov 	.clkr = {
19673966fab8SGeorgi Djakov 		.enable_reg = 0x4e050,
19683966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
19693966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
19703966fab8SGeorgi Djakov 			.name = "gcc_camss_csi0rdi_clk",
1971*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1972*342470f7SDmitry Baryshkov 				&csi0_clk_src.clkr.hw,
19733966fab8SGeorgi Djakov 			},
19743966fab8SGeorgi Djakov 			.num_parents = 1,
19753966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
19763966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
19773966fab8SGeorgi Djakov 		},
19783966fab8SGeorgi Djakov 	},
19793966fab8SGeorgi Djakov };
19803966fab8SGeorgi Djakov 
19813966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi1_ahb_clk = {
19823966fab8SGeorgi Djakov 	.halt_reg = 0x4f040,
19833966fab8SGeorgi Djakov 	.clkr = {
19843966fab8SGeorgi Djakov 		.enable_reg = 0x4f040,
19853966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
19863966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
19873966fab8SGeorgi Djakov 			.name = "gcc_camss_csi1_ahb_clk",
1988*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
1989*342470f7SDmitry Baryshkov 				&camss_ahb_clk_src.clkr.hw,
19903966fab8SGeorgi Djakov 			},
19913966fab8SGeorgi Djakov 			.num_parents = 1,
19923966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
19933966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
19943966fab8SGeorgi Djakov 		},
19953966fab8SGeorgi Djakov 	},
19963966fab8SGeorgi Djakov };
19973966fab8SGeorgi Djakov 
19983966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi1_clk = {
19993966fab8SGeorgi Djakov 	.halt_reg = 0x4f03c,
20003966fab8SGeorgi Djakov 	.clkr = {
20013966fab8SGeorgi Djakov 		.enable_reg = 0x4f03c,
20023966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
20033966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
20043966fab8SGeorgi Djakov 			.name = "gcc_camss_csi1_clk",
2005*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2006*342470f7SDmitry Baryshkov 				&csi1_clk_src.clkr.hw,
20073966fab8SGeorgi Djakov 			},
20083966fab8SGeorgi Djakov 			.num_parents = 1,
20093966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
20103966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
20113966fab8SGeorgi Djakov 		},
20123966fab8SGeorgi Djakov 	},
20133966fab8SGeorgi Djakov };
20143966fab8SGeorgi Djakov 
20153966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi1phy_clk = {
20163966fab8SGeorgi Djakov 	.halt_reg = 0x4f048,
20173966fab8SGeorgi Djakov 	.clkr = {
20183966fab8SGeorgi Djakov 		.enable_reg = 0x4f048,
20193966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
20203966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
20213966fab8SGeorgi Djakov 			.name = "gcc_camss_csi1phy_clk",
2022*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2023*342470f7SDmitry Baryshkov 				&csi1_clk_src.clkr.hw,
20243966fab8SGeorgi Djakov 			},
20253966fab8SGeorgi Djakov 			.num_parents = 1,
20263966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
20273966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
20283966fab8SGeorgi Djakov 		},
20293966fab8SGeorgi Djakov 	},
20303966fab8SGeorgi Djakov };
20313966fab8SGeorgi Djakov 
20323966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi1pix_clk = {
20333966fab8SGeorgi Djakov 	.halt_reg = 0x4f058,
20343966fab8SGeorgi Djakov 	.clkr = {
20353966fab8SGeorgi Djakov 		.enable_reg = 0x4f058,
20363966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
20373966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
20383966fab8SGeorgi Djakov 			.name = "gcc_camss_csi1pix_clk",
2039*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2040*342470f7SDmitry Baryshkov 				&csi1_clk_src.clkr.hw,
20413966fab8SGeorgi Djakov 			},
20423966fab8SGeorgi Djakov 			.num_parents = 1,
20433966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
20443966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
20453966fab8SGeorgi Djakov 		},
20463966fab8SGeorgi Djakov 	},
20473966fab8SGeorgi Djakov };
20483966fab8SGeorgi Djakov 
20493966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi1rdi_clk = {
20503966fab8SGeorgi Djakov 	.halt_reg = 0x4f050,
20513966fab8SGeorgi Djakov 	.clkr = {
20523966fab8SGeorgi Djakov 		.enable_reg = 0x4f050,
20533966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
20543966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
20553966fab8SGeorgi Djakov 			.name = "gcc_camss_csi1rdi_clk",
2056*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2057*342470f7SDmitry Baryshkov 				&csi1_clk_src.clkr.hw,
20583966fab8SGeorgi Djakov 			},
20593966fab8SGeorgi Djakov 			.num_parents = 1,
20603966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
20613966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
20623966fab8SGeorgi Djakov 		},
20633966fab8SGeorgi Djakov 	},
20643966fab8SGeorgi Djakov };
20653966fab8SGeorgi Djakov 
20663966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi_vfe0_clk = {
20673966fab8SGeorgi Djakov 	.halt_reg = 0x58050,
20683966fab8SGeorgi Djakov 	.clkr = {
20693966fab8SGeorgi Djakov 		.enable_reg = 0x58050,
20703966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
20713966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
20723966fab8SGeorgi Djakov 			.name = "gcc_camss_csi_vfe0_clk",
2073*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2074*342470f7SDmitry Baryshkov 				&vfe0_clk_src.clkr.hw,
20753966fab8SGeorgi Djakov 			},
20763966fab8SGeorgi Djakov 			.num_parents = 1,
20773966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
20783966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
20793966fab8SGeorgi Djakov 		},
20803966fab8SGeorgi Djakov 	},
20813966fab8SGeorgi Djakov };
20823966fab8SGeorgi Djakov 
20833966fab8SGeorgi Djakov static struct clk_branch gcc_camss_gp0_clk = {
20843966fab8SGeorgi Djakov 	.halt_reg = 0x54018,
20853966fab8SGeorgi Djakov 	.clkr = {
20863966fab8SGeorgi Djakov 		.enable_reg = 0x54018,
20873966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
20883966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
20893966fab8SGeorgi Djakov 			.name = "gcc_camss_gp0_clk",
2090*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2091*342470f7SDmitry Baryshkov 				&camss_gp0_clk_src.clkr.hw,
20923966fab8SGeorgi Djakov 			},
20933966fab8SGeorgi Djakov 			.num_parents = 1,
20943966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
20953966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
20963966fab8SGeorgi Djakov 		},
20973966fab8SGeorgi Djakov 	},
20983966fab8SGeorgi Djakov };
20993966fab8SGeorgi Djakov 
21003966fab8SGeorgi Djakov static struct clk_branch gcc_camss_gp1_clk = {
21013966fab8SGeorgi Djakov 	.halt_reg = 0x55018,
21023966fab8SGeorgi Djakov 	.clkr = {
21033966fab8SGeorgi Djakov 		.enable_reg = 0x55018,
21043966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
21053966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
21063966fab8SGeorgi Djakov 			.name = "gcc_camss_gp1_clk",
2107*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2108*342470f7SDmitry Baryshkov 				&camss_gp1_clk_src.clkr.hw,
21093966fab8SGeorgi Djakov 			},
21103966fab8SGeorgi Djakov 			.num_parents = 1,
21113966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
21123966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
21133966fab8SGeorgi Djakov 		},
21143966fab8SGeorgi Djakov 	},
21153966fab8SGeorgi Djakov };
21163966fab8SGeorgi Djakov 
21173966fab8SGeorgi Djakov static struct clk_branch gcc_camss_ispif_ahb_clk = {
21183966fab8SGeorgi Djakov 	.halt_reg = 0x50004,
21193966fab8SGeorgi Djakov 	.clkr = {
21203966fab8SGeorgi Djakov 		.enable_reg = 0x50004,
21213966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
21223966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
21233966fab8SGeorgi Djakov 			.name = "gcc_camss_ispif_ahb_clk",
2124*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2125*342470f7SDmitry Baryshkov 				&camss_ahb_clk_src.clkr.hw,
21263966fab8SGeorgi Djakov 			},
21273966fab8SGeorgi Djakov 			.num_parents = 1,
21283966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
21293966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
21303966fab8SGeorgi Djakov 		},
21313966fab8SGeorgi Djakov 	},
21323966fab8SGeorgi Djakov };
21333966fab8SGeorgi Djakov 
21343966fab8SGeorgi Djakov static struct clk_branch gcc_camss_jpeg0_clk = {
21353966fab8SGeorgi Djakov 	.halt_reg = 0x57020,
21363966fab8SGeorgi Djakov 	.clkr = {
21373966fab8SGeorgi Djakov 		.enable_reg = 0x57020,
21383966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
21393966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
21403966fab8SGeorgi Djakov 			.name = "gcc_camss_jpeg0_clk",
2141*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2142*342470f7SDmitry Baryshkov 				&jpeg0_clk_src.clkr.hw,
21433966fab8SGeorgi Djakov 			},
21443966fab8SGeorgi Djakov 			.num_parents = 1,
21453966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
21463966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
21473966fab8SGeorgi Djakov 		},
21483966fab8SGeorgi Djakov 	},
21493966fab8SGeorgi Djakov };
21503966fab8SGeorgi Djakov 
21513966fab8SGeorgi Djakov static struct clk_branch gcc_camss_jpeg_ahb_clk = {
21523966fab8SGeorgi Djakov 	.halt_reg = 0x57024,
21533966fab8SGeorgi Djakov 	.clkr = {
21543966fab8SGeorgi Djakov 		.enable_reg = 0x57024,
21553966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
21563966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
21573966fab8SGeorgi Djakov 			.name = "gcc_camss_jpeg_ahb_clk",
2158*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2159*342470f7SDmitry Baryshkov 				&camss_ahb_clk_src.clkr.hw,
21603966fab8SGeorgi Djakov 			},
21613966fab8SGeorgi Djakov 			.num_parents = 1,
21623966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
21633966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
21643966fab8SGeorgi Djakov 		},
21653966fab8SGeorgi Djakov 	},
21663966fab8SGeorgi Djakov };
21673966fab8SGeorgi Djakov 
21683966fab8SGeorgi Djakov static struct clk_branch gcc_camss_jpeg_axi_clk = {
21693966fab8SGeorgi Djakov 	.halt_reg = 0x57028,
21703966fab8SGeorgi Djakov 	.clkr = {
21713966fab8SGeorgi Djakov 		.enable_reg = 0x57028,
21723966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
21733966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
21743966fab8SGeorgi Djakov 			.name = "gcc_camss_jpeg_axi_clk",
2175*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2176*342470f7SDmitry Baryshkov 				&system_noc_bfdcd_clk_src.clkr.hw,
21773966fab8SGeorgi Djakov 			},
21783966fab8SGeorgi Djakov 			.num_parents = 1,
21793966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
21803966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
21813966fab8SGeorgi Djakov 		},
21823966fab8SGeorgi Djakov 	},
21833966fab8SGeorgi Djakov };
21843966fab8SGeorgi Djakov 
21853966fab8SGeorgi Djakov static struct clk_branch gcc_camss_mclk0_clk = {
21863966fab8SGeorgi Djakov 	.halt_reg = 0x52018,
21873966fab8SGeorgi Djakov 	.clkr = {
21883966fab8SGeorgi Djakov 		.enable_reg = 0x52018,
21893966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
21903966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
21913966fab8SGeorgi Djakov 			.name = "gcc_camss_mclk0_clk",
2192*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2193*342470f7SDmitry Baryshkov 				&mclk0_clk_src.clkr.hw,
21943966fab8SGeorgi Djakov 			},
21953966fab8SGeorgi Djakov 			.num_parents = 1,
21963966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
21973966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
21983966fab8SGeorgi Djakov 		},
21993966fab8SGeorgi Djakov 	},
22003966fab8SGeorgi Djakov };
22013966fab8SGeorgi Djakov 
22023966fab8SGeorgi Djakov static struct clk_branch gcc_camss_mclk1_clk = {
22033966fab8SGeorgi Djakov 	.halt_reg = 0x53018,
22043966fab8SGeorgi Djakov 	.clkr = {
22053966fab8SGeorgi Djakov 		.enable_reg = 0x53018,
22063966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
22073966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
22083966fab8SGeorgi Djakov 			.name = "gcc_camss_mclk1_clk",
2209*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2210*342470f7SDmitry Baryshkov 				&mclk1_clk_src.clkr.hw,
22113966fab8SGeorgi Djakov 			},
22123966fab8SGeorgi Djakov 			.num_parents = 1,
22133966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
22143966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
22153966fab8SGeorgi Djakov 		},
22163966fab8SGeorgi Djakov 	},
22173966fab8SGeorgi Djakov };
22183966fab8SGeorgi Djakov 
22193966fab8SGeorgi Djakov static struct clk_branch gcc_camss_micro_ahb_clk = {
22203966fab8SGeorgi Djakov 	.halt_reg = 0x5600c,
22213966fab8SGeorgi Djakov 	.clkr = {
22223966fab8SGeorgi Djakov 		.enable_reg = 0x5600c,
22233966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
22243966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
22253966fab8SGeorgi Djakov 			.name = "gcc_camss_micro_ahb_clk",
2226*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2227*342470f7SDmitry Baryshkov 				&camss_ahb_clk_src.clkr.hw,
22283966fab8SGeorgi Djakov 			},
22293966fab8SGeorgi Djakov 			.num_parents = 1,
22303966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
22313966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
22323966fab8SGeorgi Djakov 		},
22333966fab8SGeorgi Djakov 	},
22343966fab8SGeorgi Djakov };
22353966fab8SGeorgi Djakov 
22363966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi0phytimer_clk = {
22373966fab8SGeorgi Djakov 	.halt_reg = 0x4e01c,
22383966fab8SGeorgi Djakov 	.clkr = {
22393966fab8SGeorgi Djakov 		.enable_reg = 0x4e01c,
22403966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
22413966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
22423966fab8SGeorgi Djakov 			.name = "gcc_camss_csi0phytimer_clk",
2243*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2244*342470f7SDmitry Baryshkov 				&csi0phytimer_clk_src.clkr.hw,
22453966fab8SGeorgi Djakov 			},
22463966fab8SGeorgi Djakov 			.num_parents = 1,
22473966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
22483966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
22493966fab8SGeorgi Djakov 		},
22503966fab8SGeorgi Djakov 	},
22513966fab8SGeorgi Djakov };
22523966fab8SGeorgi Djakov 
22533966fab8SGeorgi Djakov static struct clk_branch gcc_camss_csi1phytimer_clk = {
22543966fab8SGeorgi Djakov 	.halt_reg = 0x4f01c,
22553966fab8SGeorgi Djakov 	.clkr = {
22563966fab8SGeorgi Djakov 		.enable_reg = 0x4f01c,
22573966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
22583966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
22593966fab8SGeorgi Djakov 			.name = "gcc_camss_csi1phytimer_clk",
2260*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2261*342470f7SDmitry Baryshkov 				&csi1phytimer_clk_src.clkr.hw,
22623966fab8SGeorgi Djakov 			},
22633966fab8SGeorgi Djakov 			.num_parents = 1,
22643966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
22653966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
22663966fab8SGeorgi Djakov 		},
22673966fab8SGeorgi Djakov 	},
22683966fab8SGeorgi Djakov };
22693966fab8SGeorgi Djakov 
22703966fab8SGeorgi Djakov static struct clk_branch gcc_camss_ahb_clk = {
22713966fab8SGeorgi Djakov 	.halt_reg = 0x5a014,
22723966fab8SGeorgi Djakov 	.clkr = {
22733966fab8SGeorgi Djakov 		.enable_reg = 0x5a014,
22743966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
22753966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
22763966fab8SGeorgi Djakov 			.name = "gcc_camss_ahb_clk",
2277*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2278*342470f7SDmitry Baryshkov 				&camss_ahb_clk_src.clkr.hw,
22793966fab8SGeorgi Djakov 			},
22803966fab8SGeorgi Djakov 			.num_parents = 1,
22813966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
22823966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
22833966fab8SGeorgi Djakov 		},
22843966fab8SGeorgi Djakov 	},
22853966fab8SGeorgi Djakov };
22863966fab8SGeorgi Djakov 
22873966fab8SGeorgi Djakov static struct clk_branch gcc_camss_top_ahb_clk = {
22883966fab8SGeorgi Djakov 	.halt_reg = 0x56004,
22893966fab8SGeorgi Djakov 	.clkr = {
22903966fab8SGeorgi Djakov 		.enable_reg = 0x56004,
22913966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
22923966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
22933966fab8SGeorgi Djakov 			.name = "gcc_camss_top_ahb_clk",
2294*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2295*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
22963966fab8SGeorgi Djakov 			},
22973966fab8SGeorgi Djakov 			.num_parents = 1,
22983966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
22993966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
23003966fab8SGeorgi Djakov 		},
23013966fab8SGeorgi Djakov 	},
23023966fab8SGeorgi Djakov };
23033966fab8SGeorgi Djakov 
23043966fab8SGeorgi Djakov static struct clk_branch gcc_camss_cpp_ahb_clk = {
23053966fab8SGeorgi Djakov 	.halt_reg = 0x58040,
23063966fab8SGeorgi Djakov 	.clkr = {
23073966fab8SGeorgi Djakov 		.enable_reg = 0x58040,
23083966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
23093966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
23103966fab8SGeorgi Djakov 			.name = "gcc_camss_cpp_ahb_clk",
2311*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2312*342470f7SDmitry Baryshkov 				&camss_ahb_clk_src.clkr.hw,
23133966fab8SGeorgi Djakov 			},
23143966fab8SGeorgi Djakov 			.num_parents = 1,
23153966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
23163966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
23173966fab8SGeorgi Djakov 		},
23183966fab8SGeorgi Djakov 	},
23193966fab8SGeorgi Djakov };
23203966fab8SGeorgi Djakov 
23213966fab8SGeorgi Djakov static struct clk_branch gcc_camss_cpp_clk = {
23223966fab8SGeorgi Djakov 	.halt_reg = 0x5803c,
23233966fab8SGeorgi Djakov 	.clkr = {
23243966fab8SGeorgi Djakov 		.enable_reg = 0x5803c,
23253966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
23263966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
23273966fab8SGeorgi Djakov 			.name = "gcc_camss_cpp_clk",
2328*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2329*342470f7SDmitry Baryshkov 				&cpp_clk_src.clkr.hw,
23303966fab8SGeorgi Djakov 			},
23313966fab8SGeorgi Djakov 			.num_parents = 1,
23323966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
23333966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
23343966fab8SGeorgi Djakov 		},
23353966fab8SGeorgi Djakov 	},
23363966fab8SGeorgi Djakov };
23373966fab8SGeorgi Djakov 
23383966fab8SGeorgi Djakov static struct clk_branch gcc_camss_vfe0_clk = {
23393966fab8SGeorgi Djakov 	.halt_reg = 0x58038,
23403966fab8SGeorgi Djakov 	.clkr = {
23413966fab8SGeorgi Djakov 		.enable_reg = 0x58038,
23423966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
23433966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
23443966fab8SGeorgi Djakov 			.name = "gcc_camss_vfe0_clk",
2345*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2346*342470f7SDmitry Baryshkov 				&vfe0_clk_src.clkr.hw,
23473966fab8SGeorgi Djakov 			},
23483966fab8SGeorgi Djakov 			.num_parents = 1,
23493966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
23503966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
23513966fab8SGeorgi Djakov 		},
23523966fab8SGeorgi Djakov 	},
23533966fab8SGeorgi Djakov };
23543966fab8SGeorgi Djakov 
23553966fab8SGeorgi Djakov static struct clk_branch gcc_camss_vfe_ahb_clk = {
23563966fab8SGeorgi Djakov 	.halt_reg = 0x58044,
23573966fab8SGeorgi Djakov 	.clkr = {
23583966fab8SGeorgi Djakov 		.enable_reg = 0x58044,
23593966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
23603966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
23613966fab8SGeorgi Djakov 			.name = "gcc_camss_vfe_ahb_clk",
2362*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2363*342470f7SDmitry Baryshkov 				&camss_ahb_clk_src.clkr.hw,
23643966fab8SGeorgi Djakov 			},
23653966fab8SGeorgi Djakov 			.num_parents = 1,
23663966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
23673966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
23683966fab8SGeorgi Djakov 		},
23693966fab8SGeorgi Djakov 	},
23703966fab8SGeorgi Djakov };
23713966fab8SGeorgi Djakov 
23723966fab8SGeorgi Djakov static struct clk_branch gcc_camss_vfe_axi_clk = {
23733966fab8SGeorgi Djakov 	.halt_reg = 0x58048,
23743966fab8SGeorgi Djakov 	.clkr = {
23753966fab8SGeorgi Djakov 		.enable_reg = 0x58048,
23763966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
23773966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
23783966fab8SGeorgi Djakov 			.name = "gcc_camss_vfe_axi_clk",
2379*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2380*342470f7SDmitry Baryshkov 				&system_noc_bfdcd_clk_src.clkr.hw,
23813966fab8SGeorgi Djakov 			},
23823966fab8SGeorgi Djakov 			.num_parents = 1,
23833966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
23843966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
23853966fab8SGeorgi Djakov 		},
23863966fab8SGeorgi Djakov 	},
23873966fab8SGeorgi Djakov };
23883966fab8SGeorgi Djakov 
23893966fab8SGeorgi Djakov static struct clk_branch gcc_crypto_ahb_clk = {
23903966fab8SGeorgi Djakov 	.halt_reg = 0x16024,
23913966fab8SGeorgi Djakov 	.halt_check = BRANCH_HALT_VOTED,
23923966fab8SGeorgi Djakov 	.clkr = {
23933966fab8SGeorgi Djakov 		.enable_reg = 0x45004,
23943966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
23953966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
23963966fab8SGeorgi Djakov 			.name = "gcc_crypto_ahb_clk",
2397*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2398*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
23993966fab8SGeorgi Djakov 			},
24003966fab8SGeorgi Djakov 			.num_parents = 1,
24012a0974aaSAndy Gross 			.flags = CLK_SET_RATE_PARENT,
24023966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
24033966fab8SGeorgi Djakov 		},
24043966fab8SGeorgi Djakov 	},
24053966fab8SGeorgi Djakov };
24063966fab8SGeorgi Djakov 
24073966fab8SGeorgi Djakov static struct clk_branch gcc_crypto_axi_clk = {
24083966fab8SGeorgi Djakov 	.halt_reg = 0x16020,
24093966fab8SGeorgi Djakov 	.halt_check = BRANCH_HALT_VOTED,
24103966fab8SGeorgi Djakov 	.clkr = {
24113966fab8SGeorgi Djakov 		.enable_reg = 0x45004,
24123966fab8SGeorgi Djakov 		.enable_mask = BIT(1),
24133966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
24143966fab8SGeorgi Djakov 			.name = "gcc_crypto_axi_clk",
2415*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2416*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
24173966fab8SGeorgi Djakov 			},
24183966fab8SGeorgi Djakov 			.num_parents = 1,
24193966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
24203966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
24213966fab8SGeorgi Djakov 		},
24223966fab8SGeorgi Djakov 	},
24233966fab8SGeorgi Djakov };
24243966fab8SGeorgi Djakov 
24253966fab8SGeorgi Djakov static struct clk_branch gcc_crypto_clk = {
24263966fab8SGeorgi Djakov 	.halt_reg = 0x1601c,
24273966fab8SGeorgi Djakov 	.halt_check = BRANCH_HALT_VOTED,
24283966fab8SGeorgi Djakov 	.clkr = {
24293966fab8SGeorgi Djakov 		.enable_reg = 0x45004,
24303966fab8SGeorgi Djakov 		.enable_mask = BIT(2),
24313966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
24323966fab8SGeorgi Djakov 			.name = "gcc_crypto_clk",
2433*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2434*342470f7SDmitry Baryshkov 				&crypto_clk_src.clkr.hw,
24353966fab8SGeorgi Djakov 			},
24363966fab8SGeorgi Djakov 			.num_parents = 1,
24372a0974aaSAndy Gross 			.flags = CLK_SET_RATE_PARENT,
24383966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
24393966fab8SGeorgi Djakov 		},
24403966fab8SGeorgi Djakov 	},
24413966fab8SGeorgi Djakov };
24423966fab8SGeorgi Djakov 
24433966fab8SGeorgi Djakov static struct clk_branch gcc_oxili_gmem_clk = {
24443966fab8SGeorgi Djakov 	.halt_reg = 0x59024,
24453966fab8SGeorgi Djakov 	.clkr = {
24463966fab8SGeorgi Djakov 		.enable_reg = 0x59024,
24473966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
24483966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
24493966fab8SGeorgi Djakov 			.name = "gcc_oxili_gmem_clk",
2450*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2451*342470f7SDmitry Baryshkov 				&gfx3d_clk_src.clkr.hw,
24523966fab8SGeorgi Djakov 			},
24533966fab8SGeorgi Djakov 			.num_parents = 1,
24543966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
24553966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
24563966fab8SGeorgi Djakov 		},
24573966fab8SGeorgi Djakov 	},
24583966fab8SGeorgi Djakov };
24593966fab8SGeorgi Djakov 
24603966fab8SGeorgi Djakov static struct clk_branch gcc_gp1_clk = {
24613966fab8SGeorgi Djakov 	.halt_reg = 0x08000,
24623966fab8SGeorgi Djakov 	.clkr = {
24633966fab8SGeorgi Djakov 		.enable_reg = 0x08000,
24643966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
24653966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
24663966fab8SGeorgi Djakov 			.name = "gcc_gp1_clk",
2467*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2468*342470f7SDmitry Baryshkov 				&gp1_clk_src.clkr.hw,
24693966fab8SGeorgi Djakov 			},
24703966fab8SGeorgi Djakov 			.num_parents = 1,
24713966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
24723966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
24733966fab8SGeorgi Djakov 		},
24743966fab8SGeorgi Djakov 	},
24753966fab8SGeorgi Djakov };
24763966fab8SGeorgi Djakov 
24773966fab8SGeorgi Djakov static struct clk_branch gcc_gp2_clk = {
24783966fab8SGeorgi Djakov 	.halt_reg = 0x09000,
24793966fab8SGeorgi Djakov 	.clkr = {
24803966fab8SGeorgi Djakov 		.enable_reg = 0x09000,
24813966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
24823966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
24833966fab8SGeorgi Djakov 			.name = "gcc_gp2_clk",
2484*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2485*342470f7SDmitry Baryshkov 				&gp2_clk_src.clkr.hw,
24863966fab8SGeorgi Djakov 			},
24873966fab8SGeorgi Djakov 			.num_parents = 1,
24883966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
24893966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
24903966fab8SGeorgi Djakov 		},
24913966fab8SGeorgi Djakov 	},
24923966fab8SGeorgi Djakov };
24933966fab8SGeorgi Djakov 
24943966fab8SGeorgi Djakov static struct clk_branch gcc_gp3_clk = {
24953966fab8SGeorgi Djakov 	.halt_reg = 0x0a000,
24963966fab8SGeorgi Djakov 	.clkr = {
24973966fab8SGeorgi Djakov 		.enable_reg = 0x0a000,
24983966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
24993966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
25003966fab8SGeorgi Djakov 			.name = "gcc_gp3_clk",
2501*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2502*342470f7SDmitry Baryshkov 				&gp3_clk_src.clkr.hw,
25033966fab8SGeorgi Djakov 			},
25043966fab8SGeorgi Djakov 			.num_parents = 1,
25053966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
25063966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
25073966fab8SGeorgi Djakov 		},
25083966fab8SGeorgi Djakov 	},
25093966fab8SGeorgi Djakov };
25103966fab8SGeorgi Djakov 
25113966fab8SGeorgi Djakov static struct clk_branch gcc_mdss_ahb_clk = {
25123966fab8SGeorgi Djakov 	.halt_reg = 0x4d07c,
25133966fab8SGeorgi Djakov 	.clkr = {
25143966fab8SGeorgi Djakov 		.enable_reg = 0x4d07c,
25153966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
25163966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
25173966fab8SGeorgi Djakov 			.name = "gcc_mdss_ahb_clk",
2518*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2519*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
25203966fab8SGeorgi Djakov 			},
25213966fab8SGeorgi Djakov 			.num_parents = 1,
25223966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
25233966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
25243966fab8SGeorgi Djakov 		},
25253966fab8SGeorgi Djakov 	},
25263966fab8SGeorgi Djakov };
25273966fab8SGeorgi Djakov 
25283966fab8SGeorgi Djakov static struct clk_branch gcc_mdss_axi_clk = {
25293966fab8SGeorgi Djakov 	.halt_reg = 0x4d080,
25303966fab8SGeorgi Djakov 	.clkr = {
25313966fab8SGeorgi Djakov 		.enable_reg = 0x4d080,
25323966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
25333966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
25343966fab8SGeorgi Djakov 			.name = "gcc_mdss_axi_clk",
2535*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2536*342470f7SDmitry Baryshkov 				&system_noc_bfdcd_clk_src.clkr.hw,
25373966fab8SGeorgi Djakov 			},
25383966fab8SGeorgi Djakov 			.num_parents = 1,
25393966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
25403966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
25413966fab8SGeorgi Djakov 		},
25423966fab8SGeorgi Djakov 	},
25433966fab8SGeorgi Djakov };
25443966fab8SGeorgi Djakov 
25453966fab8SGeorgi Djakov static struct clk_branch gcc_mdss_byte0_clk = {
25463966fab8SGeorgi Djakov 	.halt_reg = 0x4d094,
25473966fab8SGeorgi Djakov 	.clkr = {
25483966fab8SGeorgi Djakov 		.enable_reg = 0x4d094,
25493966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
25503966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
25513966fab8SGeorgi Djakov 			.name = "gcc_mdss_byte0_clk",
2552*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2553*342470f7SDmitry Baryshkov 				&byte0_clk_src.clkr.hw,
25543966fab8SGeorgi Djakov 			},
25553966fab8SGeorgi Djakov 			.num_parents = 1,
25563966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
25573966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
25583966fab8SGeorgi Djakov 		},
25593966fab8SGeorgi Djakov 	},
25603966fab8SGeorgi Djakov };
25613966fab8SGeorgi Djakov 
25623966fab8SGeorgi Djakov static struct clk_branch gcc_mdss_esc0_clk = {
25633966fab8SGeorgi Djakov 	.halt_reg = 0x4d098,
25643966fab8SGeorgi Djakov 	.clkr = {
25653966fab8SGeorgi Djakov 		.enable_reg = 0x4d098,
25663966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
25673966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
25683966fab8SGeorgi Djakov 			.name = "gcc_mdss_esc0_clk",
2569*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2570*342470f7SDmitry Baryshkov 				&esc0_clk_src.clkr.hw,
25713966fab8SGeorgi Djakov 			},
25723966fab8SGeorgi Djakov 			.num_parents = 1,
25733966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
25743966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
25753966fab8SGeorgi Djakov 		},
25763966fab8SGeorgi Djakov 	},
25773966fab8SGeorgi Djakov };
25783966fab8SGeorgi Djakov 
25793966fab8SGeorgi Djakov static struct clk_branch gcc_mdss_mdp_clk = {
25803966fab8SGeorgi Djakov 	.halt_reg = 0x4D088,
25813966fab8SGeorgi Djakov 	.clkr = {
25823966fab8SGeorgi Djakov 		.enable_reg = 0x4D088,
25833966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
25843966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
25853966fab8SGeorgi Djakov 			.name = "gcc_mdss_mdp_clk",
2586*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2587*342470f7SDmitry Baryshkov 				&mdp_clk_src.clkr.hw,
25883966fab8SGeorgi Djakov 			},
25893966fab8SGeorgi Djakov 			.num_parents = 1,
25903966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
25913966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
25923966fab8SGeorgi Djakov 		},
25933966fab8SGeorgi Djakov 	},
25943966fab8SGeorgi Djakov };
25953966fab8SGeorgi Djakov 
25963966fab8SGeorgi Djakov static struct clk_branch gcc_mdss_pclk0_clk = {
25973966fab8SGeorgi Djakov 	.halt_reg = 0x4d084,
25983966fab8SGeorgi Djakov 	.clkr = {
25993966fab8SGeorgi Djakov 		.enable_reg = 0x4d084,
26003966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
26013966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
26023966fab8SGeorgi Djakov 			.name = "gcc_mdss_pclk0_clk",
2603*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2604*342470f7SDmitry Baryshkov 				&pclk0_clk_src.clkr.hw,
26053966fab8SGeorgi Djakov 			},
26063966fab8SGeorgi Djakov 			.num_parents = 1,
26073966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
26083966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
26093966fab8SGeorgi Djakov 		},
26103966fab8SGeorgi Djakov 	},
26113966fab8SGeorgi Djakov };
26123966fab8SGeorgi Djakov 
26133966fab8SGeorgi Djakov static struct clk_branch gcc_mdss_vsync_clk = {
26143966fab8SGeorgi Djakov 	.halt_reg = 0x4d090,
26153966fab8SGeorgi Djakov 	.clkr = {
26163966fab8SGeorgi Djakov 		.enable_reg = 0x4d090,
26173966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
26183966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
26193966fab8SGeorgi Djakov 			.name = "gcc_mdss_vsync_clk",
2620*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2621*342470f7SDmitry Baryshkov 				&vsync_clk_src.clkr.hw,
26223966fab8SGeorgi Djakov 			},
26233966fab8SGeorgi Djakov 			.num_parents = 1,
26243966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
26253966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
26263966fab8SGeorgi Djakov 		},
26273966fab8SGeorgi Djakov 	},
26283966fab8SGeorgi Djakov };
26293966fab8SGeorgi Djakov 
26303966fab8SGeorgi Djakov static struct clk_branch gcc_mss_cfg_ahb_clk = {
26313966fab8SGeorgi Djakov 	.halt_reg = 0x49000,
26323966fab8SGeorgi Djakov 	.clkr = {
26333966fab8SGeorgi Djakov 		.enable_reg = 0x49000,
26343966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
26353966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
26363966fab8SGeorgi Djakov 			.name = "gcc_mss_cfg_ahb_clk",
2637*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2638*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
26393966fab8SGeorgi Djakov 			},
26403966fab8SGeorgi Djakov 			.num_parents = 1,
26413966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
26423966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
26433966fab8SGeorgi Djakov 		},
26443966fab8SGeorgi Djakov 	},
26453966fab8SGeorgi Djakov };
26463966fab8SGeorgi Djakov 
26473966fab8SGeorgi Djakov static struct clk_branch gcc_oxili_ahb_clk = {
26483966fab8SGeorgi Djakov 	.halt_reg = 0x59028,
26493966fab8SGeorgi Djakov 	.clkr = {
26503966fab8SGeorgi Djakov 		.enable_reg = 0x59028,
26513966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
26523966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
26533966fab8SGeorgi Djakov 			.name = "gcc_oxili_ahb_clk",
2654*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2655*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
26563966fab8SGeorgi Djakov 			},
26573966fab8SGeorgi Djakov 			.num_parents = 1,
26583966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
26593966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
26603966fab8SGeorgi Djakov 		},
26613966fab8SGeorgi Djakov 	},
26623966fab8SGeorgi Djakov };
26633966fab8SGeorgi Djakov 
26643966fab8SGeorgi Djakov static struct clk_branch gcc_oxili_gfx3d_clk = {
26653966fab8SGeorgi Djakov 	.halt_reg = 0x59020,
26663966fab8SGeorgi Djakov 	.clkr = {
26673966fab8SGeorgi Djakov 		.enable_reg = 0x59020,
26683966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
26693966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
26703966fab8SGeorgi Djakov 			.name = "gcc_oxili_gfx3d_clk",
2671*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2672*342470f7SDmitry Baryshkov 				&gfx3d_clk_src.clkr.hw,
26733966fab8SGeorgi Djakov 			},
26743966fab8SGeorgi Djakov 			.num_parents = 1,
26753966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
26763966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
26773966fab8SGeorgi Djakov 		},
26783966fab8SGeorgi Djakov 	},
26793966fab8SGeorgi Djakov };
26803966fab8SGeorgi Djakov 
26813966fab8SGeorgi Djakov static struct clk_branch gcc_pdm2_clk = {
26823966fab8SGeorgi Djakov 	.halt_reg = 0x4400c,
26833966fab8SGeorgi Djakov 	.clkr = {
26843966fab8SGeorgi Djakov 		.enable_reg = 0x4400c,
26853966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
26863966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
26873966fab8SGeorgi Djakov 			.name = "gcc_pdm2_clk",
2688*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2689*342470f7SDmitry Baryshkov 				&pdm2_clk_src.clkr.hw,
26903966fab8SGeorgi Djakov 			},
26913966fab8SGeorgi Djakov 			.num_parents = 1,
26923966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
26933966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
26943966fab8SGeorgi Djakov 		},
26953966fab8SGeorgi Djakov 	},
26963966fab8SGeorgi Djakov };
26973966fab8SGeorgi Djakov 
26983966fab8SGeorgi Djakov static struct clk_branch gcc_pdm_ahb_clk = {
26993966fab8SGeorgi Djakov 	.halt_reg = 0x44004,
27003966fab8SGeorgi Djakov 	.clkr = {
27013966fab8SGeorgi Djakov 		.enable_reg = 0x44004,
27023966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
27033966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
27043966fab8SGeorgi Djakov 			.name = "gcc_pdm_ahb_clk",
2705*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2706*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
27073966fab8SGeorgi Djakov 			},
27083966fab8SGeorgi Djakov 			.num_parents = 1,
27093966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
27103966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
27113966fab8SGeorgi Djakov 		},
27123966fab8SGeorgi Djakov 	},
27133966fab8SGeorgi Djakov };
27143966fab8SGeorgi Djakov 
27153966fab8SGeorgi Djakov static struct clk_branch gcc_prng_ahb_clk = {
27163966fab8SGeorgi Djakov 	.halt_reg = 0x13004,
27173966fab8SGeorgi Djakov 	.halt_check = BRANCH_HALT_VOTED,
27183966fab8SGeorgi Djakov 	.clkr = {
27193966fab8SGeorgi Djakov 		.enable_reg = 0x45004,
27201c4b4b0eSGeorgi Djakov 		.enable_mask = BIT(8),
27213966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
27223966fab8SGeorgi Djakov 			.name = "gcc_prng_ahb_clk",
2723*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2724*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
27253966fab8SGeorgi Djakov 			},
27263966fab8SGeorgi Djakov 			.num_parents = 1,
27273966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
27283966fab8SGeorgi Djakov 		},
27293966fab8SGeorgi Djakov 	},
27303966fab8SGeorgi Djakov };
27313966fab8SGeorgi Djakov 
27323966fab8SGeorgi Djakov static struct clk_branch gcc_sdcc1_ahb_clk = {
27333966fab8SGeorgi Djakov 	.halt_reg = 0x4201c,
27343966fab8SGeorgi Djakov 	.clkr = {
27353966fab8SGeorgi Djakov 		.enable_reg = 0x4201c,
27363966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
27373966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
27383966fab8SGeorgi Djakov 			.name = "gcc_sdcc1_ahb_clk",
2739*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2740*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
27413966fab8SGeorgi Djakov 			},
27423966fab8SGeorgi Djakov 			.num_parents = 1,
27433966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
27443966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
27453966fab8SGeorgi Djakov 		},
27463966fab8SGeorgi Djakov 	},
27473966fab8SGeorgi Djakov };
27483966fab8SGeorgi Djakov 
27493966fab8SGeorgi Djakov static struct clk_branch gcc_sdcc1_apps_clk = {
27503966fab8SGeorgi Djakov 	.halt_reg = 0x42018,
27513966fab8SGeorgi Djakov 	.clkr = {
27523966fab8SGeorgi Djakov 		.enable_reg = 0x42018,
27533966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
27543966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
27553966fab8SGeorgi Djakov 			.name = "gcc_sdcc1_apps_clk",
2756*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2757*342470f7SDmitry Baryshkov 				&sdcc1_apps_clk_src.clkr.hw,
27583966fab8SGeorgi Djakov 			},
27593966fab8SGeorgi Djakov 			.num_parents = 1,
27603966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
27613966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
27623966fab8SGeorgi Djakov 		},
27633966fab8SGeorgi Djakov 	},
27643966fab8SGeorgi Djakov };
27653966fab8SGeorgi Djakov 
27663966fab8SGeorgi Djakov static struct clk_branch gcc_sdcc2_ahb_clk = {
27673966fab8SGeorgi Djakov 	.halt_reg = 0x4301c,
27683966fab8SGeorgi Djakov 	.clkr = {
27693966fab8SGeorgi Djakov 		.enable_reg = 0x4301c,
27703966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
27713966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
27723966fab8SGeorgi Djakov 			.name = "gcc_sdcc2_ahb_clk",
2773*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2774*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
27753966fab8SGeorgi Djakov 			},
27763966fab8SGeorgi Djakov 			.num_parents = 1,
27773966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
27783966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
27793966fab8SGeorgi Djakov 		},
27803966fab8SGeorgi Djakov 	},
27813966fab8SGeorgi Djakov };
27823966fab8SGeorgi Djakov 
27833966fab8SGeorgi Djakov static struct clk_branch gcc_sdcc2_apps_clk = {
27843966fab8SGeorgi Djakov 	.halt_reg = 0x43018,
27853966fab8SGeorgi Djakov 	.clkr = {
27863966fab8SGeorgi Djakov 		.enable_reg = 0x43018,
27873966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
27883966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
27893966fab8SGeorgi Djakov 			.name = "gcc_sdcc2_apps_clk",
2790*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2791*342470f7SDmitry Baryshkov 				&sdcc2_apps_clk_src.clkr.hw,
27923966fab8SGeorgi Djakov 			},
27933966fab8SGeorgi Djakov 			.num_parents = 1,
27943966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
27953966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
27963966fab8SGeorgi Djakov 		},
27973966fab8SGeorgi Djakov 	},
27983966fab8SGeorgi Djakov };
27993966fab8SGeorgi Djakov 
280093e71695SGeorgi Djakov static struct clk_rcg2 bimc_ddr_clk_src = {
280193e71695SGeorgi Djakov 	.cmd_rcgr = 0x32004,
280293e71695SGeorgi Djakov 	.hid_width = 5,
280393e71695SGeorgi Djakov 	.parent_map = gcc_xo_gpll0_bimc_map,
280493e71695SGeorgi Djakov 	.clkr.hw.init = &(struct clk_init_data){
280593e71695SGeorgi Djakov 		.name = "bimc_ddr_clk_src",
2806*342470f7SDmitry Baryshkov 		.parent_data = gcc_xo_gpll0_bimc,
28075a6d3067SDmitry Baryshkov 		.num_parents = ARRAY_SIZE(gcc_xo_gpll0_bimc),
280893e71695SGeorgi Djakov 		.ops = &clk_rcg2_ops,
280993e71695SGeorgi Djakov 		.flags = CLK_GET_RATE_NOCACHE,
281093e71695SGeorgi Djakov 	},
281193e71695SGeorgi Djakov };
281293e71695SGeorgi Djakov 
281352a0a6cbSDmitry Baryshkov static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
281452a0a6cbSDmitry Baryshkov 	.halt_reg = 0x49004,
281552a0a6cbSDmitry Baryshkov 	.clkr = {
281652a0a6cbSDmitry Baryshkov 		.enable_reg = 0x49004,
281752a0a6cbSDmitry Baryshkov 		.enable_mask = BIT(0),
281852a0a6cbSDmitry Baryshkov 		.hw.init = &(struct clk_init_data){
281952a0a6cbSDmitry Baryshkov 			.name = "gcc_mss_q6_bimc_axi_clk",
2820*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2821*342470f7SDmitry Baryshkov 				&bimc_ddr_clk_src.clkr.hw,
282252a0a6cbSDmitry Baryshkov 			},
282352a0a6cbSDmitry Baryshkov 			.num_parents = 1,
282452a0a6cbSDmitry Baryshkov 			.flags = CLK_SET_RATE_PARENT,
282552a0a6cbSDmitry Baryshkov 			.ops = &clk_branch2_ops,
282652a0a6cbSDmitry Baryshkov 		},
282752a0a6cbSDmitry Baryshkov 	},
282852a0a6cbSDmitry Baryshkov };
282952a0a6cbSDmitry Baryshkov 
283093e71695SGeorgi Djakov static struct clk_branch gcc_apss_tcu_clk = {
283193e71695SGeorgi Djakov 	.halt_reg = 0x12018,
283293e71695SGeorgi Djakov 	.clkr = {
283393e71695SGeorgi Djakov 		.enable_reg = 0x4500c,
283493e71695SGeorgi Djakov 		.enable_mask = BIT(1),
283593e71695SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
283693e71695SGeorgi Djakov 			.name = "gcc_apss_tcu_clk",
2837*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2838*342470f7SDmitry Baryshkov 				&bimc_ddr_clk_src.clkr.hw,
283993e71695SGeorgi Djakov 			},
284093e71695SGeorgi Djakov 			.num_parents = 1,
284193e71695SGeorgi Djakov 			.ops = &clk_branch2_ops,
284293e71695SGeorgi Djakov 		},
284393e71695SGeorgi Djakov 	},
284493e71695SGeorgi Djakov };
284593e71695SGeorgi Djakov 
284693e71695SGeorgi Djakov static struct clk_branch gcc_gfx_tcu_clk = {
284793e71695SGeorgi Djakov 	.halt_reg = 0x12020,
284893e71695SGeorgi Djakov 	.clkr = {
284993e71695SGeorgi Djakov 		.enable_reg = 0x4500c,
285093e71695SGeorgi Djakov 		.enable_mask = BIT(2),
285193e71695SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
285293e71695SGeorgi Djakov 			.name = "gcc_gfx_tcu_clk",
2853*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2854*342470f7SDmitry Baryshkov 				&bimc_ddr_clk_src.clkr.hw,
285593e71695SGeorgi Djakov 			},
285693e71695SGeorgi Djakov 			.num_parents = 1,
285793e71695SGeorgi Djakov 			.ops = &clk_branch2_ops,
285893e71695SGeorgi Djakov 		},
285993e71695SGeorgi Djakov 	},
286093e71695SGeorgi Djakov };
286193e71695SGeorgi Djakov 
28623966fab8SGeorgi Djakov static struct clk_branch gcc_gtcu_ahb_clk = {
28633966fab8SGeorgi Djakov 	.halt_reg = 0x12044,
28643966fab8SGeorgi Djakov 	.clkr = {
28653966fab8SGeorgi Djakov 		.enable_reg = 0x4500c,
28663966fab8SGeorgi Djakov 		.enable_mask = BIT(13),
28673966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
28683966fab8SGeorgi Djakov 			.name = "gcc_gtcu_ahb_clk",
2869*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2870*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
28713966fab8SGeorgi Djakov 			},
28723966fab8SGeorgi Djakov 			.num_parents = 1,
28733966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
28743966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
28753966fab8SGeorgi Djakov 		},
28763966fab8SGeorgi Djakov 	},
28773966fab8SGeorgi Djakov };
28783966fab8SGeorgi Djakov 
2879a2e8272fSGeorgi Djakov static struct clk_branch gcc_bimc_gfx_clk = {
2880a2e8272fSGeorgi Djakov 	.halt_reg = 0x31024,
2881a2e8272fSGeorgi Djakov 	.clkr = {
2882a2e8272fSGeorgi Djakov 		.enable_reg = 0x31024,
2883a2e8272fSGeorgi Djakov 		.enable_mask = BIT(0),
2884a2e8272fSGeorgi Djakov 		.hw.init = &(struct clk_init_data){
2885a2e8272fSGeorgi Djakov 			.name = "gcc_bimc_gfx_clk",
2886*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2887*342470f7SDmitry Baryshkov 				&bimc_gpu_clk_src.clkr.hw,
2888a2e8272fSGeorgi Djakov 			},
2889a2e8272fSGeorgi Djakov 			.num_parents = 1,
2890a2e8272fSGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
2891a2e8272fSGeorgi Djakov 			.ops = &clk_branch2_ops,
2892a2e8272fSGeorgi Djakov 		},
2893a2e8272fSGeorgi Djakov 	},
2894a2e8272fSGeorgi Djakov };
2895a2e8272fSGeorgi Djakov 
2896a2e8272fSGeorgi Djakov static struct clk_branch gcc_bimc_gpu_clk = {
2897a2e8272fSGeorgi Djakov 	.halt_reg = 0x31040,
2898a2e8272fSGeorgi Djakov 	.clkr = {
2899a2e8272fSGeorgi Djakov 		.enable_reg = 0x31040,
2900a2e8272fSGeorgi Djakov 		.enable_mask = BIT(0),
2901a2e8272fSGeorgi Djakov 		.hw.init = &(struct clk_init_data){
2902a2e8272fSGeorgi Djakov 			.name = "gcc_bimc_gpu_clk",
2903*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2904*342470f7SDmitry Baryshkov 				&bimc_gpu_clk_src.clkr.hw,
2905a2e8272fSGeorgi Djakov 			},
2906a2e8272fSGeorgi Djakov 			.num_parents = 1,
2907a2e8272fSGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
2908a2e8272fSGeorgi Djakov 			.ops = &clk_branch2_ops,
2909a2e8272fSGeorgi Djakov 		},
2910a2e8272fSGeorgi Djakov 	},
2911a2e8272fSGeorgi Djakov };
2912a2e8272fSGeorgi Djakov 
29133966fab8SGeorgi Djakov static struct clk_branch gcc_jpeg_tbu_clk = {
29143966fab8SGeorgi Djakov 	.halt_reg = 0x12034,
29153966fab8SGeorgi Djakov 	.clkr = {
29163966fab8SGeorgi Djakov 		.enable_reg = 0x4500c,
29173966fab8SGeorgi Djakov 		.enable_mask = BIT(10),
29183966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
29193966fab8SGeorgi Djakov 			.name = "gcc_jpeg_tbu_clk",
2920*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2921*342470f7SDmitry Baryshkov 				&system_noc_bfdcd_clk_src.clkr.hw,
29223966fab8SGeorgi Djakov 			},
29233966fab8SGeorgi Djakov 			.num_parents = 1,
29243966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
29253966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
29263966fab8SGeorgi Djakov 		},
29273966fab8SGeorgi Djakov 	},
29283966fab8SGeorgi Djakov };
29293966fab8SGeorgi Djakov 
29303966fab8SGeorgi Djakov static struct clk_branch gcc_mdp_tbu_clk = {
29313966fab8SGeorgi Djakov 	.halt_reg = 0x1201c,
29323966fab8SGeorgi Djakov 	.clkr = {
29333966fab8SGeorgi Djakov 		.enable_reg = 0x4500c,
29343966fab8SGeorgi Djakov 		.enable_mask = BIT(4),
29353966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
29363966fab8SGeorgi Djakov 			.name = "gcc_mdp_tbu_clk",
2937*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2938*342470f7SDmitry Baryshkov 				&system_noc_bfdcd_clk_src.clkr.hw,
29393966fab8SGeorgi Djakov 			},
29403966fab8SGeorgi Djakov 			.num_parents = 1,
29413966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
29423966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
29433966fab8SGeorgi Djakov 		},
29443966fab8SGeorgi Djakov 	},
29453966fab8SGeorgi Djakov };
29463966fab8SGeorgi Djakov 
29473966fab8SGeorgi Djakov static struct clk_branch gcc_smmu_cfg_clk = {
29483966fab8SGeorgi Djakov 	.halt_reg = 0x12038,
29493966fab8SGeorgi Djakov 	.clkr = {
29503966fab8SGeorgi Djakov 		.enable_reg = 0x4500c,
29513966fab8SGeorgi Djakov 		.enable_mask = BIT(12),
29523966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
29533966fab8SGeorgi Djakov 			.name = "gcc_smmu_cfg_clk",
2954*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2955*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
29563966fab8SGeorgi Djakov 			},
29573966fab8SGeorgi Djakov 			.num_parents = 1,
29583966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
29593966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
29603966fab8SGeorgi Djakov 		},
29613966fab8SGeorgi Djakov 	},
29623966fab8SGeorgi Djakov };
29633966fab8SGeorgi Djakov 
29643966fab8SGeorgi Djakov static struct clk_branch gcc_venus_tbu_clk = {
29653966fab8SGeorgi Djakov 	.halt_reg = 0x12014,
29663966fab8SGeorgi Djakov 	.clkr = {
29673966fab8SGeorgi Djakov 		.enable_reg = 0x4500c,
29683966fab8SGeorgi Djakov 		.enable_mask = BIT(5),
29693966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
29703966fab8SGeorgi Djakov 			.name = "gcc_venus_tbu_clk",
2971*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2972*342470f7SDmitry Baryshkov 				&system_noc_bfdcd_clk_src.clkr.hw,
29733966fab8SGeorgi Djakov 			},
29743966fab8SGeorgi Djakov 			.num_parents = 1,
29753966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
29763966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
29773966fab8SGeorgi Djakov 		},
29783966fab8SGeorgi Djakov 	},
29793966fab8SGeorgi Djakov };
29803966fab8SGeorgi Djakov 
29813966fab8SGeorgi Djakov static struct clk_branch gcc_vfe_tbu_clk = {
29823966fab8SGeorgi Djakov 	.halt_reg = 0x1203c,
29833966fab8SGeorgi Djakov 	.clkr = {
29843966fab8SGeorgi Djakov 		.enable_reg = 0x4500c,
29853966fab8SGeorgi Djakov 		.enable_mask = BIT(9),
29863966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
29873966fab8SGeorgi Djakov 			.name = "gcc_vfe_tbu_clk",
2988*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
2989*342470f7SDmitry Baryshkov 				&system_noc_bfdcd_clk_src.clkr.hw,
29903966fab8SGeorgi Djakov 			},
29913966fab8SGeorgi Djakov 			.num_parents = 1,
29923966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
29933966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
29943966fab8SGeorgi Djakov 		},
29953966fab8SGeorgi Djakov 	},
29963966fab8SGeorgi Djakov };
29973966fab8SGeorgi Djakov 
29983966fab8SGeorgi Djakov static struct clk_branch gcc_usb2a_phy_sleep_clk = {
29993966fab8SGeorgi Djakov 	.halt_reg = 0x4102c,
30003966fab8SGeorgi Djakov 	.clkr = {
30013966fab8SGeorgi Djakov 		.enable_reg = 0x4102c,
30023966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
30033966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
30043966fab8SGeorgi Djakov 			.name = "gcc_usb2a_phy_sleep_clk",
3005*342470f7SDmitry Baryshkov 			.parent_data = &(const struct clk_parent_data){
3006*342470f7SDmitry Baryshkov 				.fw_name = "sleep_clk", .name = "sleep_clk_src",
30073966fab8SGeorgi Djakov 			},
30083966fab8SGeorgi Djakov 			.num_parents = 1,
30093966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
30103966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
30113966fab8SGeorgi Djakov 		},
30123966fab8SGeorgi Djakov 	},
30133966fab8SGeorgi Djakov };
30143966fab8SGeorgi Djakov 
30153966fab8SGeorgi Djakov static struct clk_branch gcc_usb_hs_ahb_clk = {
30163966fab8SGeorgi Djakov 	.halt_reg = 0x41008,
30173966fab8SGeorgi Djakov 	.clkr = {
30183966fab8SGeorgi Djakov 		.enable_reg = 0x41008,
30193966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
30203966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
30213966fab8SGeorgi Djakov 			.name = "gcc_usb_hs_ahb_clk",
3022*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3023*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
30243966fab8SGeorgi Djakov 			},
30253966fab8SGeorgi Djakov 			.num_parents = 1,
30263966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
30273966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
30283966fab8SGeorgi Djakov 		},
30293966fab8SGeorgi Djakov 	},
30303966fab8SGeorgi Djakov };
30313966fab8SGeorgi Djakov 
30323966fab8SGeorgi Djakov static struct clk_branch gcc_usb_hs_system_clk = {
30333966fab8SGeorgi Djakov 	.halt_reg = 0x41004,
30343966fab8SGeorgi Djakov 	.clkr = {
30353966fab8SGeorgi Djakov 		.enable_reg = 0x41004,
30363966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
30373966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
30383966fab8SGeorgi Djakov 			.name = "gcc_usb_hs_system_clk",
3039*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3040*342470f7SDmitry Baryshkov 				&usb_hs_system_clk_src.clkr.hw,
30413966fab8SGeorgi Djakov 			},
30423966fab8SGeorgi Djakov 			.num_parents = 1,
30433966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
30443966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
30453966fab8SGeorgi Djakov 		},
30463966fab8SGeorgi Djakov 	},
30473966fab8SGeorgi Djakov };
30483966fab8SGeorgi Djakov 
30493966fab8SGeorgi Djakov static struct clk_branch gcc_venus0_ahb_clk = {
30503966fab8SGeorgi Djakov 	.halt_reg = 0x4c020,
30513966fab8SGeorgi Djakov 	.clkr = {
30523966fab8SGeorgi Djakov 		.enable_reg = 0x4c020,
30533966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
30543966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
30553966fab8SGeorgi Djakov 			.name = "gcc_venus0_ahb_clk",
3056*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3057*342470f7SDmitry Baryshkov 				&pcnoc_bfdcd_clk_src.clkr.hw,
30583966fab8SGeorgi Djakov 			},
30593966fab8SGeorgi Djakov 			.num_parents = 1,
30603966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
30613966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
30623966fab8SGeorgi Djakov 		},
30633966fab8SGeorgi Djakov 	},
30643966fab8SGeorgi Djakov };
30653966fab8SGeorgi Djakov 
30663966fab8SGeorgi Djakov static struct clk_branch gcc_venus0_axi_clk = {
30673966fab8SGeorgi Djakov 	.halt_reg = 0x4c024,
30683966fab8SGeorgi Djakov 	.clkr = {
30693966fab8SGeorgi Djakov 		.enable_reg = 0x4c024,
30703966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
30713966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
30723966fab8SGeorgi Djakov 			.name = "gcc_venus0_axi_clk",
3073*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3074*342470f7SDmitry Baryshkov 				&system_noc_bfdcd_clk_src.clkr.hw,
30753966fab8SGeorgi Djakov 			},
30763966fab8SGeorgi Djakov 			.num_parents = 1,
30773966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
30783966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
30793966fab8SGeorgi Djakov 		},
30803966fab8SGeorgi Djakov 	},
30813966fab8SGeorgi Djakov };
30823966fab8SGeorgi Djakov 
30833966fab8SGeorgi Djakov static struct clk_branch gcc_venus0_vcodec0_clk = {
30843966fab8SGeorgi Djakov 	.halt_reg = 0x4c01c,
30853966fab8SGeorgi Djakov 	.clkr = {
30863966fab8SGeorgi Djakov 		.enable_reg = 0x4c01c,
30873966fab8SGeorgi Djakov 		.enable_mask = BIT(0),
30883966fab8SGeorgi Djakov 		.hw.init = &(struct clk_init_data){
30893966fab8SGeorgi Djakov 			.name = "gcc_venus0_vcodec0_clk",
3090*342470f7SDmitry Baryshkov 			.parent_hws = (const struct clk_hw*[]){
3091*342470f7SDmitry Baryshkov 				&vcodec0_clk_src.clkr.hw,
30923966fab8SGeorgi Djakov 			},
30933966fab8SGeorgi Djakov 			.num_parents = 1,
30943966fab8SGeorgi Djakov 			.flags = CLK_SET_RATE_PARENT,
30953966fab8SGeorgi Djakov 			.ops = &clk_branch2_ops,
30963966fab8SGeorgi Djakov 		},
30973966fab8SGeorgi Djakov 	},
30983966fab8SGeorgi Djakov };
30993966fab8SGeorgi Djakov 
3100073ae2b4SRajendra Nayak static struct gdsc venus_gdsc = {
3101073ae2b4SRajendra Nayak 	.gdscr = 0x4c018,
3102073ae2b4SRajendra Nayak 	.pd = {
3103073ae2b4SRajendra Nayak 		.name = "venus",
3104073ae2b4SRajendra Nayak 	},
3105073ae2b4SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
3106073ae2b4SRajendra Nayak };
3107073ae2b4SRajendra Nayak 
3108073ae2b4SRajendra Nayak static struct gdsc mdss_gdsc = {
3109073ae2b4SRajendra Nayak 	.gdscr = 0x4d078,
3110073ae2b4SRajendra Nayak 	.pd = {
3111073ae2b4SRajendra Nayak 		.name = "mdss",
3112073ae2b4SRajendra Nayak 	},
3113073ae2b4SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
3114073ae2b4SRajendra Nayak };
3115073ae2b4SRajendra Nayak 
3116073ae2b4SRajendra Nayak static struct gdsc jpeg_gdsc = {
3117073ae2b4SRajendra Nayak 	.gdscr = 0x5701c,
3118073ae2b4SRajendra Nayak 	.pd = {
3119073ae2b4SRajendra Nayak 		.name = "jpeg",
3120073ae2b4SRajendra Nayak 	},
3121073ae2b4SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
3122073ae2b4SRajendra Nayak };
3123073ae2b4SRajendra Nayak 
3124073ae2b4SRajendra Nayak static struct gdsc vfe_gdsc = {
3125073ae2b4SRajendra Nayak 	.gdscr = 0x58034,
3126073ae2b4SRajendra Nayak 	.pd = {
3127073ae2b4SRajendra Nayak 		.name = "vfe",
3128073ae2b4SRajendra Nayak 	},
3129073ae2b4SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
3130073ae2b4SRajendra Nayak };
3131073ae2b4SRajendra Nayak 
3132073ae2b4SRajendra Nayak static struct gdsc oxili_gdsc = {
3133073ae2b4SRajendra Nayak 	.gdscr = 0x5901c,
3134073ae2b4SRajendra Nayak 	.pd = {
3135073ae2b4SRajendra Nayak 		.name = "oxili",
3136073ae2b4SRajendra Nayak 	},
3137073ae2b4SRajendra Nayak 	.pwrsts = PWRSTS_OFF_ON,
3138073ae2b4SRajendra Nayak };
3139073ae2b4SRajendra Nayak 
31403966fab8SGeorgi Djakov static struct clk_regmap *gcc_msm8916_clocks[] = {
31413966fab8SGeorgi Djakov 	[GPLL0] = &gpll0.clkr,
31423966fab8SGeorgi Djakov 	[GPLL0_VOTE] = &gpll0_vote,
31433966fab8SGeorgi Djakov 	[BIMC_PLL] = &bimc_pll.clkr,
31443966fab8SGeorgi Djakov 	[BIMC_PLL_VOTE] = &bimc_pll_vote,
31453966fab8SGeorgi Djakov 	[GPLL1] = &gpll1.clkr,
31463966fab8SGeorgi Djakov 	[GPLL1_VOTE] = &gpll1_vote,
31473966fab8SGeorgi Djakov 	[GPLL2] = &gpll2.clkr,
31483966fab8SGeorgi Djakov 	[GPLL2_VOTE] = &gpll2_vote,
31493966fab8SGeorgi Djakov 	[PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
31503966fab8SGeorgi Djakov 	[SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
31513966fab8SGeorgi Djakov 	[CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
31523966fab8SGeorgi Djakov 	[APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
31533966fab8SGeorgi Djakov 	[CSI0_CLK_SRC] = &csi0_clk_src.clkr,
31543966fab8SGeorgi Djakov 	[CSI1_CLK_SRC] = &csi1_clk_src.clkr,
31553966fab8SGeorgi Djakov 	[GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
31563966fab8SGeorgi Djakov 	[VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
31573966fab8SGeorgi Djakov 	[BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
31583966fab8SGeorgi Djakov 	[BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
31593966fab8SGeorgi Djakov 	[BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
31603966fab8SGeorgi Djakov 	[BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
31613966fab8SGeorgi Djakov 	[BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
31623966fab8SGeorgi Djakov 	[BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
31633966fab8SGeorgi Djakov 	[BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
31643966fab8SGeorgi Djakov 	[BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
31653966fab8SGeorgi Djakov 	[BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
31663966fab8SGeorgi Djakov 	[BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
31673966fab8SGeorgi Djakov 	[BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
31683966fab8SGeorgi Djakov 	[BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
31693966fab8SGeorgi Djakov 	[BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
31703966fab8SGeorgi Djakov 	[BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
31713966fab8SGeorgi Djakov 	[CCI_CLK_SRC] = &cci_clk_src.clkr,
31723966fab8SGeorgi Djakov 	[CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
31733966fab8SGeorgi Djakov 	[CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
31743966fab8SGeorgi Djakov 	[JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
31753966fab8SGeorgi Djakov 	[MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
31763966fab8SGeorgi Djakov 	[MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
31773966fab8SGeorgi Djakov 	[CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
31783966fab8SGeorgi Djakov 	[CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
31793966fab8SGeorgi Djakov 	[CPP_CLK_SRC] = &cpp_clk_src.clkr,
31803966fab8SGeorgi Djakov 	[CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
31813966fab8SGeorgi Djakov 	[GP1_CLK_SRC] = &gp1_clk_src.clkr,
31823966fab8SGeorgi Djakov 	[GP2_CLK_SRC] = &gp2_clk_src.clkr,
31833966fab8SGeorgi Djakov 	[GP3_CLK_SRC] = &gp3_clk_src.clkr,
31843966fab8SGeorgi Djakov 	[BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
31853966fab8SGeorgi Djakov 	[ESC0_CLK_SRC] = &esc0_clk_src.clkr,
31863966fab8SGeorgi Djakov 	[MDP_CLK_SRC] = &mdp_clk_src.clkr,
31873966fab8SGeorgi Djakov 	[PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
31883966fab8SGeorgi Djakov 	[VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
31893966fab8SGeorgi Djakov 	[PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
31903966fab8SGeorgi Djakov 	[SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
31913966fab8SGeorgi Djakov 	[SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
31923966fab8SGeorgi Djakov 	[APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
31933966fab8SGeorgi Djakov 	[USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
31943966fab8SGeorgi Djakov 	[VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
31953966fab8SGeorgi Djakov 	[GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
31963966fab8SGeorgi Djakov 	[GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
31973966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
31983966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
31993966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
32003966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
32013966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
32023966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
32033966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
32043966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
32053966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
32063966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
32073966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
32083966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
32093966fab8SGeorgi Djakov 	[GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
32103966fab8SGeorgi Djakov 	[GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
32113966fab8SGeorgi Djakov 	[GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
32123966fab8SGeorgi Djakov 	[GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
32133966fab8SGeorgi Djakov 	[GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
32143966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
32153966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
32163966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
32173966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
32183966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
32193966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
32203966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
32213966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
32223966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
32233966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
32243966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
32253966fab8SGeorgi Djakov 	[GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
32263966fab8SGeorgi Djakov 	[GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
32273966fab8SGeorgi Djakov 	[GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
32283966fab8SGeorgi Djakov 	[GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
32293966fab8SGeorgi Djakov 	[GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
32303966fab8SGeorgi Djakov 	[GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
32313966fab8SGeorgi Djakov 	[GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
32323966fab8SGeorgi Djakov 	[GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
32333966fab8SGeorgi Djakov 	[GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
32343966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
32353966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
32363966fab8SGeorgi Djakov 	[GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
32373966fab8SGeorgi Djakov 	[GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
32383966fab8SGeorgi Djakov 	[GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
32393966fab8SGeorgi Djakov 	[GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
32403966fab8SGeorgi Djakov 	[GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
32413966fab8SGeorgi Djakov 	[GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
32423966fab8SGeorgi Djakov 	[GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
32433966fab8SGeorgi Djakov 	[GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
32443966fab8SGeorgi Djakov 	[GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
32453966fab8SGeorgi Djakov 	[GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
32463966fab8SGeorgi Djakov 	[GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
32473966fab8SGeorgi Djakov 	[GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
32483966fab8SGeorgi Djakov 	[GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
32493966fab8SGeorgi Djakov 	[GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
32503966fab8SGeorgi Djakov 	[GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
32513966fab8SGeorgi Djakov 	[GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
32523966fab8SGeorgi Djakov 	[GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
32533966fab8SGeorgi Djakov 	[GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
32543966fab8SGeorgi Djakov 	[GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
32553966fab8SGeorgi Djakov 	[GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
32563966fab8SGeorgi Djakov 	[GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
32573966fab8SGeorgi Djakov 	[GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
32583966fab8SGeorgi Djakov 	[GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
32593966fab8SGeorgi Djakov 	[GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
32603966fab8SGeorgi Djakov 	[GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
32613966fab8SGeorgi Djakov 	[GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
32623966fab8SGeorgi Djakov 	[GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
32633966fab8SGeorgi Djakov 	[GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
32643966fab8SGeorgi Djakov 	[GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
32653966fab8SGeorgi Djakov 	[GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
32663966fab8SGeorgi Djakov 	[GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
32673966fab8SGeorgi Djakov 	[GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
32683966fab8SGeorgi Djakov 	[GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
32693966fab8SGeorgi Djakov 	[GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
32703966fab8SGeorgi Djakov 	[GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
32713966fab8SGeorgi Djakov 	[GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
32723966fab8SGeorgi Djakov 	[GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
32733966fab8SGeorgi Djakov 	[GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
32743966fab8SGeorgi Djakov 	[GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
32753966fab8SGeorgi Djakov 	[GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
32763966fab8SGeorgi Djakov 	[GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
32773966fab8SGeorgi Djakov 	[GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
32783966fab8SGeorgi Djakov 	[GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
327993e71695SGeorgi Djakov 	[BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
328093e71695SGeorgi Djakov 	[GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
328193e71695SGeorgi Djakov 	[GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
3282a2e8272fSGeorgi Djakov 	[BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
3283a2e8272fSGeorgi Djakov 	[GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
3284a2e8272fSGeorgi Djakov 	[GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
32857001b3f9SGeorgi Djakov 	[ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
32867001b3f9SGeorgi Djakov 	[ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
32877001b3f9SGeorgi Djakov 	[ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
32887001b3f9SGeorgi Djakov 	[ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
32897001b3f9SGeorgi Djakov 	[ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
32907001b3f9SGeorgi Djakov 	[CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
32917001b3f9SGeorgi Djakov 	[GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
32927001b3f9SGeorgi Djakov 	[GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
32937001b3f9SGeorgi Djakov 	[GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
32947001b3f9SGeorgi Djakov 	[GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
32957001b3f9SGeorgi Djakov 	[GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] =	&gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
32967001b3f9SGeorgi Djakov 	[GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
32977001b3f9SGeorgi Djakov 	[GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
32987001b3f9SGeorgi Djakov 	[GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
32997001b3f9SGeorgi Djakov 	[GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
33007001b3f9SGeorgi Djakov 	[GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
33015540ac8dSSrinivas Kandagatla 	[GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
33023966fab8SGeorgi Djakov };
33033966fab8SGeorgi Djakov 
3304073ae2b4SRajendra Nayak static struct gdsc *gcc_msm8916_gdscs[] = {
3305073ae2b4SRajendra Nayak 	[VENUS_GDSC] = &venus_gdsc,
3306073ae2b4SRajendra Nayak 	[MDSS_GDSC] = &mdss_gdsc,
3307073ae2b4SRajendra Nayak 	[JPEG_GDSC] = &jpeg_gdsc,
3308073ae2b4SRajendra Nayak 	[VFE_GDSC] = &vfe_gdsc,
3309073ae2b4SRajendra Nayak 	[OXILI_GDSC] = &oxili_gdsc,
3310073ae2b4SRajendra Nayak };
3311073ae2b4SRajendra Nayak 
33123966fab8SGeorgi Djakov static const struct qcom_reset_map gcc_msm8916_resets[] = {
33133966fab8SGeorgi Djakov 	[GCC_BLSP1_BCR] = { 0x01000 },
33143966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP1_BCR] = { 0x02000 },
33153966fab8SGeorgi Djakov 	[GCC_BLSP1_UART1_BCR] = { 0x02038 },
33163966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP2_BCR] = { 0x03008 },
33173966fab8SGeorgi Djakov 	[GCC_BLSP1_UART2_BCR] = { 0x03028 },
33183966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP3_BCR] = { 0x04018 },
33193966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP4_BCR] = { 0x05018 },
33203966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP5_BCR] = { 0x06018 },
33213966fab8SGeorgi Djakov 	[GCC_BLSP1_QUP6_BCR] = { 0x07018 },
33223966fab8SGeorgi Djakov 	[GCC_IMEM_BCR] = { 0x0e000 },
33233966fab8SGeorgi Djakov 	[GCC_SMMU_BCR] = { 0x12000 },
33243966fab8SGeorgi Djakov 	[GCC_APSS_TCU_BCR] = { 0x12050 },
33253966fab8SGeorgi Djakov 	[GCC_SMMU_XPU_BCR] = { 0x12054 },
33263966fab8SGeorgi Djakov 	[GCC_PCNOC_TBU_BCR] = { 0x12058 },
33273966fab8SGeorgi Djakov 	[GCC_PRNG_BCR] = { 0x13000 },
33283966fab8SGeorgi Djakov 	[GCC_BOOT_ROM_BCR] = { 0x13008 },
33293966fab8SGeorgi Djakov 	[GCC_CRYPTO_BCR] = { 0x16000 },
33303966fab8SGeorgi Djakov 	[GCC_SEC_CTRL_BCR] = { 0x1a000 },
33313966fab8SGeorgi Djakov 	[GCC_AUDIO_CORE_BCR] = { 0x1c008 },
33323966fab8SGeorgi Djakov 	[GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
33333966fab8SGeorgi Djakov 	[GCC_DEHR_BCR] = { 0x1f000 },
33343966fab8SGeorgi Djakov 	[GCC_SYSTEM_NOC_BCR] = { 0x26000 },
33353966fab8SGeorgi Djakov 	[GCC_PCNOC_BCR] = { 0x27018 },
33363966fab8SGeorgi Djakov 	[GCC_TCSR_BCR] = { 0x28000 },
33373966fab8SGeorgi Djakov 	[GCC_QDSS_BCR] = { 0x29000 },
33383966fab8SGeorgi Djakov 	[GCC_DCD_BCR] = { 0x2a000 },
33393966fab8SGeorgi Djakov 	[GCC_MSG_RAM_BCR] = { 0x2b000 },
33403966fab8SGeorgi Djakov 	[GCC_MPM_BCR] = { 0x2c000 },
33413966fab8SGeorgi Djakov 	[GCC_SPMI_BCR] = { 0x2e000 },
33423966fab8SGeorgi Djakov 	[GCC_SPDM_BCR] = { 0x2f000 },
33433966fab8SGeorgi Djakov 	[GCC_MM_SPDM_BCR] = { 0x2f024 },
33443966fab8SGeorgi Djakov 	[GCC_BIMC_BCR] = { 0x31000 },
33453966fab8SGeorgi Djakov 	[GCC_RBCPR_BCR] = { 0x33000 },
33463966fab8SGeorgi Djakov 	[GCC_TLMM_BCR] = { 0x34000 },
33473966fab8SGeorgi Djakov 	[GCC_USB_HS_BCR] = { 0x41000 },
33483966fab8SGeorgi Djakov 	[GCC_USB2A_PHY_BCR] = { 0x41028 },
33493966fab8SGeorgi Djakov 	[GCC_SDCC1_BCR] = { 0x42000 },
33503966fab8SGeorgi Djakov 	[GCC_SDCC2_BCR] = { 0x43000 },
33513966fab8SGeorgi Djakov 	[GCC_PDM_BCR] = { 0x44000 },
33523966fab8SGeorgi Djakov 	[GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
33533966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
33543966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
33553966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
33563966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
33573966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
33583966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
33593966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
33603966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
33613966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
33623966fab8SGeorgi Djakov 	[GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
33633966fab8SGeorgi Djakov 	[GCC_MMSS_BCR] = { 0x4b000 },
33643966fab8SGeorgi Djakov 	[GCC_VENUS0_BCR] = { 0x4c014 },
33653966fab8SGeorgi Djakov 	[GCC_MDSS_BCR] = { 0x4d074 },
33663966fab8SGeorgi Djakov 	[GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
33673966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
33683966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
33693966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
33703966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
33713966fab8SGeorgi Djakov 	[GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
33723966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
33733966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
33743966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
33753966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
33763966fab8SGeorgi Djakov 	[GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
33773966fab8SGeorgi Djakov 	[GCC_CAMSS_CCI_BCR] = { 0x51014 },
33783966fab8SGeorgi Djakov 	[GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
33793966fab8SGeorgi Djakov 	[GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
33803966fab8SGeorgi Djakov 	[GCC_CAMSS_GP0_BCR] = { 0x54014 },
33813966fab8SGeorgi Djakov 	[GCC_CAMSS_GP1_BCR] = { 0x55014 },
33823966fab8SGeorgi Djakov 	[GCC_CAMSS_TOP_BCR] = { 0x56000 },
33833966fab8SGeorgi Djakov 	[GCC_CAMSS_MICRO_BCR] = { 0x56008 },
33843966fab8SGeorgi Djakov 	[GCC_CAMSS_JPEG_BCR] = { 0x57018 },
33853966fab8SGeorgi Djakov 	[GCC_CAMSS_VFE_BCR] = { 0x58030 },
33863966fab8SGeorgi Djakov 	[GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
33873966fab8SGeorgi Djakov 	[GCC_OXILI_BCR] = { 0x59018 },
33883966fab8SGeorgi Djakov 	[GCC_GMEM_BCR] = { 0x5902c },
33893966fab8SGeorgi Djakov 	[GCC_CAMSS_AHB_BCR] = { 0x5a018 },
33903966fab8SGeorgi Djakov 	[GCC_MDP_TBU_BCR] = { 0x62000 },
33913966fab8SGeorgi Djakov 	[GCC_GFX_TBU_BCR] = { 0x63000 },
33923966fab8SGeorgi Djakov 	[GCC_GFX_TCU_BCR] = { 0x64000 },
33933966fab8SGeorgi Djakov 	[GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
33943966fab8SGeorgi Djakov 	[GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
33953966fab8SGeorgi Djakov 	[GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
33963966fab8SGeorgi Djakov 	[GCC_GTCU_AHB_BCR] = { 0x68000 },
33973966fab8SGeorgi Djakov 	[GCC_SMMU_CFG_BCR] = { 0x69000 },
33983966fab8SGeorgi Djakov 	[GCC_VFE_TBU_BCR] = { 0x6a000 },
33993966fab8SGeorgi Djakov 	[GCC_VENUS_TBU_BCR] = { 0x6b000 },
34003966fab8SGeorgi Djakov 	[GCC_JPEG_TBU_BCR] = { 0x6c000 },
34013966fab8SGeorgi Djakov 	[GCC_PRONTO_TBU_BCR] = { 0x6d000 },
34023966fab8SGeorgi Djakov 	[GCC_SMMU_CATS_BCR] = { 0x7c000 },
34033966fab8SGeorgi Djakov };
34043966fab8SGeorgi Djakov 
34053966fab8SGeorgi Djakov static const struct regmap_config gcc_msm8916_regmap_config = {
34063966fab8SGeorgi Djakov 	.reg_bits	= 32,
34073966fab8SGeorgi Djakov 	.reg_stride	= 4,
34083966fab8SGeorgi Djakov 	.val_bits	= 32,
34093966fab8SGeorgi Djakov 	.max_register	= 0x80000,
34103966fab8SGeorgi Djakov 	.fast_io	= true,
34113966fab8SGeorgi Djakov };
34123966fab8SGeorgi Djakov 
34133966fab8SGeorgi Djakov static const struct qcom_cc_desc gcc_msm8916_desc = {
34143966fab8SGeorgi Djakov 	.config = &gcc_msm8916_regmap_config,
34153966fab8SGeorgi Djakov 	.clks = gcc_msm8916_clocks,
34163966fab8SGeorgi Djakov 	.num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
34173966fab8SGeorgi Djakov 	.resets = gcc_msm8916_resets,
34183966fab8SGeorgi Djakov 	.num_resets = ARRAY_SIZE(gcc_msm8916_resets),
3419073ae2b4SRajendra Nayak 	.gdscs = gcc_msm8916_gdscs,
3420073ae2b4SRajendra Nayak 	.num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs),
34213966fab8SGeorgi Djakov };
34223966fab8SGeorgi Djakov 
34233966fab8SGeorgi Djakov static const struct of_device_id gcc_msm8916_match_table[] = {
34243966fab8SGeorgi Djakov 	{ .compatible = "qcom,gcc-msm8916" },
34253966fab8SGeorgi Djakov 	{ }
34263966fab8SGeorgi Djakov };
34273966fab8SGeorgi Djakov MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
34283966fab8SGeorgi Djakov 
gcc_msm8916_probe(struct platform_device * pdev)34293966fab8SGeorgi Djakov static int gcc_msm8916_probe(struct platform_device *pdev)
34303966fab8SGeorgi Djakov {
3431cf81a1cfSGeorgi Djakov 	int ret;
34323966fab8SGeorgi Djakov 	struct device *dev = &pdev->dev;
34333966fab8SGeorgi Djakov 
3434cf81a1cfSGeorgi Djakov 	ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
3435cf81a1cfSGeorgi Djakov 	if (ret)
3436cf81a1cfSGeorgi Djakov 		return ret;
34373966fab8SGeorgi Djakov 
3438cf81a1cfSGeorgi Djakov 	ret = qcom_cc_register_sleep_clk(dev);
3439cf81a1cfSGeorgi Djakov 	if (ret)
3440cf81a1cfSGeorgi Djakov 		return ret;
34413966fab8SGeorgi Djakov 
34423966fab8SGeorgi Djakov 	return qcom_cc_probe(pdev, &gcc_msm8916_desc);
34433966fab8SGeorgi Djakov }
34443966fab8SGeorgi Djakov 
34453966fab8SGeorgi Djakov static struct platform_driver gcc_msm8916_driver = {
34463966fab8SGeorgi Djakov 	.probe		= gcc_msm8916_probe,
34473966fab8SGeorgi Djakov 	.driver		= {
34483966fab8SGeorgi Djakov 		.name	= "gcc-msm8916",
34493966fab8SGeorgi Djakov 		.of_match_table = gcc_msm8916_match_table,
34503966fab8SGeorgi Djakov 	},
34513966fab8SGeorgi Djakov };
34523966fab8SGeorgi Djakov 
gcc_msm8916_init(void)34533966fab8SGeorgi Djakov static int __init gcc_msm8916_init(void)
34543966fab8SGeorgi Djakov {
34553966fab8SGeorgi Djakov 	return platform_driver_register(&gcc_msm8916_driver);
34563966fab8SGeorgi Djakov }
34573966fab8SGeorgi Djakov core_initcall(gcc_msm8916_init);
34583966fab8SGeorgi Djakov 
gcc_msm8916_exit(void)34593966fab8SGeorgi Djakov static void __exit gcc_msm8916_exit(void)
34603966fab8SGeorgi Djakov {
34613966fab8SGeorgi Djakov 	platform_driver_unregister(&gcc_msm8916_driver);
34623966fab8SGeorgi Djakov }
34633966fab8SGeorgi Djakov module_exit(gcc_msm8916_exit);
34643966fab8SGeorgi Djakov 
34653966fab8SGeorgi Djakov MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
34663966fab8SGeorgi Djakov MODULE_LICENSE("GPL v2");
34673966fab8SGeorgi Djakov MODULE_ALIAS("platform:gcc-msm8916");
3468