xref: /linux/drivers/clk/qcom/clk-regmap-mux-div.c (revision 552c69b36ebd966186573b9c7a286b390935cce1)
1*081bfeedSGeorgi Djakov // SPDX-License-Identifier: GPL-2.0
2*081bfeedSGeorgi Djakov /*
3*081bfeedSGeorgi Djakov  * Copyright (c) 2017, Linaro Limited
4*081bfeedSGeorgi Djakov  * Author: Georgi Djakov <georgi.djakov@linaro.org>
5*081bfeedSGeorgi Djakov  */
6*081bfeedSGeorgi Djakov 
7*081bfeedSGeorgi Djakov #include <linux/bitops.h>
8*081bfeedSGeorgi Djakov #include <linux/delay.h>
9*081bfeedSGeorgi Djakov #include <linux/kernel.h>
10*081bfeedSGeorgi Djakov #include <linux/regmap.h>
11*081bfeedSGeorgi Djakov 
12*081bfeedSGeorgi Djakov #include "clk-regmap-mux-div.h"
13*081bfeedSGeorgi Djakov 
14*081bfeedSGeorgi Djakov #define CMD_RCGR			0x0
15*081bfeedSGeorgi Djakov #define CMD_RCGR_UPDATE			BIT(0)
16*081bfeedSGeorgi Djakov #define CMD_RCGR_DIRTY_CFG		BIT(4)
17*081bfeedSGeorgi Djakov #define CMD_RCGR_ROOT_OFF		BIT(31)
18*081bfeedSGeorgi Djakov #define CFG_RCGR			0x4
19*081bfeedSGeorgi Djakov 
20*081bfeedSGeorgi Djakov #define to_clk_regmap_mux_div(_hw) \
21*081bfeedSGeorgi Djakov 	container_of(to_clk_regmap(_hw), struct clk_regmap_mux_div, clkr)
22*081bfeedSGeorgi Djakov 
mux_div_set_src_div(struct clk_regmap_mux_div * md,u32 src,u32 div)23*081bfeedSGeorgi Djakov int mux_div_set_src_div(struct clk_regmap_mux_div *md, u32 src, u32 div)
24*081bfeedSGeorgi Djakov {
25*081bfeedSGeorgi Djakov 	int ret, count;
26*081bfeedSGeorgi Djakov 	u32 val, mask;
27*081bfeedSGeorgi Djakov 	const char *name = clk_hw_get_name(&md->clkr.hw);
28*081bfeedSGeorgi Djakov 
29*081bfeedSGeorgi Djakov 	val = (div << md->hid_shift) | (src << md->src_shift);
30*081bfeedSGeorgi Djakov 	mask = ((BIT(md->hid_width) - 1) << md->hid_shift) |
31*081bfeedSGeorgi Djakov 	       ((BIT(md->src_width) - 1) << md->src_shift);
32*081bfeedSGeorgi Djakov 
33*081bfeedSGeorgi Djakov 	ret = regmap_update_bits(md->clkr.regmap, CFG_RCGR + md->reg_offset,
34*081bfeedSGeorgi Djakov 				 mask, val);
35*081bfeedSGeorgi Djakov 	if (ret)
36*081bfeedSGeorgi Djakov 		return ret;
37*081bfeedSGeorgi Djakov 
38*081bfeedSGeorgi Djakov 	ret = regmap_update_bits(md->clkr.regmap, CMD_RCGR + md->reg_offset,
39*081bfeedSGeorgi Djakov 				 CMD_RCGR_UPDATE, CMD_RCGR_UPDATE);
40*081bfeedSGeorgi Djakov 	if (ret)
41*081bfeedSGeorgi Djakov 		return ret;
42*081bfeedSGeorgi Djakov 
43*081bfeedSGeorgi Djakov 	/* Wait for update to take effect */
44*081bfeedSGeorgi Djakov 	for (count = 500; count > 0; count--) {
45*081bfeedSGeorgi Djakov 		ret = regmap_read(md->clkr.regmap, CMD_RCGR + md->reg_offset,
46*081bfeedSGeorgi Djakov 				  &val);
47*081bfeedSGeorgi Djakov 		if (ret)
48*081bfeedSGeorgi Djakov 			return ret;
49*081bfeedSGeorgi Djakov 		if (!(val & CMD_RCGR_UPDATE))
50*081bfeedSGeorgi Djakov 			return 0;
51*081bfeedSGeorgi Djakov 		udelay(1);
52*081bfeedSGeorgi Djakov 	}
53*081bfeedSGeorgi Djakov 
54*081bfeedSGeorgi Djakov 	pr_err("%s: RCG did not update its configuration", name);
55*081bfeedSGeorgi Djakov 	return -EBUSY;
56*081bfeedSGeorgi Djakov }
57*081bfeedSGeorgi Djakov EXPORT_SYMBOL_GPL(mux_div_set_src_div);
58*081bfeedSGeorgi Djakov 
mux_div_get_src_div(struct clk_regmap_mux_div * md,u32 * src,u32 * div)59*081bfeedSGeorgi Djakov static void mux_div_get_src_div(struct clk_regmap_mux_div *md, u32 *src,
60*081bfeedSGeorgi Djakov 				u32 *div)
61*081bfeedSGeorgi Djakov {
62*081bfeedSGeorgi Djakov 	u32 val, d, s;
63*081bfeedSGeorgi Djakov 	const char *name = clk_hw_get_name(&md->clkr.hw);
64*081bfeedSGeorgi Djakov 
65*081bfeedSGeorgi Djakov 	regmap_read(md->clkr.regmap, CMD_RCGR + md->reg_offset, &val);
66*081bfeedSGeorgi Djakov 
67*081bfeedSGeorgi Djakov 	if (val & CMD_RCGR_DIRTY_CFG) {
68*081bfeedSGeorgi Djakov 		pr_err("%s: RCG configuration is pending\n", name);
69*081bfeedSGeorgi Djakov 		return;
70*081bfeedSGeorgi Djakov 	}
71*081bfeedSGeorgi Djakov 
72*081bfeedSGeorgi Djakov 	regmap_read(md->clkr.regmap, CFG_RCGR + md->reg_offset, &val);
73*081bfeedSGeorgi Djakov 	s = (val >> md->src_shift);
74*081bfeedSGeorgi Djakov 	s &= BIT(md->src_width) - 1;
75*081bfeedSGeorgi Djakov 	*src = s;
76*081bfeedSGeorgi Djakov 
77*081bfeedSGeorgi Djakov 	d = (val >> md->hid_shift);
78*081bfeedSGeorgi Djakov 	d &= BIT(md->hid_width) - 1;
79*081bfeedSGeorgi Djakov 	*div = d;
80*081bfeedSGeorgi Djakov }
81*081bfeedSGeorgi Djakov 
is_better_rate(unsigned long req,unsigned long best,unsigned long new)82*081bfeedSGeorgi Djakov static inline bool is_better_rate(unsigned long req, unsigned long best,
83*081bfeedSGeorgi Djakov 				  unsigned long new)
84*081bfeedSGeorgi Djakov {
85*081bfeedSGeorgi Djakov 	return (req <= new && new < best) || (best < req && best < new);
86*081bfeedSGeorgi Djakov }
87*081bfeedSGeorgi Djakov 
mux_div_determine_rate(struct clk_hw * hw,struct clk_rate_request * req)88*081bfeedSGeorgi Djakov static int mux_div_determine_rate(struct clk_hw *hw,
89*081bfeedSGeorgi Djakov 				  struct clk_rate_request *req)
90*081bfeedSGeorgi Djakov {
91*081bfeedSGeorgi Djakov 	struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
92*081bfeedSGeorgi Djakov 	unsigned int i, div, max_div;
93*081bfeedSGeorgi Djakov 	unsigned long actual_rate, best_rate = 0;
94*081bfeedSGeorgi Djakov 	unsigned long req_rate = req->rate;
95*081bfeedSGeorgi Djakov 
96*081bfeedSGeorgi Djakov 	for (i = 0; i < clk_hw_get_num_parents(hw); i++) {
97*081bfeedSGeorgi Djakov 		struct clk_hw *parent = clk_hw_get_parent_by_index(hw, i);
98*081bfeedSGeorgi Djakov 		unsigned long parent_rate = clk_hw_get_rate(parent);
99*081bfeedSGeorgi Djakov 
100*081bfeedSGeorgi Djakov 		max_div = BIT(md->hid_width) - 1;
101*081bfeedSGeorgi Djakov 		for (div = 1; div < max_div; div++) {
102*081bfeedSGeorgi Djakov 			parent_rate = mult_frac(req_rate, div, 2);
103*081bfeedSGeorgi Djakov 			parent_rate = clk_hw_round_rate(parent, parent_rate);
104*081bfeedSGeorgi Djakov 			actual_rate = mult_frac(parent_rate, 2, div);
105*081bfeedSGeorgi Djakov 
106*081bfeedSGeorgi Djakov 			if (is_better_rate(req_rate, best_rate, actual_rate)) {
107*081bfeedSGeorgi Djakov 				best_rate = actual_rate;
108*081bfeedSGeorgi Djakov 				req->rate = best_rate;
109*081bfeedSGeorgi Djakov 				req->best_parent_rate = parent_rate;
110*081bfeedSGeorgi Djakov 				req->best_parent_hw = parent;
111*081bfeedSGeorgi Djakov 			}
112*081bfeedSGeorgi Djakov 
113*081bfeedSGeorgi Djakov 			if (actual_rate < req_rate || best_rate <= req_rate)
114*081bfeedSGeorgi Djakov 				break;
115*081bfeedSGeorgi Djakov 		}
116*081bfeedSGeorgi Djakov 	}
117*081bfeedSGeorgi Djakov 
118*081bfeedSGeorgi Djakov 	if (!best_rate)
119*081bfeedSGeorgi Djakov 		return -EINVAL;
120*081bfeedSGeorgi Djakov 
121*081bfeedSGeorgi Djakov 	return 0;
122*081bfeedSGeorgi Djakov }
123*081bfeedSGeorgi Djakov 
__mux_div_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long prate,u32 src)124*081bfeedSGeorgi Djakov static int __mux_div_set_rate_and_parent(struct clk_hw *hw, unsigned long rate,
125*081bfeedSGeorgi Djakov 					 unsigned long prate, u32 src)
126*081bfeedSGeorgi Djakov {
127*081bfeedSGeorgi Djakov 	struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
128*081bfeedSGeorgi Djakov 	int ret;
129*081bfeedSGeorgi Djakov 	u32 div, max_div, best_src = 0, best_div = 0;
130*081bfeedSGeorgi Djakov 	unsigned int i;
131*081bfeedSGeorgi Djakov 	unsigned long actual_rate, best_rate = 0;
132*081bfeedSGeorgi Djakov 
133*081bfeedSGeorgi Djakov 	for (i = 0; i < clk_hw_get_num_parents(hw); i++) {
134*081bfeedSGeorgi Djakov 		struct clk_hw *parent = clk_hw_get_parent_by_index(hw, i);
135*081bfeedSGeorgi Djakov 		unsigned long parent_rate = clk_hw_get_rate(parent);
136*081bfeedSGeorgi Djakov 
137*081bfeedSGeorgi Djakov 		max_div = BIT(md->hid_width) - 1;
138*081bfeedSGeorgi Djakov 		for (div = 1; div < max_div; div++) {
139*081bfeedSGeorgi Djakov 			parent_rate = mult_frac(rate, div, 2);
140*081bfeedSGeorgi Djakov 			parent_rate = clk_hw_round_rate(parent, parent_rate);
141*081bfeedSGeorgi Djakov 			actual_rate = mult_frac(parent_rate, 2, div);
142*081bfeedSGeorgi Djakov 
143*081bfeedSGeorgi Djakov 			if (is_better_rate(rate, best_rate, actual_rate)) {
144*081bfeedSGeorgi Djakov 				best_rate = actual_rate;
145*081bfeedSGeorgi Djakov 				best_src = md->parent_map[i];
146*081bfeedSGeorgi Djakov 				best_div = div - 1;
147*081bfeedSGeorgi Djakov 			}
148*081bfeedSGeorgi Djakov 
149*081bfeedSGeorgi Djakov 			if (actual_rate < rate || best_rate <= rate)
150*081bfeedSGeorgi Djakov 				break;
151*081bfeedSGeorgi Djakov 		}
152*081bfeedSGeorgi Djakov 	}
153*081bfeedSGeorgi Djakov 
154*081bfeedSGeorgi Djakov 	ret = mux_div_set_src_div(md, best_src, best_div);
155*081bfeedSGeorgi Djakov 	if (!ret) {
156*081bfeedSGeorgi Djakov 		md->div = best_div;
157*081bfeedSGeorgi Djakov 		md->src = best_src;
158*081bfeedSGeorgi Djakov 	}
159*081bfeedSGeorgi Djakov 
160*081bfeedSGeorgi Djakov 	return ret;
161*081bfeedSGeorgi Djakov }
162*081bfeedSGeorgi Djakov 
mux_div_get_parent(struct clk_hw * hw)163*081bfeedSGeorgi Djakov static u8 mux_div_get_parent(struct clk_hw *hw)
164*081bfeedSGeorgi Djakov {
165*081bfeedSGeorgi Djakov 	struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
166*081bfeedSGeorgi Djakov 	const char *name = clk_hw_get_name(hw);
167*081bfeedSGeorgi Djakov 	u32 i, div, src = 0;
168*081bfeedSGeorgi Djakov 
169*081bfeedSGeorgi Djakov 	mux_div_get_src_div(md, &src, &div);
170*081bfeedSGeorgi Djakov 
171*081bfeedSGeorgi Djakov 	for (i = 0; i < clk_hw_get_num_parents(hw); i++)
172*081bfeedSGeorgi Djakov 		if (src == md->parent_map[i])
173*081bfeedSGeorgi Djakov 			return i;
174*081bfeedSGeorgi Djakov 
175*081bfeedSGeorgi Djakov 	pr_err("%s: Can't find parent with src %d\n", name, src);
176*081bfeedSGeorgi Djakov 	return 0;
177*081bfeedSGeorgi Djakov }
178*081bfeedSGeorgi Djakov 
mux_div_set_parent(struct clk_hw * hw,u8 index)179*081bfeedSGeorgi Djakov static int mux_div_set_parent(struct clk_hw *hw, u8 index)
180*081bfeedSGeorgi Djakov {
181*081bfeedSGeorgi Djakov 	struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
182*081bfeedSGeorgi Djakov 
183*081bfeedSGeorgi Djakov 	return mux_div_set_src_div(md, md->parent_map[index], md->div);
184*081bfeedSGeorgi Djakov }
185*081bfeedSGeorgi Djakov 
mux_div_set_rate(struct clk_hw * hw,unsigned long rate,unsigned long prate)186*081bfeedSGeorgi Djakov static int mux_div_set_rate(struct clk_hw *hw,
187*081bfeedSGeorgi Djakov 			    unsigned long rate, unsigned long prate)
188*081bfeedSGeorgi Djakov {
189*081bfeedSGeorgi Djakov 	struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
190*081bfeedSGeorgi Djakov 
191*081bfeedSGeorgi Djakov 	return __mux_div_set_rate_and_parent(hw, rate, prate, md->src);
192*081bfeedSGeorgi Djakov }
193*081bfeedSGeorgi Djakov 
mux_div_set_rate_and_parent(struct clk_hw * hw,unsigned long rate,unsigned long prate,u8 index)194*081bfeedSGeorgi Djakov static int mux_div_set_rate_and_parent(struct clk_hw *hw,  unsigned long rate,
195*081bfeedSGeorgi Djakov 				       unsigned long prate, u8 index)
196*081bfeedSGeorgi Djakov {
197*081bfeedSGeorgi Djakov 	struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
198*081bfeedSGeorgi Djakov 
199*081bfeedSGeorgi Djakov 	return __mux_div_set_rate_and_parent(hw, rate, prate,
200*081bfeedSGeorgi Djakov 					     md->parent_map[index]);
201*081bfeedSGeorgi Djakov }
202*081bfeedSGeorgi Djakov 
mux_div_recalc_rate(struct clk_hw * hw,unsigned long prate)203*081bfeedSGeorgi Djakov static unsigned long mux_div_recalc_rate(struct clk_hw *hw, unsigned long prate)
204*081bfeedSGeorgi Djakov {
205*081bfeedSGeorgi Djakov 	struct clk_regmap_mux_div *md = to_clk_regmap_mux_div(hw);
206*081bfeedSGeorgi Djakov 	u32 div, src;
207*081bfeedSGeorgi Djakov 	int i, num_parents = clk_hw_get_num_parents(hw);
208*081bfeedSGeorgi Djakov 	const char *name = clk_hw_get_name(hw);
209*081bfeedSGeorgi Djakov 
210*081bfeedSGeorgi Djakov 	mux_div_get_src_div(md, &src, &div);
211*081bfeedSGeorgi Djakov 	for (i = 0; i < num_parents; i++)
212*081bfeedSGeorgi Djakov 		if (src == md->parent_map[i]) {
213*081bfeedSGeorgi Djakov 			struct clk_hw *p = clk_hw_get_parent_by_index(hw, i);
214*081bfeedSGeorgi Djakov 			unsigned long parent_rate = clk_hw_get_rate(p);
215*081bfeedSGeorgi Djakov 
216*081bfeedSGeorgi Djakov 			return mult_frac(parent_rate, 2, div + 1);
217*081bfeedSGeorgi Djakov 		}
218*081bfeedSGeorgi Djakov 
219*081bfeedSGeorgi Djakov 	pr_err("%s: Can't find parent %d\n", name, src);
220*081bfeedSGeorgi Djakov 	return 0;
221*081bfeedSGeorgi Djakov }
222*081bfeedSGeorgi Djakov 
223*081bfeedSGeorgi Djakov const struct clk_ops clk_regmap_mux_div_ops = {
224*081bfeedSGeorgi Djakov 	.get_parent = mux_div_get_parent,
225*081bfeedSGeorgi Djakov 	.set_parent = mux_div_set_parent,
226*081bfeedSGeorgi Djakov 	.set_rate = mux_div_set_rate,
227*081bfeedSGeorgi Djakov 	.set_rate_and_parent = mux_div_set_rate_and_parent,
228*081bfeedSGeorgi Djakov 	.determine_rate = mux_div_determine_rate,
229*081bfeedSGeorgi Djakov 	.recalc_rate = mux_div_recalc_rate,
230*081bfeedSGeorgi Djakov };
231*081bfeedSGeorgi Djakov EXPORT_SYMBOL_GPL(clk_regmap_mux_div_ops);
232