xref: /linux/drivers/clk/pxa/clk-pxa3xx.c (revision b886d83c5b621abc84ff9616f14c529be3f6b147)
1*b886d83cSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
29bbb8a33SRobert Jarzmik /*
39bbb8a33SRobert Jarzmik  * Marvell PXA3xxx family clocks
49bbb8a33SRobert Jarzmik  *
59bbb8a33SRobert Jarzmik  * Copyright (C) 2014 Robert Jarzmik
69bbb8a33SRobert Jarzmik  *
79bbb8a33SRobert Jarzmik  * Heavily inspired from former arch/arm/mach-pxa/pxa3xx.c
89bbb8a33SRobert Jarzmik  *
99bbb8a33SRobert Jarzmik  * For non-devicetree platforms. Once pxa is fully converted to devicetree, this
109bbb8a33SRobert Jarzmik  * should go away.
119bbb8a33SRobert Jarzmik  */
129bbb8a33SRobert Jarzmik #include <linux/io.h>
139bbb8a33SRobert Jarzmik #include <linux/clk.h>
149bbb8a33SRobert Jarzmik #include <linux/clk-provider.h>
159bbb8a33SRobert Jarzmik #include <linux/clkdev.h>
169bbb8a33SRobert Jarzmik #include <linux/of.h>
179bbb8a33SRobert Jarzmik #include <mach/smemc.h>
189bbb8a33SRobert Jarzmik #include <mach/pxa3xx-regs.h>
199bbb8a33SRobert Jarzmik 
209bbb8a33SRobert Jarzmik #include <dt-bindings/clock/pxa-clock.h>
219bbb8a33SRobert Jarzmik #include "clk-pxa.h"
229bbb8a33SRobert Jarzmik 
239bbb8a33SRobert Jarzmik #define KHz 1000
249bbb8a33SRobert Jarzmik #define MHz (1000 * 1000)
259bbb8a33SRobert Jarzmik 
269bbb8a33SRobert Jarzmik enum {
279bbb8a33SRobert Jarzmik 	PXA_CORE_60Mhz = 0,
289bbb8a33SRobert Jarzmik 	PXA_CORE_RUN,
299bbb8a33SRobert Jarzmik 	PXA_CORE_TURBO,
309bbb8a33SRobert Jarzmik };
319bbb8a33SRobert Jarzmik 
329bbb8a33SRobert Jarzmik enum {
339bbb8a33SRobert Jarzmik 	PXA_BUS_60Mhz = 0,
349bbb8a33SRobert Jarzmik 	PXA_BUS_HSS,
359bbb8a33SRobert Jarzmik };
369bbb8a33SRobert Jarzmik 
379bbb8a33SRobert Jarzmik /* crystal frequency to HSIO bus frequency multiplier (HSS) */
389bbb8a33SRobert Jarzmik static unsigned char hss_mult[4] = { 8, 12, 16, 24 };
399bbb8a33SRobert Jarzmik 
409bbb8a33SRobert Jarzmik /* crystal frequency to static memory controller multiplier (SMCFS) */
419bbb8a33SRobert Jarzmik static unsigned int smcfs_mult[8] = { 6, 0, 8, 0, 0, 16, };
429bbb8a33SRobert Jarzmik static unsigned int df_clkdiv[4] = { 1, 2, 4, 1 };
439bbb8a33SRobert Jarzmik 
449bbb8a33SRobert Jarzmik static const char * const get_freq_khz[] = {
459bbb8a33SRobert Jarzmik 	"core", "ring_osc_60mhz", "run", "cpll", "system_bus"
469bbb8a33SRobert Jarzmik };
479bbb8a33SRobert Jarzmik 
489bbb8a33SRobert Jarzmik /*
499bbb8a33SRobert Jarzmik  * Get the clock frequency as reflected by ACSR and the turbo flag.
509bbb8a33SRobert Jarzmik  * We assume these values have been applied via a fcs.
519bbb8a33SRobert Jarzmik  * If info is not 0 we also display the current settings.
529bbb8a33SRobert Jarzmik  */
539bbb8a33SRobert Jarzmik unsigned int pxa3xx_get_clk_frequency_khz(int info)
549bbb8a33SRobert Jarzmik {
559bbb8a33SRobert Jarzmik 	struct clk *clk;
569bbb8a33SRobert Jarzmik 	unsigned long clks[5];
579bbb8a33SRobert Jarzmik 	int i;
589bbb8a33SRobert Jarzmik 
599bbb8a33SRobert Jarzmik 	for (i = 0; i < 5; i++) {
609bbb8a33SRobert Jarzmik 		clk = clk_get(NULL, get_freq_khz[i]);
619bbb8a33SRobert Jarzmik 		if (IS_ERR(clk)) {
629bbb8a33SRobert Jarzmik 			clks[i] = 0;
639bbb8a33SRobert Jarzmik 		} else {
649bbb8a33SRobert Jarzmik 			clks[i] = clk_get_rate(clk);
659bbb8a33SRobert Jarzmik 			clk_put(clk);
669bbb8a33SRobert Jarzmik 		}
679bbb8a33SRobert Jarzmik 	}
689bbb8a33SRobert Jarzmik 	if (info) {
699bbb8a33SRobert Jarzmik 		pr_info("RO Mode clock: %ld.%02ldMHz\n",
709bbb8a33SRobert Jarzmik 			clks[1] / 1000000, (clks[0] % 1000000) / 10000);
719bbb8a33SRobert Jarzmik 		pr_info("Run Mode clock: %ld.%02ldMHz\n",
729bbb8a33SRobert Jarzmik 			clks[2] / 1000000, (clks[1] % 1000000) / 10000);
739bbb8a33SRobert Jarzmik 		pr_info("Turbo Mode clock: %ld.%02ldMHz\n",
749bbb8a33SRobert Jarzmik 			clks[3] / 1000000, (clks[2] % 1000000) / 10000);
759bbb8a33SRobert Jarzmik 		pr_info("System bus clock: %ld.%02ldMHz\n",
769bbb8a33SRobert Jarzmik 			clks[4] / 1000000, (clks[4] % 1000000) / 10000);
779bbb8a33SRobert Jarzmik 	}
784b5fb7dcSRobert Jarzmik 	return (unsigned int)clks[0] / KHz;
799bbb8a33SRobert Jarzmik }
809bbb8a33SRobert Jarzmik 
819bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_ac97_get_rate(struct clk_hw *hw,
829bbb8a33SRobert Jarzmik 					     unsigned long parent_rate)
839bbb8a33SRobert Jarzmik {
849bbb8a33SRobert Jarzmik 	unsigned long ac97_div, rate;
859bbb8a33SRobert Jarzmik 
869bbb8a33SRobert Jarzmik 	ac97_div = AC97_DIV;
879bbb8a33SRobert Jarzmik 
889bbb8a33SRobert Jarzmik 	/* This may loose precision for some rates but won't for the
899bbb8a33SRobert Jarzmik 	 * standard 24.576MHz.
909bbb8a33SRobert Jarzmik 	 */
919bbb8a33SRobert Jarzmik 	rate = parent_rate / 2;
929bbb8a33SRobert Jarzmik 	rate /= ((ac97_div >> 12) & 0x7fff);
939bbb8a33SRobert Jarzmik 	rate *= (ac97_div & 0xfff);
949bbb8a33SRobert Jarzmik 
959bbb8a33SRobert Jarzmik 	return rate;
969bbb8a33SRobert Jarzmik }
979bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_ac97) = { "spll_624mhz" };
989bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_ac97, "ac97");
999bbb8a33SRobert Jarzmik 
1009bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_smemc_get_rate(struct clk_hw *hw,
1019bbb8a33SRobert Jarzmik 					      unsigned long parent_rate)
1029bbb8a33SRobert Jarzmik {
1039bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
1049bbb8a33SRobert Jarzmik 	unsigned long memclkcfg = __raw_readl(MEMCLKCFG);
1059bbb8a33SRobert Jarzmik 
1069bbb8a33SRobert Jarzmik 	return (parent_rate / 48)  * smcfs_mult[(acsr >> 23) & 0x7] /
1079bbb8a33SRobert Jarzmik 		df_clkdiv[(memclkcfg >> 16) & 0x3];
1089bbb8a33SRobert Jarzmik }
1099bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_smemc) = { "spll_624mhz" };
1109bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_smemc, "smemc");
1119bbb8a33SRobert Jarzmik 
1129bbb8a33SRobert Jarzmik static bool pxa3xx_is_ring_osc_forced(void)
1139bbb8a33SRobert Jarzmik {
1149bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
1159bbb8a33SRobert Jarzmik 
1169bbb8a33SRobert Jarzmik 	return acsr & ACCR_D0CS;
1179bbb8a33SRobert Jarzmik }
1189bbb8a33SRobert Jarzmik 
1199bbb8a33SRobert Jarzmik PARENTS(pxa3xx_pbus) = { "ring_osc_60mhz", "spll_624mhz" };
1209bbb8a33SRobert Jarzmik PARENTS(pxa3xx_32Khz_bus) = { "osc_32_768khz", "osc_32_768khz" };
1219bbb8a33SRobert Jarzmik PARENTS(pxa3xx_13MHz_bus) = { "osc_13mhz", "osc_13mhz" };
1229bbb8a33SRobert Jarzmik PARENTS(pxa3xx_ac97_bus) = { "ring_osc_60mhz", "ac97" };
1239bbb8a33SRobert Jarzmik PARENTS(pxa3xx_sbus) = { "ring_osc_60mhz", "system_bus" };
1249bbb8a33SRobert Jarzmik PARENTS(pxa3xx_smemcbus) = { "ring_osc_60mhz", "smemc" };
1259bbb8a33SRobert Jarzmik 
126b93028c9SRobert Jarzmik #define CKEN_AB(bit) ((CKEN_ ## bit > 31) ? &CKENB : &CKENA)
1279bbb8a33SRobert Jarzmik #define PXA3XX_CKEN(dev_id, con_id, parents, mult_lp, div_lp, mult_hp,	\
1289bbb8a33SRobert Jarzmik 		    div_hp, bit, is_lp, flags)				\
1299bbb8a33SRobert Jarzmik 	PXA_CKEN(dev_id, con_id, bit, parents, mult_lp, div_lp,		\
1309bbb8a33SRobert Jarzmik 		 mult_hp, div_hp, is_lp,  CKEN_AB(bit),			\
1319bbb8a33SRobert Jarzmik 		 (CKEN_ ## bit % 32), flags)
1329bbb8a33SRobert Jarzmik #define PXA3XX_PBUS_CKEN(dev_id, con_id, bit, mult_lp, div_lp,		\
1339bbb8a33SRobert Jarzmik 			 mult_hp, div_hp, delay)			\
1349bbb8a33SRobert Jarzmik 	PXA3XX_CKEN(dev_id, con_id, pxa3xx_pbus_parents, mult_lp,	\
1359bbb8a33SRobert Jarzmik 		    div_lp, mult_hp, div_hp, bit, pxa3xx_is_ring_osc_forced, 0)
1369bbb8a33SRobert Jarzmik #define PXA3XX_CKEN_1RATE(dev_id, con_id, bit, parents)			\
1379bbb8a33SRobert Jarzmik 	PXA_CKEN_1RATE(dev_id, con_id, bit, parents,			\
1389bbb8a33SRobert Jarzmik 		       CKEN_AB(bit), (CKEN_ ## bit % 32), 0)
1399bbb8a33SRobert Jarzmik 
1409bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa3xx_clocks[] __initdata = {
1419bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-uart.0", NULL, FFUART, 1, 4, 1, 42, 1),
1429bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-uart.1", NULL, BTUART, 1, 4, 1, 42, 1),
1439bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-uart.2", NULL, STUART, 1, 4, 1, 42, 1),
1449bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-i2c.0", NULL, I2C, 2, 5, 1, 19, 0),
1459bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-udc", NULL, UDC, 1, 4, 1, 13, 5),
1469bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-ohci", NULL, USBH, 1, 4, 1, 13, 0),
1479bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-u2d", NULL, USB2, 1, 4, 1, 13, 0),
1489bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-pwm.0", NULL, PWM0, 1, 6, 1, 48, 0),
1499bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-pwm.1", NULL, PWM1, 1, 6, 1, 48, 0),
1509bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-mci.0", NULL, MMC1, 1, 4, 1, 24, 0),
1519bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-mci.1", NULL, MMC2, 1, 4, 1, 24, 0),
1529bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-mci.2", NULL, MMC3, 1, 4, 1, 24, 0),
1539bbb8a33SRobert Jarzmik 
1549bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa27x-keypad", NULL, KEYPAD,
1559bbb8a33SRobert Jarzmik 			  pxa3xx_32Khz_bus_parents),
1569bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.0", NULL, SSP1, pxa3xx_13MHz_bus_parents),
1579bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.1", NULL, SSP2, pxa3xx_13MHz_bus_parents),
1589bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.2", NULL, SSP3, pxa3xx_13MHz_bus_parents),
1599bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.3", NULL, SSP4, pxa3xx_13MHz_bus_parents),
1609bbb8a33SRobert Jarzmik 
1619bbb8a33SRobert Jarzmik 	PXA3XX_CKEN(NULL, "AC97CLK", pxa3xx_ac97_bus_parents, 1, 4, 1, 1, AC97,
1629bbb8a33SRobert Jarzmik 		    pxa3xx_is_ring_osc_forced, 0),
1639bbb8a33SRobert Jarzmik 	PXA3XX_CKEN(NULL, "CAMCLK", pxa3xx_sbus_parents, 1, 2, 1, 1, CAMERA,
1649bbb8a33SRobert Jarzmik 		    pxa3xx_is_ring_osc_forced, 0),
1659bbb8a33SRobert Jarzmik 	PXA3XX_CKEN("pxa2xx-fb", NULL, pxa3xx_sbus_parents, 1, 1, 1, 1, LCD,
1669bbb8a33SRobert Jarzmik 		    pxa3xx_is_ring_osc_forced, 0),
1679bbb8a33SRobert Jarzmik 	PXA3XX_CKEN("pxa2xx-pcmcia", NULL, pxa3xx_smemcbus_parents, 1, 4,
1689bbb8a33SRobert Jarzmik 		    1, 1, SMC, pxa3xx_is_ring_osc_forced, CLK_IGNORE_UNUSED),
1699bbb8a33SRobert Jarzmik };
1709bbb8a33SRobert Jarzmik 
1719bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa300_310_clocks[] __initdata = {
1729bbb8a33SRobert Jarzmik 
1739bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0),
1749bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0),
1759bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
1769bbb8a33SRobert Jarzmik };
1779bbb8a33SRobert Jarzmik 
1789bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa320_clocks[] __initdata = {
1799bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 6, 0),
1809bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA320_GCU, 1, 1, 1, 1, 0),
1819bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
1829bbb8a33SRobert Jarzmik };
1839bbb8a33SRobert Jarzmik 
1849bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa93x_clocks[] __initdata = {
1859bbb8a33SRobert Jarzmik 
1869bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0),
1879bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0),
1889bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa93x-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
1899bbb8a33SRobert Jarzmik };
1909bbb8a33SRobert Jarzmik 
1919bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_system_bus_get_rate(struct clk_hw *hw,
1929bbb8a33SRobert Jarzmik 					    unsigned long parent_rate)
1939bbb8a33SRobert Jarzmik {
1949bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
1959bbb8a33SRobert Jarzmik 	unsigned int hss = (acsr >> 14) & 0x3;
1969bbb8a33SRobert Jarzmik 
1979bbb8a33SRobert Jarzmik 	if (pxa3xx_is_ring_osc_forced())
1989bbb8a33SRobert Jarzmik 		return parent_rate;
1999bbb8a33SRobert Jarzmik 	return parent_rate / 48 * hss_mult[hss];
2009bbb8a33SRobert Jarzmik }
2019bbb8a33SRobert Jarzmik 
2029bbb8a33SRobert Jarzmik static u8 clk_pxa3xx_system_bus_get_parent(struct clk_hw *hw)
2039bbb8a33SRobert Jarzmik {
2049bbb8a33SRobert Jarzmik 	if (pxa3xx_is_ring_osc_forced())
2059bbb8a33SRobert Jarzmik 		return PXA_BUS_60Mhz;
2069bbb8a33SRobert Jarzmik 	else
2079bbb8a33SRobert Jarzmik 		return PXA_BUS_HSS;
2089bbb8a33SRobert Jarzmik }
2099bbb8a33SRobert Jarzmik 
2109bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_system_bus) = { "ring_osc_60mhz", "spll_624mhz" };
2119bbb8a33SRobert Jarzmik MUX_RO_RATE_RO_OPS(clk_pxa3xx_system_bus, "system_bus");
2129bbb8a33SRobert Jarzmik 
2139bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_core_get_rate(struct clk_hw *hw,
2149bbb8a33SRobert Jarzmik 					      unsigned long parent_rate)
2159bbb8a33SRobert Jarzmik {
2169bbb8a33SRobert Jarzmik 	return parent_rate;
2179bbb8a33SRobert Jarzmik }
2189bbb8a33SRobert Jarzmik 
2199bbb8a33SRobert Jarzmik static u8 clk_pxa3xx_core_get_parent(struct clk_hw *hw)
2209bbb8a33SRobert Jarzmik {
2219bbb8a33SRobert Jarzmik 	unsigned long xclkcfg;
2229bbb8a33SRobert Jarzmik 	unsigned int t;
2239bbb8a33SRobert Jarzmik 
2249bbb8a33SRobert Jarzmik 	if (pxa3xx_is_ring_osc_forced())
2259bbb8a33SRobert Jarzmik 		return PXA_CORE_60Mhz;
2269bbb8a33SRobert Jarzmik 
2279bbb8a33SRobert Jarzmik 	/* Read XCLKCFG register turbo bit */
2289bbb8a33SRobert Jarzmik 	__asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
2299bbb8a33SRobert Jarzmik 	t = xclkcfg & 0x1;
2309bbb8a33SRobert Jarzmik 
2319bbb8a33SRobert Jarzmik 	if (t)
2329bbb8a33SRobert Jarzmik 		return PXA_CORE_TURBO;
2339bbb8a33SRobert Jarzmik 	return PXA_CORE_RUN;
2349bbb8a33SRobert Jarzmik }
2359bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_core) = { "ring_osc_60mhz", "run", "cpll" };
2369bbb8a33SRobert Jarzmik MUX_RO_RATE_RO_OPS(clk_pxa3xx_core, "core");
2379bbb8a33SRobert Jarzmik 
2389bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_run_get_rate(struct clk_hw *hw,
2399bbb8a33SRobert Jarzmik 					     unsigned long parent_rate)
2409bbb8a33SRobert Jarzmik {
2419bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
2429bbb8a33SRobert Jarzmik 	unsigned int xn = (acsr & ACCR_XN_MASK) >> 8;
2439bbb8a33SRobert Jarzmik 	unsigned int t, xclkcfg;
2449bbb8a33SRobert Jarzmik 
2459bbb8a33SRobert Jarzmik 	/* Read XCLKCFG register turbo bit */
2469bbb8a33SRobert Jarzmik 	__asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
2479bbb8a33SRobert Jarzmik 	t = xclkcfg & 0x1;
2489bbb8a33SRobert Jarzmik 
2499bbb8a33SRobert Jarzmik 	return t ? (parent_rate / xn) * 2 : parent_rate;
2509bbb8a33SRobert Jarzmik }
2519bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_run) = { "cpll" };
2529bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_run, "run");
2539bbb8a33SRobert Jarzmik 
2549bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_cpll_get_rate(struct clk_hw *hw,
2559bbb8a33SRobert Jarzmik 	unsigned long parent_rate)
2569bbb8a33SRobert Jarzmik {
2579bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
2589bbb8a33SRobert Jarzmik 	unsigned int xn = (acsr & ACCR_XN_MASK) >> 8;
2599bbb8a33SRobert Jarzmik 	unsigned int xl = acsr & ACCR_XL_MASK;
2609bbb8a33SRobert Jarzmik 	unsigned int t, xclkcfg;
2619bbb8a33SRobert Jarzmik 
2629bbb8a33SRobert Jarzmik 	/* Read XCLKCFG register turbo bit */
2639bbb8a33SRobert Jarzmik 	__asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
2649bbb8a33SRobert Jarzmik 	t = xclkcfg & 0x1;
2659bbb8a33SRobert Jarzmik 
2669bbb8a33SRobert Jarzmik 	pr_info("RJK: parent_rate=%lu, xl=%u, xn=%u\n", parent_rate, xl, xn);
2679bbb8a33SRobert Jarzmik 	return t ? parent_rate * xl * xn : parent_rate * xl;
2689bbb8a33SRobert Jarzmik }
2699bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_cpll) = { "osc_13mhz" };
2709bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_cpll, "cpll");
2719bbb8a33SRobert Jarzmik 
2729bbb8a33SRobert Jarzmik static void __init pxa3xx_register_core(void)
2739bbb8a33SRobert Jarzmik {
2749bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_cpll();
2759bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_run();
2769bbb8a33SRobert Jarzmik 
2779bbb8a33SRobert Jarzmik 	clkdev_pxa_register(CLK_CORE, "core", NULL,
2789bbb8a33SRobert Jarzmik 			    clk_register_clk_pxa3xx_core());
2799bbb8a33SRobert Jarzmik }
2809bbb8a33SRobert Jarzmik 
2819bbb8a33SRobert Jarzmik static void __init pxa3xx_register_plls(void)
2829bbb8a33SRobert Jarzmik {
2839bbb8a33SRobert Jarzmik 	clk_register_fixed_rate(NULL, "osc_13mhz", NULL,
2842c63935dSStephen Boyd 				CLK_GET_RATE_NOCACHE,
2859bbb8a33SRobert Jarzmik 				13 * MHz);
286fc206543SRobert Jarzmik 	clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL,
2879bbb8a33SRobert Jarzmik 			    clk_register_fixed_rate(NULL, "osc_32_768khz", NULL,
2882c63935dSStephen Boyd 						    CLK_GET_RATE_NOCACHE,
289fc206543SRobert Jarzmik 						    32768));
2909bbb8a33SRobert Jarzmik 	clk_register_fixed_rate(NULL, "ring_osc_120mhz", NULL,
2912c63935dSStephen Boyd 				CLK_GET_RATE_NOCACHE,
2929bbb8a33SRobert Jarzmik 				120 * MHz);
2932c63935dSStephen Boyd 	clk_register_fixed_rate(NULL, "clk_dummy", NULL, 0, 0);
2949bbb8a33SRobert Jarzmik 	clk_register_fixed_factor(NULL, "spll_624mhz", "osc_13mhz", 0, 48, 1);
2959bbb8a33SRobert Jarzmik 	clk_register_fixed_factor(NULL, "ring_osc_60mhz", "ring_osc_120mhz",
2969bbb8a33SRobert Jarzmik 				  0, 1, 2);
2979bbb8a33SRobert Jarzmik }
2989bbb8a33SRobert Jarzmik 
2999bbb8a33SRobert Jarzmik #define DUMMY_CLK(_con_id, _dev_id, _parent) \
3009bbb8a33SRobert Jarzmik 	{ .con_id = _con_id, .dev_id = _dev_id, .parent = _parent }
3019bbb8a33SRobert Jarzmik struct dummy_clk {
3029bbb8a33SRobert Jarzmik 	const char *con_id;
3039bbb8a33SRobert Jarzmik 	const char *dev_id;
3049bbb8a33SRobert Jarzmik 	const char *parent;
3059bbb8a33SRobert Jarzmik };
3069bbb8a33SRobert Jarzmik static struct dummy_clk dummy_clks[] __initdata = {
3079bbb8a33SRobert Jarzmik 	DUMMY_CLK(NULL, "pxa93x-gpio", "osc_13mhz"),
3089bbb8a33SRobert Jarzmik 	DUMMY_CLK(NULL, "sa1100-rtc", "osc_32_768khz"),
3099bbb8a33SRobert Jarzmik 	DUMMY_CLK("UARTCLK", "pxa2xx-ir", "STUART"),
3109bbb8a33SRobert Jarzmik 	DUMMY_CLK(NULL, "pxa3xx-pwri2c.1", "osc_13mhz"),
3119bbb8a33SRobert Jarzmik };
3129bbb8a33SRobert Jarzmik 
3139bbb8a33SRobert Jarzmik static void __init pxa3xx_dummy_clocks_init(void)
3149bbb8a33SRobert Jarzmik {
3159bbb8a33SRobert Jarzmik 	struct clk *clk;
3169bbb8a33SRobert Jarzmik 	struct dummy_clk *d;
3179bbb8a33SRobert Jarzmik 	const char *name;
3189bbb8a33SRobert Jarzmik 	int i;
3199bbb8a33SRobert Jarzmik 
3209bbb8a33SRobert Jarzmik 	for (i = 0; i < ARRAY_SIZE(dummy_clks); i++) {
3219bbb8a33SRobert Jarzmik 		d = &dummy_clks[i];
3229bbb8a33SRobert Jarzmik 		name = d->dev_id ? d->dev_id : d->con_id;
3239bbb8a33SRobert Jarzmik 		clk = clk_register_fixed_factor(NULL, name, d->parent, 0, 1, 1);
3249bbb8a33SRobert Jarzmik 		clk_register_clkdev(clk, d->con_id, d->dev_id);
3259bbb8a33SRobert Jarzmik 	}
3269bbb8a33SRobert Jarzmik }
3279bbb8a33SRobert Jarzmik 
3289bbb8a33SRobert Jarzmik static void __init pxa3xx_base_clocks_init(void)
3299bbb8a33SRobert Jarzmik {
330869de5cfSIgor Grinberg 	struct clk *clk;
331869de5cfSIgor Grinberg 
3329bbb8a33SRobert Jarzmik 	pxa3xx_register_plls();
3339bbb8a33SRobert Jarzmik 	pxa3xx_register_core();
3349bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_system_bus();
3359bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_ac97();
3369bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_smemc();
337869de5cfSIgor Grinberg 	clk = clk_register_gate(NULL, "CLK_POUT",
338869de5cfSIgor Grinberg 				"osc_13mhz", 0, OSCC, 11, 0, NULL);
339869de5cfSIgor Grinberg 	clk_register_clkdev(clk, "CLK_POUT", NULL);
340c7739aebSRobert Jarzmik 	clkdev_pxa_register(CLK_OSTIMER, "OSTIMER0", NULL,
341c7739aebSRobert Jarzmik 			    clk_register_fixed_factor(NULL, "os-timer0",
342c7739aebSRobert Jarzmik 						      "osc_13mhz", 0, 1, 4));
3439bbb8a33SRobert Jarzmik }
3449bbb8a33SRobert Jarzmik 
3459bbb8a33SRobert Jarzmik int __init pxa3xx_clocks_init(void)
3469bbb8a33SRobert Jarzmik {
3479bbb8a33SRobert Jarzmik 	int ret;
3489bbb8a33SRobert Jarzmik 
3499bbb8a33SRobert Jarzmik 	pxa3xx_base_clocks_init();
3509bbb8a33SRobert Jarzmik 	pxa3xx_dummy_clocks_init();
3519bbb8a33SRobert Jarzmik 	ret = clk_pxa_cken_init(pxa3xx_clocks, ARRAY_SIZE(pxa3xx_clocks));
3529bbb8a33SRobert Jarzmik 	if (ret)
3539bbb8a33SRobert Jarzmik 		return ret;
3549bbb8a33SRobert Jarzmik 	if (cpu_is_pxa320())
3559bbb8a33SRobert Jarzmik 		return clk_pxa_cken_init(pxa320_clocks,
3569bbb8a33SRobert Jarzmik 					 ARRAY_SIZE(pxa320_clocks));
3579bbb8a33SRobert Jarzmik 	if (cpu_is_pxa300() || cpu_is_pxa310())
3589bbb8a33SRobert Jarzmik 		return clk_pxa_cken_init(pxa300_310_clocks,
3599bbb8a33SRobert Jarzmik 					 ARRAY_SIZE(pxa300_310_clocks));
3609bbb8a33SRobert Jarzmik 	return clk_pxa_cken_init(pxa93x_clocks, ARRAY_SIZE(pxa93x_clocks));
3619bbb8a33SRobert Jarzmik }
3629bbb8a33SRobert Jarzmik 
3639bbb8a33SRobert Jarzmik static void __init pxa3xx_dt_clocks_init(struct device_node *np)
3649bbb8a33SRobert Jarzmik {
3659bbb8a33SRobert Jarzmik 	pxa3xx_clocks_init();
3669bbb8a33SRobert Jarzmik 	clk_pxa_dt_common_init(np);
3679bbb8a33SRobert Jarzmik }
3689bbb8a33SRobert Jarzmik CLK_OF_DECLARE(pxa_clks, "marvell,pxa300-clocks", pxa3xx_dt_clocks_init);
369