xref: /linux/drivers/clk/pxa/clk-pxa3xx.c (revision 4b5fb7dc9096d949a22651370bb6bf11f21edb30)
19bbb8a33SRobert Jarzmik /*
29bbb8a33SRobert Jarzmik  * Marvell PXA3xxx family clocks
39bbb8a33SRobert Jarzmik  *
49bbb8a33SRobert Jarzmik  * Copyright (C) 2014 Robert Jarzmik
59bbb8a33SRobert Jarzmik  *
69bbb8a33SRobert Jarzmik  * Heavily inspired from former arch/arm/mach-pxa/pxa3xx.c
79bbb8a33SRobert Jarzmik  *
89bbb8a33SRobert Jarzmik  * This program is free software; you can redistribute it and/or modify
99bbb8a33SRobert Jarzmik  * it under the terms of the GNU General Public License as published by
109bbb8a33SRobert Jarzmik  * the Free Software Foundation; version 2 of the License.
119bbb8a33SRobert Jarzmik  *
129bbb8a33SRobert Jarzmik  * For non-devicetree platforms. Once pxa is fully converted to devicetree, this
139bbb8a33SRobert Jarzmik  * should go away.
149bbb8a33SRobert Jarzmik  */
159bbb8a33SRobert Jarzmik #include <linux/io.h>
169bbb8a33SRobert Jarzmik #include <linux/clk.h>
179bbb8a33SRobert Jarzmik #include <linux/clk-provider.h>
189bbb8a33SRobert Jarzmik #include <linux/clkdev.h>
199bbb8a33SRobert Jarzmik #include <linux/of.h>
209bbb8a33SRobert Jarzmik #include <mach/smemc.h>
219bbb8a33SRobert Jarzmik #include <mach/pxa3xx-regs.h>
229bbb8a33SRobert Jarzmik 
239bbb8a33SRobert Jarzmik #include <dt-bindings/clock/pxa-clock.h>
249bbb8a33SRobert Jarzmik #include "clk-pxa.h"
259bbb8a33SRobert Jarzmik 
269bbb8a33SRobert Jarzmik #define KHz 1000
279bbb8a33SRobert Jarzmik #define MHz (1000 * 1000)
289bbb8a33SRobert Jarzmik 
299bbb8a33SRobert Jarzmik enum {
309bbb8a33SRobert Jarzmik 	PXA_CORE_60Mhz = 0,
319bbb8a33SRobert Jarzmik 	PXA_CORE_RUN,
329bbb8a33SRobert Jarzmik 	PXA_CORE_TURBO,
339bbb8a33SRobert Jarzmik };
349bbb8a33SRobert Jarzmik 
359bbb8a33SRobert Jarzmik enum {
369bbb8a33SRobert Jarzmik 	PXA_BUS_60Mhz = 0,
379bbb8a33SRobert Jarzmik 	PXA_BUS_HSS,
389bbb8a33SRobert Jarzmik };
399bbb8a33SRobert Jarzmik 
409bbb8a33SRobert Jarzmik /* crystal frequency to HSIO bus frequency multiplier (HSS) */
419bbb8a33SRobert Jarzmik static unsigned char hss_mult[4] = { 8, 12, 16, 24 };
429bbb8a33SRobert Jarzmik 
439bbb8a33SRobert Jarzmik /* crystal frequency to static memory controller multiplier (SMCFS) */
449bbb8a33SRobert Jarzmik static unsigned int smcfs_mult[8] = { 6, 0, 8, 0, 0, 16, };
459bbb8a33SRobert Jarzmik static unsigned int df_clkdiv[4] = { 1, 2, 4, 1 };
469bbb8a33SRobert Jarzmik 
479bbb8a33SRobert Jarzmik static const char * const get_freq_khz[] = {
489bbb8a33SRobert Jarzmik 	"core", "ring_osc_60mhz", "run", "cpll", "system_bus"
499bbb8a33SRobert Jarzmik };
509bbb8a33SRobert Jarzmik 
519bbb8a33SRobert Jarzmik /*
529bbb8a33SRobert Jarzmik  * Get the clock frequency as reflected by ACSR and the turbo flag.
539bbb8a33SRobert Jarzmik  * We assume these values have been applied via a fcs.
549bbb8a33SRobert Jarzmik  * If info is not 0 we also display the current settings.
559bbb8a33SRobert Jarzmik  */
569bbb8a33SRobert Jarzmik unsigned int pxa3xx_get_clk_frequency_khz(int info)
579bbb8a33SRobert Jarzmik {
589bbb8a33SRobert Jarzmik 	struct clk *clk;
599bbb8a33SRobert Jarzmik 	unsigned long clks[5];
609bbb8a33SRobert Jarzmik 	int i;
619bbb8a33SRobert Jarzmik 
629bbb8a33SRobert Jarzmik 	for (i = 0; i < 5; i++) {
639bbb8a33SRobert Jarzmik 		clk = clk_get(NULL, get_freq_khz[i]);
649bbb8a33SRobert Jarzmik 		if (IS_ERR(clk)) {
659bbb8a33SRobert Jarzmik 			clks[i] = 0;
669bbb8a33SRobert Jarzmik 		} else {
679bbb8a33SRobert Jarzmik 			clks[i] = clk_get_rate(clk);
689bbb8a33SRobert Jarzmik 			clk_put(clk);
699bbb8a33SRobert Jarzmik 		}
709bbb8a33SRobert Jarzmik 	}
719bbb8a33SRobert Jarzmik 	if (info) {
729bbb8a33SRobert Jarzmik 		pr_info("RO Mode clock: %ld.%02ldMHz\n",
739bbb8a33SRobert Jarzmik 			clks[1] / 1000000, (clks[0] % 1000000) / 10000);
749bbb8a33SRobert Jarzmik 		pr_info("Run Mode clock: %ld.%02ldMHz\n",
759bbb8a33SRobert Jarzmik 			clks[2] / 1000000, (clks[1] % 1000000) / 10000);
769bbb8a33SRobert Jarzmik 		pr_info("Turbo Mode clock: %ld.%02ldMHz\n",
779bbb8a33SRobert Jarzmik 			clks[3] / 1000000, (clks[2] % 1000000) / 10000);
789bbb8a33SRobert Jarzmik 		pr_info("System bus clock: %ld.%02ldMHz\n",
799bbb8a33SRobert Jarzmik 			clks[4] / 1000000, (clks[4] % 1000000) / 10000);
809bbb8a33SRobert Jarzmik 	}
81*4b5fb7dcSRobert Jarzmik 	return (unsigned int)clks[0] / KHz;
829bbb8a33SRobert Jarzmik }
839bbb8a33SRobert Jarzmik 
849bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_ac97_get_rate(struct clk_hw *hw,
859bbb8a33SRobert Jarzmik 					     unsigned long parent_rate)
869bbb8a33SRobert Jarzmik {
879bbb8a33SRobert Jarzmik 	unsigned long ac97_div, rate;
889bbb8a33SRobert Jarzmik 
899bbb8a33SRobert Jarzmik 	ac97_div = AC97_DIV;
909bbb8a33SRobert Jarzmik 
919bbb8a33SRobert Jarzmik 	/* This may loose precision for some rates but won't for the
929bbb8a33SRobert Jarzmik 	 * standard 24.576MHz.
939bbb8a33SRobert Jarzmik 	 */
949bbb8a33SRobert Jarzmik 	rate = parent_rate / 2;
959bbb8a33SRobert Jarzmik 	rate /= ((ac97_div >> 12) & 0x7fff);
969bbb8a33SRobert Jarzmik 	rate *= (ac97_div & 0xfff);
979bbb8a33SRobert Jarzmik 
989bbb8a33SRobert Jarzmik 	return rate;
999bbb8a33SRobert Jarzmik }
1009bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_ac97) = { "spll_624mhz" };
1019bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_ac97, "ac97");
1029bbb8a33SRobert Jarzmik 
1039bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_smemc_get_rate(struct clk_hw *hw,
1049bbb8a33SRobert Jarzmik 					      unsigned long parent_rate)
1059bbb8a33SRobert Jarzmik {
1069bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
1079bbb8a33SRobert Jarzmik 	unsigned long memclkcfg = __raw_readl(MEMCLKCFG);
1089bbb8a33SRobert Jarzmik 
1099bbb8a33SRobert Jarzmik 	return (parent_rate / 48)  * smcfs_mult[(acsr >> 23) & 0x7] /
1109bbb8a33SRobert Jarzmik 		df_clkdiv[(memclkcfg >> 16) & 0x3];
1119bbb8a33SRobert Jarzmik }
1129bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_smemc) = { "spll_624mhz" };
1139bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_smemc, "smemc");
1149bbb8a33SRobert Jarzmik 
1159bbb8a33SRobert Jarzmik static bool pxa3xx_is_ring_osc_forced(void)
1169bbb8a33SRobert Jarzmik {
1179bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
1189bbb8a33SRobert Jarzmik 
1199bbb8a33SRobert Jarzmik 	return acsr & ACCR_D0CS;
1209bbb8a33SRobert Jarzmik }
1219bbb8a33SRobert Jarzmik 
1229bbb8a33SRobert Jarzmik PARENTS(pxa3xx_pbus) = { "ring_osc_60mhz", "spll_624mhz" };
1239bbb8a33SRobert Jarzmik PARENTS(pxa3xx_32Khz_bus) = { "osc_32_768khz", "osc_32_768khz" };
1249bbb8a33SRobert Jarzmik PARENTS(pxa3xx_13MHz_bus) = { "osc_13mhz", "osc_13mhz" };
1259bbb8a33SRobert Jarzmik PARENTS(pxa3xx_ac97_bus) = { "ring_osc_60mhz", "ac97" };
1269bbb8a33SRobert Jarzmik PARENTS(pxa3xx_sbus) = { "ring_osc_60mhz", "system_bus" };
1279bbb8a33SRobert Jarzmik PARENTS(pxa3xx_smemcbus) = { "ring_osc_60mhz", "smemc" };
1289bbb8a33SRobert Jarzmik 
1299bbb8a33SRobert Jarzmik #define CKEN_AB(bit) ((CKEN_ ## bit > 31) ? &CKENA : &CKENB)
1309bbb8a33SRobert Jarzmik #define PXA3XX_CKEN(dev_id, con_id, parents, mult_lp, div_lp, mult_hp,	\
1319bbb8a33SRobert Jarzmik 		    div_hp, bit, is_lp, flags)				\
1329bbb8a33SRobert Jarzmik 	PXA_CKEN(dev_id, con_id, bit, parents, mult_lp, div_lp,		\
1339bbb8a33SRobert Jarzmik 		 mult_hp, div_hp, is_lp,  CKEN_AB(bit),			\
1349bbb8a33SRobert Jarzmik 		 (CKEN_ ## bit % 32), flags)
1359bbb8a33SRobert Jarzmik #define PXA3XX_PBUS_CKEN(dev_id, con_id, bit, mult_lp, div_lp,		\
1369bbb8a33SRobert Jarzmik 			 mult_hp, div_hp, delay)			\
1379bbb8a33SRobert Jarzmik 	PXA3XX_CKEN(dev_id, con_id, pxa3xx_pbus_parents, mult_lp,	\
1389bbb8a33SRobert Jarzmik 		    div_lp, mult_hp, div_hp, bit, pxa3xx_is_ring_osc_forced, 0)
1399bbb8a33SRobert Jarzmik #define PXA3XX_CKEN_1RATE(dev_id, con_id, bit, parents)			\
1409bbb8a33SRobert Jarzmik 	PXA_CKEN_1RATE(dev_id, con_id, bit, parents,			\
1419bbb8a33SRobert Jarzmik 		       CKEN_AB(bit), (CKEN_ ## bit % 32), 0)
1429bbb8a33SRobert Jarzmik 
1439bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa3xx_clocks[] __initdata = {
1449bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-uart.0", NULL, FFUART, 1, 4, 1, 42, 1),
1459bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-uart.1", NULL, BTUART, 1, 4, 1, 42, 1),
1469bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-uart.2", NULL, STUART, 1, 4, 1, 42, 1),
1479bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-i2c.0", NULL, I2C, 2, 5, 1, 19, 0),
1489bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-udc", NULL, UDC, 1, 4, 1, 13, 5),
1499bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-ohci", NULL, USBH, 1, 4, 1, 13, 0),
1509bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-u2d", NULL, USB2, 1, 4, 1, 13, 0),
1519bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-pwm.0", NULL, PWM0, 1, 6, 1, 48, 0),
1529bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-pwm.1", NULL, PWM1, 1, 6, 1, 48, 0),
1539bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-mci.0", NULL, MMC1, 1, 4, 1, 24, 0),
1549bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-mci.1", NULL, MMC2, 1, 4, 1, 24, 0),
1559bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-mci.2", NULL, MMC3, 1, 4, 1, 24, 0),
1569bbb8a33SRobert Jarzmik 
1579bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa27x-keypad", NULL, KEYPAD,
1589bbb8a33SRobert Jarzmik 			  pxa3xx_32Khz_bus_parents),
1599bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.0", NULL, SSP1, pxa3xx_13MHz_bus_parents),
1609bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.1", NULL, SSP2, pxa3xx_13MHz_bus_parents),
1619bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.2", NULL, SSP3, pxa3xx_13MHz_bus_parents),
1629bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.3", NULL, SSP4, pxa3xx_13MHz_bus_parents),
1639bbb8a33SRobert Jarzmik 
1649bbb8a33SRobert Jarzmik 	PXA3XX_CKEN(NULL, "AC97CLK", pxa3xx_ac97_bus_parents, 1, 4, 1, 1, AC97,
1659bbb8a33SRobert Jarzmik 		    pxa3xx_is_ring_osc_forced, 0),
1669bbb8a33SRobert Jarzmik 	PXA3XX_CKEN(NULL, "CAMCLK", pxa3xx_sbus_parents, 1, 2, 1, 1, CAMERA,
1679bbb8a33SRobert Jarzmik 		    pxa3xx_is_ring_osc_forced, 0),
1689bbb8a33SRobert Jarzmik 	PXA3XX_CKEN("pxa2xx-fb", NULL, pxa3xx_sbus_parents, 1, 1, 1, 1, LCD,
1699bbb8a33SRobert Jarzmik 		    pxa3xx_is_ring_osc_forced, 0),
1709bbb8a33SRobert Jarzmik 	PXA3XX_CKEN("pxa2xx-pcmcia", NULL, pxa3xx_smemcbus_parents, 1, 4,
1719bbb8a33SRobert Jarzmik 		    1, 1, SMC, pxa3xx_is_ring_osc_forced, CLK_IGNORE_UNUSED),
1729bbb8a33SRobert Jarzmik };
1739bbb8a33SRobert Jarzmik 
1749bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa300_310_clocks[] __initdata = {
1759bbb8a33SRobert Jarzmik 
1769bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0),
1779bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0),
1789bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
1799bbb8a33SRobert Jarzmik };
1809bbb8a33SRobert Jarzmik 
1819bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa320_clocks[] __initdata = {
1829bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 6, 0),
1839bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA320_GCU, 1, 1, 1, 1, 0),
1849bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
1859bbb8a33SRobert Jarzmik };
1869bbb8a33SRobert Jarzmik 
1879bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa93x_clocks[] __initdata = {
1889bbb8a33SRobert Jarzmik 
1899bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0),
1909bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0),
1919bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa93x-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
1929bbb8a33SRobert Jarzmik };
1939bbb8a33SRobert Jarzmik 
1949bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_system_bus_get_rate(struct clk_hw *hw,
1959bbb8a33SRobert Jarzmik 					    unsigned long parent_rate)
1969bbb8a33SRobert Jarzmik {
1979bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
1989bbb8a33SRobert Jarzmik 	unsigned int hss = (acsr >> 14) & 0x3;
1999bbb8a33SRobert Jarzmik 
2009bbb8a33SRobert Jarzmik 	if (pxa3xx_is_ring_osc_forced())
2019bbb8a33SRobert Jarzmik 		return parent_rate;
2029bbb8a33SRobert Jarzmik 	return parent_rate / 48 * hss_mult[hss];
2039bbb8a33SRobert Jarzmik }
2049bbb8a33SRobert Jarzmik 
2059bbb8a33SRobert Jarzmik static u8 clk_pxa3xx_system_bus_get_parent(struct clk_hw *hw)
2069bbb8a33SRobert Jarzmik {
2079bbb8a33SRobert Jarzmik 	if (pxa3xx_is_ring_osc_forced())
2089bbb8a33SRobert Jarzmik 		return PXA_BUS_60Mhz;
2099bbb8a33SRobert Jarzmik 	else
2109bbb8a33SRobert Jarzmik 		return PXA_BUS_HSS;
2119bbb8a33SRobert Jarzmik }
2129bbb8a33SRobert Jarzmik 
2139bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_system_bus) = { "ring_osc_60mhz", "spll_624mhz" };
2149bbb8a33SRobert Jarzmik MUX_RO_RATE_RO_OPS(clk_pxa3xx_system_bus, "system_bus");
2159bbb8a33SRobert Jarzmik 
2169bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_core_get_rate(struct clk_hw *hw,
2179bbb8a33SRobert Jarzmik 					      unsigned long parent_rate)
2189bbb8a33SRobert Jarzmik {
2199bbb8a33SRobert Jarzmik 	return parent_rate;
2209bbb8a33SRobert Jarzmik }
2219bbb8a33SRobert Jarzmik 
2229bbb8a33SRobert Jarzmik static u8 clk_pxa3xx_core_get_parent(struct clk_hw *hw)
2239bbb8a33SRobert Jarzmik {
2249bbb8a33SRobert Jarzmik 	unsigned long xclkcfg;
2259bbb8a33SRobert Jarzmik 	unsigned int t;
2269bbb8a33SRobert Jarzmik 
2279bbb8a33SRobert Jarzmik 	if (pxa3xx_is_ring_osc_forced())
2289bbb8a33SRobert Jarzmik 		return PXA_CORE_60Mhz;
2299bbb8a33SRobert Jarzmik 
2309bbb8a33SRobert Jarzmik 	/* Read XCLKCFG register turbo bit */
2319bbb8a33SRobert Jarzmik 	__asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
2329bbb8a33SRobert Jarzmik 	t = xclkcfg & 0x1;
2339bbb8a33SRobert Jarzmik 
2349bbb8a33SRobert Jarzmik 	if (t)
2359bbb8a33SRobert Jarzmik 		return PXA_CORE_TURBO;
2369bbb8a33SRobert Jarzmik 	return PXA_CORE_RUN;
2379bbb8a33SRobert Jarzmik }
2389bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_core) = { "ring_osc_60mhz", "run", "cpll" };
2399bbb8a33SRobert Jarzmik MUX_RO_RATE_RO_OPS(clk_pxa3xx_core, "core");
2409bbb8a33SRobert Jarzmik 
2419bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_run_get_rate(struct clk_hw *hw,
2429bbb8a33SRobert Jarzmik 					     unsigned long parent_rate)
2439bbb8a33SRobert Jarzmik {
2449bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
2459bbb8a33SRobert Jarzmik 	unsigned int xn = (acsr & ACCR_XN_MASK) >> 8;
2469bbb8a33SRobert Jarzmik 	unsigned int t, xclkcfg;
2479bbb8a33SRobert Jarzmik 
2489bbb8a33SRobert Jarzmik 	/* Read XCLKCFG register turbo bit */
2499bbb8a33SRobert Jarzmik 	__asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
2509bbb8a33SRobert Jarzmik 	t = xclkcfg & 0x1;
2519bbb8a33SRobert Jarzmik 
2529bbb8a33SRobert Jarzmik 	return t ? (parent_rate / xn) * 2 : parent_rate;
2539bbb8a33SRobert Jarzmik }
2549bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_run) = { "cpll" };
2559bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_run, "run");
2569bbb8a33SRobert Jarzmik 
2579bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_cpll_get_rate(struct clk_hw *hw,
2589bbb8a33SRobert Jarzmik 	unsigned long parent_rate)
2599bbb8a33SRobert Jarzmik {
2609bbb8a33SRobert Jarzmik 	unsigned long acsr = ACSR;
2619bbb8a33SRobert Jarzmik 	unsigned int xn = (acsr & ACCR_XN_MASK) >> 8;
2629bbb8a33SRobert Jarzmik 	unsigned int xl = acsr & ACCR_XL_MASK;
2639bbb8a33SRobert Jarzmik 	unsigned int t, xclkcfg;
2649bbb8a33SRobert Jarzmik 
2659bbb8a33SRobert Jarzmik 	/* Read XCLKCFG register turbo bit */
2669bbb8a33SRobert Jarzmik 	__asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
2679bbb8a33SRobert Jarzmik 	t = xclkcfg & 0x1;
2689bbb8a33SRobert Jarzmik 
2699bbb8a33SRobert Jarzmik 	pr_info("RJK: parent_rate=%lu, xl=%u, xn=%u\n", parent_rate, xl, xn);
2709bbb8a33SRobert Jarzmik 	return t ? parent_rate * xl * xn : parent_rate * xl;
2719bbb8a33SRobert Jarzmik }
2729bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_cpll) = { "osc_13mhz" };
2739bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_cpll, "cpll");
2749bbb8a33SRobert Jarzmik 
2759bbb8a33SRobert Jarzmik static void __init pxa3xx_register_core(void)
2769bbb8a33SRobert Jarzmik {
2779bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_cpll();
2789bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_run();
2799bbb8a33SRobert Jarzmik 
2809bbb8a33SRobert Jarzmik 	clkdev_pxa_register(CLK_CORE, "core", NULL,
2819bbb8a33SRobert Jarzmik 			    clk_register_clk_pxa3xx_core());
2829bbb8a33SRobert Jarzmik }
2839bbb8a33SRobert Jarzmik 
2849bbb8a33SRobert Jarzmik static void __init pxa3xx_register_plls(void)
2859bbb8a33SRobert Jarzmik {
2869bbb8a33SRobert Jarzmik 	clk_register_fixed_rate(NULL, "osc_13mhz", NULL,
2879bbb8a33SRobert Jarzmik 				CLK_GET_RATE_NOCACHE | CLK_IS_ROOT,
2889bbb8a33SRobert Jarzmik 				13 * MHz);
2899bbb8a33SRobert Jarzmik 	clk_register_fixed_rate(NULL, "osc_32_768khz", NULL,
2909bbb8a33SRobert Jarzmik 				CLK_GET_RATE_NOCACHE | CLK_IS_ROOT,
2919bbb8a33SRobert Jarzmik 				32768);
2929bbb8a33SRobert Jarzmik 	clk_register_fixed_rate(NULL, "ring_osc_120mhz", NULL,
2939bbb8a33SRobert Jarzmik 				CLK_GET_RATE_NOCACHE | CLK_IS_ROOT,
2949bbb8a33SRobert Jarzmik 				120 * MHz);
2959bbb8a33SRobert Jarzmik 	clk_register_fixed_rate(NULL, "clk_dummy", NULL, CLK_IS_ROOT, 0);
2969bbb8a33SRobert Jarzmik 	clk_register_fixed_factor(NULL, "spll_624mhz", "osc_13mhz", 0, 48, 1);
2979bbb8a33SRobert Jarzmik 	clk_register_fixed_factor(NULL, "ring_osc_60mhz", "ring_osc_120mhz",
2989bbb8a33SRobert Jarzmik 				  0, 1, 2);
2999bbb8a33SRobert Jarzmik }
3009bbb8a33SRobert Jarzmik 
3019bbb8a33SRobert Jarzmik #define DUMMY_CLK(_con_id, _dev_id, _parent) \
3029bbb8a33SRobert Jarzmik 	{ .con_id = _con_id, .dev_id = _dev_id, .parent = _parent }
3039bbb8a33SRobert Jarzmik struct dummy_clk {
3049bbb8a33SRobert Jarzmik 	const char *con_id;
3059bbb8a33SRobert Jarzmik 	const char *dev_id;
3069bbb8a33SRobert Jarzmik 	const char *parent;
3079bbb8a33SRobert Jarzmik };
3089bbb8a33SRobert Jarzmik static struct dummy_clk dummy_clks[] __initdata = {
3099bbb8a33SRobert Jarzmik 	DUMMY_CLK(NULL, "pxa93x-gpio", "osc_13mhz"),
3109bbb8a33SRobert Jarzmik 	DUMMY_CLK(NULL, "sa1100-rtc", "osc_32_768khz"),
3119bbb8a33SRobert Jarzmik 	DUMMY_CLK("UARTCLK", "pxa2xx-ir", "STUART"),
3129bbb8a33SRobert Jarzmik 	DUMMY_CLK(NULL, "pxa3xx-pwri2c.1", "osc_13mhz"),
3139bbb8a33SRobert Jarzmik };
3149bbb8a33SRobert Jarzmik 
3159bbb8a33SRobert Jarzmik static void __init pxa3xx_dummy_clocks_init(void)
3169bbb8a33SRobert Jarzmik {
3179bbb8a33SRobert Jarzmik 	struct clk *clk;
3189bbb8a33SRobert Jarzmik 	struct dummy_clk *d;
3199bbb8a33SRobert Jarzmik 	const char *name;
3209bbb8a33SRobert Jarzmik 	int i;
3219bbb8a33SRobert Jarzmik 
3229bbb8a33SRobert Jarzmik 	for (i = 0; i < ARRAY_SIZE(dummy_clks); i++) {
3239bbb8a33SRobert Jarzmik 		d = &dummy_clks[i];
3249bbb8a33SRobert Jarzmik 		name = d->dev_id ? d->dev_id : d->con_id;
3259bbb8a33SRobert Jarzmik 		clk = clk_register_fixed_factor(NULL, name, d->parent, 0, 1, 1);
3269bbb8a33SRobert Jarzmik 		clk_register_clkdev(clk, d->con_id, d->dev_id);
3279bbb8a33SRobert Jarzmik 	}
3289bbb8a33SRobert Jarzmik }
3299bbb8a33SRobert Jarzmik 
3309bbb8a33SRobert Jarzmik static void __init pxa3xx_base_clocks_init(void)
3319bbb8a33SRobert Jarzmik {
3329bbb8a33SRobert Jarzmik 	pxa3xx_register_plls();
3339bbb8a33SRobert Jarzmik 	pxa3xx_register_core();
3349bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_system_bus();
3359bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_ac97();
3369bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_smemc();
3379bbb8a33SRobert Jarzmik 	clk_register_gate(NULL, "CLK_POUT", "osc_13mhz", 0,
3389bbb8a33SRobert Jarzmik 			  (void __iomem *)&OSCC, 11, 0, NULL);
339c7739aebSRobert Jarzmik 	clkdev_pxa_register(CLK_OSTIMER, "OSTIMER0", NULL,
340c7739aebSRobert Jarzmik 			    clk_register_fixed_factor(NULL, "os-timer0",
341c7739aebSRobert Jarzmik 						      "osc_13mhz", 0, 1, 4));
3429bbb8a33SRobert Jarzmik }
3439bbb8a33SRobert Jarzmik 
3449bbb8a33SRobert Jarzmik int __init pxa3xx_clocks_init(void)
3459bbb8a33SRobert Jarzmik {
3469bbb8a33SRobert Jarzmik 	int ret;
3479bbb8a33SRobert Jarzmik 
3489bbb8a33SRobert Jarzmik 	pxa3xx_base_clocks_init();
3499bbb8a33SRobert Jarzmik 	pxa3xx_dummy_clocks_init();
3509bbb8a33SRobert Jarzmik 	ret = clk_pxa_cken_init(pxa3xx_clocks, ARRAY_SIZE(pxa3xx_clocks));
3519bbb8a33SRobert Jarzmik 	if (ret)
3529bbb8a33SRobert Jarzmik 		return ret;
3539bbb8a33SRobert Jarzmik 	if (cpu_is_pxa320())
3549bbb8a33SRobert Jarzmik 		return clk_pxa_cken_init(pxa320_clocks,
3559bbb8a33SRobert Jarzmik 					 ARRAY_SIZE(pxa320_clocks));
3569bbb8a33SRobert Jarzmik 	if (cpu_is_pxa300() || cpu_is_pxa310())
3579bbb8a33SRobert Jarzmik 		return clk_pxa_cken_init(pxa300_310_clocks,
3589bbb8a33SRobert Jarzmik 					 ARRAY_SIZE(pxa300_310_clocks));
3599bbb8a33SRobert Jarzmik 	return clk_pxa_cken_init(pxa93x_clocks, ARRAY_SIZE(pxa93x_clocks));
3609bbb8a33SRobert Jarzmik }
3619bbb8a33SRobert Jarzmik 
3629bbb8a33SRobert Jarzmik static void __init pxa3xx_dt_clocks_init(struct device_node *np)
3639bbb8a33SRobert Jarzmik {
3649bbb8a33SRobert Jarzmik 	pxa3xx_clocks_init();
3659bbb8a33SRobert Jarzmik 	clk_pxa_dt_common_init(np);
3669bbb8a33SRobert Jarzmik }
3679bbb8a33SRobert Jarzmik CLK_OF_DECLARE(pxa_clks, "marvell,pxa300-clocks", pxa3xx_dt_clocks_init);
368