xref: /linux/drivers/clk/pxa/clk-pxa3xx.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1b886d83cSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
29bbb8a33SRobert Jarzmik /*
39bbb8a33SRobert Jarzmik  * Marvell PXA3xxx family clocks
49bbb8a33SRobert Jarzmik  *
59bbb8a33SRobert Jarzmik  * Copyright (C) 2014 Robert Jarzmik
69bbb8a33SRobert Jarzmik  *
79bbb8a33SRobert Jarzmik  * Heavily inspired from former arch/arm/mach-pxa/pxa3xx.c
89bbb8a33SRobert Jarzmik  *
99bbb8a33SRobert Jarzmik  * For non-devicetree platforms. Once pxa is fully converted to devicetree, this
109bbb8a33SRobert Jarzmik  * should go away.
119bbb8a33SRobert Jarzmik  */
129bbb8a33SRobert Jarzmik #include <linux/io.h>
139bbb8a33SRobert Jarzmik #include <linux/clk.h>
149bbb8a33SRobert Jarzmik #include <linux/clk-provider.h>
159bbb8a33SRobert Jarzmik #include <linux/clkdev.h>
169bbb8a33SRobert Jarzmik #include <linux/of.h>
1708d3df8cSArnd Bergmann #include <linux/soc/pxa/cpu.h>
18fd13f811SArnd Bergmann #include <linux/soc/pxa/smemc.h>
195c6603e7SArnd Bergmann #include <linux/clk/pxa.h>
209bbb8a33SRobert Jarzmik 
219bbb8a33SRobert Jarzmik #include <dt-bindings/clock/pxa-clock.h>
229bbb8a33SRobert Jarzmik #include "clk-pxa.h"
239bbb8a33SRobert Jarzmik 
249bbb8a33SRobert Jarzmik #define KHz 1000
259bbb8a33SRobert Jarzmik #define MHz (1000 * 1000)
269bbb8a33SRobert Jarzmik 
273c816d95SArnd Bergmann #define ACCR			(0x0000)	/* Application Subsystem Clock Configuration Register */
283c816d95SArnd Bergmann #define ACSR			(0x0004)	/* Application Subsystem Clock Status Register */
293c816d95SArnd Bergmann #define AICSR			(0x0008)	/* Application Subsystem Interrupt Control/Status Register */
303c816d95SArnd Bergmann #define CKENA			(0x000C)	/* A Clock Enable Register */
313c816d95SArnd Bergmann #define CKENB			(0x0010)	/* B Clock Enable Register */
323c816d95SArnd Bergmann #define CKENC			(0x0024)	/* C Clock Enable Register */
333c816d95SArnd Bergmann #define AC97_DIV		(0x0014)	/* AC97 clock divisor value register */
343c816d95SArnd Bergmann 
353c816d95SArnd Bergmann #define ACCR_XPDIS		(1 << 31)	/* Core PLL Output Disable */
363c816d95SArnd Bergmann #define ACCR_SPDIS		(1 << 30)	/* System PLL Output Disable */
373c816d95SArnd Bergmann #define ACCR_D0CS		(1 << 26)	/* D0 Mode Clock Select */
383c816d95SArnd Bergmann #define ACCR_PCCE		(1 << 11)	/* Power Mode Change Clock Enable */
393c816d95SArnd Bergmann #define ACCR_DDR_D0CS		(1 << 7)	/* DDR SDRAM clock frequency in D0CS (PXA31x only) */
403c816d95SArnd Bergmann 
413c816d95SArnd Bergmann #define ACCR_SMCFS_MASK		(0x7 << 23)	/* Static Memory Controller Frequency Select */
423c816d95SArnd Bergmann #define ACCR_SFLFS_MASK		(0x3 << 18)	/* Frequency Select for Internal Memory Controller */
433c816d95SArnd Bergmann #define ACCR_XSPCLK_MASK	(0x3 << 16)	/* Core Frequency during Frequency Change */
443c816d95SArnd Bergmann #define ACCR_HSS_MASK		(0x3 << 14)	/* System Bus-Clock Frequency Select */
453c816d95SArnd Bergmann #define ACCR_DMCFS_MASK		(0x3 << 12)	/* Dynamic Memory Controller Clock Frequency Select */
463c816d95SArnd Bergmann #define ACCR_XN_MASK		(0x7 << 8)	/* Core PLL Turbo-Mode-to-Run-Mode Ratio */
473c816d95SArnd Bergmann #define ACCR_XL_MASK		(0x1f)		/* Core PLL Run-Mode-to-Oscillator Ratio */
483c816d95SArnd Bergmann 
493c816d95SArnd Bergmann #define ACCR_SMCFS(x)		(((x) & 0x7) << 23)
503c816d95SArnd Bergmann #define ACCR_SFLFS(x)		(((x) & 0x3) << 18)
513c816d95SArnd Bergmann #define ACCR_XSPCLK(x)		(((x) & 0x3) << 16)
523c816d95SArnd Bergmann #define ACCR_HSS(x)		(((x) & 0x3) << 14)
533c816d95SArnd Bergmann #define ACCR_DMCFS(x)		(((x) & 0x3) << 12)
543c816d95SArnd Bergmann #define ACCR_XN(x)		(((x) & 0x7) << 8)
553c816d95SArnd Bergmann #define ACCR_XL(x)		((x) & 0x1f)
563c816d95SArnd Bergmann 
573c816d95SArnd Bergmann /*
583c816d95SArnd Bergmann  * Clock Enable Bit
593c816d95SArnd Bergmann  */
603c816d95SArnd Bergmann #define CKEN_LCD	1	/* < LCD Clock Enable */
613c816d95SArnd Bergmann #define CKEN_USBH	2	/* < USB host clock enable */
623c816d95SArnd Bergmann #define CKEN_CAMERA	3	/* < Camera interface clock enable */
633c816d95SArnd Bergmann #define CKEN_NAND	4	/* < NAND Flash Controller Clock Enable */
643c816d95SArnd Bergmann #define CKEN_USB2	6	/* < USB 2.0 client clock enable. */
653c816d95SArnd Bergmann #define CKEN_DMC	8	/* < Dynamic Memory Controller clock enable */
663c816d95SArnd Bergmann #define CKEN_SMC	9	/* < Static Memory Controller clock enable */
673c816d95SArnd Bergmann #define CKEN_ISC	10	/* < Internal SRAM Controller clock enable */
683c816d95SArnd Bergmann #define CKEN_BOOT	11	/* < Boot rom clock enable */
693c816d95SArnd Bergmann #define CKEN_MMC1	12	/* < MMC1 Clock enable */
703c816d95SArnd Bergmann #define CKEN_MMC2	13	/* < MMC2 clock enable */
713c816d95SArnd Bergmann #define CKEN_KEYPAD	14	/* < Keypand Controller Clock Enable */
723c816d95SArnd Bergmann #define CKEN_CIR	15	/* < Consumer IR Clock Enable */
733c816d95SArnd Bergmann #define CKEN_USIM0	17	/* < USIM[0] Clock Enable */
743c816d95SArnd Bergmann #define CKEN_USIM1	18	/* < USIM[1] Clock Enable */
753c816d95SArnd Bergmann #define CKEN_TPM	19	/* < TPM clock enable */
763c816d95SArnd Bergmann #define CKEN_UDC	20	/* < UDC clock enable */
773c816d95SArnd Bergmann #define CKEN_BTUART	21	/* < BTUART clock enable */
783c816d95SArnd Bergmann #define CKEN_FFUART	22	/* < FFUART clock enable */
793c816d95SArnd Bergmann #define CKEN_STUART	23	/* < STUART clock enable */
803c816d95SArnd Bergmann #define CKEN_AC97	24	/* < AC97 clock enable */
813c816d95SArnd Bergmann #define CKEN_TOUCH	25	/* < Touch screen Interface Clock Enable */
823c816d95SArnd Bergmann #define CKEN_SSP1	26	/* < SSP1 clock enable */
833c816d95SArnd Bergmann #define CKEN_SSP2	27	/* < SSP2 clock enable */
843c816d95SArnd Bergmann #define CKEN_SSP3	28	/* < SSP3 clock enable */
853c816d95SArnd Bergmann #define CKEN_SSP4	29	/* < SSP4 clock enable */
863c816d95SArnd Bergmann #define CKEN_MSL0	30	/* < MSL0 clock enable */
873c816d95SArnd Bergmann #define CKEN_PWM0	32	/* < PWM[0] clock enable */
883c816d95SArnd Bergmann #define CKEN_PWM1	33	/* < PWM[1] clock enable */
893c816d95SArnd Bergmann #define CKEN_I2C	36	/* < I2C clock enable */
903c816d95SArnd Bergmann #define CKEN_INTC	38	/* < Interrupt controller clock enable */
913c816d95SArnd Bergmann #define CKEN_GPIO	39	/* < GPIO clock enable */
923c816d95SArnd Bergmann #define CKEN_1WIRE	40	/* < 1-wire clock enable */
933c816d95SArnd Bergmann #define CKEN_HSIO2	41	/* < HSIO2 clock enable */
943c816d95SArnd Bergmann #define CKEN_MINI_IM	48	/* < Mini-IM */
953c816d95SArnd Bergmann #define CKEN_MINI_LCD	49	/* < Mini LCD */
963c816d95SArnd Bergmann 
973c816d95SArnd Bergmann #define CKEN_MMC3	5	/* < MMC3 Clock Enable */
983c816d95SArnd Bergmann #define CKEN_MVED	43	/* < MVED clock enable */
993c816d95SArnd Bergmann 
1003c816d95SArnd Bergmann /* Note: GCU clock enable bit differs on PXA300/PXA310 and PXA320 */
1013c816d95SArnd Bergmann #define CKEN_PXA300_GCU		42	/* Graphics controller clock enable */
1023c816d95SArnd Bergmann #define CKEN_PXA320_GCU		7	/* Graphics controller clock enable */
1033c816d95SArnd Bergmann 
1043c816d95SArnd Bergmann 
1059bbb8a33SRobert Jarzmik enum {
1069bbb8a33SRobert Jarzmik 	PXA_CORE_60Mhz = 0,
1079bbb8a33SRobert Jarzmik 	PXA_CORE_RUN,
1089bbb8a33SRobert Jarzmik 	PXA_CORE_TURBO,
1099bbb8a33SRobert Jarzmik };
1109bbb8a33SRobert Jarzmik 
1119bbb8a33SRobert Jarzmik enum {
1129bbb8a33SRobert Jarzmik 	PXA_BUS_60Mhz = 0,
1139bbb8a33SRobert Jarzmik 	PXA_BUS_HSS,
1149bbb8a33SRobert Jarzmik };
1159bbb8a33SRobert Jarzmik 
1169bbb8a33SRobert Jarzmik /* crystal frequency to HSIO bus frequency multiplier (HSS) */
1179bbb8a33SRobert Jarzmik static unsigned char hss_mult[4] = { 8, 12, 16, 24 };
1189bbb8a33SRobert Jarzmik 
1199bbb8a33SRobert Jarzmik /* crystal frequency to static memory controller multiplier (SMCFS) */
1209bbb8a33SRobert Jarzmik static unsigned int smcfs_mult[8] = { 6, 0, 8, 0, 0, 16, };
1219bbb8a33SRobert Jarzmik static const char * const get_freq_khz[] = {
1229bbb8a33SRobert Jarzmik 	"core", "ring_osc_60mhz", "run", "cpll", "system_bus"
1239bbb8a33SRobert Jarzmik };
1249bbb8a33SRobert Jarzmik 
1253c816d95SArnd Bergmann static void __iomem *clk_regs;
1263c816d95SArnd Bergmann 
1279bbb8a33SRobert Jarzmik /*
1289bbb8a33SRobert Jarzmik  * Get the clock frequency as reflected by ACSR and the turbo flag.
1299bbb8a33SRobert Jarzmik  * We assume these values have been applied via a fcs.
1309bbb8a33SRobert Jarzmik  * If info is not 0 we also display the current settings.
1319bbb8a33SRobert Jarzmik  */
pxa3xx_get_clk_frequency_khz(int info)1329bbb8a33SRobert Jarzmik unsigned int pxa3xx_get_clk_frequency_khz(int info)
1339bbb8a33SRobert Jarzmik {
1349bbb8a33SRobert Jarzmik 	struct clk *clk;
1359bbb8a33SRobert Jarzmik 	unsigned long clks[5];
1369bbb8a33SRobert Jarzmik 	int i;
1379bbb8a33SRobert Jarzmik 
1389bbb8a33SRobert Jarzmik 	for (i = 0; i < 5; i++) {
1399bbb8a33SRobert Jarzmik 		clk = clk_get(NULL, get_freq_khz[i]);
1409bbb8a33SRobert Jarzmik 		if (IS_ERR(clk)) {
1419bbb8a33SRobert Jarzmik 			clks[i] = 0;
1429bbb8a33SRobert Jarzmik 		} else {
1439bbb8a33SRobert Jarzmik 			clks[i] = clk_get_rate(clk);
1449bbb8a33SRobert Jarzmik 			clk_put(clk);
1459bbb8a33SRobert Jarzmik 		}
1469bbb8a33SRobert Jarzmik 	}
1479bbb8a33SRobert Jarzmik 	if (info) {
1489bbb8a33SRobert Jarzmik 		pr_info("RO Mode clock: %ld.%02ldMHz\n",
1499bbb8a33SRobert Jarzmik 			clks[1] / 1000000, (clks[0] % 1000000) / 10000);
1509bbb8a33SRobert Jarzmik 		pr_info("Run Mode clock: %ld.%02ldMHz\n",
1519bbb8a33SRobert Jarzmik 			clks[2] / 1000000, (clks[1] % 1000000) / 10000);
1529bbb8a33SRobert Jarzmik 		pr_info("Turbo Mode clock: %ld.%02ldMHz\n",
1539bbb8a33SRobert Jarzmik 			clks[3] / 1000000, (clks[2] % 1000000) / 10000);
1549bbb8a33SRobert Jarzmik 		pr_info("System bus clock: %ld.%02ldMHz\n",
1559bbb8a33SRobert Jarzmik 			clks[4] / 1000000, (clks[4] % 1000000) / 10000);
1569bbb8a33SRobert Jarzmik 	}
1574b5fb7dcSRobert Jarzmik 	return (unsigned int)clks[0] / KHz;
1589bbb8a33SRobert Jarzmik }
1599bbb8a33SRobert Jarzmik 
pxa3xx_clk_update_accr(u32 disable,u32 enable,u32 xclkcfg,u32 mask)1605c6603e7SArnd Bergmann void pxa3xx_clk_update_accr(u32 disable, u32 enable, u32 xclkcfg, u32 mask)
1615c6603e7SArnd Bergmann {
1623c816d95SArnd Bergmann 	u32 accr = readl(clk_regs + ACCR);
1635c6603e7SArnd Bergmann 
1645c6603e7SArnd Bergmann 	accr &= ~disable;
1655c6603e7SArnd Bergmann 	accr |= enable;
1665c6603e7SArnd Bergmann 
16723200a4cSArnd Bergmann 	writel(accr, clk_regs + ACCR);
1685c6603e7SArnd Bergmann 	if (xclkcfg)
1695c6603e7SArnd Bergmann 		__asm__("mcr p14, 0, %0, c6, c0, 0\n" : : "r"(xclkcfg));
1705c6603e7SArnd Bergmann 
1713c816d95SArnd Bergmann 	while ((readl(clk_regs + ACSR) & mask) != (accr & mask))
1725c6603e7SArnd Bergmann 		cpu_relax();
1735c6603e7SArnd Bergmann }
1745c6603e7SArnd Bergmann 
clk_pxa3xx_ac97_get_rate(struct clk_hw * hw,unsigned long parent_rate)1759bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_ac97_get_rate(struct clk_hw *hw,
1769bbb8a33SRobert Jarzmik 					     unsigned long parent_rate)
1779bbb8a33SRobert Jarzmik {
1789bbb8a33SRobert Jarzmik 	unsigned long ac97_div, rate;
1799bbb8a33SRobert Jarzmik 
1803c816d95SArnd Bergmann 	ac97_div = readl(clk_regs + AC97_DIV);
1819bbb8a33SRobert Jarzmik 
1829bbb8a33SRobert Jarzmik 	/* This may loose precision for some rates but won't for the
1839bbb8a33SRobert Jarzmik 	 * standard 24.576MHz.
1849bbb8a33SRobert Jarzmik 	 */
1859bbb8a33SRobert Jarzmik 	rate = parent_rate / 2;
1869bbb8a33SRobert Jarzmik 	rate /= ((ac97_div >> 12) & 0x7fff);
1879bbb8a33SRobert Jarzmik 	rate *= (ac97_div & 0xfff);
1889bbb8a33SRobert Jarzmik 
1899bbb8a33SRobert Jarzmik 	return rate;
1909bbb8a33SRobert Jarzmik }
1919bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_ac97) = { "spll_624mhz" };
1929bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_ac97, "ac97");
1939bbb8a33SRobert Jarzmik 
clk_pxa3xx_smemc_get_rate(struct clk_hw * hw,unsigned long parent_rate)1949bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_smemc_get_rate(struct clk_hw *hw,
1959bbb8a33SRobert Jarzmik 					      unsigned long parent_rate)
1969bbb8a33SRobert Jarzmik {
1973c816d95SArnd Bergmann 	unsigned long acsr = readl(clk_regs + ACSR);
1989bbb8a33SRobert Jarzmik 
1999bbb8a33SRobert Jarzmik 	return (parent_rate / 48)  * smcfs_mult[(acsr >> 23) & 0x7] /
200fd13f811SArnd Bergmann 		pxa3xx_smemc_get_memclkdiv();
201fd13f811SArnd Bergmann 
2029bbb8a33SRobert Jarzmik }
2039bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_smemc) = { "spll_624mhz" };
2049bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_smemc, "smemc");
2059bbb8a33SRobert Jarzmik 
pxa3xx_is_ring_osc_forced(void)2069bbb8a33SRobert Jarzmik static bool pxa3xx_is_ring_osc_forced(void)
2079bbb8a33SRobert Jarzmik {
2083c816d95SArnd Bergmann 	unsigned long acsr = readl(clk_regs + ACSR);
2099bbb8a33SRobert Jarzmik 
2109bbb8a33SRobert Jarzmik 	return acsr & ACCR_D0CS;
2119bbb8a33SRobert Jarzmik }
2129bbb8a33SRobert Jarzmik 
2139bbb8a33SRobert Jarzmik PARENTS(pxa3xx_pbus) = { "ring_osc_60mhz", "spll_624mhz" };
2149bbb8a33SRobert Jarzmik PARENTS(pxa3xx_32Khz_bus) = { "osc_32_768khz", "osc_32_768khz" };
2159bbb8a33SRobert Jarzmik PARENTS(pxa3xx_13MHz_bus) = { "osc_13mhz", "osc_13mhz" };
2169bbb8a33SRobert Jarzmik PARENTS(pxa3xx_ac97_bus) = { "ring_osc_60mhz", "ac97" };
2179bbb8a33SRobert Jarzmik PARENTS(pxa3xx_sbus) = { "ring_osc_60mhz", "system_bus" };
2189bbb8a33SRobert Jarzmik PARENTS(pxa3xx_smemcbus) = { "ring_osc_60mhz", "smemc" };
2199bbb8a33SRobert Jarzmik 
2203c816d95SArnd Bergmann #define CKEN_AB(bit) ((CKEN_ ## bit > 31) ? CKENB : CKENA)
2219bbb8a33SRobert Jarzmik #define PXA3XX_CKEN(dev_id, con_id, parents, mult_lp, div_lp, mult_hp,	\
2229bbb8a33SRobert Jarzmik 		    div_hp, bit, is_lp, flags)				\
2239bbb8a33SRobert Jarzmik 	PXA_CKEN(dev_id, con_id, bit, parents, mult_lp, div_lp,		\
2249bbb8a33SRobert Jarzmik 		 mult_hp, div_hp, is_lp,  CKEN_AB(bit),			\
2259bbb8a33SRobert Jarzmik 		 (CKEN_ ## bit % 32), flags)
2269bbb8a33SRobert Jarzmik #define PXA3XX_PBUS_CKEN(dev_id, con_id, bit, mult_lp, div_lp,		\
2279bbb8a33SRobert Jarzmik 			 mult_hp, div_hp, delay)			\
2289bbb8a33SRobert Jarzmik 	PXA3XX_CKEN(dev_id, con_id, pxa3xx_pbus_parents, mult_lp,	\
2299bbb8a33SRobert Jarzmik 		    div_lp, mult_hp, div_hp, bit, pxa3xx_is_ring_osc_forced, 0)
2309bbb8a33SRobert Jarzmik #define PXA3XX_CKEN_1RATE(dev_id, con_id, bit, parents)			\
2319bbb8a33SRobert Jarzmik 	PXA_CKEN_1RATE(dev_id, con_id, bit, parents,			\
2329bbb8a33SRobert Jarzmik 		       CKEN_AB(bit), (CKEN_ ## bit % 32), 0)
2339bbb8a33SRobert Jarzmik 
2349bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa3xx_clocks[] __initdata = {
2359bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-uart.0", NULL, FFUART, 1, 4, 1, 42, 1),
2369bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-uart.1", NULL, BTUART, 1, 4, 1, 42, 1),
2379bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-uart.2", NULL, STUART, 1, 4, 1, 42, 1),
2389bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-i2c.0", NULL, I2C, 2, 5, 1, 19, 0),
2399bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-udc", NULL, UDC, 1, 4, 1, 13, 5),
2409bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-ohci", NULL, USBH, 1, 4, 1, 13, 0),
2419bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-u2d", NULL, USB2, 1, 4, 1, 13, 0),
2429bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-pwm.0", NULL, PWM0, 1, 6, 1, 48, 0),
2439bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa27x-pwm.1", NULL, PWM1, 1, 6, 1, 48, 0),
2449bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-mci.0", NULL, MMC1, 1, 4, 1, 24, 0),
2459bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-mci.1", NULL, MMC2, 1, 4, 1, 24, 0),
2469bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa2xx-mci.2", NULL, MMC3, 1, 4, 1, 24, 0),
2479bbb8a33SRobert Jarzmik 
2489bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa27x-keypad", NULL, KEYPAD,
2499bbb8a33SRobert Jarzmik 			  pxa3xx_32Khz_bus_parents),
2509bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.0", NULL, SSP1, pxa3xx_13MHz_bus_parents),
2519bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.1", NULL, SSP2, pxa3xx_13MHz_bus_parents),
2529bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.2", NULL, SSP3, pxa3xx_13MHz_bus_parents),
2539bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-ssp.3", NULL, SSP4, pxa3xx_13MHz_bus_parents),
2549bbb8a33SRobert Jarzmik 
2559bbb8a33SRobert Jarzmik 	PXA3XX_CKEN(NULL, "AC97CLK", pxa3xx_ac97_bus_parents, 1, 4, 1, 1, AC97,
2569bbb8a33SRobert Jarzmik 		    pxa3xx_is_ring_osc_forced, 0),
2579bbb8a33SRobert Jarzmik 	PXA3XX_CKEN(NULL, "CAMCLK", pxa3xx_sbus_parents, 1, 2, 1, 1, CAMERA,
2589bbb8a33SRobert Jarzmik 		    pxa3xx_is_ring_osc_forced, 0),
2599bbb8a33SRobert Jarzmik 	PXA3XX_CKEN("pxa2xx-fb", NULL, pxa3xx_sbus_parents, 1, 1, 1, 1, LCD,
2609bbb8a33SRobert Jarzmik 		    pxa3xx_is_ring_osc_forced, 0),
2619bbb8a33SRobert Jarzmik 	PXA3XX_CKEN("pxa2xx-pcmcia", NULL, pxa3xx_smemcbus_parents, 1, 4,
2629bbb8a33SRobert Jarzmik 		    1, 1, SMC, pxa3xx_is_ring_osc_forced, CLK_IGNORE_UNUSED),
2639bbb8a33SRobert Jarzmik };
2649bbb8a33SRobert Jarzmik 
2659bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa300_310_clocks[] __initdata = {
2669bbb8a33SRobert Jarzmik 
2679bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0),
2689bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0),
2699bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
2709bbb8a33SRobert Jarzmik };
2719bbb8a33SRobert Jarzmik 
2729bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa320_clocks[] __initdata = {
2739bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 6, 0),
2749bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA320_GCU, 1, 1, 1, 1, 0),
2759bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa3xx-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
2769bbb8a33SRobert Jarzmik };
2779bbb8a33SRobert Jarzmik 
2789bbb8a33SRobert Jarzmik static struct desc_clk_cken pxa93x_clocks[] __initdata = {
2799bbb8a33SRobert Jarzmik 
2809bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-gcu", NULL, PXA300_GCU, 1, 1, 1, 1, 0),
2819bbb8a33SRobert Jarzmik 	PXA3XX_PBUS_CKEN("pxa3xx-nand", NULL, NAND, 1, 2, 1, 4, 0),
2829bbb8a33SRobert Jarzmik 	PXA3XX_CKEN_1RATE("pxa93x-gpio", NULL, GPIO, pxa3xx_13MHz_bus_parents),
2839bbb8a33SRobert Jarzmik };
2849bbb8a33SRobert Jarzmik 
clk_pxa3xx_system_bus_get_rate(struct clk_hw * hw,unsigned long parent_rate)2859bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_system_bus_get_rate(struct clk_hw *hw,
2869bbb8a33SRobert Jarzmik 					    unsigned long parent_rate)
2879bbb8a33SRobert Jarzmik {
2883c816d95SArnd Bergmann 	unsigned long acsr = readl(clk_regs + ACSR);
2899bbb8a33SRobert Jarzmik 	unsigned int hss = (acsr >> 14) & 0x3;
2909bbb8a33SRobert Jarzmik 
2919bbb8a33SRobert Jarzmik 	if (pxa3xx_is_ring_osc_forced())
2929bbb8a33SRobert Jarzmik 		return parent_rate;
2939bbb8a33SRobert Jarzmik 	return parent_rate / 48 * hss_mult[hss];
2949bbb8a33SRobert Jarzmik }
2959bbb8a33SRobert Jarzmik 
clk_pxa3xx_system_bus_get_parent(struct clk_hw * hw)2969bbb8a33SRobert Jarzmik static u8 clk_pxa3xx_system_bus_get_parent(struct clk_hw *hw)
2979bbb8a33SRobert Jarzmik {
2989bbb8a33SRobert Jarzmik 	if (pxa3xx_is_ring_osc_forced())
2999bbb8a33SRobert Jarzmik 		return PXA_BUS_60Mhz;
3009bbb8a33SRobert Jarzmik 	else
3019bbb8a33SRobert Jarzmik 		return PXA_BUS_HSS;
3029bbb8a33SRobert Jarzmik }
3039bbb8a33SRobert Jarzmik 
3049bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_system_bus) = { "ring_osc_60mhz", "spll_624mhz" };
3059bbb8a33SRobert Jarzmik MUX_RO_RATE_RO_OPS(clk_pxa3xx_system_bus, "system_bus");
3069bbb8a33SRobert Jarzmik 
clk_pxa3xx_core_get_rate(struct clk_hw * hw,unsigned long parent_rate)3079bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_core_get_rate(struct clk_hw *hw,
3089bbb8a33SRobert Jarzmik 					      unsigned long parent_rate)
3099bbb8a33SRobert Jarzmik {
3109bbb8a33SRobert Jarzmik 	return parent_rate;
3119bbb8a33SRobert Jarzmik }
3129bbb8a33SRobert Jarzmik 
clk_pxa3xx_core_get_parent(struct clk_hw * hw)3139bbb8a33SRobert Jarzmik static u8 clk_pxa3xx_core_get_parent(struct clk_hw *hw)
3149bbb8a33SRobert Jarzmik {
3159bbb8a33SRobert Jarzmik 	unsigned long xclkcfg;
3169bbb8a33SRobert Jarzmik 	unsigned int t;
3179bbb8a33SRobert Jarzmik 
3189bbb8a33SRobert Jarzmik 	if (pxa3xx_is_ring_osc_forced())
3199bbb8a33SRobert Jarzmik 		return PXA_CORE_60Mhz;
3209bbb8a33SRobert Jarzmik 
3219bbb8a33SRobert Jarzmik 	/* Read XCLKCFG register turbo bit */
3229bbb8a33SRobert Jarzmik 	__asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
3239bbb8a33SRobert Jarzmik 	t = xclkcfg & 0x1;
3249bbb8a33SRobert Jarzmik 
3259bbb8a33SRobert Jarzmik 	if (t)
3269bbb8a33SRobert Jarzmik 		return PXA_CORE_TURBO;
3279bbb8a33SRobert Jarzmik 	return PXA_CORE_RUN;
3289bbb8a33SRobert Jarzmik }
3299bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_core) = { "ring_osc_60mhz", "run", "cpll" };
3309bbb8a33SRobert Jarzmik MUX_RO_RATE_RO_OPS(clk_pxa3xx_core, "core");
3319bbb8a33SRobert Jarzmik 
clk_pxa3xx_run_get_rate(struct clk_hw * hw,unsigned long parent_rate)3329bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_run_get_rate(struct clk_hw *hw,
3339bbb8a33SRobert Jarzmik 					     unsigned long parent_rate)
3349bbb8a33SRobert Jarzmik {
3353c816d95SArnd Bergmann 	unsigned long acsr = readl(clk_regs + ACSR);
3369bbb8a33SRobert Jarzmik 	unsigned int xn = (acsr & ACCR_XN_MASK) >> 8;
3379bbb8a33SRobert Jarzmik 	unsigned int t, xclkcfg;
3389bbb8a33SRobert Jarzmik 
3399bbb8a33SRobert Jarzmik 	/* Read XCLKCFG register turbo bit */
3409bbb8a33SRobert Jarzmik 	__asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
3419bbb8a33SRobert Jarzmik 	t = xclkcfg & 0x1;
3429bbb8a33SRobert Jarzmik 
3439bbb8a33SRobert Jarzmik 	return t ? (parent_rate / xn) * 2 : parent_rate;
3449bbb8a33SRobert Jarzmik }
3459bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_run) = { "cpll" };
3469bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_run, "run");
3479bbb8a33SRobert Jarzmik 
clk_pxa3xx_cpll_get_rate(struct clk_hw * hw,unsigned long parent_rate)3489bbb8a33SRobert Jarzmik static unsigned long clk_pxa3xx_cpll_get_rate(struct clk_hw *hw,
3499bbb8a33SRobert Jarzmik 	unsigned long parent_rate)
3509bbb8a33SRobert Jarzmik {
3513c816d95SArnd Bergmann 	unsigned long acsr = readl(clk_regs + ACSR);
3529bbb8a33SRobert Jarzmik 	unsigned int xn = (acsr & ACCR_XN_MASK) >> 8;
3539bbb8a33SRobert Jarzmik 	unsigned int xl = acsr & ACCR_XL_MASK;
3549bbb8a33SRobert Jarzmik 	unsigned int t, xclkcfg;
3559bbb8a33SRobert Jarzmik 
3569bbb8a33SRobert Jarzmik 	/* Read XCLKCFG register turbo bit */
3579bbb8a33SRobert Jarzmik 	__asm__ __volatile__("mrc\tp14, 0, %0, c6, c0, 0" : "=r"(xclkcfg));
3589bbb8a33SRobert Jarzmik 	t = xclkcfg & 0x1;
3599bbb8a33SRobert Jarzmik 
3609bbb8a33SRobert Jarzmik 	pr_info("RJK: parent_rate=%lu, xl=%u, xn=%u\n", parent_rate, xl, xn);
3619bbb8a33SRobert Jarzmik 	return t ? parent_rate * xl * xn : parent_rate * xl;
3629bbb8a33SRobert Jarzmik }
3639bbb8a33SRobert Jarzmik PARENTS(clk_pxa3xx_cpll) = { "osc_13mhz" };
3649bbb8a33SRobert Jarzmik RATE_RO_OPS(clk_pxa3xx_cpll, "cpll");
3659bbb8a33SRobert Jarzmik 
pxa3xx_register_core(void)3669bbb8a33SRobert Jarzmik static void __init pxa3xx_register_core(void)
3679bbb8a33SRobert Jarzmik {
3689bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_cpll();
3699bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_run();
3709bbb8a33SRobert Jarzmik 
3719bbb8a33SRobert Jarzmik 	clkdev_pxa_register(CLK_CORE, "core", NULL,
3729bbb8a33SRobert Jarzmik 			    clk_register_clk_pxa3xx_core());
3739bbb8a33SRobert Jarzmik }
3749bbb8a33SRobert Jarzmik 
pxa3xx_register_plls(void)3759bbb8a33SRobert Jarzmik static void __init pxa3xx_register_plls(void)
3769bbb8a33SRobert Jarzmik {
3779bbb8a33SRobert Jarzmik 	clk_register_fixed_rate(NULL, "osc_13mhz", NULL,
3782c63935dSStephen Boyd 				CLK_GET_RATE_NOCACHE,
3799bbb8a33SRobert Jarzmik 				13 * MHz);
380fc206543SRobert Jarzmik 	clkdev_pxa_register(CLK_OSC32k768, "osc_32_768khz", NULL,
3819bbb8a33SRobert Jarzmik 			    clk_register_fixed_rate(NULL, "osc_32_768khz", NULL,
3822c63935dSStephen Boyd 						    CLK_GET_RATE_NOCACHE,
383fc206543SRobert Jarzmik 						    32768));
3849bbb8a33SRobert Jarzmik 	clk_register_fixed_rate(NULL, "ring_osc_120mhz", NULL,
3852c63935dSStephen Boyd 				CLK_GET_RATE_NOCACHE,
3869bbb8a33SRobert Jarzmik 				120 * MHz);
3872c63935dSStephen Boyd 	clk_register_fixed_rate(NULL, "clk_dummy", NULL, 0, 0);
3889bbb8a33SRobert Jarzmik 	clk_register_fixed_factor(NULL, "spll_624mhz", "osc_13mhz", 0, 48, 1);
3899bbb8a33SRobert Jarzmik 	clk_register_fixed_factor(NULL, "ring_osc_60mhz", "ring_osc_120mhz",
3909bbb8a33SRobert Jarzmik 				  0, 1, 2);
3919bbb8a33SRobert Jarzmik }
3929bbb8a33SRobert Jarzmik 
3939bbb8a33SRobert Jarzmik #define DUMMY_CLK(_con_id, _dev_id, _parent) \
3949bbb8a33SRobert Jarzmik 	{ .con_id = _con_id, .dev_id = _dev_id, .parent = _parent }
3959bbb8a33SRobert Jarzmik struct dummy_clk {
3969bbb8a33SRobert Jarzmik 	const char *con_id;
3979bbb8a33SRobert Jarzmik 	const char *dev_id;
3989bbb8a33SRobert Jarzmik 	const char *parent;
3999bbb8a33SRobert Jarzmik };
4009bbb8a33SRobert Jarzmik static struct dummy_clk dummy_clks[] __initdata = {
4019bbb8a33SRobert Jarzmik 	DUMMY_CLK(NULL, "pxa93x-gpio", "osc_13mhz"),
4029bbb8a33SRobert Jarzmik 	DUMMY_CLK(NULL, "sa1100-rtc", "osc_32_768khz"),
4039bbb8a33SRobert Jarzmik 	DUMMY_CLK("UARTCLK", "pxa2xx-ir", "STUART"),
4049bbb8a33SRobert Jarzmik 	DUMMY_CLK(NULL, "pxa3xx-pwri2c.1", "osc_13mhz"),
4059bbb8a33SRobert Jarzmik };
4069bbb8a33SRobert Jarzmik 
pxa3xx_dummy_clocks_init(void)4079bbb8a33SRobert Jarzmik static void __init pxa3xx_dummy_clocks_init(void)
4089bbb8a33SRobert Jarzmik {
4099bbb8a33SRobert Jarzmik 	struct clk *clk;
4109bbb8a33SRobert Jarzmik 	struct dummy_clk *d;
4119bbb8a33SRobert Jarzmik 	const char *name;
4129bbb8a33SRobert Jarzmik 	int i;
4139bbb8a33SRobert Jarzmik 
4149bbb8a33SRobert Jarzmik 	for (i = 0; i < ARRAY_SIZE(dummy_clks); i++) {
4159bbb8a33SRobert Jarzmik 		d = &dummy_clks[i];
4169bbb8a33SRobert Jarzmik 		name = d->dev_id ? d->dev_id : d->con_id;
4179bbb8a33SRobert Jarzmik 		clk = clk_register_fixed_factor(NULL, name, d->parent, 0, 1, 1);
4189bbb8a33SRobert Jarzmik 		clk_register_clkdev(clk, d->con_id, d->dev_id);
4199bbb8a33SRobert Jarzmik 	}
4209bbb8a33SRobert Jarzmik }
4219bbb8a33SRobert Jarzmik 
pxa3xx_base_clocks_init(void __iomem * oscc_reg)4223c816d95SArnd Bergmann static void __init pxa3xx_base_clocks_init(void __iomem *oscc_reg)
4239bbb8a33SRobert Jarzmik {
424869de5cfSIgor Grinberg 	struct clk *clk;
425869de5cfSIgor Grinberg 
4269bbb8a33SRobert Jarzmik 	pxa3xx_register_plls();
4279bbb8a33SRobert Jarzmik 	pxa3xx_register_core();
4289bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_system_bus();
4299bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_ac97();
4309bbb8a33SRobert Jarzmik 	clk_register_clk_pxa3xx_smemc();
431869de5cfSIgor Grinberg 	clk = clk_register_gate(NULL, "CLK_POUT",
4323c816d95SArnd Bergmann 				"osc_13mhz", 0, oscc_reg, 11, 0, NULL);
433869de5cfSIgor Grinberg 	clk_register_clkdev(clk, "CLK_POUT", NULL);
434c7739aebSRobert Jarzmik 	clkdev_pxa_register(CLK_OSTIMER, "OSTIMER0", NULL,
435c7739aebSRobert Jarzmik 			    clk_register_fixed_factor(NULL, "os-timer0",
436c7739aebSRobert Jarzmik 						      "osc_13mhz", 0, 1, 4));
4379bbb8a33SRobert Jarzmik }
4389bbb8a33SRobert Jarzmik 
pxa3xx_clocks_init(void __iomem * regs,void __iomem * oscc_reg)4393c816d95SArnd Bergmann int __init pxa3xx_clocks_init(void __iomem *regs, void __iomem *oscc_reg)
4409bbb8a33SRobert Jarzmik {
4419bbb8a33SRobert Jarzmik 	int ret;
4429bbb8a33SRobert Jarzmik 
4433c816d95SArnd Bergmann 	clk_regs = regs;
4443c816d95SArnd Bergmann 	pxa3xx_base_clocks_init(oscc_reg);
4459bbb8a33SRobert Jarzmik 	pxa3xx_dummy_clocks_init();
4463c816d95SArnd Bergmann 	ret = clk_pxa_cken_init(pxa3xx_clocks, ARRAY_SIZE(pxa3xx_clocks), regs);
4479bbb8a33SRobert Jarzmik 	if (ret)
4489bbb8a33SRobert Jarzmik 		return ret;
4499bbb8a33SRobert Jarzmik 	if (cpu_is_pxa320())
4509bbb8a33SRobert Jarzmik 		return clk_pxa_cken_init(pxa320_clocks,
4513c816d95SArnd Bergmann 					 ARRAY_SIZE(pxa320_clocks), regs);
4529bbb8a33SRobert Jarzmik 	if (cpu_is_pxa300() || cpu_is_pxa310())
4539bbb8a33SRobert Jarzmik 		return clk_pxa_cken_init(pxa300_310_clocks,
4543c816d95SArnd Bergmann 					 ARRAY_SIZE(pxa300_310_clocks), regs);
4553c816d95SArnd Bergmann 	return clk_pxa_cken_init(pxa93x_clocks, ARRAY_SIZE(pxa93x_clocks), regs);
4569bbb8a33SRobert Jarzmik }
4579bbb8a33SRobert Jarzmik 
pxa3xx_dt_clocks_init(struct device_node * np)4589bbb8a33SRobert Jarzmik static void __init pxa3xx_dt_clocks_init(struct device_node *np)
4599bbb8a33SRobert Jarzmik {
4603c816d95SArnd Bergmann 	pxa3xx_clocks_init(ioremap(0x41340000, 0x10), ioremap(0x41350000, 4));
4619bbb8a33SRobert Jarzmik 	clk_pxa_dt_common_init(np);
4629bbb8a33SRobert Jarzmik }
4639bbb8a33SRobert Jarzmik CLK_OF_DECLARE(pxa_clks, "marvell,pxa300-clocks", pxa3xx_dt_clocks_init);
464