xref: /linux/drivers/clk/mediatek/clk-mt6765-mm.c (revision c771600c6af14749609b49565ffb4cac2959710d)
11aca9939SOwen Chen // SPDX-License-Identifier: GPL-2.0
21aca9939SOwen Chen /*
31aca9939SOwen Chen  * Copyright (c) 2018 MediaTek Inc.
41aca9939SOwen Chen  * Author: Owen Chen <owen.chen@mediatek.com>
51aca9939SOwen Chen  */
61aca9939SOwen Chen 
71aca9939SOwen Chen #include <linux/clk-provider.h>
81aca9939SOwen Chen #include <linux/platform_device.h>
91aca9939SOwen Chen 
101aca9939SOwen Chen #include "clk-mtk.h"
111aca9939SOwen Chen #include "clk-gate.h"
121aca9939SOwen Chen 
131aca9939SOwen Chen #include <dt-bindings/clock/mt6765-clk.h>
141aca9939SOwen Chen 
151aca9939SOwen Chen static const struct mtk_gate_regs mm_cg_regs = {
161aca9939SOwen Chen 	.set_ofs = 0x104,
171aca9939SOwen Chen 	.clr_ofs = 0x108,
181aca9939SOwen Chen 	.sta_ofs = 0x100,
191aca9939SOwen Chen };
201aca9939SOwen Chen 
214c85e20bSAngeloGioacchino Del Regno #define GATE_MM(_id, _name, _parent, _shift)	\
224c85e20bSAngeloGioacchino Del Regno 	GATE_MTK(_id, _name, _parent, &mm_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
231aca9939SOwen Chen 
241aca9939SOwen Chen static const struct mtk_gate mm_clks[] = {
251aca9939SOwen Chen 	/* MM */
261aca9939SOwen Chen 	GATE_MM(CLK_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_ck", 0),
271aca9939SOwen Chen 	GATE_MM(CLK_MM_MDP_CCORR0, "mm_mdp_ccorr0", "mm_ck", 1),
281aca9939SOwen Chen 	GATE_MM(CLK_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_ck", 2),
291aca9939SOwen Chen 	GATE_MM(CLK_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_ck", 3),
301aca9939SOwen Chen 	GATE_MM(CLK_MM_MDP_TDSHP0, "mm_mdp_tdshp0", "mm_ck", 4),
311aca9939SOwen Chen 	GATE_MM(CLK_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_ck", 5),
321aca9939SOwen Chen 	GATE_MM(CLK_MM_MDP_WDMA0, "mm_mdp_wdma0", "mm_ck", 6),
331aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_OVL0, "mm_disp_ovl0", "mm_ck", 7),
341aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_OVL0_2L, "mm_disp_ovl0_2l", "mm_ck", 8),
351aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_RSZ0, "mm_disp_rsz0", "mm_ck", 9),
361aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_ck", 10),
371aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_ck", 11),
381aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_COLOR0, "mm_disp_color0", "mm_ck", 12),
391aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_CCORR0, "mm_disp_ccorr0", "mm_ck", 13),
401aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_AAL0, "mm_disp_aal0", "mm_ck", 14),
411aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_GAMMA0, "mm_disp_gamma0", "mm_ck", 15),
421aca9939SOwen Chen 	GATE_MM(CLK_MM_DISP_DITHER0, "mm_disp_dither0", "mm_ck", 16),
431aca9939SOwen Chen 	GATE_MM(CLK_MM_DSI0, "mm_dsi0", "mm_ck", 17),
441aca9939SOwen Chen 	GATE_MM(CLK_MM_FAKE_ENG, "mm_fake_eng", "mm_ck", 18),
451aca9939SOwen Chen 	GATE_MM(CLK_MM_SMI_COMMON, "mm_smi_common", "mm_ck", 19),
461aca9939SOwen Chen 	GATE_MM(CLK_MM_SMI_LARB0, "mm_smi_larb0", "mm_ck", 20),
471aca9939SOwen Chen 	GATE_MM(CLK_MM_SMI_COMM0, "mm_smi_comm0", "mm_ck", 21),
481aca9939SOwen Chen 	GATE_MM(CLK_MM_SMI_COMM1, "mm_smi_comm1", "mm_ck", 22),
491aca9939SOwen Chen 	GATE_MM(CLK_MM_CAM_MDP, "mm_cam_mdp_ck", "mm_ck", 23),
501aca9939SOwen Chen 	GATE_MM(CLK_MM_SMI_IMG, "mm_smi_img_ck", "mm_ck", 24),
511aca9939SOwen Chen 	GATE_MM(CLK_MM_SMI_CAM, "mm_smi_cam_ck", "mm_ck", 25),
521aca9939SOwen Chen 	GATE_MM(CLK_MM_IMG_DL_RELAY, "mm_img_dl_relay", "mm_ck", 26),
531aca9939SOwen Chen 	GATE_MM(CLK_MM_IMG_DL_ASYNC_TOP, "mm_imgdl_async", "mm_ck", 27),
541aca9939SOwen Chen 	GATE_MM(CLK_MM_DIG_DSI, "mm_dig_dsi_ck", "mm_ck", 28),
551aca9939SOwen Chen 	GATE_MM(CLK_MM_F26M_HRTWT, "mm_hrtwt", "f_f26m_ck", 29),
561aca9939SOwen Chen };
571aca9939SOwen Chen 
582b74c1f6SMiles Chen static const struct mtk_clk_desc mm_desc = {
592b74c1f6SMiles Chen 	.clks = mm_clks,
602b74c1f6SMiles Chen 	.num_clks = ARRAY_SIZE(mm_clks),
612b74c1f6SMiles Chen };
621aca9939SOwen Chen 
631aca9939SOwen Chen static const struct of_device_id of_match_clk_mt6765_mm[] = {
642b74c1f6SMiles Chen 	{
652b74c1f6SMiles Chen 		.compatible = "mediatek,mt6765-mmsys",
662b74c1f6SMiles Chen 		.data = &mm_desc,
672b74c1f6SMiles Chen 	}, {
682b74c1f6SMiles Chen 		/* sentinel */
692b74c1f6SMiles Chen 	}
701aca9939SOwen Chen };
7165c9ad77SAngeloGioacchino Del Regno MODULE_DEVICE_TABLE(of, of_match_clk_mt6765_mm);
721aca9939SOwen Chen 
731aca9939SOwen Chen static struct platform_driver clk_mt6765_mm_drv = {
742b74c1f6SMiles Chen 	.probe = mtk_clk_simple_probe,
75f00b45dbSUwe Kleine-König 	.remove = mtk_clk_simple_remove,
761aca9939SOwen Chen 	.driver = {
771aca9939SOwen Chen 		.name = "clk-mt6765-mm",
781aca9939SOwen Chen 		.of_match_table = of_match_clk_mt6765_mm,
791aca9939SOwen Chen 	},
801aca9939SOwen Chen };
81164d240dSAngeloGioacchino Del Regno module_platform_driver(clk_mt6765_mm_drv);
82f5100c41SAngeloGioacchino Del Regno 
83f5100c41SAngeloGioacchino Del Regno MODULE_DESCRIPTION("MediaTek MT6765 MultiMedia clocks driver");
84a451da86SAngeloGioacchino Del Regno MODULE_LICENSE("GPL");
85