11da177e4SLinus Torvalds /* 21da177e4SLinus Torvalds * Nvidia AGPGART routines. 31da177e4SLinus Torvalds * Based upon a 2.4 agpgart diff by the folks from NVIDIA, and hacked up 4bd8136d3SDave Jones * to work in 2.5 by Dave Jones. 51da177e4SLinus Torvalds */ 61da177e4SLinus Torvalds 71da177e4SLinus Torvalds #include <linux/module.h> 81da177e4SLinus Torvalds #include <linux/pci.h> 91da177e4SLinus Torvalds #include <linux/init.h> 101da177e4SLinus Torvalds #include <linux/agp_backend.h> 111da177e4SLinus Torvalds #include <linux/page-flags.h> 121da177e4SLinus Torvalds #include <linux/mm.h> 1305613bddSMarcelo Feitoza Parisi #include <linux/jiffies.h> 141da177e4SLinus Torvalds #include "agp.h" 151da177e4SLinus Torvalds 161da177e4SLinus Torvalds /* NVIDIA registers */ 171da177e4SLinus Torvalds #define NVIDIA_0_APSIZE 0x80 181da177e4SLinus Torvalds #define NVIDIA_1_WBC 0xf0 191da177e4SLinus Torvalds #define NVIDIA_2_GARTCTRL 0xd0 201da177e4SLinus Torvalds #define NVIDIA_2_APBASE 0xd8 211da177e4SLinus Torvalds #define NVIDIA_2_APLIMIT 0xdc 221da177e4SLinus Torvalds #define NVIDIA_2_ATTBASE(i) (0xe0 + (i) * 4) 231da177e4SLinus Torvalds #define NVIDIA_3_APBASE 0x50 241da177e4SLinus Torvalds #define NVIDIA_3_APLIMIT 0x54 251da177e4SLinus Torvalds 261da177e4SLinus Torvalds 271da177e4SLinus Torvalds static struct _nvidia_private { 281da177e4SLinus Torvalds struct pci_dev *dev_1; 291da177e4SLinus Torvalds struct pci_dev *dev_2; 301da177e4SLinus Torvalds struct pci_dev *dev_3; 311da177e4SLinus Torvalds volatile u32 __iomem *aperture; 321da177e4SLinus Torvalds int num_active_entries; 331da177e4SLinus Torvalds off_t pg_offset; 341da177e4SLinus Torvalds u32 wbc_mask; 351da177e4SLinus Torvalds } nvidia_private; 361da177e4SLinus Torvalds 371da177e4SLinus Torvalds 381da177e4SLinus Torvalds static int nvidia_fetch_size(void) 391da177e4SLinus Torvalds { 401da177e4SLinus Torvalds int i; 411da177e4SLinus Torvalds u8 size_value; 421da177e4SLinus Torvalds struct aper_size_info_8 *values; 431da177e4SLinus Torvalds 441da177e4SLinus Torvalds pci_read_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE, &size_value); 451da177e4SLinus Torvalds size_value &= 0x0f; 461da177e4SLinus Torvalds values = A_SIZE_8(agp_bridge->driver->aperture_sizes); 471da177e4SLinus Torvalds 481da177e4SLinus Torvalds for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) { 491da177e4SLinus Torvalds if (size_value == values[i].size_value) { 501da177e4SLinus Torvalds agp_bridge->previous_size = 511da177e4SLinus Torvalds agp_bridge->current_size = (void *) (values + i); 521da177e4SLinus Torvalds agp_bridge->aperture_size_idx = i; 531da177e4SLinus Torvalds return values[i].size; 541da177e4SLinus Torvalds } 551da177e4SLinus Torvalds } 561da177e4SLinus Torvalds 571da177e4SLinus Torvalds return 0; 581da177e4SLinus Torvalds } 591da177e4SLinus Torvalds 601da177e4SLinus Torvalds #define SYSCFG 0xC0010010 611da177e4SLinus Torvalds #define IORR_BASE0 0xC0010016 621da177e4SLinus Torvalds #define IORR_MASK0 0xC0010017 631da177e4SLinus Torvalds #define AMD_K7_NUM_IORR 2 641da177e4SLinus Torvalds 651da177e4SLinus Torvalds static int nvidia_init_iorr(u32 base, u32 size) 661da177e4SLinus Torvalds { 671da177e4SLinus Torvalds u32 base_hi, base_lo; 681da177e4SLinus Torvalds u32 mask_hi, mask_lo; 691da177e4SLinus Torvalds u32 sys_hi, sys_lo; 701da177e4SLinus Torvalds u32 iorr_addr, free_iorr_addr; 711da177e4SLinus Torvalds 721da177e4SLinus Torvalds /* Find the iorr that is already used for the base */ 731da177e4SLinus Torvalds /* If not found, determine the uppermost available iorr */ 741da177e4SLinus Torvalds free_iorr_addr = AMD_K7_NUM_IORR; 751da177e4SLinus Torvalds for (iorr_addr = 0; iorr_addr < AMD_K7_NUM_IORR; iorr_addr++) { 761da177e4SLinus Torvalds rdmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi); 771da177e4SLinus Torvalds rdmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi); 781da177e4SLinus Torvalds 791da177e4SLinus Torvalds if ((base_lo & 0xfffff000) == (base & 0xfffff000)) 801da177e4SLinus Torvalds break; 811da177e4SLinus Torvalds 821da177e4SLinus Torvalds if ((mask_lo & 0x00000800) == 0) 831da177e4SLinus Torvalds free_iorr_addr = iorr_addr; 841da177e4SLinus Torvalds } 851da177e4SLinus Torvalds 861da177e4SLinus Torvalds if (iorr_addr >= AMD_K7_NUM_IORR) { 871da177e4SLinus Torvalds iorr_addr = free_iorr_addr; 881da177e4SLinus Torvalds if (iorr_addr >= AMD_K7_NUM_IORR) 891da177e4SLinus Torvalds return -EINVAL; 901da177e4SLinus Torvalds } 911da177e4SLinus Torvalds base_hi = 0x0; 921da177e4SLinus Torvalds base_lo = (base & ~0xfff) | 0x18; 931da177e4SLinus Torvalds mask_hi = 0xf; 941da177e4SLinus Torvalds mask_lo = ((~(size - 1)) & 0xfffff000) | 0x800; 951da177e4SLinus Torvalds wrmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi); 961da177e4SLinus Torvalds wrmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi); 971da177e4SLinus Torvalds 981da177e4SLinus Torvalds rdmsr(SYSCFG, sys_lo, sys_hi); 991da177e4SLinus Torvalds sys_lo |= 0x00100000; 1001da177e4SLinus Torvalds wrmsr(SYSCFG, sys_lo, sys_hi); 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds return 0; 1031da177e4SLinus Torvalds } 1041da177e4SLinus Torvalds 1051da177e4SLinus Torvalds static int nvidia_configure(void) 1061da177e4SLinus Torvalds { 1071da177e4SLinus Torvalds int i, rc, num_dirs; 1081da177e4SLinus Torvalds u32 apbase, aplimit; 109d68c5a27SBjorn Helgaas phys_addr_t apbase_phys; 1101da177e4SLinus Torvalds struct aper_size_info_8 *current_size; 1111da177e4SLinus Torvalds u32 temp; 1121da177e4SLinus Torvalds 1131da177e4SLinus Torvalds current_size = A_SIZE_8(agp_bridge->current_size); 1141da177e4SLinus Torvalds 1151da177e4SLinus Torvalds /* aperture size */ 1161da177e4SLinus Torvalds pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE, 1171da177e4SLinus Torvalds current_size->size_value); 1181da177e4SLinus Torvalds 1191da177e4SLinus Torvalds /* address to map to */ 120e501b3d8SBjorn Helgaas apbase = pci_bus_address(agp_bridge->dev, AGP_APERTURE_BAR); 1211da177e4SLinus Torvalds agp_bridge->gart_bus_addr = apbase; 1221da177e4SLinus Torvalds aplimit = apbase + (current_size->size * 1024 * 1024) - 1; 1231da177e4SLinus Torvalds pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APBASE, apbase); 1241da177e4SLinus Torvalds pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APLIMIT, aplimit); 1251da177e4SLinus Torvalds pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APBASE, apbase); 1261da177e4SLinus Torvalds pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APLIMIT, aplimit); 1271da177e4SLinus Torvalds if (0 != (rc = nvidia_init_iorr(apbase, current_size->size * 1024 * 1024))) 1281da177e4SLinus Torvalds return rc; 1291da177e4SLinus Torvalds 1301da177e4SLinus Torvalds /* directory size is 64k */ 1311da177e4SLinus Torvalds num_dirs = current_size->size / 64; 1321da177e4SLinus Torvalds nvidia_private.num_active_entries = current_size->num_entries; 1331da177e4SLinus Torvalds nvidia_private.pg_offset = 0; 1341da177e4SLinus Torvalds if (num_dirs == 0) { 1351da177e4SLinus Torvalds num_dirs = 1; 1361da177e4SLinus Torvalds nvidia_private.num_active_entries /= (64 / current_size->size); 1371da177e4SLinus Torvalds nvidia_private.pg_offset = (apbase & (64 * 1024 * 1024 - 1) & 1381da177e4SLinus Torvalds ~(current_size->size * 1024 * 1024 - 1)) / PAGE_SIZE; 1391da177e4SLinus Torvalds } 1401da177e4SLinus Torvalds 1411da177e4SLinus Torvalds /* attbase */ 1421da177e4SLinus Torvalds for (i = 0; i < 8; i++) { 1431da177e4SLinus Torvalds pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_ATTBASE(i), 1441da177e4SLinus Torvalds (agp_bridge->gatt_bus_addr + (i % num_dirs) * 64 * 1024) | 1); 1451da177e4SLinus Torvalds } 1461da177e4SLinus Torvalds 1471da177e4SLinus Torvalds /* gtlb control */ 1481da177e4SLinus Torvalds pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp); 1491da177e4SLinus Torvalds pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp | 0x11); 1501da177e4SLinus Torvalds 1511da177e4SLinus Torvalds /* gart control */ 1521da177e4SLinus Torvalds pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp); 1531da177e4SLinus Torvalds pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp | 0x100); 1541da177e4SLinus Torvalds 1551da177e4SLinus Torvalds /* map aperture */ 156d68c5a27SBjorn Helgaas apbase_phys = pci_resource_start(agp_bridge->dev, AGP_APERTURE_BAR); 1571da177e4SLinus Torvalds nvidia_private.aperture = 158d68c5a27SBjorn Helgaas (volatile u32 __iomem *) ioremap(apbase_phys, 33 * PAGE_SIZE); 1591da177e4SLinus Torvalds 1605bdbc7dcSScott Thompson if (!nvidia_private.aperture) 1615bdbc7dcSScott Thompson return -ENOMEM; 1625bdbc7dcSScott Thompson 1631da177e4SLinus Torvalds return 0; 1641da177e4SLinus Torvalds } 1651da177e4SLinus Torvalds 1661da177e4SLinus Torvalds static void nvidia_cleanup(void) 1671da177e4SLinus Torvalds { 1681da177e4SLinus Torvalds struct aper_size_info_8 *previous_size; 1691da177e4SLinus Torvalds u32 temp; 1701da177e4SLinus Torvalds 1711da177e4SLinus Torvalds /* gart control */ 1721da177e4SLinus Torvalds pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp); 1731da177e4SLinus Torvalds pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp & ~(0x100)); 1741da177e4SLinus Torvalds 1751da177e4SLinus Torvalds /* gtlb control */ 1761da177e4SLinus Torvalds pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp); 1771da177e4SLinus Torvalds pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp & ~(0x11)); 1781da177e4SLinus Torvalds 1791da177e4SLinus Torvalds /* unmap aperture */ 1801da177e4SLinus Torvalds iounmap((void __iomem *) nvidia_private.aperture); 1811da177e4SLinus Torvalds 1821da177e4SLinus Torvalds /* restore previous aperture size */ 1831da177e4SLinus Torvalds previous_size = A_SIZE_8(agp_bridge->previous_size); 1841da177e4SLinus Torvalds pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE, 1851da177e4SLinus Torvalds previous_size->size_value); 1861da177e4SLinus Torvalds 1871da177e4SLinus Torvalds /* restore iorr for previous aperture size */ 1881da177e4SLinus Torvalds nvidia_init_iorr(agp_bridge->gart_bus_addr, 1891da177e4SLinus Torvalds previous_size->size * 1024 * 1024); 1901da177e4SLinus Torvalds } 1911da177e4SLinus Torvalds 1921da177e4SLinus Torvalds 1931da177e4SLinus Torvalds /* 1941da177e4SLinus Torvalds * Note we can't use the generic routines, even though they are 99% the same. 1951da177e4SLinus Torvalds * Aperture sizes <64M still requires a full 64k GART directory, but 1961da177e4SLinus Torvalds * only use the portion of the TLB entries that correspond to the apertures 1971da177e4SLinus Torvalds * alignment inside the surrounding 64M block. 1981da177e4SLinus Torvalds */ 1991da177e4SLinus Torvalds extern int agp_memory_reserved; 2001da177e4SLinus Torvalds 2011da177e4SLinus Torvalds static int nvidia_insert_memory(struct agp_memory *mem, off_t pg_start, int type) 2021da177e4SLinus Torvalds { 2031da177e4SLinus Torvalds int i, j; 204a64d2b37SThomas Hellstrom int mask_type; 2051da177e4SLinus Torvalds 206a64d2b37SThomas Hellstrom mask_type = agp_generic_type_to_mask_type(mem->bridge, type); 207a64d2b37SThomas Hellstrom if (mask_type != 0 || type != mem->type) 2081da177e4SLinus Torvalds return -EINVAL; 2091da177e4SLinus Torvalds 210a64d2b37SThomas Hellstrom if (mem->page_count == 0) 211a64d2b37SThomas Hellstrom return 0; 212a64d2b37SThomas Hellstrom 2131da177e4SLinus Torvalds if ((pg_start + mem->page_count) > 2141da177e4SLinus Torvalds (nvidia_private.num_active_entries - agp_memory_reserved/PAGE_SIZE)) 2151da177e4SLinus Torvalds return -EINVAL; 2161da177e4SLinus Torvalds 2171da177e4SLinus Torvalds for (j = pg_start; j < (pg_start + mem->page_count); j++) { 2181da177e4SLinus Torvalds if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j))) 2191da177e4SLinus Torvalds return -EBUSY; 2201da177e4SLinus Torvalds } 2211da177e4SLinus Torvalds 222c7258012SJoe Perches if (!mem->is_flushed) { 2231da177e4SLinus Torvalds global_cache_flush(); 224c7258012SJoe Perches mem->is_flushed = true; 2251da177e4SLinus Torvalds } 2261da177e4SLinus Torvalds for (i = 0, j = pg_start; i < mem->page_count; i++, j++) { 2271da177e4SLinus Torvalds writel(agp_bridge->driver->mask_memory(agp_bridge, 2286a12235cSDavid Woodhouse page_to_phys(mem->pages[i]), mask_type), 2291da177e4SLinus Torvalds agp_bridge->gatt_table+nvidia_private.pg_offset+j); 2301da177e4SLinus Torvalds } 231a64d2b37SThomas Hellstrom 232a64d2b37SThomas Hellstrom /* PCI Posting. */ 233a64d2b37SThomas Hellstrom readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j - 1); 234a64d2b37SThomas Hellstrom 2351da177e4SLinus Torvalds agp_bridge->driver->tlb_flush(mem); 2361da177e4SLinus Torvalds return 0; 2371da177e4SLinus Torvalds } 2381da177e4SLinus Torvalds 2391da177e4SLinus Torvalds 2401da177e4SLinus Torvalds static int nvidia_remove_memory(struct agp_memory *mem, off_t pg_start, int type) 2411da177e4SLinus Torvalds { 2421da177e4SLinus Torvalds int i; 2431da177e4SLinus Torvalds 244a64d2b37SThomas Hellstrom int mask_type; 245a64d2b37SThomas Hellstrom 246a64d2b37SThomas Hellstrom mask_type = agp_generic_type_to_mask_type(mem->bridge, type); 247a64d2b37SThomas Hellstrom if (mask_type != 0 || type != mem->type) 2481da177e4SLinus Torvalds return -EINVAL; 2491da177e4SLinus Torvalds 250a64d2b37SThomas Hellstrom if (mem->page_count == 0) 251a64d2b37SThomas Hellstrom return 0; 252a64d2b37SThomas Hellstrom 2531da177e4SLinus Torvalds for (i = pg_start; i < (mem->page_count + pg_start); i++) 2541da177e4SLinus Torvalds writel(agp_bridge->scratch_page, agp_bridge->gatt_table+nvidia_private.pg_offset+i); 2551da177e4SLinus Torvalds 2561da177e4SLinus Torvalds agp_bridge->driver->tlb_flush(mem); 2571da177e4SLinus Torvalds return 0; 2581da177e4SLinus Torvalds } 2591da177e4SLinus Torvalds 2601da177e4SLinus Torvalds 2611da177e4SLinus Torvalds static void nvidia_tlbflush(struct agp_memory *mem) 2621da177e4SLinus Torvalds { 2631da177e4SLinus Torvalds unsigned long end; 2641da177e4SLinus Torvalds u32 wbc_reg, temp; 2651da177e4SLinus Torvalds int i; 2661da177e4SLinus Torvalds 2671da177e4SLinus Torvalds /* flush chipset */ 2681da177e4SLinus Torvalds if (nvidia_private.wbc_mask) { 2691da177e4SLinus Torvalds pci_read_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, &wbc_reg); 2701da177e4SLinus Torvalds wbc_reg |= nvidia_private.wbc_mask; 2711da177e4SLinus Torvalds pci_write_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, wbc_reg); 2721da177e4SLinus Torvalds 2731da177e4SLinus Torvalds end = jiffies + 3*HZ; 2741da177e4SLinus Torvalds do { 2751da177e4SLinus Torvalds pci_read_config_dword(nvidia_private.dev_1, 2761da177e4SLinus Torvalds NVIDIA_1_WBC, &wbc_reg); 27705613bddSMarcelo Feitoza Parisi if (time_before_eq(end, jiffies)) { 2781da177e4SLinus Torvalds printk(KERN_ERR PFX 2791da177e4SLinus Torvalds "TLB flush took more than 3 seconds.\n"); 2801da177e4SLinus Torvalds } 2811da177e4SLinus Torvalds } while (wbc_reg & nvidia_private.wbc_mask); 2821da177e4SLinus Torvalds } 2831da177e4SLinus Torvalds 2841da177e4SLinus Torvalds /* flush TLB entries */ 2851da177e4SLinus Torvalds for (i = 0; i < 32 + 1; i++) 2861da177e4SLinus Torvalds temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32))); 2871da177e4SLinus Torvalds for (i = 0; i < 32 + 1; i++) 2881da177e4SLinus Torvalds temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32))); 2891da177e4SLinus Torvalds } 2901da177e4SLinus Torvalds 2911da177e4SLinus Torvalds 292e5524f35SDave Jones static const struct aper_size_info_8 nvidia_generic_sizes[5] = 2931da177e4SLinus Torvalds { 2941da177e4SLinus Torvalds {512, 131072, 7, 0}, 2951da177e4SLinus Torvalds {256, 65536, 6, 8}, 2961da177e4SLinus Torvalds {128, 32768, 5, 12}, 2971da177e4SLinus Torvalds {64, 16384, 4, 14}, 2981da177e4SLinus Torvalds /* The 32M mode still requires a 64k gatt */ 2991da177e4SLinus Torvalds {32, 16384, 4, 15} 3001da177e4SLinus Torvalds }; 3011da177e4SLinus Torvalds 3021da177e4SLinus Torvalds 303e5524f35SDave Jones static const struct gatt_mask nvidia_generic_masks[] = 3041da177e4SLinus Torvalds { 3051da177e4SLinus Torvalds { .mask = 1, .type = 0} 3061da177e4SLinus Torvalds }; 3071da177e4SLinus Torvalds 3081da177e4SLinus Torvalds 309e5524f35SDave Jones static const struct agp_bridge_driver nvidia_driver = { 3101da177e4SLinus Torvalds .owner = THIS_MODULE, 3111da177e4SLinus Torvalds .aperture_sizes = nvidia_generic_sizes, 3121da177e4SLinus Torvalds .size_type = U8_APER_SIZE, 3131da177e4SLinus Torvalds .num_aperture_sizes = 5, 31461cf0593SJerome Glisse .needs_scratch_page = true, 3151da177e4SLinus Torvalds .configure = nvidia_configure, 3161da177e4SLinus Torvalds .fetch_size = nvidia_fetch_size, 3171da177e4SLinus Torvalds .cleanup = nvidia_cleanup, 3181da177e4SLinus Torvalds .tlb_flush = nvidia_tlbflush, 3191da177e4SLinus Torvalds .mask_memory = agp_generic_mask_memory, 3201da177e4SLinus Torvalds .masks = nvidia_generic_masks, 3211da177e4SLinus Torvalds .agp_enable = agp_generic_enable, 3221da177e4SLinus Torvalds .cache_flush = global_cache_flush, 3231da177e4SLinus Torvalds .create_gatt_table = agp_generic_create_gatt_table, 3241da177e4SLinus Torvalds .free_gatt_table = agp_generic_free_gatt_table, 3251da177e4SLinus Torvalds .insert_memory = nvidia_insert_memory, 3261da177e4SLinus Torvalds .remove_memory = nvidia_remove_memory, 3271da177e4SLinus Torvalds .alloc_by_type = agp_generic_alloc_by_type, 3281da177e4SLinus Torvalds .free_by_type = agp_generic_free_by_type, 3291da177e4SLinus Torvalds .agp_alloc_page = agp_generic_alloc_page, 3305f310b63SRene Herman .agp_alloc_pages = agp_generic_alloc_pages, 3311da177e4SLinus Torvalds .agp_destroy_page = agp_generic_destroy_page, 3325f310b63SRene Herman .agp_destroy_pages = agp_generic_destroy_pages, 333a030ce44SThomas Hellstrom .agp_type_to_mask_type = agp_generic_type_to_mask_type, 3341da177e4SLinus Torvalds }; 3351da177e4SLinus Torvalds 336bcd2982aSGreg Kroah-Hartman static int agp_nvidia_probe(struct pci_dev *pdev, 3371da177e4SLinus Torvalds const struct pci_device_id *ent) 3381da177e4SLinus Torvalds { 3391da177e4SLinus Torvalds struct agp_bridge_data *bridge; 3401da177e4SLinus Torvalds u8 cap_ptr; 3411da177e4SLinus Torvalds 3421da177e4SLinus Torvalds nvidia_private.dev_1 = 34384f8cbf7SSinan Kaya pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus), 34484f8cbf7SSinan Kaya (unsigned int)pdev->bus->number, 34584f8cbf7SSinan Kaya PCI_DEVFN(0, 1)); 3461da177e4SLinus Torvalds nvidia_private.dev_2 = 34784f8cbf7SSinan Kaya pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus), 34884f8cbf7SSinan Kaya (unsigned int)pdev->bus->number, 34984f8cbf7SSinan Kaya PCI_DEVFN(0, 2)); 3501da177e4SLinus Torvalds nvidia_private.dev_3 = 35184f8cbf7SSinan Kaya pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus), 35284f8cbf7SSinan Kaya (unsigned int)pdev->bus->number, 35384f8cbf7SSinan Kaya PCI_DEVFN(30, 0)); 3541da177e4SLinus Torvalds 3551da177e4SLinus Torvalds if (!nvidia_private.dev_1 || !nvidia_private.dev_2 || !nvidia_private.dev_3) { 3561da177e4SLinus Torvalds printk(KERN_INFO PFX "Detected an NVIDIA nForce/nForce2 " 3571da177e4SLinus Torvalds "chipset, but could not find the secondary devices.\n"); 3581da177e4SLinus Torvalds return -ENODEV; 3591da177e4SLinus Torvalds } 3601da177e4SLinus Torvalds 3611da177e4SLinus Torvalds cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP); 3621da177e4SLinus Torvalds if (!cap_ptr) 3631da177e4SLinus Torvalds return -ENODEV; 3641da177e4SLinus Torvalds 3651da177e4SLinus Torvalds switch (pdev->device) { 3661da177e4SLinus Torvalds case PCI_DEVICE_ID_NVIDIA_NFORCE: 3671da177e4SLinus Torvalds printk(KERN_INFO PFX "Detected NVIDIA nForce chipset\n"); 3681da177e4SLinus Torvalds nvidia_private.wbc_mask = 0x00010000; 3691da177e4SLinus Torvalds break; 3701da177e4SLinus Torvalds case PCI_DEVICE_ID_NVIDIA_NFORCE2: 3711da177e4SLinus Torvalds printk(KERN_INFO PFX "Detected NVIDIA nForce2 chipset\n"); 3721da177e4SLinus Torvalds nvidia_private.wbc_mask = 0x80000000; 3731da177e4SLinus Torvalds break; 3741da177e4SLinus Torvalds default: 3751da177e4SLinus Torvalds printk(KERN_ERR PFX "Unsupported NVIDIA chipset (device id: %04x)\n", 3761da177e4SLinus Torvalds pdev->device); 3771da177e4SLinus Torvalds return -ENODEV; 3781da177e4SLinus Torvalds } 3791da177e4SLinus Torvalds 3801da177e4SLinus Torvalds bridge = agp_alloc_bridge(); 3811da177e4SLinus Torvalds if (!bridge) 3821da177e4SLinus Torvalds return -ENOMEM; 3831da177e4SLinus Torvalds 3841da177e4SLinus Torvalds bridge->driver = &nvidia_driver; 385*32e4d9dfSJulia Lawall bridge->dev_private_data = &nvidia_private; 3861da177e4SLinus Torvalds bridge->dev = pdev; 3871da177e4SLinus Torvalds bridge->capndx = cap_ptr; 3881da177e4SLinus Torvalds 3891da177e4SLinus Torvalds /* Fill in the mode register */ 3901da177e4SLinus Torvalds pci_read_config_dword(pdev, 3911da177e4SLinus Torvalds bridge->capndx+PCI_AGP_STATUS, 3921da177e4SLinus Torvalds &bridge->mode); 3931da177e4SLinus Torvalds 3941da177e4SLinus Torvalds pci_set_drvdata(pdev, bridge); 3951da177e4SLinus Torvalds return agp_add_bridge(bridge); 3961da177e4SLinus Torvalds } 3971da177e4SLinus Torvalds 39839af33fcSBill Pemberton static void agp_nvidia_remove(struct pci_dev *pdev) 3991da177e4SLinus Torvalds { 4001da177e4SLinus Torvalds struct agp_bridge_data *bridge = pci_get_drvdata(pdev); 4011da177e4SLinus Torvalds 4021da177e4SLinus Torvalds agp_remove_bridge(bridge); 4031da177e4SLinus Torvalds agp_put_bridge(bridge); 4041da177e4SLinus Torvalds } 4051da177e4SLinus Torvalds 406c5f2f261SDave Jones #ifdef CONFIG_PM 407c5f2f261SDave Jones static int agp_nvidia_suspend(struct pci_dev *pdev, pm_message_t state) 408c5f2f261SDave Jones { 409c5f2f261SDave Jones pci_save_state(pdev); 41043355503SYijing Wang pci_set_power_state(pdev, PCI_D3hot); 411c5f2f261SDave Jones 412c5f2f261SDave Jones return 0; 413c5f2f261SDave Jones } 414c5f2f261SDave Jones 415c5f2f261SDave Jones static int agp_nvidia_resume(struct pci_dev *pdev) 416c5f2f261SDave Jones { 417c5f2f261SDave Jones /* set power state 0 and restore PCI space */ 41843355503SYijing Wang pci_set_power_state(pdev, PCI_D0); 419c5f2f261SDave Jones pci_restore_state(pdev); 420c5f2f261SDave Jones 421c5f2f261SDave Jones /* reconfigure AGP hardware again */ 422c5f2f261SDave Jones nvidia_configure(); 423c5f2f261SDave Jones 424c5f2f261SDave Jones return 0; 425c5f2f261SDave Jones } 426c5f2f261SDave Jones #endif 427c5f2f261SDave Jones 428c5f2f261SDave Jones 429d7206612SArvind Yadav static const struct pci_device_id agp_nvidia_pci_table[] = { 4301da177e4SLinus Torvalds { 4311da177e4SLinus Torvalds .class = (PCI_CLASS_BRIDGE_HOST << 8), 4321da177e4SLinus Torvalds .class_mask = ~0, 4331da177e4SLinus Torvalds .vendor = PCI_VENDOR_ID_NVIDIA, 4341da177e4SLinus Torvalds .device = PCI_DEVICE_ID_NVIDIA_NFORCE, 4351da177e4SLinus Torvalds .subvendor = PCI_ANY_ID, 4361da177e4SLinus Torvalds .subdevice = PCI_ANY_ID, 4371da177e4SLinus Torvalds }, 4381da177e4SLinus Torvalds { 4391da177e4SLinus Torvalds .class = (PCI_CLASS_BRIDGE_HOST << 8), 4401da177e4SLinus Torvalds .class_mask = ~0, 4411da177e4SLinus Torvalds .vendor = PCI_VENDOR_ID_NVIDIA, 4421da177e4SLinus Torvalds .device = PCI_DEVICE_ID_NVIDIA_NFORCE2, 4431da177e4SLinus Torvalds .subvendor = PCI_ANY_ID, 4441da177e4SLinus Torvalds .subdevice = PCI_ANY_ID, 4451da177e4SLinus Torvalds }, 4461da177e4SLinus Torvalds { } 4471da177e4SLinus Torvalds }; 4481da177e4SLinus Torvalds 4491da177e4SLinus Torvalds MODULE_DEVICE_TABLE(pci, agp_nvidia_pci_table); 4501da177e4SLinus Torvalds 4511da177e4SLinus Torvalds static struct pci_driver agp_nvidia_pci_driver = { 4521da177e4SLinus Torvalds .name = "agpgart-nvidia", 4531da177e4SLinus Torvalds .id_table = agp_nvidia_pci_table, 4541da177e4SLinus Torvalds .probe = agp_nvidia_probe, 4551da177e4SLinus Torvalds .remove = agp_nvidia_remove, 456c5f2f261SDave Jones #ifdef CONFIG_PM 457c5f2f261SDave Jones .suspend = agp_nvidia_suspend, 458c5f2f261SDave Jones .resume = agp_nvidia_resume, 459c5f2f261SDave Jones #endif 4601da177e4SLinus Torvalds }; 4611da177e4SLinus Torvalds 4621da177e4SLinus Torvalds static int __init agp_nvidia_init(void) 4631da177e4SLinus Torvalds { 4641da177e4SLinus Torvalds if (agp_off) 4651da177e4SLinus Torvalds return -EINVAL; 4661da177e4SLinus Torvalds return pci_register_driver(&agp_nvidia_pci_driver); 4671da177e4SLinus Torvalds } 4681da177e4SLinus Torvalds 4691da177e4SLinus Torvalds static void __exit agp_nvidia_cleanup(void) 4701da177e4SLinus Torvalds { 4711da177e4SLinus Torvalds pci_unregister_driver(&agp_nvidia_pci_driver); 4721e415732SAlan Cox pci_dev_put(nvidia_private.dev_1); 4731e415732SAlan Cox pci_dev_put(nvidia_private.dev_2); 4741e415732SAlan Cox pci_dev_put(nvidia_private.dev_3); 4751da177e4SLinus Torvalds } 4761da177e4SLinus Torvalds 4771da177e4SLinus Torvalds module_init(agp_nvidia_init); 4781da177e4SLinus Torvalds module_exit(agp_nvidia_cleanup); 4791da177e4SLinus Torvalds 4801da177e4SLinus Torvalds MODULE_LICENSE("GPL and additional rights"); 4811da177e4SLinus Torvalds MODULE_AUTHOR("NVIDIA Corporation"); 4821da177e4SLinus Torvalds 483