1*ca55b2feSMax Filippov /* 2*ca55b2feSMax Filippov * xtensa/config/core-isa.h -- HAL definitions that are dependent on Xtensa 3*ca55b2feSMax Filippov * processor CORE configuration 4*ca55b2feSMax Filippov * 5*ca55b2feSMax Filippov * See <xtensa/config/core.h>, which includes this file, for more details. 6*ca55b2feSMax Filippov */ 7*ca55b2feSMax Filippov 8*ca55b2feSMax Filippov /* Xtensa processor core configuration information. 9*ca55b2feSMax Filippov 10*ca55b2feSMax Filippov Copyright (c) 1999-2015 Tensilica Inc. 11*ca55b2feSMax Filippov 12*ca55b2feSMax Filippov Permission is hereby granted, free of charge, to any person obtaining 13*ca55b2feSMax Filippov a copy of this software and associated documentation files (the 14*ca55b2feSMax Filippov "Software"), to deal in the Software without restriction, including 15*ca55b2feSMax Filippov without limitation the rights to use, copy, modify, merge, publish, 16*ca55b2feSMax Filippov distribute, sublicense, and/or sell copies of the Software, and to 17*ca55b2feSMax Filippov permit persons to whom the Software is furnished to do so, subject to 18*ca55b2feSMax Filippov the following conditions: 19*ca55b2feSMax Filippov 20*ca55b2feSMax Filippov The above copyright notice and this permission notice shall be included 21*ca55b2feSMax Filippov in all copies or substantial portions of the Software. 22*ca55b2feSMax Filippov 23*ca55b2feSMax Filippov THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 24*ca55b2feSMax Filippov EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 25*ca55b2feSMax Filippov MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. 26*ca55b2feSMax Filippov IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY 27*ca55b2feSMax Filippov CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 28*ca55b2feSMax Filippov TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 29*ca55b2feSMax Filippov SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. */ 30*ca55b2feSMax Filippov 31*ca55b2feSMax Filippov #ifndef _XTENSA_CORE_CONFIGURATION_H 32*ca55b2feSMax Filippov #define _XTENSA_CORE_CONFIGURATION_H 33*ca55b2feSMax Filippov 34*ca55b2feSMax Filippov 35*ca55b2feSMax Filippov /**************************************************************************** 36*ca55b2feSMax Filippov Parameters Useful for Any Code, USER or PRIVILEGED 37*ca55b2feSMax Filippov ****************************************************************************/ 38*ca55b2feSMax Filippov 39*ca55b2feSMax Filippov /* 40*ca55b2feSMax Filippov * Note: Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is 41*ca55b2feSMax Filippov * configured, and a value of 0 otherwise. These macros are always defined. 42*ca55b2feSMax Filippov */ 43*ca55b2feSMax Filippov 44*ca55b2feSMax Filippov 45*ca55b2feSMax Filippov /*---------------------------------------------------------------------- 46*ca55b2feSMax Filippov ISA 47*ca55b2feSMax Filippov ----------------------------------------------------------------------*/ 48*ca55b2feSMax Filippov 49*ca55b2feSMax Filippov #define XCHAL_HAVE_BE 0 /* big-endian byte ordering */ 50*ca55b2feSMax Filippov #define XCHAL_HAVE_WINDOWED 1 /* windowed registers option */ 51*ca55b2feSMax Filippov #define XCHAL_NUM_AREGS 32 /* num of physical addr regs */ 52*ca55b2feSMax Filippov #define XCHAL_NUM_AREGS_LOG2 5 /* log2(XCHAL_NUM_AREGS) */ 53*ca55b2feSMax Filippov #define XCHAL_MAX_INSTRUCTION_SIZE 3 /* max instr bytes (3..8) */ 54*ca55b2feSMax Filippov #define XCHAL_HAVE_DEBUG 1 /* debug option */ 55*ca55b2feSMax Filippov #define XCHAL_HAVE_DENSITY 1 /* 16-bit instructions */ 56*ca55b2feSMax Filippov #define XCHAL_HAVE_LOOPS 1 /* zero-overhead loops */ 57*ca55b2feSMax Filippov #define XCHAL_LOOP_BUFFER_SIZE 0 /* zero-ov. loop instr buffer size */ 58*ca55b2feSMax Filippov #define XCHAL_HAVE_NSA 1 /* NSA/NSAU instructions */ 59*ca55b2feSMax Filippov #define XCHAL_HAVE_MINMAX 1 /* MIN/MAX instructions */ 60*ca55b2feSMax Filippov #define XCHAL_HAVE_SEXT 1 /* SEXT instruction */ 61*ca55b2feSMax Filippov #define XCHAL_HAVE_DEPBITS 0 /* DEPBITS instruction */ 62*ca55b2feSMax Filippov #define XCHAL_HAVE_CLAMPS 1 /* CLAMPS instruction */ 63*ca55b2feSMax Filippov #define XCHAL_HAVE_MUL16 1 /* MUL16S/MUL16U instructions */ 64*ca55b2feSMax Filippov #define XCHAL_HAVE_MUL32 1 /* MULL instruction */ 65*ca55b2feSMax Filippov #define XCHAL_HAVE_MUL32_HIGH 0 /* MULUH/MULSH instructions */ 66*ca55b2feSMax Filippov #define XCHAL_HAVE_DIV32 1 /* QUOS/QUOU/REMS/REMU instructions */ 67*ca55b2feSMax Filippov #define XCHAL_HAVE_L32R 1 /* L32R instruction */ 68*ca55b2feSMax Filippov #define XCHAL_HAVE_ABSOLUTE_LITERALS 0 /* non-PC-rel (extended) L32R */ 69*ca55b2feSMax Filippov #define XCHAL_HAVE_CONST16 0 /* CONST16 instruction */ 70*ca55b2feSMax Filippov #define XCHAL_HAVE_ADDX 1 /* ADDX#/SUBX# instructions */ 71*ca55b2feSMax Filippov #define XCHAL_HAVE_WIDE_BRANCHES 0 /* B*.W18 or B*.W15 instr's */ 72*ca55b2feSMax Filippov #define XCHAL_HAVE_PREDICTED_BRANCHES 0 /* B[EQ/EQZ/NE/NEZ]T instr's */ 73*ca55b2feSMax Filippov #define XCHAL_HAVE_CALL4AND12 1 /* (obsolete option) */ 74*ca55b2feSMax Filippov #define XCHAL_HAVE_ABS 1 /* ABS instruction */ 75*ca55b2feSMax Filippov /*#define XCHAL_HAVE_POPC 0*/ /* POPC instruction */ 76*ca55b2feSMax Filippov /*#define XCHAL_HAVE_CRC 0*/ /* CRC instruction */ 77*ca55b2feSMax Filippov #define XCHAL_HAVE_RELEASE_SYNC 1 /* L32AI/S32RI instructions */ 78*ca55b2feSMax Filippov #define XCHAL_HAVE_S32C1I 1 /* S32C1I instruction */ 79*ca55b2feSMax Filippov #define XCHAL_HAVE_SPECULATION 0 /* speculation */ 80*ca55b2feSMax Filippov #define XCHAL_HAVE_FULL_RESET 1 /* all regs/state reset */ 81*ca55b2feSMax Filippov #define XCHAL_NUM_CONTEXTS 1 /* */ 82*ca55b2feSMax Filippov #define XCHAL_NUM_MISC_REGS 2 /* num of scratch regs (0..4) */ 83*ca55b2feSMax Filippov #define XCHAL_HAVE_TAP_MASTER 0 /* JTAG TAP control instr's */ 84*ca55b2feSMax Filippov #define XCHAL_HAVE_PRID 1 /* processor ID register */ 85*ca55b2feSMax Filippov #define XCHAL_HAVE_EXTERN_REGS 1 /* WER/RER instructions */ 86*ca55b2feSMax Filippov #define XCHAL_HAVE_MX 0 /* MX core (Tensilica internal) */ 87*ca55b2feSMax Filippov #define XCHAL_HAVE_MP_INTERRUPTS 0 /* interrupt distributor port */ 88*ca55b2feSMax Filippov #define XCHAL_HAVE_MP_RUNSTALL 0 /* core RunStall control port */ 89*ca55b2feSMax Filippov #define XCHAL_HAVE_PSO 0 /* Power Shut-Off */ 90*ca55b2feSMax Filippov #define XCHAL_HAVE_PSO_CDM 0 /* core/debug/mem pwr domains */ 91*ca55b2feSMax Filippov #define XCHAL_HAVE_PSO_FULL_RETENTION 0 /* all regs preserved on PSO */ 92*ca55b2feSMax Filippov #define XCHAL_HAVE_THREADPTR 0 /* THREADPTR register */ 93*ca55b2feSMax Filippov #define XCHAL_HAVE_BOOLEANS 0 /* boolean registers */ 94*ca55b2feSMax Filippov #define XCHAL_HAVE_CP 0 /* CPENABLE reg (coprocessor) */ 95*ca55b2feSMax Filippov #define XCHAL_CP_MAXCFG 0 /* max allowed cp id plus one */ 96*ca55b2feSMax Filippov #define XCHAL_HAVE_MAC16 1 /* MAC16 package */ 97*ca55b2feSMax Filippov 98*ca55b2feSMax Filippov #define XCHAL_HAVE_FUSION 0 /* Fusion*/ 99*ca55b2feSMax Filippov #define XCHAL_HAVE_FUSION_FP 0 /* Fusion FP option */ 100*ca55b2feSMax Filippov #define XCHAL_HAVE_FUSION_LOW_POWER 0 /* Fusion Low Power option */ 101*ca55b2feSMax Filippov #define XCHAL_HAVE_FUSION_AES 0 /* Fusion BLE/Wifi AES-128 CCM option */ 102*ca55b2feSMax Filippov #define XCHAL_HAVE_FUSION_CONVENC 0 /* Fusion Conv Encode option */ 103*ca55b2feSMax Filippov #define XCHAL_HAVE_FUSION_LFSR_CRC 0 /* Fusion LFSR-CRC option */ 104*ca55b2feSMax Filippov #define XCHAL_HAVE_FUSION_BITOPS 0 /* Fusion Bit Operations Support option */ 105*ca55b2feSMax Filippov #define XCHAL_HAVE_FUSION_AVS 0 /* Fusion AVS option */ 106*ca55b2feSMax Filippov #define XCHAL_HAVE_FUSION_16BIT_BASEBAND 0 /* Fusion 16-bit Baseband option */ 107*ca55b2feSMax Filippov #define XCHAL_HAVE_HIFIPRO 0 /* HiFiPro Audio Engine pkg */ 108*ca55b2feSMax Filippov #define XCHAL_HAVE_HIFI4 0 /* HiFi4 Audio Engine pkg */ 109*ca55b2feSMax Filippov #define XCHAL_HAVE_HIFI4_VFPU 0 /* HiFi4 Audio Engine VFPU option */ 110*ca55b2feSMax Filippov #define XCHAL_HAVE_HIFI3 0 /* HiFi3 Audio Engine pkg */ 111*ca55b2feSMax Filippov #define XCHAL_HAVE_HIFI3_VFPU 0 /* HiFi3 Audio Engine VFPU option */ 112*ca55b2feSMax Filippov #define XCHAL_HAVE_HIFI2 0 /* HiFi2 Audio Engine pkg */ 113*ca55b2feSMax Filippov #define XCHAL_HAVE_HIFI2EP 0 /* HiFi2EP */ 114*ca55b2feSMax Filippov #define XCHAL_HAVE_HIFI_MINI 0 115*ca55b2feSMax Filippov 116*ca55b2feSMax Filippov 117*ca55b2feSMax Filippov #define XCHAL_HAVE_VECTORFPU2005 0 /* vector or user floating-point pkg */ 118*ca55b2feSMax Filippov #define XCHAL_HAVE_USER_DPFPU 0 /* user DP floating-point pkg */ 119*ca55b2feSMax Filippov #define XCHAL_HAVE_USER_SPFPU 0 /* user DP floating-point pkg */ 120*ca55b2feSMax Filippov #define XCHAL_HAVE_FP 0 /* single prec floating point */ 121*ca55b2feSMax Filippov #define XCHAL_HAVE_FP_DIV 0 /* FP with DIV instructions */ 122*ca55b2feSMax Filippov #define XCHAL_HAVE_FP_RECIP 0 /* FP with RECIP instructions */ 123*ca55b2feSMax Filippov #define XCHAL_HAVE_FP_SQRT 0 /* FP with SQRT instructions */ 124*ca55b2feSMax Filippov #define XCHAL_HAVE_FP_RSQRT 0 /* FP with RSQRT instructions */ 125*ca55b2feSMax Filippov #define XCHAL_HAVE_DFP 0 /* double precision FP pkg */ 126*ca55b2feSMax Filippov #define XCHAL_HAVE_DFP_DIV 0 /* DFP with DIV instructions */ 127*ca55b2feSMax Filippov #define XCHAL_HAVE_DFP_RECIP 0 /* DFP with RECIP instructions*/ 128*ca55b2feSMax Filippov #define XCHAL_HAVE_DFP_SQRT 0 /* DFP with SQRT instructions */ 129*ca55b2feSMax Filippov #define XCHAL_HAVE_DFP_RSQRT 0 /* DFP with RSQRT instructions*/ 130*ca55b2feSMax Filippov #define XCHAL_HAVE_DFP_ACCEL 0 /* double precision FP acceleration pkg */ 131*ca55b2feSMax Filippov #define XCHAL_HAVE_DFP_accel XCHAL_HAVE_DFP_ACCEL /* for backward compatibility */ 132*ca55b2feSMax Filippov 133*ca55b2feSMax Filippov #define XCHAL_HAVE_DFPU_SINGLE_ONLY 0 /* DFPU Coprocessor, single precision only */ 134*ca55b2feSMax Filippov #define XCHAL_HAVE_DFPU_SINGLE_DOUBLE 0 /* DFPU Coprocessor, single and double precision */ 135*ca55b2feSMax Filippov #define XCHAL_HAVE_VECTRA1 0 /* Vectra I pkg */ 136*ca55b2feSMax Filippov #define XCHAL_HAVE_VECTRALX 0 /* Vectra LX pkg */ 137*ca55b2feSMax Filippov #define XCHAL_HAVE_PDX4 0 /* PDX4 */ 138*ca55b2feSMax Filippov #define XCHAL_HAVE_CONNXD2 0 /* ConnX D2 pkg */ 139*ca55b2feSMax Filippov #define XCHAL_HAVE_CONNXD2_DUALLSFLIX 0 /* ConnX D2 & Dual LoadStore Flix */ 140*ca55b2feSMax Filippov #define XCHAL_HAVE_BBE16 0 /* ConnX BBE16 pkg */ 141*ca55b2feSMax Filippov #define XCHAL_HAVE_BBE16_RSQRT 0 /* BBE16 & vector recip sqrt */ 142*ca55b2feSMax Filippov #define XCHAL_HAVE_BBE16_VECDIV 0 /* BBE16 & vector divide */ 143*ca55b2feSMax Filippov #define XCHAL_HAVE_BBE16_DESPREAD 0 /* BBE16 & despread */ 144*ca55b2feSMax Filippov #define XCHAL_HAVE_BBENEP 0 /* ConnX BBENEP pkgs */ 145*ca55b2feSMax Filippov #define XCHAL_HAVE_BSP3 0 /* ConnX BSP3 pkg */ 146*ca55b2feSMax Filippov #define XCHAL_HAVE_BSP3_TRANSPOSE 0 /* BSP3 & transpose32x32 */ 147*ca55b2feSMax Filippov #define XCHAL_HAVE_SSP16 0 /* ConnX SSP16 pkg */ 148*ca55b2feSMax Filippov #define XCHAL_HAVE_SSP16_VITERBI 0 /* SSP16 & viterbi */ 149*ca55b2feSMax Filippov #define XCHAL_HAVE_TURBO16 0 /* ConnX Turbo16 pkg */ 150*ca55b2feSMax Filippov #define XCHAL_HAVE_BBP16 0 /* ConnX BBP16 pkg */ 151*ca55b2feSMax Filippov #define XCHAL_HAVE_FLIX3 0 /* basic 3-way FLIX option */ 152*ca55b2feSMax Filippov #define XCHAL_HAVE_GRIVPEP 0 /* GRIVPEP is General Release of IVPEP */ 153*ca55b2feSMax Filippov #define XCHAL_HAVE_GRIVPEP_HISTOGRAM 0 /* Histogram option on GRIVPEP */ 154*ca55b2feSMax Filippov 155*ca55b2feSMax Filippov 156*ca55b2feSMax Filippov /*---------------------------------------------------------------------- 157*ca55b2feSMax Filippov MISC 158*ca55b2feSMax Filippov ----------------------------------------------------------------------*/ 159*ca55b2feSMax Filippov 160*ca55b2feSMax Filippov #define XCHAL_NUM_LOADSTORE_UNITS 1 /* load/store units */ 161*ca55b2feSMax Filippov #define XCHAL_NUM_WRITEBUFFER_ENTRIES 8 /* size of write buffer */ 162*ca55b2feSMax Filippov #define XCHAL_INST_FETCH_WIDTH 4 /* instr-fetch width in bytes */ 163*ca55b2feSMax Filippov #define XCHAL_DATA_WIDTH 4 /* data width in bytes */ 164*ca55b2feSMax Filippov #define XCHAL_DATA_PIPE_DELAY 1 /* d-side pipeline delay 165*ca55b2feSMax Filippov (1 = 5-stage, 2 = 7-stage) */ 166*ca55b2feSMax Filippov #define XCHAL_CLOCK_GATING_GLOBAL 0 /* global clock gating */ 167*ca55b2feSMax Filippov #define XCHAL_CLOCK_GATING_FUNCUNIT 0 /* funct. unit clock gating */ 168*ca55b2feSMax Filippov /* In T1050, applies to selected core load and store instructions (see ISA): */ 169*ca55b2feSMax Filippov #define XCHAL_UNALIGNED_LOAD_EXCEPTION 1 /* unaligned loads cause exc. */ 170*ca55b2feSMax Filippov #define XCHAL_UNALIGNED_STORE_EXCEPTION 1 /* unaligned stores cause exc.*/ 171*ca55b2feSMax Filippov #define XCHAL_UNALIGNED_LOAD_HW 0 /* unaligned loads work in hw */ 172*ca55b2feSMax Filippov #define XCHAL_UNALIGNED_STORE_HW 0 /* unaligned stores work in hw*/ 173*ca55b2feSMax Filippov 174*ca55b2feSMax Filippov #define XCHAL_SW_VERSION 1100002 /* sw version of this header */ 175*ca55b2feSMax Filippov 176*ca55b2feSMax Filippov #define XCHAL_CORE_ID "de212" /* alphanum core name 177*ca55b2feSMax Filippov (CoreID) set in the Xtensa 178*ca55b2feSMax Filippov Processor Generator */ 179*ca55b2feSMax Filippov 180*ca55b2feSMax Filippov #define XCHAL_BUILD_UNIQUE_ID 0x0005A985 /* 22-bit sw build ID */ 181*ca55b2feSMax Filippov 182*ca55b2feSMax Filippov /* 183*ca55b2feSMax Filippov * These definitions describe the hardware targeted by this software. 184*ca55b2feSMax Filippov */ 185*ca55b2feSMax Filippov #define XCHAL_HW_CONFIGID0 0xC283DFFE /* ConfigID hi 32 bits*/ 186*ca55b2feSMax Filippov #define XCHAL_HW_CONFIGID1 0x1C85A985 /* ConfigID lo 32 bits*/ 187*ca55b2feSMax Filippov #define XCHAL_HW_VERSION_NAME "LX6.0.2" /* full version name */ 188*ca55b2feSMax Filippov #define XCHAL_HW_VERSION_MAJOR 2600 /* major ver# of targeted hw */ 189*ca55b2feSMax Filippov #define XCHAL_HW_VERSION_MINOR 2 /* minor ver# of targeted hw */ 190*ca55b2feSMax Filippov #define XCHAL_HW_VERSION 260002 /* major*100+minor */ 191*ca55b2feSMax Filippov #define XCHAL_HW_REL_LX6 1 192*ca55b2feSMax Filippov #define XCHAL_HW_REL_LX6_0 1 193*ca55b2feSMax Filippov #define XCHAL_HW_REL_LX6_0_2 1 194*ca55b2feSMax Filippov #define XCHAL_HW_CONFIGID_RELIABLE 1 195*ca55b2feSMax Filippov /* If software targets a *range* of hardware versions, these are the bounds: */ 196*ca55b2feSMax Filippov #define XCHAL_HW_MIN_VERSION_MAJOR 2600 /* major v of earliest tgt hw */ 197*ca55b2feSMax Filippov #define XCHAL_HW_MIN_VERSION_MINOR 2 /* minor v of earliest tgt hw */ 198*ca55b2feSMax Filippov #define XCHAL_HW_MIN_VERSION 260002 /* earliest targeted hw */ 199*ca55b2feSMax Filippov #define XCHAL_HW_MAX_VERSION_MAJOR 2600 /* major v of latest tgt hw */ 200*ca55b2feSMax Filippov #define XCHAL_HW_MAX_VERSION_MINOR 2 /* minor v of latest tgt hw */ 201*ca55b2feSMax Filippov #define XCHAL_HW_MAX_VERSION 260002 /* latest targeted hw */ 202*ca55b2feSMax Filippov 203*ca55b2feSMax Filippov 204*ca55b2feSMax Filippov /*---------------------------------------------------------------------- 205*ca55b2feSMax Filippov CACHE 206*ca55b2feSMax Filippov ----------------------------------------------------------------------*/ 207*ca55b2feSMax Filippov 208*ca55b2feSMax Filippov #define XCHAL_ICACHE_LINESIZE 32 /* I-cache line size in bytes */ 209*ca55b2feSMax Filippov #define XCHAL_DCACHE_LINESIZE 32 /* D-cache line size in bytes */ 210*ca55b2feSMax Filippov #define XCHAL_ICACHE_LINEWIDTH 5 /* log2(I line size in bytes) */ 211*ca55b2feSMax Filippov #define XCHAL_DCACHE_LINEWIDTH 5 /* log2(D line size in bytes) */ 212*ca55b2feSMax Filippov 213*ca55b2feSMax Filippov #define XCHAL_ICACHE_SIZE 8192 /* I-cache size in bytes or 0 */ 214*ca55b2feSMax Filippov #define XCHAL_DCACHE_SIZE 8192 /* D-cache size in bytes or 0 */ 215*ca55b2feSMax Filippov 216*ca55b2feSMax Filippov #define XCHAL_DCACHE_IS_WRITEBACK 1 /* writeback feature */ 217*ca55b2feSMax Filippov #define XCHAL_DCACHE_IS_COHERENT 0 /* MP coherence feature */ 218*ca55b2feSMax Filippov 219*ca55b2feSMax Filippov #define XCHAL_HAVE_PREFETCH 0 /* PREFCTL register */ 220*ca55b2feSMax Filippov #define XCHAL_HAVE_PREFETCH_L1 0 /* prefetch to L1 dcache */ 221*ca55b2feSMax Filippov #define XCHAL_PREFETCH_CASTOUT_LINES 0 /* dcache pref. castout bufsz */ 222*ca55b2feSMax Filippov #define XCHAL_PREFETCH_ENTRIES 0 /* cache prefetch entries */ 223*ca55b2feSMax Filippov #define XCHAL_PREFETCH_BLOCK_ENTRIES 0 /* prefetch block streams */ 224*ca55b2feSMax Filippov #define XCHAL_HAVE_CACHE_BLOCKOPS 0 /* block prefetch for caches */ 225*ca55b2feSMax Filippov #define XCHAL_HAVE_ICACHE_TEST 1 /* Icache test instructions */ 226*ca55b2feSMax Filippov #define XCHAL_HAVE_DCACHE_TEST 1 /* Dcache test instructions */ 227*ca55b2feSMax Filippov #define XCHAL_HAVE_ICACHE_DYN_WAYS 0 /* Icache dynamic way support */ 228*ca55b2feSMax Filippov #define XCHAL_HAVE_DCACHE_DYN_WAYS 0 /* Dcache dynamic way support */ 229*ca55b2feSMax Filippov 230*ca55b2feSMax Filippov 231*ca55b2feSMax Filippov 232*ca55b2feSMax Filippov 233*ca55b2feSMax Filippov /**************************************************************************** 234*ca55b2feSMax Filippov Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code 235*ca55b2feSMax Filippov ****************************************************************************/ 236*ca55b2feSMax Filippov 237*ca55b2feSMax Filippov 238*ca55b2feSMax Filippov #ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY 239*ca55b2feSMax Filippov 240*ca55b2feSMax Filippov /*---------------------------------------------------------------------- 241*ca55b2feSMax Filippov CACHE 242*ca55b2feSMax Filippov ----------------------------------------------------------------------*/ 243*ca55b2feSMax Filippov 244*ca55b2feSMax Filippov #define XCHAL_HAVE_PIF 1 /* any outbound PIF present */ 245*ca55b2feSMax Filippov 246*ca55b2feSMax Filippov /* If present, cache size in bytes == (ways * 2^(linewidth + setwidth)). */ 247*ca55b2feSMax Filippov 248*ca55b2feSMax Filippov /* Number of cache sets in log2(lines per way): */ 249*ca55b2feSMax Filippov #define XCHAL_ICACHE_SETWIDTH 7 250*ca55b2feSMax Filippov #define XCHAL_DCACHE_SETWIDTH 7 251*ca55b2feSMax Filippov 252*ca55b2feSMax Filippov /* Cache set associativity (number of ways): */ 253*ca55b2feSMax Filippov #define XCHAL_ICACHE_WAYS 2 254*ca55b2feSMax Filippov #define XCHAL_DCACHE_WAYS 2 255*ca55b2feSMax Filippov 256*ca55b2feSMax Filippov /* Cache features: */ 257*ca55b2feSMax Filippov #define XCHAL_ICACHE_LINE_LOCKABLE 1 258*ca55b2feSMax Filippov #define XCHAL_DCACHE_LINE_LOCKABLE 1 259*ca55b2feSMax Filippov #define XCHAL_ICACHE_ECC_PARITY 0 260*ca55b2feSMax Filippov #define XCHAL_DCACHE_ECC_PARITY 0 261*ca55b2feSMax Filippov 262*ca55b2feSMax Filippov /* Cache access size in bytes (affects operation of SICW instruction): */ 263*ca55b2feSMax Filippov #define XCHAL_ICACHE_ACCESS_SIZE 4 264*ca55b2feSMax Filippov #define XCHAL_DCACHE_ACCESS_SIZE 4 265*ca55b2feSMax Filippov 266*ca55b2feSMax Filippov #define XCHAL_DCACHE_BANKS 1 /* number of banks */ 267*ca55b2feSMax Filippov 268*ca55b2feSMax Filippov /* Number of encoded cache attr bits (see <xtensa/hal.h> for decoded bits): */ 269*ca55b2feSMax Filippov #define XCHAL_CA_BITS 4 270*ca55b2feSMax Filippov 271*ca55b2feSMax Filippov /* Whether MEMCTL register has anything useful */ 272*ca55b2feSMax Filippov #define XCHAL_USE_MEMCTL (((XCHAL_LOOP_BUFFER_SIZE > 0) || \ 273*ca55b2feSMax Filippov XCHAL_DCACHE_IS_COHERENT || \ 274*ca55b2feSMax Filippov XCHAL_HAVE_ICACHE_DYN_WAYS || \ 275*ca55b2feSMax Filippov XCHAL_HAVE_DCACHE_DYN_WAYS) && \ 276*ca55b2feSMax Filippov (XCHAL_HW_MIN_VERSION >= XTENSA_HWVERSION_RE_2012_0)) 277*ca55b2feSMax Filippov 278*ca55b2feSMax Filippov 279*ca55b2feSMax Filippov /*---------------------------------------------------------------------- 280*ca55b2feSMax Filippov INTERNAL I/D RAM/ROMs and XLMI 281*ca55b2feSMax Filippov ----------------------------------------------------------------------*/ 282*ca55b2feSMax Filippov 283*ca55b2feSMax Filippov #define XCHAL_NUM_INSTROM 0 /* number of core instr. ROMs */ 284*ca55b2feSMax Filippov #define XCHAL_NUM_INSTRAM 1 /* number of core instr. RAMs */ 285*ca55b2feSMax Filippov #define XCHAL_NUM_DATAROM 0 /* number of core data ROMs */ 286*ca55b2feSMax Filippov #define XCHAL_NUM_DATARAM 1 /* number of core data RAMs */ 287*ca55b2feSMax Filippov #define XCHAL_NUM_URAM 0 /* number of core unified RAMs*/ 288*ca55b2feSMax Filippov #define XCHAL_NUM_XLMI 1 /* number of core XLMI ports */ 289*ca55b2feSMax Filippov 290*ca55b2feSMax Filippov /* Instruction RAM 0: */ 291*ca55b2feSMax Filippov #define XCHAL_INSTRAM0_VADDR 0x40000000 /* virtual address */ 292*ca55b2feSMax Filippov #define XCHAL_INSTRAM0_PADDR 0x40000000 /* physical address */ 293*ca55b2feSMax Filippov #define XCHAL_INSTRAM0_SIZE 131072 /* size in bytes */ 294*ca55b2feSMax Filippov #define XCHAL_INSTRAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ 295*ca55b2feSMax Filippov 296*ca55b2feSMax Filippov /* Data RAM 0: */ 297*ca55b2feSMax Filippov #define XCHAL_DATARAM0_VADDR 0x3FFE0000 /* virtual address */ 298*ca55b2feSMax Filippov #define XCHAL_DATARAM0_PADDR 0x3FFE0000 /* physical address */ 299*ca55b2feSMax Filippov #define XCHAL_DATARAM0_SIZE 131072 /* size in bytes */ 300*ca55b2feSMax Filippov #define XCHAL_DATARAM0_ECC_PARITY 0 /* ECC/parity type, 0=none */ 301*ca55b2feSMax Filippov #define XCHAL_DATARAM0_BANKS 1 /* number of banks */ 302*ca55b2feSMax Filippov 303*ca55b2feSMax Filippov /* XLMI Port 0: */ 304*ca55b2feSMax Filippov #define XCHAL_XLMI0_VADDR 0x3FFC0000 /* virtual address */ 305*ca55b2feSMax Filippov #define XCHAL_XLMI0_PADDR 0x3FFC0000 /* physical address */ 306*ca55b2feSMax Filippov #define XCHAL_XLMI0_SIZE 131072 /* size in bytes */ 307*ca55b2feSMax Filippov #define XCHAL_XLMI0_ECC_PARITY 0 /* ECC/parity type, 0=none */ 308*ca55b2feSMax Filippov 309*ca55b2feSMax Filippov #define XCHAL_HAVE_IMEM_LOADSTORE 1 /* can load/store to IROM/IRAM*/ 310*ca55b2feSMax Filippov 311*ca55b2feSMax Filippov 312*ca55b2feSMax Filippov /*---------------------------------------------------------------------- 313*ca55b2feSMax Filippov INTERRUPTS and TIMERS 314*ca55b2feSMax Filippov ----------------------------------------------------------------------*/ 315*ca55b2feSMax Filippov 316*ca55b2feSMax Filippov #define XCHAL_HAVE_INTERRUPTS 1 /* interrupt option */ 317*ca55b2feSMax Filippov #define XCHAL_HAVE_HIGHPRI_INTERRUPTS 1 /* med/high-pri. interrupts */ 318*ca55b2feSMax Filippov #define XCHAL_HAVE_NMI 1 /* non-maskable interrupt */ 319*ca55b2feSMax Filippov #define XCHAL_HAVE_CCOUNT 1 /* CCOUNT reg. (timer option) */ 320*ca55b2feSMax Filippov #define XCHAL_NUM_TIMERS 3 /* number of CCOMPAREn regs */ 321*ca55b2feSMax Filippov #define XCHAL_NUM_INTERRUPTS 22 /* number of interrupts */ 322*ca55b2feSMax Filippov #define XCHAL_NUM_INTERRUPTS_LOG2 5 /* ceil(log2(NUM_INTERRUPTS)) */ 323*ca55b2feSMax Filippov #define XCHAL_NUM_EXTINTERRUPTS 17 /* num of external interrupts */ 324*ca55b2feSMax Filippov #define XCHAL_NUM_INTLEVELS 6 /* number of interrupt levels 325*ca55b2feSMax Filippov (not including level zero) */ 326*ca55b2feSMax Filippov #define XCHAL_EXCM_LEVEL 3 /* level masked by PS.EXCM */ 327*ca55b2feSMax Filippov /* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */ 328*ca55b2feSMax Filippov 329*ca55b2feSMax Filippov /* Masks of interrupts at each interrupt level: */ 330*ca55b2feSMax Filippov #define XCHAL_INTLEVEL1_MASK 0x001F80FF 331*ca55b2feSMax Filippov #define XCHAL_INTLEVEL2_MASK 0x00000100 332*ca55b2feSMax Filippov #define XCHAL_INTLEVEL3_MASK 0x00200E00 333*ca55b2feSMax Filippov #define XCHAL_INTLEVEL4_MASK 0x00001000 334*ca55b2feSMax Filippov #define XCHAL_INTLEVEL5_MASK 0x00002000 335*ca55b2feSMax Filippov #define XCHAL_INTLEVEL6_MASK 0x00000000 336*ca55b2feSMax Filippov #define XCHAL_INTLEVEL7_MASK 0x00004000 337*ca55b2feSMax Filippov 338*ca55b2feSMax Filippov /* Masks of interrupts at each range 1..n of interrupt levels: */ 339*ca55b2feSMax Filippov #define XCHAL_INTLEVEL1_ANDBELOW_MASK 0x001F80FF 340*ca55b2feSMax Filippov #define XCHAL_INTLEVEL2_ANDBELOW_MASK 0x001F81FF 341*ca55b2feSMax Filippov #define XCHAL_INTLEVEL3_ANDBELOW_MASK 0x003F8FFF 342*ca55b2feSMax Filippov #define XCHAL_INTLEVEL4_ANDBELOW_MASK 0x003F9FFF 343*ca55b2feSMax Filippov #define XCHAL_INTLEVEL5_ANDBELOW_MASK 0x003FBFFF 344*ca55b2feSMax Filippov #define XCHAL_INTLEVEL6_ANDBELOW_MASK 0x003FBFFF 345*ca55b2feSMax Filippov #define XCHAL_INTLEVEL7_ANDBELOW_MASK 0x003FFFFF 346*ca55b2feSMax Filippov 347*ca55b2feSMax Filippov /* Level of each interrupt: */ 348*ca55b2feSMax Filippov #define XCHAL_INT0_LEVEL 1 349*ca55b2feSMax Filippov #define XCHAL_INT1_LEVEL 1 350*ca55b2feSMax Filippov #define XCHAL_INT2_LEVEL 1 351*ca55b2feSMax Filippov #define XCHAL_INT3_LEVEL 1 352*ca55b2feSMax Filippov #define XCHAL_INT4_LEVEL 1 353*ca55b2feSMax Filippov #define XCHAL_INT5_LEVEL 1 354*ca55b2feSMax Filippov #define XCHAL_INT6_LEVEL 1 355*ca55b2feSMax Filippov #define XCHAL_INT7_LEVEL 1 356*ca55b2feSMax Filippov #define XCHAL_INT8_LEVEL 2 357*ca55b2feSMax Filippov #define XCHAL_INT9_LEVEL 3 358*ca55b2feSMax Filippov #define XCHAL_INT10_LEVEL 3 359*ca55b2feSMax Filippov #define XCHAL_INT11_LEVEL 3 360*ca55b2feSMax Filippov #define XCHAL_INT12_LEVEL 4 361*ca55b2feSMax Filippov #define XCHAL_INT13_LEVEL 5 362*ca55b2feSMax Filippov #define XCHAL_INT14_LEVEL 7 363*ca55b2feSMax Filippov #define XCHAL_INT15_LEVEL 1 364*ca55b2feSMax Filippov #define XCHAL_INT16_LEVEL 1 365*ca55b2feSMax Filippov #define XCHAL_INT17_LEVEL 1 366*ca55b2feSMax Filippov #define XCHAL_INT18_LEVEL 1 367*ca55b2feSMax Filippov #define XCHAL_INT19_LEVEL 1 368*ca55b2feSMax Filippov #define XCHAL_INT20_LEVEL 1 369*ca55b2feSMax Filippov #define XCHAL_INT21_LEVEL 3 370*ca55b2feSMax Filippov #define XCHAL_DEBUGLEVEL 6 /* debug interrupt level */ 371*ca55b2feSMax Filippov #define XCHAL_HAVE_DEBUG_EXTERN_INT 1 /* OCD external db interrupt */ 372*ca55b2feSMax Filippov #define XCHAL_NMILEVEL 7 /* NMI "level" (for use with 373*ca55b2feSMax Filippov EXCSAVE/EPS/EPC_n, RFI n) */ 374*ca55b2feSMax Filippov 375*ca55b2feSMax Filippov /* Type of each interrupt: */ 376*ca55b2feSMax Filippov #define XCHAL_INT0_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 377*ca55b2feSMax Filippov #define XCHAL_INT1_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 378*ca55b2feSMax Filippov #define XCHAL_INT2_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 379*ca55b2feSMax Filippov #define XCHAL_INT3_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 380*ca55b2feSMax Filippov #define XCHAL_INT4_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 381*ca55b2feSMax Filippov #define XCHAL_INT5_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 382*ca55b2feSMax Filippov #define XCHAL_INT6_TYPE XTHAL_INTTYPE_TIMER 383*ca55b2feSMax Filippov #define XCHAL_INT7_TYPE XTHAL_INTTYPE_SOFTWARE 384*ca55b2feSMax Filippov #define XCHAL_INT8_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 385*ca55b2feSMax Filippov #define XCHAL_INT9_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 386*ca55b2feSMax Filippov #define XCHAL_INT10_TYPE XTHAL_INTTYPE_TIMER 387*ca55b2feSMax Filippov #define XCHAL_INT11_TYPE XTHAL_INTTYPE_SOFTWARE 388*ca55b2feSMax Filippov #define XCHAL_INT12_TYPE XTHAL_INTTYPE_EXTERN_LEVEL 389*ca55b2feSMax Filippov #define XCHAL_INT13_TYPE XTHAL_INTTYPE_TIMER 390*ca55b2feSMax Filippov #define XCHAL_INT14_TYPE XTHAL_INTTYPE_NMI 391*ca55b2feSMax Filippov #define XCHAL_INT15_TYPE XTHAL_INTTYPE_EXTERN_EDGE 392*ca55b2feSMax Filippov #define XCHAL_INT16_TYPE XTHAL_INTTYPE_EXTERN_EDGE 393*ca55b2feSMax Filippov #define XCHAL_INT17_TYPE XTHAL_INTTYPE_EXTERN_EDGE 394*ca55b2feSMax Filippov #define XCHAL_INT18_TYPE XTHAL_INTTYPE_EXTERN_EDGE 395*ca55b2feSMax Filippov #define XCHAL_INT19_TYPE XTHAL_INTTYPE_EXTERN_EDGE 396*ca55b2feSMax Filippov #define XCHAL_INT20_TYPE XTHAL_INTTYPE_EXTERN_EDGE 397*ca55b2feSMax Filippov #define XCHAL_INT21_TYPE XTHAL_INTTYPE_EXTERN_EDGE 398*ca55b2feSMax Filippov 399*ca55b2feSMax Filippov /* Masks of interrupts for each type of interrupt: */ 400*ca55b2feSMax Filippov #define XCHAL_INTTYPE_MASK_UNCONFIGURED 0xFFC00000 401*ca55b2feSMax Filippov #define XCHAL_INTTYPE_MASK_SOFTWARE 0x00000880 402*ca55b2feSMax Filippov #define XCHAL_INTTYPE_MASK_EXTERN_EDGE 0x003F8000 403*ca55b2feSMax Filippov #define XCHAL_INTTYPE_MASK_EXTERN_LEVEL 0x0000133F 404*ca55b2feSMax Filippov #define XCHAL_INTTYPE_MASK_TIMER 0x00002440 405*ca55b2feSMax Filippov #define XCHAL_INTTYPE_MASK_NMI 0x00004000 406*ca55b2feSMax Filippov #define XCHAL_INTTYPE_MASK_WRITE_ERROR 0x00000000 407*ca55b2feSMax Filippov #define XCHAL_INTTYPE_MASK_PROFILING 0x00000000 408*ca55b2feSMax Filippov 409*ca55b2feSMax Filippov /* Interrupt numbers assigned to specific interrupt sources: */ 410*ca55b2feSMax Filippov #define XCHAL_TIMER0_INTERRUPT 6 /* CCOMPARE0 */ 411*ca55b2feSMax Filippov #define XCHAL_TIMER1_INTERRUPT 10 /* CCOMPARE1 */ 412*ca55b2feSMax Filippov #define XCHAL_TIMER2_INTERRUPT 13 /* CCOMPARE2 */ 413*ca55b2feSMax Filippov #define XCHAL_TIMER3_INTERRUPT XTHAL_TIMER_UNCONFIGURED 414*ca55b2feSMax Filippov #define XCHAL_NMI_INTERRUPT 14 /* non-maskable interrupt */ 415*ca55b2feSMax Filippov 416*ca55b2feSMax Filippov /* Interrupt numbers for levels at which only one interrupt is configured: */ 417*ca55b2feSMax Filippov #define XCHAL_INTLEVEL2_NUM 8 418*ca55b2feSMax Filippov #define XCHAL_INTLEVEL4_NUM 12 419*ca55b2feSMax Filippov #define XCHAL_INTLEVEL5_NUM 13 420*ca55b2feSMax Filippov #define XCHAL_INTLEVEL7_NUM 14 421*ca55b2feSMax Filippov /* (There are many interrupts each at level(s) 1, 3.) */ 422*ca55b2feSMax Filippov 423*ca55b2feSMax Filippov 424*ca55b2feSMax Filippov /* 425*ca55b2feSMax Filippov * External interrupt mapping. 426*ca55b2feSMax Filippov * These macros describe how Xtensa processor interrupt numbers 427*ca55b2feSMax Filippov * (as numbered internally, eg. in INTERRUPT and INTENABLE registers) 428*ca55b2feSMax Filippov * map to external BInterrupt<n> pins, for those interrupts 429*ca55b2feSMax Filippov * configured as external (level-triggered, edge-triggered, or NMI). 430*ca55b2feSMax Filippov * See the Xtensa processor databook for more details. 431*ca55b2feSMax Filippov */ 432*ca55b2feSMax Filippov 433*ca55b2feSMax Filippov /* Core interrupt numbers mapped to each EXTERNAL BInterrupt pin number: */ 434*ca55b2feSMax Filippov #define XCHAL_EXTINT0_NUM 0 /* (intlevel 1) */ 435*ca55b2feSMax Filippov #define XCHAL_EXTINT1_NUM 1 /* (intlevel 1) */ 436*ca55b2feSMax Filippov #define XCHAL_EXTINT2_NUM 2 /* (intlevel 1) */ 437*ca55b2feSMax Filippov #define XCHAL_EXTINT3_NUM 3 /* (intlevel 1) */ 438*ca55b2feSMax Filippov #define XCHAL_EXTINT4_NUM 4 /* (intlevel 1) */ 439*ca55b2feSMax Filippov #define XCHAL_EXTINT5_NUM 5 /* (intlevel 1) */ 440*ca55b2feSMax Filippov #define XCHAL_EXTINT6_NUM 8 /* (intlevel 2) */ 441*ca55b2feSMax Filippov #define XCHAL_EXTINT7_NUM 9 /* (intlevel 3) */ 442*ca55b2feSMax Filippov #define XCHAL_EXTINT8_NUM 12 /* (intlevel 4) */ 443*ca55b2feSMax Filippov #define XCHAL_EXTINT9_NUM 14 /* (intlevel 7) */ 444*ca55b2feSMax Filippov #define XCHAL_EXTINT10_NUM 15 /* (intlevel 1) */ 445*ca55b2feSMax Filippov #define XCHAL_EXTINT11_NUM 16 /* (intlevel 1) */ 446*ca55b2feSMax Filippov #define XCHAL_EXTINT12_NUM 17 /* (intlevel 1) */ 447*ca55b2feSMax Filippov #define XCHAL_EXTINT13_NUM 18 /* (intlevel 1) */ 448*ca55b2feSMax Filippov #define XCHAL_EXTINT14_NUM 19 /* (intlevel 1) */ 449*ca55b2feSMax Filippov #define XCHAL_EXTINT15_NUM 20 /* (intlevel 1) */ 450*ca55b2feSMax Filippov #define XCHAL_EXTINT16_NUM 21 /* (intlevel 3) */ 451*ca55b2feSMax Filippov /* EXTERNAL BInterrupt pin numbers mapped to each core interrupt number: */ 452*ca55b2feSMax Filippov #define XCHAL_INT0_EXTNUM 0 /* (intlevel 1) */ 453*ca55b2feSMax Filippov #define XCHAL_INT1_EXTNUM 1 /* (intlevel 1) */ 454*ca55b2feSMax Filippov #define XCHAL_INT2_EXTNUM 2 /* (intlevel 1) */ 455*ca55b2feSMax Filippov #define XCHAL_INT3_EXTNUM 3 /* (intlevel 1) */ 456*ca55b2feSMax Filippov #define XCHAL_INT4_EXTNUM 4 /* (intlevel 1) */ 457*ca55b2feSMax Filippov #define XCHAL_INT5_EXTNUM 5 /* (intlevel 1) */ 458*ca55b2feSMax Filippov #define XCHAL_INT8_EXTNUM 6 /* (intlevel 2) */ 459*ca55b2feSMax Filippov #define XCHAL_INT9_EXTNUM 7 /* (intlevel 3) */ 460*ca55b2feSMax Filippov #define XCHAL_INT12_EXTNUM 8 /* (intlevel 4) */ 461*ca55b2feSMax Filippov #define XCHAL_INT14_EXTNUM 9 /* (intlevel 7) */ 462*ca55b2feSMax Filippov #define XCHAL_INT15_EXTNUM 10 /* (intlevel 1) */ 463*ca55b2feSMax Filippov #define XCHAL_INT16_EXTNUM 11 /* (intlevel 1) */ 464*ca55b2feSMax Filippov #define XCHAL_INT17_EXTNUM 12 /* (intlevel 1) */ 465*ca55b2feSMax Filippov #define XCHAL_INT18_EXTNUM 13 /* (intlevel 1) */ 466*ca55b2feSMax Filippov #define XCHAL_INT19_EXTNUM 14 /* (intlevel 1) */ 467*ca55b2feSMax Filippov #define XCHAL_INT20_EXTNUM 15 /* (intlevel 1) */ 468*ca55b2feSMax Filippov #define XCHAL_INT21_EXTNUM 16 /* (intlevel 3) */ 469*ca55b2feSMax Filippov 470*ca55b2feSMax Filippov 471*ca55b2feSMax Filippov /*---------------------------------------------------------------------- 472*ca55b2feSMax Filippov EXCEPTIONS and VECTORS 473*ca55b2feSMax Filippov ----------------------------------------------------------------------*/ 474*ca55b2feSMax Filippov 475*ca55b2feSMax Filippov #define XCHAL_XEA_VERSION 2 /* Xtensa Exception Architecture 476*ca55b2feSMax Filippov number: 1 == XEA1 (old) 477*ca55b2feSMax Filippov 2 == XEA2 (new) 478*ca55b2feSMax Filippov 0 == XEAX (extern) or TX */ 479*ca55b2feSMax Filippov #define XCHAL_HAVE_XEA1 0 /* Exception Architecture 1 */ 480*ca55b2feSMax Filippov #define XCHAL_HAVE_XEA2 1 /* Exception Architecture 2 */ 481*ca55b2feSMax Filippov #define XCHAL_HAVE_XEAX 0 /* External Exception Arch. */ 482*ca55b2feSMax Filippov #define XCHAL_HAVE_EXCEPTIONS 1 /* exception option */ 483*ca55b2feSMax Filippov #define XCHAL_HAVE_HALT 0 /* halt architecture option */ 484*ca55b2feSMax Filippov #define XCHAL_HAVE_BOOTLOADER 0 /* boot loader (for TX) */ 485*ca55b2feSMax Filippov #define XCHAL_HAVE_MEM_ECC_PARITY 0 /* local memory ECC/parity */ 486*ca55b2feSMax Filippov #define XCHAL_HAVE_VECTOR_SELECT 1 /* relocatable vectors */ 487*ca55b2feSMax Filippov #define XCHAL_HAVE_VECBASE 1 /* relocatable vectors */ 488*ca55b2feSMax Filippov #define XCHAL_VECBASE_RESET_VADDR 0x60000000 /* VECBASE reset value */ 489*ca55b2feSMax Filippov #define XCHAL_VECBASE_RESET_PADDR 0x60000000 490*ca55b2feSMax Filippov #define XCHAL_RESET_VECBASE_OVERLAP 0 491*ca55b2feSMax Filippov 492*ca55b2feSMax Filippov #define XCHAL_RESET_VECTOR0_VADDR 0x50000000 493*ca55b2feSMax Filippov #define XCHAL_RESET_VECTOR0_PADDR 0x50000000 494*ca55b2feSMax Filippov #define XCHAL_RESET_VECTOR1_VADDR 0x40000400 495*ca55b2feSMax Filippov #define XCHAL_RESET_VECTOR1_PADDR 0x40000400 496*ca55b2feSMax Filippov #define XCHAL_RESET_VECTOR_VADDR 0x50000000 497*ca55b2feSMax Filippov #define XCHAL_RESET_VECTOR_PADDR 0x50000000 498*ca55b2feSMax Filippov #define XCHAL_USER_VECOFS 0x00000340 499*ca55b2feSMax Filippov #define XCHAL_USER_VECTOR_VADDR 0x60000340 500*ca55b2feSMax Filippov #define XCHAL_USER_VECTOR_PADDR 0x60000340 501*ca55b2feSMax Filippov #define XCHAL_KERNEL_VECOFS 0x00000300 502*ca55b2feSMax Filippov #define XCHAL_KERNEL_VECTOR_VADDR 0x60000300 503*ca55b2feSMax Filippov #define XCHAL_KERNEL_VECTOR_PADDR 0x60000300 504*ca55b2feSMax Filippov #define XCHAL_DOUBLEEXC_VECOFS 0x000003C0 505*ca55b2feSMax Filippov #define XCHAL_DOUBLEEXC_VECTOR_VADDR 0x600003C0 506*ca55b2feSMax Filippov #define XCHAL_DOUBLEEXC_VECTOR_PADDR 0x600003C0 507*ca55b2feSMax Filippov #define XCHAL_WINDOW_OF4_VECOFS 0x00000000 508*ca55b2feSMax Filippov #define XCHAL_WINDOW_UF4_VECOFS 0x00000040 509*ca55b2feSMax Filippov #define XCHAL_WINDOW_OF8_VECOFS 0x00000080 510*ca55b2feSMax Filippov #define XCHAL_WINDOW_UF8_VECOFS 0x000000C0 511*ca55b2feSMax Filippov #define XCHAL_WINDOW_OF12_VECOFS 0x00000100 512*ca55b2feSMax Filippov #define XCHAL_WINDOW_UF12_VECOFS 0x00000140 513*ca55b2feSMax Filippov #define XCHAL_WINDOW_VECTORS_VADDR 0x60000000 514*ca55b2feSMax Filippov #define XCHAL_WINDOW_VECTORS_PADDR 0x60000000 515*ca55b2feSMax Filippov #define XCHAL_INTLEVEL2_VECOFS 0x00000180 516*ca55b2feSMax Filippov #define XCHAL_INTLEVEL2_VECTOR_VADDR 0x60000180 517*ca55b2feSMax Filippov #define XCHAL_INTLEVEL2_VECTOR_PADDR 0x60000180 518*ca55b2feSMax Filippov #define XCHAL_INTLEVEL3_VECOFS 0x000001C0 519*ca55b2feSMax Filippov #define XCHAL_INTLEVEL3_VECTOR_VADDR 0x600001C0 520*ca55b2feSMax Filippov #define XCHAL_INTLEVEL3_VECTOR_PADDR 0x600001C0 521*ca55b2feSMax Filippov #define XCHAL_INTLEVEL4_VECOFS 0x00000200 522*ca55b2feSMax Filippov #define XCHAL_INTLEVEL4_VECTOR_VADDR 0x60000200 523*ca55b2feSMax Filippov #define XCHAL_INTLEVEL4_VECTOR_PADDR 0x60000200 524*ca55b2feSMax Filippov #define XCHAL_INTLEVEL5_VECOFS 0x00000240 525*ca55b2feSMax Filippov #define XCHAL_INTLEVEL5_VECTOR_VADDR 0x60000240 526*ca55b2feSMax Filippov #define XCHAL_INTLEVEL5_VECTOR_PADDR 0x60000240 527*ca55b2feSMax Filippov #define XCHAL_INTLEVEL6_VECOFS 0x00000280 528*ca55b2feSMax Filippov #define XCHAL_INTLEVEL6_VECTOR_VADDR 0x60000280 529*ca55b2feSMax Filippov #define XCHAL_INTLEVEL6_VECTOR_PADDR 0x60000280 530*ca55b2feSMax Filippov #define XCHAL_DEBUG_VECOFS XCHAL_INTLEVEL6_VECOFS 531*ca55b2feSMax Filippov #define XCHAL_DEBUG_VECTOR_VADDR XCHAL_INTLEVEL6_VECTOR_VADDR 532*ca55b2feSMax Filippov #define XCHAL_DEBUG_VECTOR_PADDR XCHAL_INTLEVEL6_VECTOR_PADDR 533*ca55b2feSMax Filippov #define XCHAL_NMI_VECOFS 0x000002C0 534*ca55b2feSMax Filippov #define XCHAL_NMI_VECTOR_VADDR 0x600002C0 535*ca55b2feSMax Filippov #define XCHAL_NMI_VECTOR_PADDR 0x600002C0 536*ca55b2feSMax Filippov #define XCHAL_INTLEVEL7_VECOFS XCHAL_NMI_VECOFS 537*ca55b2feSMax Filippov #define XCHAL_INTLEVEL7_VECTOR_VADDR XCHAL_NMI_VECTOR_VADDR 538*ca55b2feSMax Filippov #define XCHAL_INTLEVEL7_VECTOR_PADDR XCHAL_NMI_VECTOR_PADDR 539*ca55b2feSMax Filippov 540*ca55b2feSMax Filippov 541*ca55b2feSMax Filippov /*---------------------------------------------------------------------- 542*ca55b2feSMax Filippov DEBUG MODULE 543*ca55b2feSMax Filippov ----------------------------------------------------------------------*/ 544*ca55b2feSMax Filippov 545*ca55b2feSMax Filippov /* Misc */ 546*ca55b2feSMax Filippov #define XCHAL_HAVE_DEBUG_ERI 1 /* ERI to debug module */ 547*ca55b2feSMax Filippov #define XCHAL_HAVE_DEBUG_APB 0 /* APB to debug module */ 548*ca55b2feSMax Filippov #define XCHAL_HAVE_DEBUG_JTAG 1 /* JTAG to debug module */ 549*ca55b2feSMax Filippov 550*ca55b2feSMax Filippov /* On-Chip Debug (OCD) */ 551*ca55b2feSMax Filippov #define XCHAL_HAVE_OCD 1 /* OnChipDebug option */ 552*ca55b2feSMax Filippov #define XCHAL_NUM_IBREAK 2 /* number of IBREAKn regs */ 553*ca55b2feSMax Filippov #define XCHAL_NUM_DBREAK 2 /* number of DBREAKn regs */ 554*ca55b2feSMax Filippov #define XCHAL_HAVE_OCD_DIR_ARRAY 0 /* faster OCD option (to LX4) */ 555*ca55b2feSMax Filippov #define XCHAL_HAVE_OCD_LS32DDR 1 /* L32DDR/S32DDR (faster OCD) */ 556*ca55b2feSMax Filippov 557*ca55b2feSMax Filippov /* TRAX (in core) */ 558*ca55b2feSMax Filippov #define XCHAL_HAVE_TRAX 1 /* TRAX in debug module */ 559*ca55b2feSMax Filippov #define XCHAL_TRAX_MEM_SIZE 262144 /* TRAX memory size in bytes */ 560*ca55b2feSMax Filippov #define XCHAL_TRAX_MEM_SHAREABLE 0 /* start/end regs; ready sig. */ 561*ca55b2feSMax Filippov #define XCHAL_TRAX_ATB_WIDTH 0 /* ATB width (bits), 0=no ATB */ 562*ca55b2feSMax Filippov #define XCHAL_TRAX_TIME_WIDTH 0 /* timestamp bitwidth, 0=none */ 563*ca55b2feSMax Filippov 564*ca55b2feSMax Filippov /* Perf counters */ 565*ca55b2feSMax Filippov #define XCHAL_NUM_PERF_COUNTERS 0 /* performance counters */ 566*ca55b2feSMax Filippov 567*ca55b2feSMax Filippov 568*ca55b2feSMax Filippov /*---------------------------------------------------------------------- 569*ca55b2feSMax Filippov MMU 570*ca55b2feSMax Filippov ----------------------------------------------------------------------*/ 571*ca55b2feSMax Filippov 572*ca55b2feSMax Filippov /* See core-matmap.h header file for more details. */ 573*ca55b2feSMax Filippov 574*ca55b2feSMax Filippov #define XCHAL_HAVE_TLBS 1 /* inverse of HAVE_CACHEATTR */ 575*ca55b2feSMax Filippov #define XCHAL_HAVE_SPANNING_WAY 1 /* one way maps I+D 4GB vaddr */ 576*ca55b2feSMax Filippov #define XCHAL_SPANNING_WAY 0 /* TLB spanning way number */ 577*ca55b2feSMax Filippov #define XCHAL_HAVE_IDENTITY_MAP 1 /* vaddr == paddr always */ 578*ca55b2feSMax Filippov #define XCHAL_HAVE_CACHEATTR 0 /* CACHEATTR register present */ 579*ca55b2feSMax Filippov #define XCHAL_HAVE_MIMIC_CACHEATTR 1 /* region protection */ 580*ca55b2feSMax Filippov #define XCHAL_HAVE_XLT_CACHEATTR 0 /* region prot. w/translation */ 581*ca55b2feSMax Filippov #define XCHAL_HAVE_PTP_MMU 0 /* full MMU (with page table 582*ca55b2feSMax Filippov [autorefill] and protection) 583*ca55b2feSMax Filippov usable for an MMU-based OS */ 584*ca55b2feSMax Filippov /* If none of the above last 4 are set, it's a custom TLB configuration. */ 585*ca55b2feSMax Filippov 586*ca55b2feSMax Filippov #define XCHAL_MMU_ASID_BITS 0 /* number of bits in ASIDs */ 587*ca55b2feSMax Filippov #define XCHAL_MMU_RINGS 1 /* number of rings (1..4) */ 588*ca55b2feSMax Filippov #define XCHAL_MMU_RING_BITS 0 /* num of bits in RING field */ 589*ca55b2feSMax Filippov 590*ca55b2feSMax Filippov #endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */ 591*ca55b2feSMax Filippov 592*ca55b2feSMax Filippov 593*ca55b2feSMax Filippov #endif /* _XTENSA_CORE_CONFIGURATION_H */ 594*ca55b2feSMax Filippov 595