xref: /linux/arch/xtensa/variants/dc232b/include/variant/core.h (revision e5451c8f8330e03ad3cfa16048b4daf961af434f)
1*0025427eSChris Zankel /*
2*0025427eSChris Zankel  * Xtensa processor core configuration information.
3*0025427eSChris Zankel  *
4*0025427eSChris Zankel  * This file is subject to the terms and conditions of the GNU General Public
5*0025427eSChris Zankel  * License.  See the file "COPYING" in the main directory of this archive
6*0025427eSChris Zankel  * for more details.
7*0025427eSChris Zankel  *
8*0025427eSChris Zankel  * Copyright (c) 1999-2007 Tensilica Inc.
9*0025427eSChris Zankel  */
10*0025427eSChris Zankel 
11*0025427eSChris Zankel #ifndef _XTENSA_CORE_CONFIGURATION_H
12*0025427eSChris Zankel #define _XTENSA_CORE_CONFIGURATION_H
13*0025427eSChris Zankel 
14*0025427eSChris Zankel 
15*0025427eSChris Zankel /****************************************************************************
16*0025427eSChris Zankel 	    Parameters Useful for Any Code, USER or PRIVILEGED
17*0025427eSChris Zankel  ****************************************************************************/
18*0025427eSChris Zankel 
19*0025427eSChris Zankel /*
20*0025427eSChris Zankel  *  Note:  Macros of the form XCHAL_HAVE_*** have a value of 1 if the option is
21*0025427eSChris Zankel  *  configured, and a value of 0 otherwise.  These macros are always defined.
22*0025427eSChris Zankel  */
23*0025427eSChris Zankel 
24*0025427eSChris Zankel 
25*0025427eSChris Zankel /*----------------------------------------------------------------------
26*0025427eSChris Zankel 				ISA
27*0025427eSChris Zankel   ----------------------------------------------------------------------*/
28*0025427eSChris Zankel 
29*0025427eSChris Zankel #define XCHAL_HAVE_BE			0	/* big-endian byte ordering */
30*0025427eSChris Zankel #define XCHAL_HAVE_WINDOWED		1	/* windowed registers option */
31*0025427eSChris Zankel #define XCHAL_NUM_AREGS			32	/* num of physical addr regs */
32*0025427eSChris Zankel #define XCHAL_NUM_AREGS_LOG2		5	/* log2(XCHAL_NUM_AREGS) */
33*0025427eSChris Zankel #define XCHAL_MAX_INSTRUCTION_SIZE	3	/* max instr bytes (3..8) */
34*0025427eSChris Zankel #define XCHAL_HAVE_DEBUG		1	/* debug option */
35*0025427eSChris Zankel #define XCHAL_HAVE_DENSITY		1	/* 16-bit instructions */
36*0025427eSChris Zankel #define XCHAL_HAVE_LOOPS		1	/* zero-overhead loops */
37*0025427eSChris Zankel #define XCHAL_HAVE_NSA			1	/* NSA/NSAU instructions */
38*0025427eSChris Zankel #define XCHAL_HAVE_MINMAX		1	/* MIN/MAX instructions */
39*0025427eSChris Zankel #define XCHAL_HAVE_SEXT			1	/* SEXT instruction */
40*0025427eSChris Zankel #define XCHAL_HAVE_CLAMPS		1	/* CLAMPS instruction */
41*0025427eSChris Zankel #define XCHAL_HAVE_MUL16		1	/* MUL16S/MUL16U instructions */
42*0025427eSChris Zankel #define XCHAL_HAVE_MUL32		1	/* MULL instruction */
43*0025427eSChris Zankel #define XCHAL_HAVE_MUL32_HIGH		0	/* MULUH/MULSH instructions */
44*0025427eSChris Zankel #define XCHAL_HAVE_DIV32		1	/* QUOS/QUOU/REMS/REMU instructions */
45*0025427eSChris Zankel #define XCHAL_HAVE_L32R			1	/* L32R instruction */
46*0025427eSChris Zankel #define XCHAL_HAVE_ABSOLUTE_LITERALS	1	/* non-PC-rel (extended) L32R */
47*0025427eSChris Zankel #define XCHAL_HAVE_CONST16		0	/* CONST16 instruction */
48*0025427eSChris Zankel #define XCHAL_HAVE_ADDX			1	/* ADDX#/SUBX# instructions */
49*0025427eSChris Zankel #define XCHAL_HAVE_WIDE_BRANCHES	0	/* B*.W18 or B*.W15 instr's */
50*0025427eSChris Zankel #define XCHAL_HAVE_PREDICTED_BRANCHES	0	/* B[EQ/EQZ/NE/NEZ]T instr's */
51*0025427eSChris Zankel #define XCHAL_HAVE_CALL4AND12		1	/* (obsolete option) */
52*0025427eSChris Zankel #define XCHAL_HAVE_ABS			1	/* ABS instruction */
53*0025427eSChris Zankel /*#define XCHAL_HAVE_POPC		0*/	/* POPC instruction */
54*0025427eSChris Zankel /*#define XCHAL_HAVE_CRC		0*/	/* CRC instruction */
55*0025427eSChris Zankel #define XCHAL_HAVE_RELEASE_SYNC		1	/* L32AI/S32RI instructions */
56*0025427eSChris Zankel #define XCHAL_HAVE_S32C1I		1	/* S32C1I instruction */
57*0025427eSChris Zankel #define XCHAL_HAVE_SPECULATION		0	/* speculation */
58*0025427eSChris Zankel #define XCHAL_HAVE_FULL_RESET		1	/* all regs/state reset */
59*0025427eSChris Zankel #define XCHAL_NUM_CONTEXTS		1	/* */
60*0025427eSChris Zankel #define XCHAL_NUM_MISC_REGS		2	/* num of scratch regs (0..4) */
61*0025427eSChris Zankel #define XCHAL_HAVE_TAP_MASTER		0	/* JTAG TAP control instr's */
62*0025427eSChris Zankel #define XCHAL_HAVE_PRID			1	/* processor ID register */
63*0025427eSChris Zankel #define XCHAL_HAVE_THREADPTR		1	/* THREADPTR register */
64*0025427eSChris Zankel #define XCHAL_HAVE_BOOLEANS		0	/* boolean registers */
65*0025427eSChris Zankel #define XCHAL_HAVE_CP			1	/* CPENABLE reg (coprocessor) */
66*0025427eSChris Zankel #define XCHAL_CP_MAXCFG			8	/* max allowed cp id plus one */
67*0025427eSChris Zankel #define XCHAL_HAVE_MAC16		1	/* MAC16 package */
68*0025427eSChris Zankel #define XCHAL_HAVE_VECTORFPU2005	0	/* vector floating-point pkg */
69*0025427eSChris Zankel #define XCHAL_HAVE_FP			0	/* floating point pkg */
70*0025427eSChris Zankel #define XCHAL_HAVE_VECTRA1		0	/* Vectra I  pkg */
71*0025427eSChris Zankel #define XCHAL_HAVE_VECTRALX		0	/* Vectra LX pkg */
72*0025427eSChris Zankel #define XCHAL_HAVE_HIFI2		0	/* HiFi2 Audio Engine pkg */
73*0025427eSChris Zankel 
74*0025427eSChris Zankel 
75*0025427eSChris Zankel /*----------------------------------------------------------------------
76*0025427eSChris Zankel 				MISC
77*0025427eSChris Zankel   ----------------------------------------------------------------------*/
78*0025427eSChris Zankel 
79*0025427eSChris Zankel #define XCHAL_NUM_WRITEBUFFER_ENTRIES	8	/* size of write buffer */
80*0025427eSChris Zankel #define XCHAL_INST_FETCH_WIDTH		4	/* instr-fetch width in bytes */
81*0025427eSChris Zankel #define XCHAL_DATA_WIDTH		4	/* data width in bytes */
82*0025427eSChris Zankel /*  In T1050, applies to selected core load and store instructions (see ISA): */
83*0025427eSChris Zankel #define XCHAL_UNALIGNED_LOAD_EXCEPTION	1	/* unaligned loads cause exc. */
84*0025427eSChris Zankel #define XCHAL_UNALIGNED_STORE_EXCEPTION	1	/* unaligned stores cause exc.*/
85*0025427eSChris Zankel 
86*0025427eSChris Zankel #define XCHAL_SW_VERSION		701001	/* sw version of this header */
87*0025427eSChris Zankel 
88*0025427eSChris Zankel #define XCHAL_CORE_ID			"dc232b"	/* alphanum core name
89*0025427eSChris Zankel 						   (CoreID) set in the Xtensa
90*0025427eSChris Zankel 						   Processor Generator */
91*0025427eSChris Zankel 
92*0025427eSChris Zankel #define XCHAL_CORE_DESCRIPTION		"Diamond 232L Standard Core Rev.B (LE)"
93*0025427eSChris Zankel #define XCHAL_BUILD_UNIQUE_ID		0x0000BEEF	/* 22-bit sw build ID */
94*0025427eSChris Zankel 
95*0025427eSChris Zankel /*
96*0025427eSChris Zankel  *  These definitions describe the hardware targeted by this software.
97*0025427eSChris Zankel  */
98*0025427eSChris Zankel #define XCHAL_HW_CONFIGID0		0xC56307FE	/* ConfigID hi 32 bits*/
99*0025427eSChris Zankel #define XCHAL_HW_CONFIGID1		0x0D40BEEF	/* ConfigID lo 32 bits*/
100*0025427eSChris Zankel #define XCHAL_HW_VERSION_NAME		"LX2.1.1"	/* full version name */
101*0025427eSChris Zankel #define XCHAL_HW_VERSION_MAJOR		2210	/* major ver# of targeted hw */
102*0025427eSChris Zankel #define XCHAL_HW_VERSION_MINOR		1	/* minor ver# of targeted hw */
103*0025427eSChris Zankel #define XCHAL_HW_VERSION		221001	/* major*100+minor */
104*0025427eSChris Zankel #define XCHAL_HW_REL_LX2		1
105*0025427eSChris Zankel #define XCHAL_HW_REL_LX2_1		1
106*0025427eSChris Zankel #define XCHAL_HW_REL_LX2_1_1		1
107*0025427eSChris Zankel #define XCHAL_HW_CONFIGID_RELIABLE	1
108*0025427eSChris Zankel /*  If software targets a *range* of hardware versions, these are the bounds: */
109*0025427eSChris Zankel #define XCHAL_HW_MIN_VERSION_MAJOR	2210	/* major v of earliest tgt hw */
110*0025427eSChris Zankel #define XCHAL_HW_MIN_VERSION_MINOR	1	/* minor v of earliest tgt hw */
111*0025427eSChris Zankel #define XCHAL_HW_MIN_VERSION		221001	/* earliest targeted hw */
112*0025427eSChris Zankel #define XCHAL_HW_MAX_VERSION_MAJOR	2210	/* major v of latest tgt hw */
113*0025427eSChris Zankel #define XCHAL_HW_MAX_VERSION_MINOR	1	/* minor v of latest tgt hw */
114*0025427eSChris Zankel #define XCHAL_HW_MAX_VERSION		221001	/* latest targeted hw */
115*0025427eSChris Zankel 
116*0025427eSChris Zankel 
117*0025427eSChris Zankel /*----------------------------------------------------------------------
118*0025427eSChris Zankel 				CACHE
119*0025427eSChris Zankel   ----------------------------------------------------------------------*/
120*0025427eSChris Zankel 
121*0025427eSChris Zankel #define XCHAL_ICACHE_LINESIZE		32	/* I-cache line size in bytes */
122*0025427eSChris Zankel #define XCHAL_DCACHE_LINESIZE		32	/* D-cache line size in bytes */
123*0025427eSChris Zankel #define XCHAL_ICACHE_LINEWIDTH		5	/* log2(I line size in bytes) */
124*0025427eSChris Zankel #define XCHAL_DCACHE_LINEWIDTH		5	/* log2(D line size in bytes) */
125*0025427eSChris Zankel 
126*0025427eSChris Zankel #define XCHAL_ICACHE_SIZE		16384	/* I-cache size in bytes or 0 */
127*0025427eSChris Zankel #define XCHAL_DCACHE_SIZE		16384	/* D-cache size in bytes or 0 */
128*0025427eSChris Zankel 
129*0025427eSChris Zankel #define XCHAL_DCACHE_IS_WRITEBACK	1	/* writeback feature */
130*0025427eSChris Zankel 
131*0025427eSChris Zankel 
132*0025427eSChris Zankel 
133*0025427eSChris Zankel 
134*0025427eSChris Zankel /****************************************************************************
135*0025427eSChris Zankel     Parameters Useful for PRIVILEGED (Supervisory or Non-Virtualized) Code
136*0025427eSChris Zankel  ****************************************************************************/
137*0025427eSChris Zankel 
138*0025427eSChris Zankel 
139*0025427eSChris Zankel #ifndef XTENSA_HAL_NON_PRIVILEGED_ONLY
140*0025427eSChris Zankel 
141*0025427eSChris Zankel /*----------------------------------------------------------------------
142*0025427eSChris Zankel 				CACHE
143*0025427eSChris Zankel   ----------------------------------------------------------------------*/
144*0025427eSChris Zankel 
145*0025427eSChris Zankel #define XCHAL_HAVE_PIF			1	/* any outbound PIF present */
146*0025427eSChris Zankel 
147*0025427eSChris Zankel /*  If present, cache size in bytes == (ways * 2^(linewidth + setwidth)).  */
148*0025427eSChris Zankel 
149*0025427eSChris Zankel /*  Number of cache sets in log2(lines per way):  */
150*0025427eSChris Zankel #define XCHAL_ICACHE_SETWIDTH		7
151*0025427eSChris Zankel #define XCHAL_DCACHE_SETWIDTH		7
152*0025427eSChris Zankel 
153*0025427eSChris Zankel /*  Cache set associativity (number of ways):  */
154*0025427eSChris Zankel #define XCHAL_ICACHE_WAYS		4
155*0025427eSChris Zankel #define XCHAL_DCACHE_WAYS		4
156*0025427eSChris Zankel 
157*0025427eSChris Zankel /*  Cache features:  */
158*0025427eSChris Zankel #define XCHAL_ICACHE_LINE_LOCKABLE	1
159*0025427eSChris Zankel #define XCHAL_DCACHE_LINE_LOCKABLE	1
160*0025427eSChris Zankel #define XCHAL_ICACHE_ECC_PARITY		0
161*0025427eSChris Zankel #define XCHAL_DCACHE_ECC_PARITY		0
162*0025427eSChris Zankel 
163*0025427eSChris Zankel /*  Number of encoded cache attr bits (see <xtensa/hal.h> for decoded bits):  */
164*0025427eSChris Zankel #define XCHAL_CA_BITS			4
165*0025427eSChris Zankel 
166*0025427eSChris Zankel 
167*0025427eSChris Zankel /*----------------------------------------------------------------------
168*0025427eSChris Zankel 			INTERNAL I/D RAM/ROMs and XLMI
169*0025427eSChris Zankel   ----------------------------------------------------------------------*/
170*0025427eSChris Zankel 
171*0025427eSChris Zankel #define XCHAL_NUM_INSTROM		0	/* number of core instr. ROMs */
172*0025427eSChris Zankel #define XCHAL_NUM_INSTRAM		0	/* number of core instr. RAMs */
173*0025427eSChris Zankel #define XCHAL_NUM_DATAROM		0	/* number of core data ROMs */
174*0025427eSChris Zankel #define XCHAL_NUM_DATARAM		0	/* number of core data RAMs */
175*0025427eSChris Zankel #define XCHAL_NUM_URAM			0	/* number of core unified RAMs*/
176*0025427eSChris Zankel #define XCHAL_NUM_XLMI			0	/* number of core XLMI ports */
177*0025427eSChris Zankel 
178*0025427eSChris Zankel 
179*0025427eSChris Zankel /*----------------------------------------------------------------------
180*0025427eSChris Zankel 			INTERRUPTS and TIMERS
181*0025427eSChris Zankel   ----------------------------------------------------------------------*/
182*0025427eSChris Zankel 
183*0025427eSChris Zankel #define XCHAL_HAVE_INTERRUPTS		1	/* interrupt option */
184*0025427eSChris Zankel #define XCHAL_HAVE_HIGHPRI_INTERRUPTS	1	/* med/high-pri. interrupts */
185*0025427eSChris Zankel #define XCHAL_HAVE_NMI			1	/* non-maskable interrupt */
186*0025427eSChris Zankel #define XCHAL_HAVE_CCOUNT		1	/* CCOUNT reg. (timer option) */
187*0025427eSChris Zankel #define XCHAL_NUM_TIMERS		3	/* number of CCOMPAREn regs */
188*0025427eSChris Zankel #define XCHAL_NUM_INTERRUPTS		22	/* number of interrupts */
189*0025427eSChris Zankel #define XCHAL_NUM_INTERRUPTS_LOG2	5	/* ceil(log2(NUM_INTERRUPTS)) */
190*0025427eSChris Zankel #define XCHAL_NUM_EXTINTERRUPTS		17	/* num of external interrupts */
191*0025427eSChris Zankel #define XCHAL_NUM_INTLEVELS		6	/* number of interrupt levels
192*0025427eSChris Zankel 						   (not including level zero) */
193*0025427eSChris Zankel #define XCHAL_EXCM_LEVEL		3	/* level masked by PS.EXCM */
194*0025427eSChris Zankel 	/* (always 1 in XEA1; levels 2 .. EXCM_LEVEL are "medium priority") */
195*0025427eSChris Zankel 
196*0025427eSChris Zankel /*  Masks of interrupts at each interrupt level:  */
197*0025427eSChris Zankel #define XCHAL_INTLEVEL1_MASK		0x001F80FF
198*0025427eSChris Zankel #define XCHAL_INTLEVEL2_MASK		0x00000100
199*0025427eSChris Zankel #define XCHAL_INTLEVEL3_MASK		0x00200E00
200*0025427eSChris Zankel #define XCHAL_INTLEVEL4_MASK		0x00001000
201*0025427eSChris Zankel #define XCHAL_INTLEVEL5_MASK		0x00002000
202*0025427eSChris Zankel #define XCHAL_INTLEVEL6_MASK		0x00000000
203*0025427eSChris Zankel #define XCHAL_INTLEVEL7_MASK		0x00004000
204*0025427eSChris Zankel 
205*0025427eSChris Zankel /*  Masks of interrupts at each range 1..n of interrupt levels:  */
206*0025427eSChris Zankel #define XCHAL_INTLEVEL1_ANDBELOW_MASK	0x001F80FF
207*0025427eSChris Zankel #define XCHAL_INTLEVEL2_ANDBELOW_MASK	0x001F81FF
208*0025427eSChris Zankel #define XCHAL_INTLEVEL3_ANDBELOW_MASK	0x003F8FFF
209*0025427eSChris Zankel #define XCHAL_INTLEVEL4_ANDBELOW_MASK	0x003F9FFF
210*0025427eSChris Zankel #define XCHAL_INTLEVEL5_ANDBELOW_MASK	0x003FBFFF
211*0025427eSChris Zankel #define XCHAL_INTLEVEL6_ANDBELOW_MASK	0x003FBFFF
212*0025427eSChris Zankel #define XCHAL_INTLEVEL7_ANDBELOW_MASK	0x003FFFFF
213*0025427eSChris Zankel 
214*0025427eSChris Zankel /*  Level of each interrupt:  */
215*0025427eSChris Zankel #define XCHAL_INT0_LEVEL		1
216*0025427eSChris Zankel #define XCHAL_INT1_LEVEL		1
217*0025427eSChris Zankel #define XCHAL_INT2_LEVEL		1
218*0025427eSChris Zankel #define XCHAL_INT3_LEVEL		1
219*0025427eSChris Zankel #define XCHAL_INT4_LEVEL		1
220*0025427eSChris Zankel #define XCHAL_INT5_LEVEL		1
221*0025427eSChris Zankel #define XCHAL_INT6_LEVEL		1
222*0025427eSChris Zankel #define XCHAL_INT7_LEVEL		1
223*0025427eSChris Zankel #define XCHAL_INT8_LEVEL		2
224*0025427eSChris Zankel #define XCHAL_INT9_LEVEL		3
225*0025427eSChris Zankel #define XCHAL_INT10_LEVEL		3
226*0025427eSChris Zankel #define XCHAL_INT11_LEVEL		3
227*0025427eSChris Zankel #define XCHAL_INT12_LEVEL		4
228*0025427eSChris Zankel #define XCHAL_INT13_LEVEL		5
229*0025427eSChris Zankel #define XCHAL_INT14_LEVEL		7
230*0025427eSChris Zankel #define XCHAL_INT15_LEVEL		1
231*0025427eSChris Zankel #define XCHAL_INT16_LEVEL		1
232*0025427eSChris Zankel #define XCHAL_INT17_LEVEL		1
233*0025427eSChris Zankel #define XCHAL_INT18_LEVEL		1
234*0025427eSChris Zankel #define XCHAL_INT19_LEVEL		1
235*0025427eSChris Zankel #define XCHAL_INT20_LEVEL		1
236*0025427eSChris Zankel #define XCHAL_INT21_LEVEL		3
237*0025427eSChris Zankel #define XCHAL_DEBUGLEVEL		6	/* debug interrupt level */
238*0025427eSChris Zankel #define XCHAL_HAVE_DEBUG_EXTERN_INT	1	/* OCD external db interrupt */
239*0025427eSChris Zankel #define XCHAL_NMILEVEL			7	/* NMI "level" (for use with
240*0025427eSChris Zankel 						   EXCSAVE/EPS/EPC_n, RFI n) */
241*0025427eSChris Zankel 
242*0025427eSChris Zankel /*  Type of each interrupt:  */
243*0025427eSChris Zankel #define XCHAL_INT0_TYPE 	XTHAL_INTTYPE_EXTERN_LEVEL
244*0025427eSChris Zankel #define XCHAL_INT1_TYPE 	XTHAL_INTTYPE_EXTERN_LEVEL
245*0025427eSChris Zankel #define XCHAL_INT2_TYPE 	XTHAL_INTTYPE_EXTERN_LEVEL
246*0025427eSChris Zankel #define XCHAL_INT3_TYPE 	XTHAL_INTTYPE_EXTERN_LEVEL
247*0025427eSChris Zankel #define XCHAL_INT4_TYPE 	XTHAL_INTTYPE_EXTERN_LEVEL
248*0025427eSChris Zankel #define XCHAL_INT5_TYPE 	XTHAL_INTTYPE_EXTERN_LEVEL
249*0025427eSChris Zankel #define XCHAL_INT6_TYPE 	XTHAL_INTTYPE_TIMER
250*0025427eSChris Zankel #define XCHAL_INT7_TYPE 	XTHAL_INTTYPE_SOFTWARE
251*0025427eSChris Zankel #define XCHAL_INT8_TYPE 	XTHAL_INTTYPE_EXTERN_LEVEL
252*0025427eSChris Zankel #define XCHAL_INT9_TYPE 	XTHAL_INTTYPE_EXTERN_LEVEL
253*0025427eSChris Zankel #define XCHAL_INT10_TYPE 	XTHAL_INTTYPE_TIMER
254*0025427eSChris Zankel #define XCHAL_INT11_TYPE 	XTHAL_INTTYPE_SOFTWARE
255*0025427eSChris Zankel #define XCHAL_INT12_TYPE 	XTHAL_INTTYPE_EXTERN_LEVEL
256*0025427eSChris Zankel #define XCHAL_INT13_TYPE 	XTHAL_INTTYPE_TIMER
257*0025427eSChris Zankel #define XCHAL_INT14_TYPE 	XTHAL_INTTYPE_NMI
258*0025427eSChris Zankel #define XCHAL_INT15_TYPE 	XTHAL_INTTYPE_EXTERN_EDGE
259*0025427eSChris Zankel #define XCHAL_INT16_TYPE 	XTHAL_INTTYPE_EXTERN_EDGE
260*0025427eSChris Zankel #define XCHAL_INT17_TYPE 	XTHAL_INTTYPE_EXTERN_EDGE
261*0025427eSChris Zankel #define XCHAL_INT18_TYPE 	XTHAL_INTTYPE_EXTERN_EDGE
262*0025427eSChris Zankel #define XCHAL_INT19_TYPE 	XTHAL_INTTYPE_EXTERN_EDGE
263*0025427eSChris Zankel #define XCHAL_INT20_TYPE 	XTHAL_INTTYPE_EXTERN_EDGE
264*0025427eSChris Zankel #define XCHAL_INT21_TYPE 	XTHAL_INTTYPE_EXTERN_EDGE
265*0025427eSChris Zankel 
266*0025427eSChris Zankel /*  Masks of interrupts for each type of interrupt:  */
267*0025427eSChris Zankel #define XCHAL_INTTYPE_MASK_UNCONFIGURED	0xFFC00000
268*0025427eSChris Zankel #define XCHAL_INTTYPE_MASK_SOFTWARE	0x00000880
269*0025427eSChris Zankel #define XCHAL_INTTYPE_MASK_EXTERN_EDGE	0x003F8000
270*0025427eSChris Zankel #define XCHAL_INTTYPE_MASK_EXTERN_LEVEL	0x0000133F
271*0025427eSChris Zankel #define XCHAL_INTTYPE_MASK_TIMER	0x00002440
272*0025427eSChris Zankel #define XCHAL_INTTYPE_MASK_NMI		0x00004000
273*0025427eSChris Zankel #define XCHAL_INTTYPE_MASK_WRITE_ERROR	0x00000000
274*0025427eSChris Zankel 
275*0025427eSChris Zankel /*  Interrupt numbers assigned to specific interrupt sources:  */
276*0025427eSChris Zankel #define XCHAL_TIMER0_INTERRUPT		6	/* CCOMPARE0 */
277*0025427eSChris Zankel #define XCHAL_TIMER1_INTERRUPT		10	/* CCOMPARE1 */
278*0025427eSChris Zankel #define XCHAL_TIMER2_INTERRUPT		13	/* CCOMPARE2 */
279*0025427eSChris Zankel #define XCHAL_TIMER3_INTERRUPT		XTHAL_TIMER_UNCONFIGURED
280*0025427eSChris Zankel #define XCHAL_NMI_INTERRUPT		14	/* non-maskable interrupt */
281*0025427eSChris Zankel 
282*0025427eSChris Zankel /*  Interrupt numbers for levels at which only one interrupt is configured:  */
283*0025427eSChris Zankel #define XCHAL_INTLEVEL2_NUM		8
284*0025427eSChris Zankel #define XCHAL_INTLEVEL4_NUM		12
285*0025427eSChris Zankel #define XCHAL_INTLEVEL5_NUM		13
286*0025427eSChris Zankel #define XCHAL_INTLEVEL7_NUM		14
287*0025427eSChris Zankel /*  (There are many interrupts each at level(s) 1, 3.)  */
288*0025427eSChris Zankel 
289*0025427eSChris Zankel 
290*0025427eSChris Zankel /*
291*0025427eSChris Zankel  *  External interrupt vectors/levels.
292*0025427eSChris Zankel  *  These macros describe how Xtensa processor interrupt numbers
293*0025427eSChris Zankel  *  (as numbered internally, eg. in INTERRUPT and INTENABLE registers)
294*0025427eSChris Zankel  *  map to external BInterrupt<n> pins, for those interrupts
295*0025427eSChris Zankel  *  configured as external (level-triggered, edge-triggered, or NMI).
296*0025427eSChris Zankel  *  See the Xtensa processor databook for more details.
297*0025427eSChris Zankel  */
298*0025427eSChris Zankel 
299*0025427eSChris Zankel /*  Core interrupt numbers mapped to each EXTERNAL interrupt number:  */
300*0025427eSChris Zankel #define XCHAL_EXTINT0_NUM		0	/* (intlevel 1) */
301*0025427eSChris Zankel #define XCHAL_EXTINT1_NUM		1	/* (intlevel 1) */
302*0025427eSChris Zankel #define XCHAL_EXTINT2_NUM		2	/* (intlevel 1) */
303*0025427eSChris Zankel #define XCHAL_EXTINT3_NUM		3	/* (intlevel 1) */
304*0025427eSChris Zankel #define XCHAL_EXTINT4_NUM		4	/* (intlevel 1) */
305*0025427eSChris Zankel #define XCHAL_EXTINT5_NUM		5	/* (intlevel 1) */
306*0025427eSChris Zankel #define XCHAL_EXTINT6_NUM		8	/* (intlevel 2) */
307*0025427eSChris Zankel #define XCHAL_EXTINT7_NUM		9	/* (intlevel 3) */
308*0025427eSChris Zankel #define XCHAL_EXTINT8_NUM		12	/* (intlevel 4) */
309*0025427eSChris Zankel #define XCHAL_EXTINT9_NUM		14	/* (intlevel 7) */
310*0025427eSChris Zankel #define XCHAL_EXTINT10_NUM		15	/* (intlevel 1) */
311*0025427eSChris Zankel #define XCHAL_EXTINT11_NUM		16	/* (intlevel 1) */
312*0025427eSChris Zankel #define XCHAL_EXTINT12_NUM		17	/* (intlevel 1) */
313*0025427eSChris Zankel #define XCHAL_EXTINT13_NUM		18	/* (intlevel 1) */
314*0025427eSChris Zankel #define XCHAL_EXTINT14_NUM		19	/* (intlevel 1) */
315*0025427eSChris Zankel #define XCHAL_EXTINT15_NUM		20	/* (intlevel 1) */
316*0025427eSChris Zankel #define XCHAL_EXTINT16_NUM		21	/* (intlevel 3) */
317*0025427eSChris Zankel 
318*0025427eSChris Zankel 
319*0025427eSChris Zankel /*----------------------------------------------------------------------
320*0025427eSChris Zankel 			EXCEPTIONS and VECTORS
321*0025427eSChris Zankel   ----------------------------------------------------------------------*/
322*0025427eSChris Zankel 
323*0025427eSChris Zankel #define XCHAL_XEA_VERSION		2	/* Xtensa Exception Architecture
324*0025427eSChris Zankel 						   number: 1 == XEA1 (old)
325*0025427eSChris Zankel 							   2 == XEA2 (new)
326*0025427eSChris Zankel 							   0 == XEAX (extern) */
327*0025427eSChris Zankel #define XCHAL_HAVE_XEA1			0	/* Exception Architecture 1 */
328*0025427eSChris Zankel #define XCHAL_HAVE_XEA2			1	/* Exception Architecture 2 */
329*0025427eSChris Zankel #define XCHAL_HAVE_XEAX			0	/* External Exception Arch. */
330*0025427eSChris Zankel #define XCHAL_HAVE_EXCEPTIONS		1	/* exception option */
331*0025427eSChris Zankel #define XCHAL_HAVE_MEM_ECC_PARITY	0	/* local memory ECC/parity */
332*0025427eSChris Zankel #define XCHAL_HAVE_VECTOR_SELECT	1	/* relocatable vectors */
333*0025427eSChris Zankel #define XCHAL_HAVE_VECBASE		1	/* relocatable vectors */
334*0025427eSChris Zankel #define XCHAL_VECBASE_RESET_VADDR	0xD0000000  /* VECBASE reset value */
335*0025427eSChris Zankel #define XCHAL_VECBASE_RESET_PADDR	0x00000000
336*0025427eSChris Zankel #define XCHAL_RESET_VECBASE_OVERLAP	0
337*0025427eSChris Zankel 
338*0025427eSChris Zankel #define XCHAL_RESET_VECTOR0_VADDR	0xFE000000
339*0025427eSChris Zankel #define XCHAL_RESET_VECTOR0_PADDR	0xFE000000
340*0025427eSChris Zankel #define XCHAL_RESET_VECTOR1_VADDR	0xD8000500
341*0025427eSChris Zankel #define XCHAL_RESET_VECTOR1_PADDR	0x00000500
342*0025427eSChris Zankel #define XCHAL_RESET_VECTOR_VADDR	0xFE000000
343*0025427eSChris Zankel #define XCHAL_RESET_VECTOR_PADDR	0xFE000000
344*0025427eSChris Zankel #define XCHAL_USER_VECOFS		0x00000340
345*0025427eSChris Zankel #define XCHAL_USER_VECTOR_VADDR		0xD0000340
346*0025427eSChris Zankel #define XCHAL_USER_VECTOR_PADDR		0x00000340
347*0025427eSChris Zankel #define XCHAL_KERNEL_VECOFS		0x00000300
348*0025427eSChris Zankel #define XCHAL_KERNEL_VECTOR_VADDR	0xD0000300
349*0025427eSChris Zankel #define XCHAL_KERNEL_VECTOR_PADDR	0x00000300
350*0025427eSChris Zankel #define XCHAL_DOUBLEEXC_VECOFS		0x000003C0
351*0025427eSChris Zankel #define XCHAL_DOUBLEEXC_VECTOR_VADDR	0xD00003C0
352*0025427eSChris Zankel #define XCHAL_DOUBLEEXC_VECTOR_PADDR	0x000003C0
353*0025427eSChris Zankel #define XCHAL_WINDOW_OF4_VECOFS		0x00000000
354*0025427eSChris Zankel #define XCHAL_WINDOW_UF4_VECOFS		0x00000040
355*0025427eSChris Zankel #define XCHAL_WINDOW_OF8_VECOFS		0x00000080
356*0025427eSChris Zankel #define XCHAL_WINDOW_UF8_VECOFS		0x000000C0
357*0025427eSChris Zankel #define XCHAL_WINDOW_OF12_VECOFS	0x00000100
358*0025427eSChris Zankel #define XCHAL_WINDOW_UF12_VECOFS	0x00000140
359*0025427eSChris Zankel #define XCHAL_WINDOW_VECTORS_VADDR	0xD0000000
360*0025427eSChris Zankel #define XCHAL_WINDOW_VECTORS_PADDR	0x00000000
361*0025427eSChris Zankel #define XCHAL_INTLEVEL2_VECOFS		0x00000180
362*0025427eSChris Zankel #define XCHAL_INTLEVEL2_VECTOR_VADDR	0xD0000180
363*0025427eSChris Zankel #define XCHAL_INTLEVEL2_VECTOR_PADDR	0x00000180
364*0025427eSChris Zankel #define XCHAL_INTLEVEL3_VECOFS		0x000001C0
365*0025427eSChris Zankel #define XCHAL_INTLEVEL3_VECTOR_VADDR	0xD00001C0
366*0025427eSChris Zankel #define XCHAL_INTLEVEL3_VECTOR_PADDR	0x000001C0
367*0025427eSChris Zankel #define XCHAL_INTLEVEL4_VECOFS		0x00000200
368*0025427eSChris Zankel #define XCHAL_INTLEVEL4_VECTOR_VADDR	0xD0000200
369*0025427eSChris Zankel #define XCHAL_INTLEVEL4_VECTOR_PADDR	0x00000200
370*0025427eSChris Zankel #define XCHAL_INTLEVEL5_VECOFS		0x00000240
371*0025427eSChris Zankel #define XCHAL_INTLEVEL5_VECTOR_VADDR	0xD0000240
372*0025427eSChris Zankel #define XCHAL_INTLEVEL5_VECTOR_PADDR	0x00000240
373*0025427eSChris Zankel #define XCHAL_INTLEVEL6_VECOFS		0x00000280
374*0025427eSChris Zankel #define XCHAL_INTLEVEL6_VECTOR_VADDR	0xD0000280
375*0025427eSChris Zankel #define XCHAL_INTLEVEL6_VECTOR_PADDR	0x00000280
376*0025427eSChris Zankel #define XCHAL_DEBUG_VECOFS		XCHAL_INTLEVEL6_VECOFS
377*0025427eSChris Zankel #define XCHAL_DEBUG_VECTOR_VADDR	XCHAL_INTLEVEL6_VECTOR_VADDR
378*0025427eSChris Zankel #define XCHAL_DEBUG_VECTOR_PADDR	XCHAL_INTLEVEL6_VECTOR_PADDR
379*0025427eSChris Zankel #define XCHAL_NMI_VECOFS		0x000002C0
380*0025427eSChris Zankel #define XCHAL_NMI_VECTOR_VADDR		0xD00002C0
381*0025427eSChris Zankel #define XCHAL_NMI_VECTOR_PADDR		0x000002C0
382*0025427eSChris Zankel #define XCHAL_INTLEVEL7_VECOFS		XCHAL_NMI_VECOFS
383*0025427eSChris Zankel #define XCHAL_INTLEVEL7_VECTOR_VADDR	XCHAL_NMI_VECTOR_VADDR
384*0025427eSChris Zankel #define XCHAL_INTLEVEL7_VECTOR_PADDR	XCHAL_NMI_VECTOR_PADDR
385*0025427eSChris Zankel 
386*0025427eSChris Zankel 
387*0025427eSChris Zankel /*----------------------------------------------------------------------
388*0025427eSChris Zankel 				DEBUG
389*0025427eSChris Zankel   ----------------------------------------------------------------------*/
390*0025427eSChris Zankel 
391*0025427eSChris Zankel #define XCHAL_HAVE_OCD			1	/* OnChipDebug option */
392*0025427eSChris Zankel #define XCHAL_NUM_IBREAK		2	/* number of IBREAKn regs */
393*0025427eSChris Zankel #define XCHAL_NUM_DBREAK		2	/* number of DBREAKn regs */
394*0025427eSChris Zankel #define XCHAL_HAVE_OCD_DIR_ARRAY	1	/* faster OCD option */
395*0025427eSChris Zankel 
396*0025427eSChris Zankel 
397*0025427eSChris Zankel /*----------------------------------------------------------------------
398*0025427eSChris Zankel 				MMU
399*0025427eSChris Zankel   ----------------------------------------------------------------------*/
400*0025427eSChris Zankel 
401*0025427eSChris Zankel /*  See core-matmap.h header file for more details.  */
402*0025427eSChris Zankel 
403*0025427eSChris Zankel #define XCHAL_HAVE_TLBS			1	/* inverse of HAVE_CACHEATTR */
404*0025427eSChris Zankel #define XCHAL_HAVE_SPANNING_WAY		0	/* one way maps I+D 4GB vaddr */
405*0025427eSChris Zankel #define XCHAL_HAVE_IDENTITY_MAP		0	/* vaddr == paddr always */
406*0025427eSChris Zankel #define XCHAL_HAVE_CACHEATTR		0	/* CACHEATTR register present */
407*0025427eSChris Zankel #define XCHAL_HAVE_MIMIC_CACHEATTR	0	/* region protection */
408*0025427eSChris Zankel #define XCHAL_HAVE_XLT_CACHEATTR	0	/* region prot. w/translation */
409*0025427eSChris Zankel #define XCHAL_HAVE_PTP_MMU		1	/* full MMU (with page table
410*0025427eSChris Zankel 						   [autorefill] and protection)
411*0025427eSChris Zankel 						   usable for an MMU-based OS */
412*0025427eSChris Zankel /*  If none of the above last 4 are set, it's a custom TLB configuration.  */
413*0025427eSChris Zankel #define XCHAL_ITLB_ARF_ENTRIES_LOG2	2	/* log2(autorefill way size) */
414*0025427eSChris Zankel #define XCHAL_DTLB_ARF_ENTRIES_LOG2	2	/* log2(autorefill way size) */
415*0025427eSChris Zankel 
416*0025427eSChris Zankel #define XCHAL_MMU_ASID_BITS		8	/* number of bits in ASIDs */
417*0025427eSChris Zankel #define XCHAL_MMU_RINGS			4	/* number of rings (1..4) */
418*0025427eSChris Zankel #define XCHAL_MMU_RING_BITS		2	/* num of bits in RING field */
419*0025427eSChris Zankel 
420*0025427eSChris Zankel #endif /* !XTENSA_HAL_NON_PRIVILEGED_ONLY */
421*0025427eSChris Zankel 
422*0025427eSChris Zankel 
423*0025427eSChris Zankel #endif /* _XTENSA_CORE_CONFIGURATION_H */
424*0025427eSChris Zankel 
425