12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2aabbaa60SPaul Mackerras /*
3f708223dSPaul Mackerras * Performance counter support for POWER5+/++ (not POWER5) processors.
4aabbaa60SPaul Mackerras *
5aabbaa60SPaul Mackerras * Copyright 2009 Paul Mackerras, IBM Corporation.
6aabbaa60SPaul Mackerras */
7aabbaa60SPaul Mackerras #include <linux/kernel.h>
8cdd6c482SIngo Molnar #include <linux/perf_event.h>
9079b3c56SPaul Mackerras #include <linux/string.h>
10aabbaa60SPaul Mackerras #include <asm/reg.h>
11079b3c56SPaul Mackerras #include <asm/cputable.h>
12aabbaa60SPaul Mackerras
13d10ebe79SMichael Ellerman #include "internal.h"
14d10ebe79SMichael Ellerman
15aabbaa60SPaul Mackerras /*
16aabbaa60SPaul Mackerras * Bits in event code for POWER5+ (POWER5 GS) and POWER5++ (POWER5 GS DD3)
17aabbaa60SPaul Mackerras */
18aabbaa60SPaul Mackerras #define PM_PMC_SH 20 /* PMC number (1-based) for direct events */
19aabbaa60SPaul Mackerras #define PM_PMC_MSK 0xf
20aabbaa60SPaul Mackerras #define PM_PMC_MSKS (PM_PMC_MSK << PM_PMC_SH)
21aabbaa60SPaul Mackerras #define PM_UNIT_SH 16 /* TTMMUX number and setting - unit select */
22aabbaa60SPaul Mackerras #define PM_UNIT_MSK 0xf
23aabbaa60SPaul Mackerras #define PM_BYTE_SH 12 /* Byte number of event bus to use */
24aabbaa60SPaul Mackerras #define PM_BYTE_MSK 7
25aabbaa60SPaul Mackerras #define PM_GRS_SH 8 /* Storage subsystem mux select */
26aabbaa60SPaul Mackerras #define PM_GRS_MSK 7
27aabbaa60SPaul Mackerras #define PM_BUSEVENT_MSK 0x80 /* Set if event uses event bus */
28aabbaa60SPaul Mackerras #define PM_PMCSEL_MSK 0x7f
29aabbaa60SPaul Mackerras
30aabbaa60SPaul Mackerras /* Values in PM_UNIT field */
31aabbaa60SPaul Mackerras #define PM_FPU 0
32aabbaa60SPaul Mackerras #define PM_ISU0 1
33aabbaa60SPaul Mackerras #define PM_IFU 2
34aabbaa60SPaul Mackerras #define PM_ISU1 3
35aabbaa60SPaul Mackerras #define PM_IDU 4
36aabbaa60SPaul Mackerras #define PM_ISU0_ALT 6
37aabbaa60SPaul Mackerras #define PM_GRS 7
38aabbaa60SPaul Mackerras #define PM_LSU0 8
39aabbaa60SPaul Mackerras #define PM_LSU1 0xc
40aabbaa60SPaul Mackerras #define PM_LASTUNIT 0xc
41aabbaa60SPaul Mackerras
42aabbaa60SPaul Mackerras /*
43aabbaa60SPaul Mackerras * Bits in MMCR1 for POWER5+
44aabbaa60SPaul Mackerras */
45aabbaa60SPaul Mackerras #define MMCR1_TTM0SEL_SH 62
46aabbaa60SPaul Mackerras #define MMCR1_TTM1SEL_SH 60
47aabbaa60SPaul Mackerras #define MMCR1_TTM2SEL_SH 58
48aabbaa60SPaul Mackerras #define MMCR1_TTM3SEL_SH 56
49aabbaa60SPaul Mackerras #define MMCR1_TTMSEL_MSK 3
50aabbaa60SPaul Mackerras #define MMCR1_TD_CP_DBG0SEL_SH 54
51aabbaa60SPaul Mackerras #define MMCR1_TD_CP_DBG1SEL_SH 52
52aabbaa60SPaul Mackerras #define MMCR1_TD_CP_DBG2SEL_SH 50
53aabbaa60SPaul Mackerras #define MMCR1_TD_CP_DBG3SEL_SH 48
54aabbaa60SPaul Mackerras #define MMCR1_GRS_L2SEL_SH 46
55aabbaa60SPaul Mackerras #define MMCR1_GRS_L2SEL_MSK 3
56aabbaa60SPaul Mackerras #define MMCR1_GRS_L3SEL_SH 44
57aabbaa60SPaul Mackerras #define MMCR1_GRS_L3SEL_MSK 3
58aabbaa60SPaul Mackerras #define MMCR1_GRS_MCSEL_SH 41
59aabbaa60SPaul Mackerras #define MMCR1_GRS_MCSEL_MSK 7
60aabbaa60SPaul Mackerras #define MMCR1_GRS_FABSEL_SH 39
61aabbaa60SPaul Mackerras #define MMCR1_GRS_FABSEL_MSK 3
62aabbaa60SPaul Mackerras #define MMCR1_PMC1_ADDER_SEL_SH 35
63aabbaa60SPaul Mackerras #define MMCR1_PMC2_ADDER_SEL_SH 34
64aabbaa60SPaul Mackerras #define MMCR1_PMC3_ADDER_SEL_SH 33
65aabbaa60SPaul Mackerras #define MMCR1_PMC4_ADDER_SEL_SH 32
66aabbaa60SPaul Mackerras #define MMCR1_PMC1SEL_SH 25
67aabbaa60SPaul Mackerras #define MMCR1_PMC2SEL_SH 17
68aabbaa60SPaul Mackerras #define MMCR1_PMC3SEL_SH 9
69aabbaa60SPaul Mackerras #define MMCR1_PMC4SEL_SH 1
70aabbaa60SPaul Mackerras #define MMCR1_PMCSEL_SH(n) (MMCR1_PMC1SEL_SH - (n) * 8)
71aabbaa60SPaul Mackerras #define MMCR1_PMCSEL_MSK 0x7f
72aabbaa60SPaul Mackerras
73aabbaa60SPaul Mackerras /*
74aabbaa60SPaul Mackerras * Layout of constraint bits:
75aabbaa60SPaul Mackerras * 6666555555555544444444443333333333222222222211111111110000000000
76aabbaa60SPaul Mackerras * 3210987654321098765432109876543210987654321098765432109876543210
77ab7ef2e5SPaul Mackerras * [ ><><>< ><> <><>[ > < >< >< >< ><><><><><><>
78ab7ef2e5SPaul Mackerras * NC G0G1G2 G3 T0T1 UC B0 B1 B2 B3 P6P5P4P3P2P1
79aabbaa60SPaul Mackerras *
80aabbaa60SPaul Mackerras * NC - number of counters
81aabbaa60SPaul Mackerras * 51: NC error 0x0008_0000_0000_0000
82aabbaa60SPaul Mackerras * 48-50: number of events needing PMC1-4 0x0007_0000_0000_0000
83aabbaa60SPaul Mackerras *
84aabbaa60SPaul Mackerras * G0..G3 - GRS mux constraints
85aabbaa60SPaul Mackerras * 46-47: GRS_L2SEL value
86aabbaa60SPaul Mackerras * 44-45: GRS_L3SEL value
87aabbaa60SPaul Mackerras * 41-44: GRS_MCSEL value
88aabbaa60SPaul Mackerras * 39-40: GRS_FABSEL value
89aabbaa60SPaul Mackerras * Note that these match up with their bit positions in MMCR1
90aabbaa60SPaul Mackerras *
91aabbaa60SPaul Mackerras * T0 - TTM0 constraint
92aabbaa60SPaul Mackerras * 36-37: TTM0SEL value (0=FPU, 2=IFU, 3=ISU1) 0x30_0000_0000
93aabbaa60SPaul Mackerras *
94aabbaa60SPaul Mackerras * T1 - TTM1 constraint
95aabbaa60SPaul Mackerras * 34-35: TTM1SEL value (0=IDU, 3=GRS) 0x0c_0000_0000
96aabbaa60SPaul Mackerras *
97aabbaa60SPaul Mackerras * UC - unit constraint: can't have all three of FPU|IFU|ISU1, ISU0, IDU|GRS
98aabbaa60SPaul Mackerras * 33: UC3 error 0x02_0000_0000
99aabbaa60SPaul Mackerras * 32: FPU|IFU|ISU1 events needed 0x01_0000_0000
100aabbaa60SPaul Mackerras * 31: ISU0 events needed 0x01_8000_0000
101aabbaa60SPaul Mackerras * 30: IDU|GRS events needed 0x00_4000_0000
102aabbaa60SPaul Mackerras *
103aabbaa60SPaul Mackerras * B0
104ab7ef2e5SPaul Mackerras * 24-27: Byte 0 event source 0x0f00_0000
105aabbaa60SPaul Mackerras * Encoding as for the event code
106aabbaa60SPaul Mackerras *
107aabbaa60SPaul Mackerras * B1, B2, B3
108ab7ef2e5SPaul Mackerras * 20-23, 16-19, 12-15: Byte 1, 2, 3 event sources
109aabbaa60SPaul Mackerras *
110ab7ef2e5SPaul Mackerras * P6
111ab7ef2e5SPaul Mackerras * 11: P6 error 0x800
112ab7ef2e5SPaul Mackerras * 10-11: Count of events needing PMC6
113aabbaa60SPaul Mackerras *
114ab7ef2e5SPaul Mackerras * P1..P5
115ab7ef2e5SPaul Mackerras * 0-9: Count of events needing PMC1..PMC5
116aabbaa60SPaul Mackerras */
117aabbaa60SPaul Mackerras
118aabbaa60SPaul Mackerras static const int grsel_shift[8] = {
119aabbaa60SPaul Mackerras MMCR1_GRS_L2SEL_SH, MMCR1_GRS_L2SEL_SH, MMCR1_GRS_L2SEL_SH,
120aabbaa60SPaul Mackerras MMCR1_GRS_L3SEL_SH, MMCR1_GRS_L3SEL_SH, MMCR1_GRS_L3SEL_SH,
121aabbaa60SPaul Mackerras MMCR1_GRS_MCSEL_SH, MMCR1_GRS_FABSEL_SH
122aabbaa60SPaul Mackerras };
123aabbaa60SPaul Mackerras
124aabbaa60SPaul Mackerras /* Masks and values for using events from the various units */
125448d64f8SPaul Mackerras static unsigned long unit_cons[PM_LASTUNIT+1][2] = {
126448d64f8SPaul Mackerras [PM_FPU] = { 0x3200000000ul, 0x0100000000ul },
127448d64f8SPaul Mackerras [PM_ISU0] = { 0x0200000000ul, 0x0080000000ul },
128448d64f8SPaul Mackerras [PM_ISU1] = { 0x3200000000ul, 0x3100000000ul },
129448d64f8SPaul Mackerras [PM_IFU] = { 0x3200000000ul, 0x2100000000ul },
130448d64f8SPaul Mackerras [PM_IDU] = { 0x0e00000000ul, 0x0040000000ul },
131448d64f8SPaul Mackerras [PM_GRS] = { 0x0e00000000ul, 0x0c40000000ul },
132aabbaa60SPaul Mackerras };
133aabbaa60SPaul Mackerras
power5p_get_constraint(u64 event,unsigned long * maskp,unsigned long * valp,u64 event_config1 __maybe_unused)134448d64f8SPaul Mackerras static int power5p_get_constraint(u64 event, unsigned long *maskp,
13582d2c16bSKajol Jain unsigned long *valp, u64 event_config1 __maybe_unused)
136aabbaa60SPaul Mackerras {
137aabbaa60SPaul Mackerras int pmc, byte, unit, sh;
138aabbaa60SPaul Mackerras int bit, fmask;
139448d64f8SPaul Mackerras unsigned long mask = 0, value = 0;
140aabbaa60SPaul Mackerras
141aabbaa60SPaul Mackerras pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
142aabbaa60SPaul Mackerras if (pmc) {
143ab7ef2e5SPaul Mackerras if (pmc > 6)
144aabbaa60SPaul Mackerras return -1;
145aabbaa60SPaul Mackerras sh = (pmc - 1) * 2;
146aabbaa60SPaul Mackerras mask |= 2 << sh;
147aabbaa60SPaul Mackerras value |= 1 << sh;
148ab7ef2e5SPaul Mackerras if (pmc >= 5 && !(event == 0x500009 || event == 0x600005))
149ab7ef2e5SPaul Mackerras return -1;
150aabbaa60SPaul Mackerras }
151aabbaa60SPaul Mackerras if (event & PM_BUSEVENT_MSK) {
152aabbaa60SPaul Mackerras unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
153aabbaa60SPaul Mackerras if (unit > PM_LASTUNIT)
154aabbaa60SPaul Mackerras return -1;
155aabbaa60SPaul Mackerras if (unit == PM_ISU0_ALT)
156aabbaa60SPaul Mackerras unit = PM_ISU0;
157aabbaa60SPaul Mackerras mask |= unit_cons[unit][0];
158aabbaa60SPaul Mackerras value |= unit_cons[unit][1];
159aabbaa60SPaul Mackerras byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
160aabbaa60SPaul Mackerras if (byte >= 4) {
161aabbaa60SPaul Mackerras if (unit != PM_LSU1)
162aabbaa60SPaul Mackerras return -1;
163aabbaa60SPaul Mackerras /* Map LSU1 low word (bytes 4-7) to unit LSU1+1 */
164aabbaa60SPaul Mackerras ++unit;
165aabbaa60SPaul Mackerras byte &= 3;
166aabbaa60SPaul Mackerras }
167aabbaa60SPaul Mackerras if (unit == PM_GRS) {
168aabbaa60SPaul Mackerras bit = event & 7;
169aabbaa60SPaul Mackerras fmask = (bit == 6)? 7: 3;
170aabbaa60SPaul Mackerras sh = grsel_shift[bit];
171448d64f8SPaul Mackerras mask |= (unsigned long)fmask << sh;
172448d64f8SPaul Mackerras value |= (unsigned long)((event >> PM_GRS_SH) & fmask)
173448d64f8SPaul Mackerras << sh;
174aabbaa60SPaul Mackerras }
175aabbaa60SPaul Mackerras /* Set byte lane select field */
176448d64f8SPaul Mackerras mask |= 0xfUL << (24 - 4 * byte);
177448d64f8SPaul Mackerras value |= (unsigned long)unit << (24 - 4 * byte);
178aabbaa60SPaul Mackerras }
179ab7ef2e5SPaul Mackerras if (pmc < 5) {
180ab7ef2e5SPaul Mackerras /* need a counter from PMC1-4 set */
181448d64f8SPaul Mackerras mask |= 0x8000000000000ul;
182448d64f8SPaul Mackerras value |= 0x1000000000000ul;
183ab7ef2e5SPaul Mackerras }
184aabbaa60SPaul Mackerras *maskp = mask;
185aabbaa60SPaul Mackerras *valp = value;
186aabbaa60SPaul Mackerras return 0;
187aabbaa60SPaul Mackerras }
188aabbaa60SPaul Mackerras
power5p_limited_pmc_event(u64 event)189ef923214SPaul Mackerras static int power5p_limited_pmc_event(u64 event)
190ab7ef2e5SPaul Mackerras {
191ab7ef2e5SPaul Mackerras int pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
192ab7ef2e5SPaul Mackerras
193ab7ef2e5SPaul Mackerras return pmc == 5 || pmc == 6;
194ab7ef2e5SPaul Mackerras }
195ab7ef2e5SPaul Mackerras
196aabbaa60SPaul Mackerras #define MAX_ALT 3 /* at most 3 alternatives for any event */
197aabbaa60SPaul Mackerras
198aabbaa60SPaul Mackerras static const unsigned int event_alternatives[][MAX_ALT] = {
199aabbaa60SPaul Mackerras { 0x100c0, 0x40001f }, /* PM_GCT_FULL_CYC */
200aabbaa60SPaul Mackerras { 0x120e4, 0x400002 }, /* PM_GRP_DISP_REJECT */
201aabbaa60SPaul Mackerras { 0x230e2, 0x323087 }, /* PM_BR_PRED_CR */
202aabbaa60SPaul Mackerras { 0x230e3, 0x223087, 0x3230a0 }, /* PM_BR_PRED_TA */
203aabbaa60SPaul Mackerras { 0x410c7, 0x441084 }, /* PM_THRD_L2MISS_BOTH_CYC */
204aabbaa60SPaul Mackerras { 0x800c4, 0xc20e0 }, /* PM_DTLB_MISS */
205aabbaa60SPaul Mackerras { 0xc50c6, 0xc60e0 }, /* PM_MRK_DTLB_MISS */
206ab7ef2e5SPaul Mackerras { 0x100005, 0x600005 }, /* PM_RUN_CYC */
207aabbaa60SPaul Mackerras { 0x100009, 0x200009 }, /* PM_INST_CMPL */
208aabbaa60SPaul Mackerras { 0x200015, 0x300015 }, /* PM_LSU_LMQ_SRQ_EMPTY_CYC */
209aabbaa60SPaul Mackerras { 0x300009, 0x400009 }, /* PM_INST_DISP */
210aabbaa60SPaul Mackerras };
211aabbaa60SPaul Mackerras
212aabbaa60SPaul Mackerras /*
213aabbaa60SPaul Mackerras * Scan the alternatives table for a match and return the
214aabbaa60SPaul Mackerras * index into the alternatives table if found, else -1.
215aabbaa60SPaul Mackerras */
find_alternative(unsigned int event)216aabbaa60SPaul Mackerras static int find_alternative(unsigned int event)
217aabbaa60SPaul Mackerras {
218aabbaa60SPaul Mackerras int i, j;
219aabbaa60SPaul Mackerras
220aabbaa60SPaul Mackerras for (i = 0; i < ARRAY_SIZE(event_alternatives); ++i) {
221aabbaa60SPaul Mackerras if (event < event_alternatives[i][0])
222aabbaa60SPaul Mackerras break;
223aabbaa60SPaul Mackerras for (j = 0; j < MAX_ALT && event_alternatives[i][j]; ++j)
224aabbaa60SPaul Mackerras if (event == event_alternatives[i][j])
225aabbaa60SPaul Mackerras return i;
226aabbaa60SPaul Mackerras }
227aabbaa60SPaul Mackerras return -1;
228aabbaa60SPaul Mackerras }
229aabbaa60SPaul Mackerras
230aabbaa60SPaul Mackerras static const unsigned char bytedecode_alternatives[4][4] = {
231aabbaa60SPaul Mackerras /* PMC 1 */ { 0x21, 0x23, 0x25, 0x27 },
232aabbaa60SPaul Mackerras /* PMC 2 */ { 0x07, 0x17, 0x0e, 0x1e },
233aabbaa60SPaul Mackerras /* PMC 3 */ { 0x20, 0x22, 0x24, 0x26 },
234aabbaa60SPaul Mackerras /* PMC 4 */ { 0x07, 0x17, 0x0e, 0x1e }
235aabbaa60SPaul Mackerras };
236aabbaa60SPaul Mackerras
237aabbaa60SPaul Mackerras /*
238aabbaa60SPaul Mackerras * Some direct events for decodes of event bus byte 3 have alternative
239aabbaa60SPaul Mackerras * PMCSEL values on other counters. This returns the alternative
240aabbaa60SPaul Mackerras * event code for those that do, or -1 otherwise. This also handles
241aabbaa60SPaul Mackerras * alternative PCMSEL values for add events.
242aabbaa60SPaul Mackerras */
find_alternative_bdecode(u64 event)2436984efb6SPaul Mackerras static s64 find_alternative_bdecode(u64 event)
244aabbaa60SPaul Mackerras {
245aabbaa60SPaul Mackerras int pmc, altpmc, pp, j;
246aabbaa60SPaul Mackerras
247aabbaa60SPaul Mackerras pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
248aabbaa60SPaul Mackerras if (pmc == 0 || pmc > 4)
249aabbaa60SPaul Mackerras return -1;
250aabbaa60SPaul Mackerras altpmc = 5 - pmc; /* 1 <-> 4, 2 <-> 3 */
251aabbaa60SPaul Mackerras pp = event & PM_PMCSEL_MSK;
252aabbaa60SPaul Mackerras for (j = 0; j < 4; ++j) {
253aabbaa60SPaul Mackerras if (bytedecode_alternatives[pmc - 1][j] == pp) {
254aabbaa60SPaul Mackerras return (event & ~(PM_PMC_MSKS | PM_PMCSEL_MSK)) |
255aabbaa60SPaul Mackerras (altpmc << PM_PMC_SH) |
256aabbaa60SPaul Mackerras bytedecode_alternatives[altpmc - 1][j];
257aabbaa60SPaul Mackerras }
258aabbaa60SPaul Mackerras }
259aabbaa60SPaul Mackerras
260aabbaa60SPaul Mackerras /* new decode alternatives for power5+ */
261aabbaa60SPaul Mackerras if (pmc == 1 && (pp == 0x0d || pp == 0x0e))
262aabbaa60SPaul Mackerras return event + (2 << PM_PMC_SH) + (0x2e - 0x0d);
263aabbaa60SPaul Mackerras if (pmc == 3 && (pp == 0x2e || pp == 0x2f))
264aabbaa60SPaul Mackerras return event - (2 << PM_PMC_SH) - (0x2e - 0x0d);
265aabbaa60SPaul Mackerras
266aabbaa60SPaul Mackerras /* alternative add event encodings */
267aabbaa60SPaul Mackerras if (pp == 0x10 || pp == 0x28)
268aabbaa60SPaul Mackerras return ((event ^ (0x10 ^ 0x28)) & ~PM_PMC_MSKS) |
269aabbaa60SPaul Mackerras (altpmc << PM_PMC_SH);
270aabbaa60SPaul Mackerras
271aabbaa60SPaul Mackerras return -1;
272aabbaa60SPaul Mackerras }
273aabbaa60SPaul Mackerras
power5p_get_alternatives(u64 event,unsigned int flags,u64 alt[])274ef923214SPaul Mackerras static int power5p_get_alternatives(u64 event, unsigned int flags, u64 alt[])
275aabbaa60SPaul Mackerras {
276ef923214SPaul Mackerras int i, j, nalt = 1;
277ab7ef2e5SPaul Mackerras int nlim;
2786984efb6SPaul Mackerras s64 ae;
279aabbaa60SPaul Mackerras
280aabbaa60SPaul Mackerras alt[0] = event;
281aabbaa60SPaul Mackerras nalt = 1;
282ab7ef2e5SPaul Mackerras nlim = power5p_limited_pmc_event(event);
283aabbaa60SPaul Mackerras i = find_alternative(event);
284aabbaa60SPaul Mackerras if (i >= 0) {
285aabbaa60SPaul Mackerras for (j = 0; j < MAX_ALT; ++j) {
286aabbaa60SPaul Mackerras ae = event_alternatives[i][j];
287aabbaa60SPaul Mackerras if (ae && ae != event)
288aabbaa60SPaul Mackerras alt[nalt++] = ae;
289ab7ef2e5SPaul Mackerras nlim += power5p_limited_pmc_event(ae);
290aabbaa60SPaul Mackerras }
291aabbaa60SPaul Mackerras } else {
292aabbaa60SPaul Mackerras ae = find_alternative_bdecode(event);
293aabbaa60SPaul Mackerras if (ae > 0)
294aabbaa60SPaul Mackerras alt[nalt++] = ae;
295aabbaa60SPaul Mackerras }
296ab7ef2e5SPaul Mackerras
297ab7ef2e5SPaul Mackerras if (flags & PPMU_ONLY_COUNT_RUN) {
298ab7ef2e5SPaul Mackerras /*
299ab7ef2e5SPaul Mackerras * We're only counting in RUN state,
300ab7ef2e5SPaul Mackerras * so PM_CYC is equivalent to PM_RUN_CYC
301ab7ef2e5SPaul Mackerras * and PM_INST_CMPL === PM_RUN_INST_CMPL.
302ab7ef2e5SPaul Mackerras * This doesn't include alternatives that don't provide
303ab7ef2e5SPaul Mackerras * any extra flexibility in assigning PMCs (e.g.
304ab7ef2e5SPaul Mackerras * 0x100005 for PM_RUN_CYC vs. 0xf for PM_CYC).
305ab7ef2e5SPaul Mackerras * Note that even with these additional alternatives
306ab7ef2e5SPaul Mackerras * we never end up with more than 3 alternatives for any event.
307ab7ef2e5SPaul Mackerras */
308ab7ef2e5SPaul Mackerras j = nalt;
309ab7ef2e5SPaul Mackerras for (i = 0; i < nalt; ++i) {
310ab7ef2e5SPaul Mackerras switch (alt[i]) {
311ab7ef2e5SPaul Mackerras case 0xf: /* PM_CYC */
312ab7ef2e5SPaul Mackerras alt[j++] = 0x600005; /* PM_RUN_CYC */
313ab7ef2e5SPaul Mackerras ++nlim;
314ab7ef2e5SPaul Mackerras break;
315ab7ef2e5SPaul Mackerras case 0x600005: /* PM_RUN_CYC */
316ab7ef2e5SPaul Mackerras alt[j++] = 0xf;
317ab7ef2e5SPaul Mackerras break;
318ab7ef2e5SPaul Mackerras case 0x100009: /* PM_INST_CMPL */
319ab7ef2e5SPaul Mackerras alt[j++] = 0x500009; /* PM_RUN_INST_CMPL */
320ab7ef2e5SPaul Mackerras ++nlim;
321ab7ef2e5SPaul Mackerras break;
322ab7ef2e5SPaul Mackerras case 0x500009: /* PM_RUN_INST_CMPL */
323ab7ef2e5SPaul Mackerras alt[j++] = 0x100009; /* PM_INST_CMPL */
324ab7ef2e5SPaul Mackerras alt[j++] = 0x200009;
325ab7ef2e5SPaul Mackerras break;
326ab7ef2e5SPaul Mackerras }
327ab7ef2e5SPaul Mackerras }
328ab7ef2e5SPaul Mackerras nalt = j;
329ab7ef2e5SPaul Mackerras }
330ab7ef2e5SPaul Mackerras
331ab7ef2e5SPaul Mackerras if (!(flags & PPMU_LIMITED_PMC_OK) && nlim) {
332ab7ef2e5SPaul Mackerras /* remove the limited PMC events */
333ab7ef2e5SPaul Mackerras j = 0;
334ab7ef2e5SPaul Mackerras for (i = 0; i < nalt; ++i) {
335ab7ef2e5SPaul Mackerras if (!power5p_limited_pmc_event(alt[i])) {
336ab7ef2e5SPaul Mackerras alt[j] = alt[i];
337ab7ef2e5SPaul Mackerras ++j;
338ab7ef2e5SPaul Mackerras }
339ab7ef2e5SPaul Mackerras }
340ab7ef2e5SPaul Mackerras nalt = j;
341ab7ef2e5SPaul Mackerras } else if ((flags & PPMU_LIMITED_PMC_REQD) && nlim < nalt) {
342ab7ef2e5SPaul Mackerras /* remove all but the limited PMC events */
343ab7ef2e5SPaul Mackerras j = 0;
344ab7ef2e5SPaul Mackerras for (i = 0; i < nalt; ++i) {
345ab7ef2e5SPaul Mackerras if (power5p_limited_pmc_event(alt[i])) {
346ab7ef2e5SPaul Mackerras alt[j] = alt[i];
347ab7ef2e5SPaul Mackerras ++j;
348ab7ef2e5SPaul Mackerras }
349ab7ef2e5SPaul Mackerras }
350ab7ef2e5SPaul Mackerras nalt = j;
351ab7ef2e5SPaul Mackerras }
352ab7ef2e5SPaul Mackerras
353aabbaa60SPaul Mackerras return nalt;
354aabbaa60SPaul Mackerras }
355aabbaa60SPaul Mackerras
356f708223dSPaul Mackerras /*
357f708223dSPaul Mackerras * Map of which direct events on which PMCs are marked instruction events.
358f708223dSPaul Mackerras * Indexed by PMCSEL value, bit i (LE) set if PMC i is a marked event.
359f708223dSPaul Mackerras * Bit 0 is set if it is marked for all PMCs.
360f708223dSPaul Mackerras * The 0x80 bit indicates a byte decode PMCSEL value.
361f708223dSPaul Mackerras */
362f708223dSPaul Mackerras static unsigned char direct_event_is_marked[0x28] = {
363f708223dSPaul Mackerras 0, /* 00 */
364f708223dSPaul Mackerras 0x1f, /* 01 PM_IOPS_CMPL */
365f708223dSPaul Mackerras 0x2, /* 02 PM_MRK_GRP_DISP */
366f708223dSPaul Mackerras 0xe, /* 03 PM_MRK_ST_CMPL, PM_MRK_ST_GPS, PM_MRK_ST_CMPL_INT */
367f708223dSPaul Mackerras 0, /* 04 */
368f708223dSPaul Mackerras 0x1c, /* 05 PM_MRK_BRU_FIN, PM_MRK_INST_FIN, PM_MRK_CRU_FIN */
369f708223dSPaul Mackerras 0x80, /* 06 */
370f708223dSPaul Mackerras 0x80, /* 07 */
371f708223dSPaul Mackerras 0, 0, 0,/* 08 - 0a */
372f708223dSPaul Mackerras 0x18, /* 0b PM_THRESH_TIMEO, PM_MRK_GRP_TIMEO */
373f708223dSPaul Mackerras 0, /* 0c */
374f708223dSPaul Mackerras 0x80, /* 0d */
375f708223dSPaul Mackerras 0x80, /* 0e */
376f708223dSPaul Mackerras 0, /* 0f */
377f708223dSPaul Mackerras 0, /* 10 */
378f708223dSPaul Mackerras 0x14, /* 11 PM_MRK_GRP_BR_REDIR, PM_MRK_GRP_IC_MISS */
379f708223dSPaul Mackerras 0, /* 12 */
380f708223dSPaul Mackerras 0x10, /* 13 PM_MRK_GRP_CMPL */
381f708223dSPaul Mackerras 0x1f, /* 14 PM_GRP_MRK, PM_MRK_{FXU,FPU,LSU}_FIN */
382f708223dSPaul Mackerras 0x2, /* 15 PM_MRK_GRP_ISSUED */
383f708223dSPaul Mackerras 0x80, /* 16 */
384f708223dSPaul Mackerras 0x80, /* 17 */
385f708223dSPaul Mackerras 0, 0, 0, 0, 0,
386f708223dSPaul Mackerras 0x80, /* 1d */
387f708223dSPaul Mackerras 0x80, /* 1e */
388f708223dSPaul Mackerras 0, /* 1f */
389f708223dSPaul Mackerras 0x80, /* 20 */
390f708223dSPaul Mackerras 0x80, /* 21 */
391f708223dSPaul Mackerras 0x80, /* 22 */
392f708223dSPaul Mackerras 0x80, /* 23 */
393f708223dSPaul Mackerras 0x80, /* 24 */
394f708223dSPaul Mackerras 0x80, /* 25 */
395f708223dSPaul Mackerras 0x80, /* 26 */
396f708223dSPaul Mackerras 0x80, /* 27 */
397f708223dSPaul Mackerras };
398f708223dSPaul Mackerras
399f708223dSPaul Mackerras /*
400f708223dSPaul Mackerras * Returns 1 if event counts things relating to marked instructions
401f708223dSPaul Mackerras * and thus needs the MMCRA_SAMPLE_ENABLE bit set, or 0 if not.
402f708223dSPaul Mackerras */
power5p_marked_instr_event(u64 event)403ef923214SPaul Mackerras static int power5p_marked_instr_event(u64 event)
404f708223dSPaul Mackerras {
405f708223dSPaul Mackerras int pmc, psel;
406f708223dSPaul Mackerras int bit, byte, unit;
407f708223dSPaul Mackerras u32 mask;
408f708223dSPaul Mackerras
409f708223dSPaul Mackerras pmc = (event >> PM_PMC_SH) & PM_PMC_MSK;
410f708223dSPaul Mackerras psel = event & PM_PMCSEL_MSK;
411f708223dSPaul Mackerras if (pmc >= 5)
412f708223dSPaul Mackerras return 0;
413f708223dSPaul Mackerras
414f708223dSPaul Mackerras bit = -1;
415f708223dSPaul Mackerras if (psel < sizeof(direct_event_is_marked)) {
416f708223dSPaul Mackerras if (direct_event_is_marked[psel] & (1 << pmc))
417f708223dSPaul Mackerras return 1;
418f708223dSPaul Mackerras if (direct_event_is_marked[psel] & 0x80)
419f708223dSPaul Mackerras bit = 4;
420f708223dSPaul Mackerras else if (psel == 0x08)
421f708223dSPaul Mackerras bit = pmc - 1;
422f708223dSPaul Mackerras else if (psel == 0x10)
423f708223dSPaul Mackerras bit = 4 - pmc;
424f708223dSPaul Mackerras else if (psel == 0x1b && (pmc == 1 || pmc == 3))
425f708223dSPaul Mackerras bit = 4;
426f708223dSPaul Mackerras } else if ((psel & 0x48) == 0x40) {
427f708223dSPaul Mackerras bit = psel & 7;
428f708223dSPaul Mackerras } else if (psel == 0x28) {
429f708223dSPaul Mackerras bit = pmc - 1;
430f708223dSPaul Mackerras } else if (pmc == 3 && (psel == 0x2e || psel == 0x2f)) {
431f708223dSPaul Mackerras bit = 4;
432f708223dSPaul Mackerras }
433f708223dSPaul Mackerras
434f708223dSPaul Mackerras if (!(event & PM_BUSEVENT_MSK) || bit == -1)
435f708223dSPaul Mackerras return 0;
436f708223dSPaul Mackerras
437f708223dSPaul Mackerras byte = (event >> PM_BYTE_SH) & PM_BYTE_MSK;
438f708223dSPaul Mackerras unit = (event >> PM_UNIT_SH) & PM_UNIT_MSK;
439f708223dSPaul Mackerras if (unit == PM_LSU0) {
440f708223dSPaul Mackerras /* byte 1 bits 0-7, byte 2 bits 0,2-4,6 */
441f708223dSPaul Mackerras mask = 0x5dff00;
442f708223dSPaul Mackerras } else if (unit == PM_LSU1 && byte >= 4) {
443f708223dSPaul Mackerras byte -= 4;
444f708223dSPaul Mackerras /* byte 5 bits 6-7, byte 6 bits 0,4, byte 7 bits 0-4,6 */
445f708223dSPaul Mackerras mask = 0x5f11c000;
446f708223dSPaul Mackerras } else
447f708223dSPaul Mackerras return 0;
448f708223dSPaul Mackerras
449f708223dSPaul Mackerras return (mask >> (byte * 8 + bit)) & 1;
450f708223dSPaul Mackerras }
451f708223dSPaul Mackerras
power5p_compute_mmcr(u64 event[],int n_ev,unsigned int hwc[],struct mmcr_regs * mmcr,struct perf_event * pevents[],u32 flags __maybe_unused)452ef923214SPaul Mackerras static int power5p_compute_mmcr(u64 event[], int n_ev,
45378d76819SAthira Rajeev unsigned int hwc[], struct mmcr_regs *mmcr,
45482d2c16bSKajol Jain struct perf_event *pevents[],
45582d2c16bSKajol Jain u32 flags __maybe_unused)
456aabbaa60SPaul Mackerras {
457448d64f8SPaul Mackerras unsigned long mmcr1 = 0;
458448d64f8SPaul Mackerras unsigned long mmcra = 0;
459aabbaa60SPaul Mackerras unsigned int pmc, unit, byte, psel;
460aabbaa60SPaul Mackerras unsigned int ttm;
461aabbaa60SPaul Mackerras int i, isbus, bit, grsel;
462aabbaa60SPaul Mackerras unsigned int pmc_inuse = 0;
463aabbaa60SPaul Mackerras unsigned char busbyte[4];
464aabbaa60SPaul Mackerras unsigned char unituse[16];
465aabbaa60SPaul Mackerras int ttmuse;
466aabbaa60SPaul Mackerras
467ab7ef2e5SPaul Mackerras if (n_ev > 6)
468aabbaa60SPaul Mackerras return -1;
469aabbaa60SPaul Mackerras
470aabbaa60SPaul Mackerras /* First pass to count resource use */
471aabbaa60SPaul Mackerras memset(busbyte, 0, sizeof(busbyte));
472aabbaa60SPaul Mackerras memset(unituse, 0, sizeof(unituse));
473aabbaa60SPaul Mackerras for (i = 0; i < n_ev; ++i) {
474aabbaa60SPaul Mackerras pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
475aabbaa60SPaul Mackerras if (pmc) {
476ab7ef2e5SPaul Mackerras if (pmc > 6)
477aabbaa60SPaul Mackerras return -1;
478aabbaa60SPaul Mackerras if (pmc_inuse & (1 << (pmc - 1)))
479aabbaa60SPaul Mackerras return -1;
480aabbaa60SPaul Mackerras pmc_inuse |= 1 << (pmc - 1);
481aabbaa60SPaul Mackerras }
482aabbaa60SPaul Mackerras if (event[i] & PM_BUSEVENT_MSK) {
483aabbaa60SPaul Mackerras unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
484aabbaa60SPaul Mackerras byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
485aabbaa60SPaul Mackerras if (unit > PM_LASTUNIT)
486aabbaa60SPaul Mackerras return -1;
487aabbaa60SPaul Mackerras if (unit == PM_ISU0_ALT)
488aabbaa60SPaul Mackerras unit = PM_ISU0;
489aabbaa60SPaul Mackerras if (byte >= 4) {
490aabbaa60SPaul Mackerras if (unit != PM_LSU1)
491aabbaa60SPaul Mackerras return -1;
492aabbaa60SPaul Mackerras ++unit;
493aabbaa60SPaul Mackerras byte &= 3;
494aabbaa60SPaul Mackerras }
495aabbaa60SPaul Mackerras if (busbyte[byte] && busbyte[byte] != unit)
496aabbaa60SPaul Mackerras return -1;
497aabbaa60SPaul Mackerras busbyte[byte] = unit;
498aabbaa60SPaul Mackerras unituse[unit] = 1;
499aabbaa60SPaul Mackerras }
500aabbaa60SPaul Mackerras }
501aabbaa60SPaul Mackerras
502aabbaa60SPaul Mackerras /*
503aabbaa60SPaul Mackerras * Assign resources and set multiplexer selects.
504aabbaa60SPaul Mackerras *
505aabbaa60SPaul Mackerras * PM_ISU0 can go either on TTM0 or TTM1, but that's the only
506aabbaa60SPaul Mackerras * choice we have to deal with.
507aabbaa60SPaul Mackerras */
508aabbaa60SPaul Mackerras if (unituse[PM_ISU0] &
509aabbaa60SPaul Mackerras (unituse[PM_FPU] | unituse[PM_IFU] | unituse[PM_ISU1])) {
510aabbaa60SPaul Mackerras unituse[PM_ISU0_ALT] = 1; /* move ISU to TTM1 */
511aabbaa60SPaul Mackerras unituse[PM_ISU0] = 0;
512aabbaa60SPaul Mackerras }
513aabbaa60SPaul Mackerras /* Set TTM[01]SEL fields. */
514aabbaa60SPaul Mackerras ttmuse = 0;
515aabbaa60SPaul Mackerras for (i = PM_FPU; i <= PM_ISU1; ++i) {
516aabbaa60SPaul Mackerras if (!unituse[i])
517aabbaa60SPaul Mackerras continue;
518aabbaa60SPaul Mackerras if (ttmuse++)
519aabbaa60SPaul Mackerras return -1;
520448d64f8SPaul Mackerras mmcr1 |= (unsigned long)i << MMCR1_TTM0SEL_SH;
521aabbaa60SPaul Mackerras }
522aabbaa60SPaul Mackerras ttmuse = 0;
523aabbaa60SPaul Mackerras for (; i <= PM_GRS; ++i) {
524aabbaa60SPaul Mackerras if (!unituse[i])
525aabbaa60SPaul Mackerras continue;
526aabbaa60SPaul Mackerras if (ttmuse++)
527aabbaa60SPaul Mackerras return -1;
528448d64f8SPaul Mackerras mmcr1 |= (unsigned long)(i & 3) << MMCR1_TTM1SEL_SH;
529aabbaa60SPaul Mackerras }
530aabbaa60SPaul Mackerras if (ttmuse > 1)
531aabbaa60SPaul Mackerras return -1;
532aabbaa60SPaul Mackerras
533aabbaa60SPaul Mackerras /* Set byte lane select fields, TTM[23]SEL and GRS_*SEL. */
534aabbaa60SPaul Mackerras for (byte = 0; byte < 4; ++byte) {
535aabbaa60SPaul Mackerras unit = busbyte[byte];
536aabbaa60SPaul Mackerras if (!unit)
537aabbaa60SPaul Mackerras continue;
538aabbaa60SPaul Mackerras if (unit == PM_ISU0 && unituse[PM_ISU0_ALT]) {
539aabbaa60SPaul Mackerras /* get ISU0 through TTM1 rather than TTM0 */
540aabbaa60SPaul Mackerras unit = PM_ISU0_ALT;
541aabbaa60SPaul Mackerras } else if (unit == PM_LSU1 + 1) {
542aabbaa60SPaul Mackerras /* select lower word of LSU1 for this byte */
543448d64f8SPaul Mackerras mmcr1 |= 1ul << (MMCR1_TTM3SEL_SH + 3 - byte);
544aabbaa60SPaul Mackerras }
545aabbaa60SPaul Mackerras ttm = unit >> 2;
546448d64f8SPaul Mackerras mmcr1 |= (unsigned long)ttm
547448d64f8SPaul Mackerras << (MMCR1_TD_CP_DBG0SEL_SH - 2 * byte);
548aabbaa60SPaul Mackerras }
549aabbaa60SPaul Mackerras
550aabbaa60SPaul Mackerras /* Second pass: assign PMCs, set PMCxSEL and PMCx_ADDER_SEL fields */
551aabbaa60SPaul Mackerras for (i = 0; i < n_ev; ++i) {
552aabbaa60SPaul Mackerras pmc = (event[i] >> PM_PMC_SH) & PM_PMC_MSK;
553aabbaa60SPaul Mackerras unit = (event[i] >> PM_UNIT_SH) & PM_UNIT_MSK;
554aabbaa60SPaul Mackerras byte = (event[i] >> PM_BYTE_SH) & PM_BYTE_MSK;
555aabbaa60SPaul Mackerras psel = event[i] & PM_PMCSEL_MSK;
556aabbaa60SPaul Mackerras isbus = event[i] & PM_BUSEVENT_MSK;
557aabbaa60SPaul Mackerras if (!pmc) {
558aabbaa60SPaul Mackerras /* Bus event or any-PMC direct event */
559aabbaa60SPaul Mackerras for (pmc = 0; pmc < 4; ++pmc) {
560aabbaa60SPaul Mackerras if (!(pmc_inuse & (1 << pmc)))
561aabbaa60SPaul Mackerras break;
562aabbaa60SPaul Mackerras }
563aabbaa60SPaul Mackerras if (pmc >= 4)
564aabbaa60SPaul Mackerras return -1;
565aabbaa60SPaul Mackerras pmc_inuse |= 1 << pmc;
566ab7ef2e5SPaul Mackerras } else if (pmc <= 4) {
567aabbaa60SPaul Mackerras /* Direct event */
568aabbaa60SPaul Mackerras --pmc;
569aabbaa60SPaul Mackerras if (isbus && (byte & 2) &&
570aabbaa60SPaul Mackerras (psel == 8 || psel == 0x10 || psel == 0x28))
571aabbaa60SPaul Mackerras /* add events on higher-numbered bus */
572448d64f8SPaul Mackerras mmcr1 |= 1ul << (MMCR1_PMC1_ADDER_SEL_SH - pmc);
573ab7ef2e5SPaul Mackerras } else {
574ab7ef2e5SPaul Mackerras /* Instructions or run cycles on PMC5/6 */
575ab7ef2e5SPaul Mackerras --pmc;
576aabbaa60SPaul Mackerras }
577aabbaa60SPaul Mackerras if (isbus && unit == PM_GRS) {
578aabbaa60SPaul Mackerras bit = psel & 7;
579aabbaa60SPaul Mackerras grsel = (event[i] >> PM_GRS_SH) & PM_GRS_MSK;
580448d64f8SPaul Mackerras mmcr1 |= (unsigned long)grsel << grsel_shift[bit];
581aabbaa60SPaul Mackerras }
582f708223dSPaul Mackerras if (power5p_marked_instr_event(event[i]))
583f708223dSPaul Mackerras mmcra |= MMCRA_SAMPLE_ENABLE;
584aabbaa60SPaul Mackerras if ((psel & 0x58) == 0x40 && (byte & 1) != ((pmc >> 1) & 1))
585aabbaa60SPaul Mackerras /* select alternate byte lane */
586aabbaa60SPaul Mackerras psel |= 0x10;
587aabbaa60SPaul Mackerras if (pmc <= 3)
588aabbaa60SPaul Mackerras mmcr1 |= psel << MMCR1_PMCSEL_SH(pmc);
589aabbaa60SPaul Mackerras hwc[i] = pmc;
590aabbaa60SPaul Mackerras }
591aabbaa60SPaul Mackerras
592aabbaa60SPaul Mackerras /* Return MMCRx values */
59378d76819SAthira Rajeev mmcr->mmcr0 = 0;
594aabbaa60SPaul Mackerras if (pmc_inuse & 1)
59578d76819SAthira Rajeev mmcr->mmcr0 = MMCR0_PMC1CE;
596aabbaa60SPaul Mackerras if (pmc_inuse & 0x3e)
59778d76819SAthira Rajeev mmcr->mmcr0 |= MMCR0_PMCjCE;
59878d76819SAthira Rajeev mmcr->mmcr1 = mmcr1;
59978d76819SAthira Rajeev mmcr->mmcra = mmcra;
600aabbaa60SPaul Mackerras return 0;
601aabbaa60SPaul Mackerras }
602aabbaa60SPaul Mackerras
power5p_disable_pmc(unsigned int pmc,struct mmcr_regs * mmcr)60378d76819SAthira Rajeev static void power5p_disable_pmc(unsigned int pmc, struct mmcr_regs *mmcr)
604aabbaa60SPaul Mackerras {
605aabbaa60SPaul Mackerras if (pmc <= 3)
60678d76819SAthira Rajeev mmcr->mmcr1 &= ~(0x7fUL << MMCR1_PMCSEL_SH(pmc));
607aabbaa60SPaul Mackerras }
608aabbaa60SPaul Mackerras
609aabbaa60SPaul Mackerras static int power5p_generic_events[] = {
610f4dbfa8fSPeter Zijlstra [PERF_COUNT_HW_CPU_CYCLES] = 0xf,
611f4dbfa8fSPeter Zijlstra [PERF_COUNT_HW_INSTRUCTIONS] = 0x100009,
612f4dbfa8fSPeter Zijlstra [PERF_COUNT_HW_CACHE_REFERENCES] = 0x1c10a8, /* LD_REF_L1 */
613f4dbfa8fSPeter Zijlstra [PERF_COUNT_HW_CACHE_MISSES] = 0x3c1088, /* LD_MISS_L1 */
614f4dbfa8fSPeter Zijlstra [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = 0x230e4, /* BR_ISSUED */
615f4dbfa8fSPeter Zijlstra [PERF_COUNT_HW_BRANCH_MISSES] = 0x230e5, /* BR_MPRED_CR */
616aabbaa60SPaul Mackerras };
617aabbaa60SPaul Mackerras
618106b506cSPaul Mackerras #define C(x) PERF_COUNT_HW_CACHE_##x
619106b506cSPaul Mackerras
620106b506cSPaul Mackerras /*
621106b506cSPaul Mackerras * Table of generalized cache-related events.
622106b506cSPaul Mackerras * 0 means not supported, -1 means nonsensical, other values
623106b506cSPaul Mackerras * are event codes.
624106b506cSPaul Mackerras */
6259d4fc86dSAthira Rajeev static u64 power5p_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
626106b506cSPaul Mackerras [C(L1D)] = { /* RESULT_ACCESS RESULT_MISS */
627106b506cSPaul Mackerras [C(OP_READ)] = { 0x1c10a8, 0x3c1088 },
628106b506cSPaul Mackerras [C(OP_WRITE)] = { 0x2c10a8, 0xc10c3 },
629106b506cSPaul Mackerras [C(OP_PREFETCH)] = { 0xc70e7, -1 },
630106b506cSPaul Mackerras },
631106b506cSPaul Mackerras [C(L1I)] = { /* RESULT_ACCESS RESULT_MISS */
632106b506cSPaul Mackerras [C(OP_READ)] = { 0, 0 },
633106b506cSPaul Mackerras [C(OP_WRITE)] = { -1, -1 },
634106b506cSPaul Mackerras [C(OP_PREFETCH)] = { 0, 0 },
635106b506cSPaul Mackerras },
6368be6e8f3SPeter Zijlstra [C(LL)] = { /* RESULT_ACCESS RESULT_MISS */
637106b506cSPaul Mackerras [C(OP_READ)] = { 0, 0 },
638106b506cSPaul Mackerras [C(OP_WRITE)] = { 0, 0 },
639106b506cSPaul Mackerras [C(OP_PREFETCH)] = { 0xc50c3, 0 },
640106b506cSPaul Mackerras },
641106b506cSPaul Mackerras [C(DTLB)] = { /* RESULT_ACCESS RESULT_MISS */
642106b506cSPaul Mackerras [C(OP_READ)] = { 0xc20e4, 0x800c4 },
643106b506cSPaul Mackerras [C(OP_WRITE)] = { -1, -1 },
644106b506cSPaul Mackerras [C(OP_PREFETCH)] = { -1, -1 },
645106b506cSPaul Mackerras },
646106b506cSPaul Mackerras [C(ITLB)] = { /* RESULT_ACCESS RESULT_MISS */
647106b506cSPaul Mackerras [C(OP_READ)] = { 0, 0x800c0 },
648106b506cSPaul Mackerras [C(OP_WRITE)] = { -1, -1 },
649106b506cSPaul Mackerras [C(OP_PREFETCH)] = { -1, -1 },
650106b506cSPaul Mackerras },
651106b506cSPaul Mackerras [C(BPU)] = { /* RESULT_ACCESS RESULT_MISS */
652106b506cSPaul Mackerras [C(OP_READ)] = { 0x230e4, 0x230e5 },
653106b506cSPaul Mackerras [C(OP_WRITE)] = { -1, -1 },
654106b506cSPaul Mackerras [C(OP_PREFETCH)] = { -1, -1 },
655106b506cSPaul Mackerras },
65689d6c0b5SPeter Zijlstra [C(NODE)] = { /* RESULT_ACCESS RESULT_MISS */
65789d6c0b5SPeter Zijlstra [C(OP_READ)] = { -1, -1 },
65889d6c0b5SPeter Zijlstra [C(OP_WRITE)] = { -1, -1 },
65989d6c0b5SPeter Zijlstra [C(OP_PREFETCH)] = { -1, -1 },
66089d6c0b5SPeter Zijlstra },
661106b506cSPaul Mackerras };
662106b506cSPaul Mackerras
663079b3c56SPaul Mackerras static struct power_pmu power5p_pmu = {
664079b3c56SPaul Mackerras .name = "POWER5+/++",
665ab7ef2e5SPaul Mackerras .n_counter = 6,
666aabbaa60SPaul Mackerras .max_alternatives = MAX_ALT,
667448d64f8SPaul Mackerras .add_fields = 0x7000000000055ul,
668448d64f8SPaul Mackerras .test_adder = 0x3000040000000ul,
669aabbaa60SPaul Mackerras .compute_mmcr = power5p_compute_mmcr,
670aabbaa60SPaul Mackerras .get_constraint = power5p_get_constraint,
671aabbaa60SPaul Mackerras .get_alternatives = power5p_get_alternatives,
672aabbaa60SPaul Mackerras .disable_pmc = power5p_disable_pmc,
673106b506cSPaul Mackerras .limited_pmc_event = power5p_limited_pmc_event,
6747a786832SMichael Ellerman .flags = PPMU_LIMITED_PMC5_6 | PPMU_HAS_SSLOT,
675aabbaa60SPaul Mackerras .n_generic = ARRAY_SIZE(power5p_generic_events),
676aabbaa60SPaul Mackerras .generic_events = power5p_generic_events,
677106b506cSPaul Mackerras .cache_events = &power5p_cache_events,
678aabbaa60SPaul Mackerras };
679079b3c56SPaul Mackerras
init_power5p_pmu(void)680c49f5d88SNick Child int __init init_power5p_pmu(void)
681079b3c56SPaul Mackerras {
682*ec3eb9d9SRashmica Gupta unsigned int pvr = mfspr(SPRN_PVR);
683*ec3eb9d9SRashmica Gupta
684*ec3eb9d9SRashmica Gupta if (PVR_VER(pvr) != PVR_POWER5p)
685079b3c56SPaul Mackerras return -ENODEV;
686079b3c56SPaul Mackerras
687079b3c56SPaul Mackerras return register_power_pmu(&power5p_pmu);
688079b3c56SPaul Mackerras }
689