1a64e697cSAthira Rajeev // SPDX-License-Identifier: GPL-2.0-or-later
2a64e697cSAthira Rajeev /*
3a64e697cSAthira Rajeev * Performance counter support for POWER10 processors.
4a64e697cSAthira Rajeev *
5a64e697cSAthira Rajeev * Copyright 2020 Madhavan Srinivasan, IBM Corporation.
6a64e697cSAthira Rajeev * Copyright 2020 Athira Rajeev, IBM Corporation.
7a64e697cSAthira Rajeev */
8a64e697cSAthira Rajeev
9a64e697cSAthira Rajeev #define pr_fmt(fmt) "power10-pmu: " fmt
10a64e697cSAthira Rajeev
11a64e697cSAthira Rajeev #include "isa207-common.h"
12a64e697cSAthira Rajeev
13a64e697cSAthira Rajeev /*
14a64e697cSAthira Rajeev * Raw event encoding for Power10:
15a64e697cSAthira Rajeev *
16a64e697cSAthira Rajeev * 60 56 52 48 44 40 36 32
17a64e697cSAthira Rajeev * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
18a64e697cSAthira Rajeev * | | [ ] [ src_match ] [ src_mask ] | [ ] [ l2l3_sel ] [ thresh_ctl ]
19a64e697cSAthira Rajeev * | | | | | |
20a64e697cSAthira Rajeev * | | *- IFM (Linux) | | thresh start/stop -*
21a64e697cSAthira Rajeev * | *- BHRB (Linux) | src_sel
22a64e697cSAthira Rajeev * *- EBB (Linux) *invert_bit
23a64e697cSAthira Rajeev *
24a64e697cSAthira Rajeev * 28 24 20 16 12 8 4 0
25a64e697cSAthira Rajeev * | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - | - - - - |
26d3afd28cSAthira Rajeev * [ ] [ sample ] [ ] [ ] [ pmc ] [unit ] [ ] | m [ pmcxsel ]
27d3afd28cSAthira Rajeev * | | | | | | |
28d3afd28cSAthira Rajeev * | | | | | | *- mark
29d3afd28cSAthira Rajeev * | | | *- L1/L2/L3 cache_sel | |*-radix_scope_qual
30a64e697cSAthira Rajeev * | | sdar_mode |
31a64e697cSAthira Rajeev * | *- sampling mode for marked events *- combine
32a64e697cSAthira Rajeev * |
33a64e697cSAthira Rajeev * *- thresh_sel
34a64e697cSAthira Rajeev *
35a64e697cSAthira Rajeev * Below uses IBM bit numbering.
36a64e697cSAthira Rajeev *
37a64e697cSAthira Rajeev * MMCR1[x:y] = unit (PMCxUNIT)
38a64e697cSAthira Rajeev * MMCR1[24] = pmc1combine[0]
39a64e697cSAthira Rajeev * MMCR1[25] = pmc1combine[1]
40a64e697cSAthira Rajeev * MMCR1[26] = pmc2combine[0]
41a64e697cSAthira Rajeev * MMCR1[27] = pmc2combine[1]
42a64e697cSAthira Rajeev * MMCR1[28] = pmc3combine[0]
43a64e697cSAthira Rajeev * MMCR1[29] = pmc3combine[1]
44a64e697cSAthira Rajeev * MMCR1[30] = pmc4combine[0]
45a64e697cSAthira Rajeev * MMCR1[31] = pmc4combine[1]
46a64e697cSAthira Rajeev *
47a64e697cSAthira Rajeev * if pmc == 3 and unit == 0 and pmcxsel[0:6] == 0b0101011
48a64e697cSAthira Rajeev * MMCR1[20:27] = thresh_ctl
49a64e697cSAthira Rajeev * else if pmc == 4 and unit == 0xf and pmcxsel[0:6] == 0b0101001
50a64e697cSAthira Rajeev * MMCR1[20:27] = thresh_ctl
51a64e697cSAthira Rajeev * else
52a64e697cSAthira Rajeev * MMCRA[48:55] = thresh_ctl (THRESH START/END)
53a64e697cSAthira Rajeev *
54a64e697cSAthira Rajeev * if thresh_sel:
55a64e697cSAthira Rajeev * MMCRA[45:47] = thresh_sel
56a64e697cSAthira Rajeev *
57a64e697cSAthira Rajeev * if l2l3_sel:
58a64e697cSAthira Rajeev * MMCR2[56:60] = l2l3_sel[0:4]
59a64e697cSAthira Rajeev *
60a64e697cSAthira Rajeev * MMCR1[16] = cache_sel[0]
61a64e697cSAthira Rajeev * MMCR1[17] = cache_sel[1]
62d3afd28cSAthira Rajeev * MMCR1[18] = radix_scope_qual
63a64e697cSAthira Rajeev *
64a64e697cSAthira Rajeev * if mark:
65a64e697cSAthira Rajeev * MMCRA[63] = 1 (SAMPLE_ENABLE)
66a64e697cSAthira Rajeev * MMCRA[57:59] = sample[0:2] (RAND_SAMP_ELIG)
67a64e697cSAthira Rajeev * MMCRA[61:62] = sample[3:4] (RAND_SAMP_MODE)
68a64e697cSAthira Rajeev *
69a64e697cSAthira Rajeev * if EBB and BHRB:
70a64e697cSAthira Rajeev * MMCRA[32:33] = IFM
71a64e697cSAthira Rajeev *
72a64e697cSAthira Rajeev * MMCRA[SDAR_MODE] = sdar_mode[0:1]
73a64e697cSAthira Rajeev */
74a64e697cSAthira Rajeev
75a64e697cSAthira Rajeev /*
76a64e697cSAthira Rajeev * Some power10 event codes.
77a64e697cSAthira Rajeev */
78a64e697cSAthira Rajeev #define EVENT(_name, _code) enum{_name = _code}
79a64e697cSAthira Rajeev
80a64e697cSAthira Rajeev #include "power10-events-list.h"
81a64e697cSAthira Rajeev
82a64e697cSAthira Rajeev #undef EVENT
83a64e697cSAthira Rajeev
84a64e697cSAthira Rajeev /* MMCRA IFM bits - POWER10 */
85a64e697cSAthira Rajeev #define POWER10_MMCRA_IFM1 0x0000000040000000UL
8680350a4bSAthira Rajeev #define POWER10_MMCRA_IFM2 0x0000000080000000UL
8780350a4bSAthira Rajeev #define POWER10_MMCRA_IFM3 0x00000000C0000000UL
88a64e697cSAthira Rajeev #define POWER10_MMCRA_BHRB_MASK 0x00000000C0000000UL
89a64e697cSAthira Rajeev
90d735599aSAthira Rajeev extern u64 PERF_REG_EXTENDED_MASK;
91d735599aSAthira Rajeev
92a64e697cSAthira Rajeev /* Table of alternatives, sorted by column 0 */
93a64e697cSAthira Rajeev static const unsigned int power10_event_alternatives[][MAX_ALT] = {
948f6aca0eSAthira Rajeev { PM_INST_CMPL_ALT, PM_INST_CMPL },
95c6cc9a85SAthira Rajeev { PM_CYC_ALT, PM_CYC },
96a64e697cSAthira Rajeev };
97a64e697cSAthira Rajeev
power10_get_alternatives(u64 event,unsigned int flags,u64 alt[])98a64e697cSAthira Rajeev static int power10_get_alternatives(u64 event, unsigned int flags, u64 alt[])
99a64e697cSAthira Rajeev {
100a64e697cSAthira Rajeev int num_alt = 0;
101a64e697cSAthira Rajeev
102a64e697cSAthira Rajeev num_alt = isa207_get_alternatives(event, alt,
103a64e697cSAthira Rajeev ARRAY_SIZE(power10_event_alternatives), flags,
104a64e697cSAthira Rajeev power10_event_alternatives);
105a64e697cSAthira Rajeev
106a64e697cSAthira Rajeev return num_alt;
107a64e697cSAthira Rajeev }
108a64e697cSAthira Rajeev
power10_check_attr_config(struct perf_event * ev)109d8a1d6c5SMadhavan Srinivasan static int power10_check_attr_config(struct perf_event *ev)
110d8a1d6c5SMadhavan Srinivasan {
111d8a1d6c5SMadhavan Srinivasan u64 val;
112d8a1d6c5SMadhavan Srinivasan u64 event = ev->attr.config;
113d8a1d6c5SMadhavan Srinivasan
114d8a1d6c5SMadhavan Srinivasan val = (event >> EVENT_SAMPLE_SHIFT) & EVENT_SAMPLE_MASK;
115d8a1d6c5SMadhavan Srinivasan if (val == 0x10 || isa3XX_check_attr_config(ev))
116d8a1d6c5SMadhavan Srinivasan return -EINVAL;
117d8a1d6c5SMadhavan Srinivasan
118d8a1d6c5SMadhavan Srinivasan return 0;
119d8a1d6c5SMadhavan Srinivasan }
120d8a1d6c5SMadhavan Srinivasan
1218f6aca0eSAthira Rajeev GENERIC_EVENT_ATTR(cpu-cycles, PM_CYC);
1228f6aca0eSAthira Rajeev GENERIC_EVENT_ATTR(instructions, PM_INST_CMPL);
123a64e697cSAthira Rajeev GENERIC_EVENT_ATTR(branch-instructions, PM_BR_CMPL);
124a64e697cSAthira Rajeev GENERIC_EVENT_ATTR(branch-misses, PM_BR_MPRED_CMPL);
125a64e697cSAthira Rajeev GENERIC_EVENT_ATTR(cache-references, PM_LD_REF_L1);
126a64e697cSAthira Rajeev GENERIC_EVENT_ATTR(cache-misses, PM_LD_MISS_L1);
127a64e697cSAthira Rajeev GENERIC_EVENT_ATTR(mem-loads, MEM_LOADS);
128a64e697cSAthira Rajeev GENERIC_EVENT_ATTR(mem-stores, MEM_STORES);
1291f123163SAthira Rajeev GENERIC_EVENT_ATTR(branch-instructions, PM_BR_FIN);
1301f123163SAthira Rajeev GENERIC_EVENT_ATTR(branch-misses, PM_MPRED_BR_FIN);
1311f123163SAthira Rajeev GENERIC_EVENT_ATTR(cache-misses, PM_LD_DEMAND_MISS_L1_FIN);
132a64e697cSAthira Rajeev
133a64e697cSAthira Rajeev CACHE_EVENT_ATTR(L1-dcache-load-misses, PM_LD_MISS_L1);
134a64e697cSAthira Rajeev CACHE_EVENT_ATTR(L1-dcache-loads, PM_LD_REF_L1);
135a64e697cSAthira Rajeev CACHE_EVENT_ATTR(L1-dcache-prefetches, PM_LD_PREFETCH_CACHE_LINE_MISS);
136a64e697cSAthira Rajeev CACHE_EVENT_ATTR(L1-dcache-store-misses, PM_ST_MISS_L1);
137a64e697cSAthira Rajeev CACHE_EVENT_ATTR(L1-icache-load-misses, PM_L1_ICACHE_MISS);
138a64e697cSAthira Rajeev CACHE_EVENT_ATTR(L1-icache-loads, PM_INST_FROM_L1);
139a64e697cSAthira Rajeev CACHE_EVENT_ATTR(L1-icache-prefetches, PM_IC_PREF_REQ);
140a64e697cSAthira Rajeev CACHE_EVENT_ATTR(LLC-load-misses, PM_DATA_FROM_L3MISS);
141a64e697cSAthira Rajeev CACHE_EVENT_ATTR(LLC-loads, PM_DATA_FROM_L3);
1429a8ee526SAthira Rajeev CACHE_EVENT_ATTR(LLC-prefetches, PM_L3_PF_MISS_L3);
1439a8ee526SAthira Rajeev CACHE_EVENT_ATTR(LLC-store-misses, PM_L2_ST_MISS);
1449a8ee526SAthira Rajeev CACHE_EVENT_ATTR(LLC-stores, PM_L2_ST);
145a64e697cSAthira Rajeev CACHE_EVENT_ATTR(branch-load-misses, PM_BR_MPRED_CMPL);
146a64e697cSAthira Rajeev CACHE_EVENT_ATTR(branch-loads, PM_BR_CMPL);
147a64e697cSAthira Rajeev CACHE_EVENT_ATTR(dTLB-load-misses, PM_DTLB_MISS);
148a64e697cSAthira Rajeev CACHE_EVENT_ATTR(iTLB-load-misses, PM_ITLB_MISS);
149a64e697cSAthira Rajeev
150c0e39857SAthira Rajeev static struct attribute *power10_events_attr_dd1[] = {
1518f6aca0eSAthira Rajeev GENERIC_EVENT_PTR(PM_CYC),
1528f6aca0eSAthira Rajeev GENERIC_EVENT_PTR(PM_INST_CMPL),
153c0e39857SAthira Rajeev GENERIC_EVENT_PTR(PM_BR_CMPL),
154c0e39857SAthira Rajeev GENERIC_EVENT_PTR(PM_BR_MPRED_CMPL),
155c0e39857SAthira Rajeev GENERIC_EVENT_PTR(PM_LD_REF_L1),
156c0e39857SAthira Rajeev GENERIC_EVENT_PTR(PM_LD_MISS_L1),
157c0e39857SAthira Rajeev GENERIC_EVENT_PTR(MEM_LOADS),
158c0e39857SAthira Rajeev GENERIC_EVENT_PTR(MEM_STORES),
159c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_LD_MISS_L1),
160c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_LD_REF_L1),
161c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_LD_PREFETCH_CACHE_LINE_MISS),
162c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_ST_MISS_L1),
163c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_L1_ICACHE_MISS),
164c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_INST_FROM_L1),
165c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_IC_PREF_REQ),
166c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_DATA_FROM_L3MISS),
167c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_DATA_FROM_L3),
168c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_BR_MPRED_CMPL),
169c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_BR_CMPL),
170c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_DTLB_MISS),
171c0e39857SAthira Rajeev CACHE_EVENT_PTR(PM_ITLB_MISS),
172c0e39857SAthira Rajeev NULL
173c0e39857SAthira Rajeev };
174c0e39857SAthira Rajeev
175a64e697cSAthira Rajeev static struct attribute *power10_events_attr[] = {
1768f6aca0eSAthira Rajeev GENERIC_EVENT_PTR(PM_CYC),
1778f6aca0eSAthira Rajeev GENERIC_EVENT_PTR(PM_INST_CMPL),
1781f123163SAthira Rajeev GENERIC_EVENT_PTR(PM_BR_FIN),
1791f123163SAthira Rajeev GENERIC_EVENT_PTR(PM_MPRED_BR_FIN),
180a64e697cSAthira Rajeev GENERIC_EVENT_PTR(PM_LD_REF_L1),
1811f123163SAthira Rajeev GENERIC_EVENT_PTR(PM_LD_DEMAND_MISS_L1_FIN),
182a64e697cSAthira Rajeev GENERIC_EVENT_PTR(MEM_LOADS),
183a64e697cSAthira Rajeev GENERIC_EVENT_PTR(MEM_STORES),
184a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_LD_MISS_L1),
185a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_LD_REF_L1),
186a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_LD_PREFETCH_CACHE_LINE_MISS),
187a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_ST_MISS_L1),
188a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_L1_ICACHE_MISS),
189a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_INST_FROM_L1),
190a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_IC_PREF_REQ),
191a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_DATA_FROM_L3MISS),
192a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_DATA_FROM_L3),
1939a8ee526SAthira Rajeev CACHE_EVENT_PTR(PM_L3_PF_MISS_L3),
1949a8ee526SAthira Rajeev CACHE_EVENT_PTR(PM_L2_ST_MISS),
1959a8ee526SAthira Rajeev CACHE_EVENT_PTR(PM_L2_ST),
196a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_BR_MPRED_CMPL),
197a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_BR_CMPL),
198a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_DTLB_MISS),
199a64e697cSAthira Rajeev CACHE_EVENT_PTR(PM_ITLB_MISS),
200a64e697cSAthira Rajeev NULL
201a64e697cSAthira Rajeev };
202a64e697cSAthira Rajeev
2036b3a3e12SRohan McLure static const struct attribute_group power10_pmu_events_group_dd1 = {
204c0e39857SAthira Rajeev .name = "events",
205c0e39857SAthira Rajeev .attrs = power10_events_attr_dd1,
206c0e39857SAthira Rajeev };
207c0e39857SAthira Rajeev
2086b3a3e12SRohan McLure static const struct attribute_group power10_pmu_events_group = {
209a64e697cSAthira Rajeev .name = "events",
210a64e697cSAthira Rajeev .attrs = power10_events_attr,
211a64e697cSAthira Rajeev };
212a64e697cSAthira Rajeev
213a64e697cSAthira Rajeev PMU_FORMAT_ATTR(event, "config:0-59");
214a64e697cSAthira Rajeev PMU_FORMAT_ATTR(pmcxsel, "config:0-7");
215a64e697cSAthira Rajeev PMU_FORMAT_ATTR(mark, "config:8");
216a64e697cSAthira Rajeev PMU_FORMAT_ATTR(combine, "config:10-11");
217a64e697cSAthira Rajeev PMU_FORMAT_ATTR(unit, "config:12-15");
218a64e697cSAthira Rajeev PMU_FORMAT_ATTR(pmc, "config:16-19");
219a64e697cSAthira Rajeev PMU_FORMAT_ATTR(cache_sel, "config:20-21");
220a64e697cSAthira Rajeev PMU_FORMAT_ATTR(sdar_mode, "config:22-23");
221a64e697cSAthira Rajeev PMU_FORMAT_ATTR(sample_mode, "config:24-28");
222a64e697cSAthira Rajeev PMU_FORMAT_ATTR(thresh_sel, "config:29-31");
223a64e697cSAthira Rajeev PMU_FORMAT_ATTR(thresh_stop, "config:32-35");
224a64e697cSAthira Rajeev PMU_FORMAT_ATTR(thresh_start, "config:36-39");
225a64e697cSAthira Rajeev PMU_FORMAT_ATTR(l2l3_sel, "config:40-44");
226a64e697cSAthira Rajeev PMU_FORMAT_ATTR(src_sel, "config:45-46");
227a64e697cSAthira Rajeev PMU_FORMAT_ATTR(invert_bit, "config:47");
228a64e697cSAthira Rajeev PMU_FORMAT_ATTR(src_mask, "config:48-53");
229a64e697cSAthira Rajeev PMU_FORMAT_ATTR(src_match, "config:54-59");
230d3afd28cSAthira Rajeev PMU_FORMAT_ATTR(radix_scope, "config:9");
23182d2c16bSKajol Jain PMU_FORMAT_ATTR(thresh_cmp, "config1:0-17");
232a64e697cSAthira Rajeev
233a64e697cSAthira Rajeev static struct attribute *power10_pmu_format_attr[] = {
234a64e697cSAthira Rajeev &format_attr_event.attr,
235a64e697cSAthira Rajeev &format_attr_pmcxsel.attr,
236a64e697cSAthira Rajeev &format_attr_mark.attr,
237a64e697cSAthira Rajeev &format_attr_combine.attr,
238a64e697cSAthira Rajeev &format_attr_unit.attr,
239a64e697cSAthira Rajeev &format_attr_pmc.attr,
240a64e697cSAthira Rajeev &format_attr_cache_sel.attr,
241a64e697cSAthira Rajeev &format_attr_sdar_mode.attr,
242a64e697cSAthira Rajeev &format_attr_sample_mode.attr,
243a64e697cSAthira Rajeev &format_attr_thresh_sel.attr,
244a64e697cSAthira Rajeev &format_attr_thresh_stop.attr,
245a64e697cSAthira Rajeev &format_attr_thresh_start.attr,
246a64e697cSAthira Rajeev &format_attr_l2l3_sel.attr,
247a64e697cSAthira Rajeev &format_attr_src_sel.attr,
248a64e697cSAthira Rajeev &format_attr_invert_bit.attr,
249a64e697cSAthira Rajeev &format_attr_src_mask.attr,
250a64e697cSAthira Rajeev &format_attr_src_match.attr,
251d3afd28cSAthira Rajeev &format_attr_radix_scope.attr,
25282d2c16bSKajol Jain &format_attr_thresh_cmp.attr,
253a64e697cSAthira Rajeev NULL,
254a64e697cSAthira Rajeev };
255a64e697cSAthira Rajeev
2566b3a3e12SRohan McLure static const struct attribute_group power10_pmu_format_group = {
257a64e697cSAthira Rajeev .name = "format",
258a64e697cSAthira Rajeev .attrs = power10_pmu_format_attr,
259a64e697cSAthira Rajeev };
260a64e697cSAthira Rajeev
2616320e693SAthira Rajeev static struct attribute *power10_pmu_caps_attrs[] = {
2626320e693SAthira Rajeev NULL
2636320e693SAthira Rajeev };
2646320e693SAthira Rajeev
2656320e693SAthira Rajeev static struct attribute_group power10_pmu_caps_group = {
2666320e693SAthira Rajeev .name = "caps",
2676320e693SAthira Rajeev .attrs = power10_pmu_caps_attrs,
2686320e693SAthira Rajeev };
2696320e693SAthira Rajeev
270c0e39857SAthira Rajeev static const struct attribute_group *power10_pmu_attr_groups_dd1[] = {
271c0e39857SAthira Rajeev &power10_pmu_format_group,
272c0e39857SAthira Rajeev &power10_pmu_events_group_dd1,
2738c9f37a7SAthira Rajeev &power10_pmu_caps_group,
274c0e39857SAthira Rajeev NULL,
275c0e39857SAthira Rajeev };
276c0e39857SAthira Rajeev
277a64e697cSAthira Rajeev static const struct attribute_group *power10_pmu_attr_groups[] = {
278a64e697cSAthira Rajeev &power10_pmu_format_group,
279a64e697cSAthira Rajeev &power10_pmu_events_group,
2806320e693SAthira Rajeev &power10_pmu_caps_group,
281a64e697cSAthira Rajeev NULL,
282a64e697cSAthira Rajeev };
283a64e697cSAthira Rajeev
284c0e39857SAthira Rajeev static int power10_generic_events_dd1[] = {
2858f6aca0eSAthira Rajeev [PERF_COUNT_HW_CPU_CYCLES] = PM_CYC,
2868f6aca0eSAthira Rajeev [PERF_COUNT_HW_INSTRUCTIONS] = PM_INST_CMPL,
287c0e39857SAthira Rajeev [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = PM_BR_CMPL,
288c0e39857SAthira Rajeev [PERF_COUNT_HW_BRANCH_MISSES] = PM_BR_MPRED_CMPL,
289c0e39857SAthira Rajeev [PERF_COUNT_HW_CACHE_REFERENCES] = PM_LD_REF_L1,
290c0e39857SAthira Rajeev [PERF_COUNT_HW_CACHE_MISSES] = PM_LD_MISS_L1,
291c0e39857SAthira Rajeev };
292c0e39857SAthira Rajeev
293a64e697cSAthira Rajeev static int power10_generic_events[] = {
2948f6aca0eSAthira Rajeev [PERF_COUNT_HW_CPU_CYCLES] = PM_CYC,
2958f6aca0eSAthira Rajeev [PERF_COUNT_HW_INSTRUCTIONS] = PM_INST_CMPL,
2961f123163SAthira Rajeev [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] = PM_BR_FIN,
2971f123163SAthira Rajeev [PERF_COUNT_HW_BRANCH_MISSES] = PM_MPRED_BR_FIN,
298a64e697cSAthira Rajeev [PERF_COUNT_HW_CACHE_REFERENCES] = PM_LD_REF_L1,
2991f123163SAthira Rajeev [PERF_COUNT_HW_CACHE_MISSES] = PM_LD_DEMAND_MISS_L1_FIN,
300a64e697cSAthira Rajeev };
301a64e697cSAthira Rajeev
power10_bhrb_filter_map(u64 branch_sample_type)302a64e697cSAthira Rajeev static u64 power10_bhrb_filter_map(u64 branch_sample_type)
303a64e697cSAthira Rajeev {
304a64e697cSAthira Rajeev u64 pmu_bhrb_filter = 0;
305a64e697cSAthira Rajeev
306a64e697cSAthira Rajeev /* BHRB and regular PMU events share the same privilege state
307a64e697cSAthira Rajeev * filter configuration. BHRB is always recorded along with a
308a64e697cSAthira Rajeev * regular PMU event. As the privilege state filter is handled
309a64e697cSAthira Rajeev * in the basic PMC configuration of the accompanying regular
310a64e697cSAthira Rajeev * PMU event, we ignore any separate BHRB specific request.
311a64e697cSAthira Rajeev */
312a64e697cSAthira Rajeev
313a64e697cSAthira Rajeev /* No branch filter requested */
314a64e697cSAthira Rajeev if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY)
315a64e697cSAthira Rajeev return pmu_bhrb_filter;
316a64e697cSAthira Rajeev
317a64e697cSAthira Rajeev /* Invalid branch filter options - HW does not support */
318a64e697cSAthira Rajeev if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_RETURN)
319a64e697cSAthira Rajeev return -1;
320a64e697cSAthira Rajeev
32180350a4bSAthira Rajeev if (branch_sample_type & PERF_SAMPLE_BRANCH_IND_CALL) {
32280350a4bSAthira Rajeev pmu_bhrb_filter |= POWER10_MMCRA_IFM2;
32380350a4bSAthira Rajeev return pmu_bhrb_filter;
32480350a4bSAthira Rajeev }
32580350a4bSAthira Rajeev
32680350a4bSAthira Rajeev if (branch_sample_type & PERF_SAMPLE_BRANCH_COND) {
32780350a4bSAthira Rajeev pmu_bhrb_filter |= POWER10_MMCRA_IFM3;
32880350a4bSAthira Rajeev return pmu_bhrb_filter;
32980350a4bSAthira Rajeev }
330a64e697cSAthira Rajeev
331a64e697cSAthira Rajeev if (branch_sample_type & PERF_SAMPLE_BRANCH_CALL)
332a64e697cSAthira Rajeev return -1;
333a64e697cSAthira Rajeev
334a64e697cSAthira Rajeev if (branch_sample_type & PERF_SAMPLE_BRANCH_ANY_CALL) {
335a64e697cSAthira Rajeev pmu_bhrb_filter |= POWER10_MMCRA_IFM1;
336a64e697cSAthira Rajeev return pmu_bhrb_filter;
337a64e697cSAthira Rajeev }
338a64e697cSAthira Rajeev
339a64e697cSAthira Rajeev /* Every thing else is unsupported */
340a64e697cSAthira Rajeev return -1;
341a64e697cSAthira Rajeev }
342a64e697cSAthira Rajeev
power10_config_bhrb(u64 pmu_bhrb_filter)343a64e697cSAthira Rajeev static void power10_config_bhrb(u64 pmu_bhrb_filter)
344a64e697cSAthira Rajeev {
345a64e697cSAthira Rajeev pmu_bhrb_filter &= POWER10_MMCRA_BHRB_MASK;
346a64e697cSAthira Rajeev
347a64e697cSAthira Rajeev /* Enable BHRB filter in PMU */
348a64e697cSAthira Rajeev mtspr(SPRN_MMCRA, (mfspr(SPRN_MMCRA) | pmu_bhrb_filter));
349a64e697cSAthira Rajeev }
350a64e697cSAthira Rajeev
351a64e697cSAthira Rajeev #define C(x) PERF_COUNT_HW_CACHE_##x
352a64e697cSAthira Rajeev
353a64e697cSAthira Rajeev /*
354a64e697cSAthira Rajeev * Table of generalized cache-related events.
355a64e697cSAthira Rajeev * 0 means not supported, -1 means nonsensical, other values
356a64e697cSAthira Rajeev * are event codes.
357a64e697cSAthira Rajeev */
358c0e39857SAthira Rajeev static u64 power10_cache_events_dd1[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
359c0e39857SAthira Rajeev [C(L1D)] = {
360c0e39857SAthira Rajeev [C(OP_READ)] = {
361c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = PM_LD_REF_L1,
362c0e39857SAthira Rajeev [C(RESULT_MISS)] = PM_LD_MISS_L1,
363c0e39857SAthira Rajeev },
364c0e39857SAthira Rajeev [C(OP_WRITE)] = {
365c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = 0,
366c0e39857SAthira Rajeev [C(RESULT_MISS)] = PM_ST_MISS_L1,
367c0e39857SAthira Rajeev },
368c0e39857SAthira Rajeev [C(OP_PREFETCH)] = {
369c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = PM_LD_PREFETCH_CACHE_LINE_MISS,
370c0e39857SAthira Rajeev [C(RESULT_MISS)] = 0,
371c0e39857SAthira Rajeev },
372c0e39857SAthira Rajeev },
373c0e39857SAthira Rajeev [C(L1I)] = {
374c0e39857SAthira Rajeev [C(OP_READ)] = {
375c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = PM_INST_FROM_L1,
376c0e39857SAthira Rajeev [C(RESULT_MISS)] = PM_L1_ICACHE_MISS,
377c0e39857SAthira Rajeev },
378c0e39857SAthira Rajeev [C(OP_WRITE)] = {
379c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = PM_INST_FROM_L1MISS,
380c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
381c0e39857SAthira Rajeev },
382c0e39857SAthira Rajeev [C(OP_PREFETCH)] = {
383c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = PM_IC_PREF_REQ,
384c0e39857SAthira Rajeev [C(RESULT_MISS)] = 0,
385c0e39857SAthira Rajeev },
386c0e39857SAthira Rajeev },
387c0e39857SAthira Rajeev [C(LL)] = {
388c0e39857SAthira Rajeev [C(OP_READ)] = {
389c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = PM_DATA_FROM_L3,
390c0e39857SAthira Rajeev [C(RESULT_MISS)] = PM_DATA_FROM_L3MISS,
391c0e39857SAthira Rajeev },
392c0e39857SAthira Rajeev [C(OP_WRITE)] = {
393c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
394c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
395c0e39857SAthira Rajeev },
396c0e39857SAthira Rajeev [C(OP_PREFETCH)] = {
397c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
398c0e39857SAthira Rajeev [C(RESULT_MISS)] = 0,
399c0e39857SAthira Rajeev },
400c0e39857SAthira Rajeev },
401c0e39857SAthira Rajeev [C(DTLB)] = {
402c0e39857SAthira Rajeev [C(OP_READ)] = {
403c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = 0,
404c0e39857SAthira Rajeev [C(RESULT_MISS)] = PM_DTLB_MISS,
405c0e39857SAthira Rajeev },
406c0e39857SAthira Rajeev [C(OP_WRITE)] = {
407c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
408c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
409c0e39857SAthira Rajeev },
410c0e39857SAthira Rajeev [C(OP_PREFETCH)] = {
411c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
412c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
413c0e39857SAthira Rajeev },
414c0e39857SAthira Rajeev },
415c0e39857SAthira Rajeev [C(ITLB)] = {
416c0e39857SAthira Rajeev [C(OP_READ)] = {
417c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = 0,
418c0e39857SAthira Rajeev [C(RESULT_MISS)] = PM_ITLB_MISS,
419c0e39857SAthira Rajeev },
420c0e39857SAthira Rajeev [C(OP_WRITE)] = {
421c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
422c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
423c0e39857SAthira Rajeev },
424c0e39857SAthira Rajeev [C(OP_PREFETCH)] = {
425c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
426c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
427c0e39857SAthira Rajeev },
428c0e39857SAthira Rajeev },
429c0e39857SAthira Rajeev [C(BPU)] = {
430c0e39857SAthira Rajeev [C(OP_READ)] = {
431c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = PM_BR_CMPL,
432c0e39857SAthira Rajeev [C(RESULT_MISS)] = PM_BR_MPRED_CMPL,
433c0e39857SAthira Rajeev },
434c0e39857SAthira Rajeev [C(OP_WRITE)] = {
435c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
436c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
437c0e39857SAthira Rajeev },
438c0e39857SAthira Rajeev [C(OP_PREFETCH)] = {
439c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
440c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
441c0e39857SAthira Rajeev },
442c0e39857SAthira Rajeev },
443c0e39857SAthira Rajeev [C(NODE)] = {
444c0e39857SAthira Rajeev [C(OP_READ)] = {
445c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
446c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
447c0e39857SAthira Rajeev },
448c0e39857SAthira Rajeev [C(OP_WRITE)] = {
449c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
450c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
451c0e39857SAthira Rajeev },
452c0e39857SAthira Rajeev [C(OP_PREFETCH)] = {
453c0e39857SAthira Rajeev [C(RESULT_ACCESS)] = -1,
454c0e39857SAthira Rajeev [C(RESULT_MISS)] = -1,
455c0e39857SAthira Rajeev },
456c0e39857SAthira Rajeev },
457c0e39857SAthira Rajeev };
458c0e39857SAthira Rajeev
459a64e697cSAthira Rajeev static u64 power10_cache_events[C(MAX)][C(OP_MAX)][C(RESULT_MAX)] = {
460a64e697cSAthira Rajeev [C(L1D)] = {
461a64e697cSAthira Rajeev [C(OP_READ)] = {
462a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = PM_LD_REF_L1,
463a64e697cSAthira Rajeev [C(RESULT_MISS)] = PM_LD_MISS_L1,
464a64e697cSAthira Rajeev },
465a64e697cSAthira Rajeev [C(OP_WRITE)] = {
466a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = 0,
467a64e697cSAthira Rajeev [C(RESULT_MISS)] = PM_ST_MISS_L1,
468a64e697cSAthira Rajeev },
469a64e697cSAthira Rajeev [C(OP_PREFETCH)] = {
470a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = PM_LD_PREFETCH_CACHE_LINE_MISS,
471a64e697cSAthira Rajeev [C(RESULT_MISS)] = 0,
472a64e697cSAthira Rajeev },
473a64e697cSAthira Rajeev },
474a64e697cSAthira Rajeev [C(L1I)] = {
475a64e697cSAthira Rajeev [C(OP_READ)] = {
476a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = PM_INST_FROM_L1,
477a64e697cSAthira Rajeev [C(RESULT_MISS)] = PM_L1_ICACHE_MISS,
478a64e697cSAthira Rajeev },
479a64e697cSAthira Rajeev [C(OP_WRITE)] = {
480a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = PM_INST_FROM_L1MISS,
481a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
482a64e697cSAthira Rajeev },
483a64e697cSAthira Rajeev [C(OP_PREFETCH)] = {
484a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = PM_IC_PREF_REQ,
485a64e697cSAthira Rajeev [C(RESULT_MISS)] = 0,
486a64e697cSAthira Rajeev },
487a64e697cSAthira Rajeev },
488a64e697cSAthira Rajeev [C(LL)] = {
489a64e697cSAthira Rajeev [C(OP_READ)] = {
490a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = PM_DATA_FROM_L3,
491a64e697cSAthira Rajeev [C(RESULT_MISS)] = PM_DATA_FROM_L3MISS,
492a64e697cSAthira Rajeev },
493a64e697cSAthira Rajeev [C(OP_WRITE)] = {
4949a8ee526SAthira Rajeev [C(RESULT_ACCESS)] = PM_L2_ST,
4959a8ee526SAthira Rajeev [C(RESULT_MISS)] = PM_L2_ST_MISS,
496a64e697cSAthira Rajeev },
497a64e697cSAthira Rajeev [C(OP_PREFETCH)] = {
4989a8ee526SAthira Rajeev [C(RESULT_ACCESS)] = PM_L3_PF_MISS_L3,
499a64e697cSAthira Rajeev [C(RESULT_MISS)] = 0,
500a64e697cSAthira Rajeev },
501a64e697cSAthira Rajeev },
502a64e697cSAthira Rajeev [C(DTLB)] = {
503a64e697cSAthira Rajeev [C(OP_READ)] = {
504a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = 0,
505a64e697cSAthira Rajeev [C(RESULT_MISS)] = PM_DTLB_MISS,
506a64e697cSAthira Rajeev },
507a64e697cSAthira Rajeev [C(OP_WRITE)] = {
508a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = -1,
509a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
510a64e697cSAthira Rajeev },
511a64e697cSAthira Rajeev [C(OP_PREFETCH)] = {
512a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = -1,
513a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
514a64e697cSAthira Rajeev },
515a64e697cSAthira Rajeev },
516a64e697cSAthira Rajeev [C(ITLB)] = {
517a64e697cSAthira Rajeev [C(OP_READ)] = {
518a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = 0,
519a64e697cSAthira Rajeev [C(RESULT_MISS)] = PM_ITLB_MISS,
520a64e697cSAthira Rajeev },
521a64e697cSAthira Rajeev [C(OP_WRITE)] = {
522a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = -1,
523a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
524a64e697cSAthira Rajeev },
525a64e697cSAthira Rajeev [C(OP_PREFETCH)] = {
526a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = -1,
527a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
528a64e697cSAthira Rajeev },
529a64e697cSAthira Rajeev },
530a64e697cSAthira Rajeev [C(BPU)] = {
531a64e697cSAthira Rajeev [C(OP_READ)] = {
532a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = PM_BR_CMPL,
533a64e697cSAthira Rajeev [C(RESULT_MISS)] = PM_BR_MPRED_CMPL,
534a64e697cSAthira Rajeev },
535a64e697cSAthira Rajeev [C(OP_WRITE)] = {
536a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = -1,
537a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
538a64e697cSAthira Rajeev },
539a64e697cSAthira Rajeev [C(OP_PREFETCH)] = {
540a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = -1,
541a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
542a64e697cSAthira Rajeev },
543a64e697cSAthira Rajeev },
544a64e697cSAthira Rajeev [C(NODE)] = {
545a64e697cSAthira Rajeev [C(OP_READ)] = {
546a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = -1,
547a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
548a64e697cSAthira Rajeev },
549a64e697cSAthira Rajeev [C(OP_WRITE)] = {
550a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = -1,
551a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
552a64e697cSAthira Rajeev },
553a64e697cSAthira Rajeev [C(OP_PREFETCH)] = {
554a64e697cSAthira Rajeev [C(RESULT_ACCESS)] = -1,
555a64e697cSAthira Rajeev [C(RESULT_MISS)] = -1,
556a64e697cSAthira Rajeev },
557a64e697cSAthira Rajeev },
558a64e697cSAthira Rajeev };
559a64e697cSAthira Rajeev
560a64e697cSAthira Rajeev #undef C
561a64e697cSAthira Rajeev
5628f6aca0eSAthira Rajeev /*
5638f6aca0eSAthira Rajeev * Set the MMCR0[CC56RUN] bit to enable counting for
5648f6aca0eSAthira Rajeev * PMC5 and PMC6 regardless of the state of CTRL[RUN],
5658f6aca0eSAthira Rajeev * so that we can use counters 5 and 6 as PM_INST_CMPL and
5668f6aca0eSAthira Rajeev * PM_CYC.
5678f6aca0eSAthira Rajeev */
power10_compute_mmcr(u64 event[],int n_ev,unsigned int hwc[],struct mmcr_regs * mmcr,struct perf_event * pevents[],u32 flags)5688f6aca0eSAthira Rajeev static int power10_compute_mmcr(u64 event[], int n_ev,
5698f6aca0eSAthira Rajeev unsigned int hwc[], struct mmcr_regs *mmcr,
5708f6aca0eSAthira Rajeev struct perf_event *pevents[], u32 flags)
5718f6aca0eSAthira Rajeev {
5728f6aca0eSAthira Rajeev int ret;
5738f6aca0eSAthira Rajeev
5748f6aca0eSAthira Rajeev ret = isa207_compute_mmcr(event, n_ev, hwc, mmcr, pevents, flags);
5758f6aca0eSAthira Rajeev if (!ret)
5768f6aca0eSAthira Rajeev mmcr->mmcr0 |= MMCR0_C56RUN;
5778f6aca0eSAthira Rajeev return ret;
5788f6aca0eSAthira Rajeev }
5798f6aca0eSAthira Rajeev
580a64e697cSAthira Rajeev static struct power_pmu power10_pmu = {
581a64e697cSAthira Rajeev .name = "POWER10",
582a64e697cSAthira Rajeev .n_counter = MAX_PMU_COUNTERS,
583a64e697cSAthira Rajeev .add_fields = ISA207_ADD_FIELDS,
584a64e697cSAthira Rajeev .test_adder = ISA207_TEST_ADDER,
585a64e697cSAthira Rajeev .group_constraint_mask = CNST_CACHE_PMC4_MASK,
586a64e697cSAthira Rajeev .group_constraint_val = CNST_CACHE_PMC4_VAL,
5878f6aca0eSAthira Rajeev .compute_mmcr = power10_compute_mmcr,
588a64e697cSAthira Rajeev .config_bhrb = power10_config_bhrb,
589a64e697cSAthira Rajeev .bhrb_filter_map = power10_bhrb_filter_map,
590a64e697cSAthira Rajeev .get_constraint = isa207_get_constraint,
591a64e697cSAthira Rajeev .get_alternatives = power10_get_alternatives,
592a64e697cSAthira Rajeev .get_mem_data_src = isa207_get_mem_data_src,
593a64e697cSAthira Rajeev .get_mem_weight = isa207_get_mem_weight,
594a64e697cSAthira Rajeev .disable_pmc = isa207_disable_pmc,
595a64e697cSAthira Rajeev .flags = PPMU_HAS_SIER | PPMU_ARCH_207S |
5960300a92eSAnjali K PPMU_ARCH_31 | PPMU_HAS_ATTR_CONFIG1 |
5970300a92eSAnjali K PPMU_P10,
598a64e697cSAthira Rajeev .n_generic = ARRAY_SIZE(power10_generic_events),
599a64e697cSAthira Rajeev .generic_events = power10_generic_events,
600a64e697cSAthira Rajeev .cache_events = &power10_cache_events,
601a64e697cSAthira Rajeev .attr_groups = power10_pmu_attr_groups,
602a64e697cSAthira Rajeev .bhrb_nr = 32,
603d735599aSAthira Rajeev .capabilities = PERF_PMU_CAP_EXTENDED_REGS,
604d8a1d6c5SMadhavan Srinivasan .check_attr_config = power10_check_attr_config,
605a64e697cSAthira Rajeev };
606a64e697cSAthira Rajeev
init_power10_pmu(void)607c49f5d88SNick Child int __init init_power10_pmu(void)
608a64e697cSAthira Rajeev {
6099e8d1369SAthira Rajeev unsigned int pvr;
610a64e697cSAthira Rajeev int rc;
611a64e697cSAthira Rajeev
612ec3eb9d9SRashmica Gupta pvr = mfspr(SPRN_PVR);
613ec3eb9d9SRashmica Gupta if (PVR_VER(pvr) != PVR_POWER10)
614a64e697cSAthira Rajeev return -ENODEV;
615a64e697cSAthira Rajeev
6169e8d1369SAthira Rajeev /* Add the ppmu flag for power10 DD1 */
6179e8d1369SAthira Rajeev if ((PVR_CFG(pvr) == 1))
6189e8d1369SAthira Rajeev power10_pmu.flags |= PPMU_P10_DD1;
6199e8d1369SAthira Rajeev
620d735599aSAthira Rajeev /* Set the PERF_REG_EXTENDED_MASK here */
621d735599aSAthira Rajeev PERF_REG_EXTENDED_MASK = PERF_REG_PMU_MASK_31;
622d735599aSAthira Rajeev
623c0e39857SAthira Rajeev if ((PVR_CFG(pvr) == 1)) {
624c0e39857SAthira Rajeev power10_pmu.generic_events = power10_generic_events_dd1;
625c0e39857SAthira Rajeev power10_pmu.attr_groups = power10_pmu_attr_groups_dd1;
626c0e39857SAthira Rajeev power10_pmu.cache_events = &power10_cache_events_dd1;
627c0e39857SAthira Rajeev }
628c0e39857SAthira Rajeev
629a64e697cSAthira Rajeev rc = register_power_pmu(&power10_pmu);
630a64e697cSAthira Rajeev if (rc)
631a64e697cSAthira Rajeev return rc;
632a64e697cSAthira Rajeev
633a64e697cSAthira Rajeev /* Tell userspace that EBB is supported */
634a64e697cSAthira Rajeev cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_EBB;
635a64e697cSAthira Rajeev
636a64e697cSAthira Rajeev return 0;
637a64e697cSAthira Rajeev }
638b22ea627SMadhavan Srinivasan
639b22ea627SMadhavan Srinivasan static struct power_pmu power11_pmu;
640b22ea627SMadhavan Srinivasan
init_power11_pmu(void)641b22ea627SMadhavan Srinivasan int __init init_power11_pmu(void)
642b22ea627SMadhavan Srinivasan {
643b22ea627SMadhavan Srinivasan unsigned int pvr;
644b22ea627SMadhavan Srinivasan int rc;
645b22ea627SMadhavan Srinivasan
646b22ea627SMadhavan Srinivasan pvr = mfspr(SPRN_PVR);
647b22ea627SMadhavan Srinivasan if (PVR_VER(pvr) != PVR_POWER11)
648b22ea627SMadhavan Srinivasan return -ENODEV;
649b22ea627SMadhavan Srinivasan
650b22ea627SMadhavan Srinivasan /* Set the PERF_REG_EXTENDED_MASK here */
651b22ea627SMadhavan Srinivasan PERF_REG_EXTENDED_MASK = PERF_REG_PMU_MASK_31;
652b22ea627SMadhavan Srinivasan
653b22ea627SMadhavan Srinivasan power11_pmu = power10_pmu;
654b22ea627SMadhavan Srinivasan power11_pmu.name = "Power11";
655b22ea627SMadhavan Srinivasan
656b22ea627SMadhavan Srinivasan rc = register_power_pmu(&power11_pmu);
657b22ea627SMadhavan Srinivasan if (rc)
658b22ea627SMadhavan Srinivasan return rc;
659b22ea627SMadhavan Srinivasan
660b22ea627SMadhavan Srinivasan /* Tell userspace that EBB is supported */
661b22ea627SMadhavan Srinivasan cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_EBB;
662b22ea627SMadhavan Srinivasan
663b22ea627SMadhavan Srinivasan return 0;
664b22ea627SMadhavan Srinivasan }
665