1*2874c5fdSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */ 2ca585cf9SKelvin Cheung /* 3ca585cf9SKelvin Cheung * Copyright (c) 2011 Zhang, Keguang <keguang.zhang@gmail.com> 4ca585cf9SKelvin Cheung * 5ca585cf9SKelvin Cheung * IRQ mappings for Loongson 1 6ca585cf9SKelvin Cheung */ 7ca585cf9SKelvin Cheung 830ad29bbSHuacai Chen #ifndef __ASM_MACH_LOONGSON32_IRQ_H 930ad29bbSHuacai Chen #define __ASM_MACH_LOONGSON32_IRQ_H 10ca585cf9SKelvin Cheung 11ca585cf9SKelvin Cheung /* 12ca585cf9SKelvin Cheung * CPU core Interrupt Numbers 13ca585cf9SKelvin Cheung */ 14ca585cf9SKelvin Cheung #define MIPS_CPU_IRQ_BASE 0 15ca585cf9SKelvin Cheung #define MIPS_CPU_IRQ(x) (MIPS_CPU_IRQ_BASE + (x)) 16ca585cf9SKelvin Cheung 17ca585cf9SKelvin Cheung #define SOFTINT0_IRQ MIPS_CPU_IRQ(0) 18ca585cf9SKelvin Cheung #define SOFTINT1_IRQ MIPS_CPU_IRQ(1) 19ca585cf9SKelvin Cheung #define INT0_IRQ MIPS_CPU_IRQ(2) 20ca585cf9SKelvin Cheung #define INT1_IRQ MIPS_CPU_IRQ(3) 21ca585cf9SKelvin Cheung #define INT2_IRQ MIPS_CPU_IRQ(4) 22ca585cf9SKelvin Cheung #define INT3_IRQ MIPS_CPU_IRQ(5) 23ca585cf9SKelvin Cheung #define INT4_IRQ MIPS_CPU_IRQ(6) 24ca585cf9SKelvin Cheung #define TIMER_IRQ MIPS_CPU_IRQ(7) /* cpu timer */ 25ca585cf9SKelvin Cheung 26ca585cf9SKelvin Cheung #define MIPS_CPU_IRQS (MIPS_CPU_IRQ(7) + 1 - MIPS_CPU_IRQ_BASE) 27ca585cf9SKelvin Cheung 28ca585cf9SKelvin Cheung /* 29ca585cf9SKelvin Cheung * INT0~3 Interrupt Numbers 30ca585cf9SKelvin Cheung */ 31ca585cf9SKelvin Cheung #define LS1X_IRQ_BASE MIPS_CPU_IRQS 32ca585cf9SKelvin Cheung #define LS1X_IRQ(n, x) (LS1X_IRQ_BASE + (n << 5) + (x)) 33ca585cf9SKelvin Cheung 34ca585cf9SKelvin Cheung #define LS1X_UART0_IRQ LS1X_IRQ(0, 2) 3512e3280bSYang Ling #if defined(CONFIG_LOONGSON1_LS1B) 36ca585cf9SKelvin Cheung #define LS1X_UART1_IRQ LS1X_IRQ(0, 3) 37ca585cf9SKelvin Cheung #define LS1X_UART2_IRQ LS1X_IRQ(0, 4) 38ca585cf9SKelvin Cheung #define LS1X_UART3_IRQ LS1X_IRQ(0, 5) 3912e3280bSYang Ling #elif defined(CONFIG_LOONGSON1_LS1C) 4012e3280bSYang Ling #define LS1X_UART1_IRQ LS1X_IRQ(0, 4) 4112e3280bSYang Ling #define LS1X_UART2_IRQ LS1X_IRQ(0, 5) 4212e3280bSYang Ling #endif 43ca585cf9SKelvin Cheung #define LS1X_CAN0_IRQ LS1X_IRQ(0, 6) 44ca585cf9SKelvin Cheung #define LS1X_CAN1_IRQ LS1X_IRQ(0, 7) 45ca585cf9SKelvin Cheung #define LS1X_SPI0_IRQ LS1X_IRQ(0, 8) 46ca585cf9SKelvin Cheung #define LS1X_SPI1_IRQ LS1X_IRQ(0, 9) 47ca585cf9SKelvin Cheung #define LS1X_AC97_IRQ LS1X_IRQ(0, 10) 48ca585cf9SKelvin Cheung #define LS1X_DMA0_IRQ LS1X_IRQ(0, 13) 49ca585cf9SKelvin Cheung #define LS1X_DMA1_IRQ LS1X_IRQ(0, 14) 50ca585cf9SKelvin Cheung #define LS1X_DMA2_IRQ LS1X_IRQ(0, 15) 5112e3280bSYang Ling #if defined(CONFIG_LOONGSON1_LS1C) 5212e3280bSYang Ling #define LS1X_NAND_IRQ LS1X_IRQ(0, 16) 5312e3280bSYang Ling #endif 54ca585cf9SKelvin Cheung #define LS1X_PWM0_IRQ LS1X_IRQ(0, 17) 55ca585cf9SKelvin Cheung #define LS1X_PWM1_IRQ LS1X_IRQ(0, 18) 56ca585cf9SKelvin Cheung #define LS1X_PWM2_IRQ LS1X_IRQ(0, 19) 57ca585cf9SKelvin Cheung #define LS1X_PWM3_IRQ LS1X_IRQ(0, 20) 58ca585cf9SKelvin Cheung #define LS1X_RTC_INT0_IRQ LS1X_IRQ(0, 21) 59ca585cf9SKelvin Cheung #define LS1X_RTC_INT1_IRQ LS1X_IRQ(0, 22) 60ca585cf9SKelvin Cheung #define LS1X_RTC_INT2_IRQ LS1X_IRQ(0, 23) 6112e3280bSYang Ling #if defined(CONFIG_LOONGSON1_LS1B) 62ca585cf9SKelvin Cheung #define LS1X_TOY_INT0_IRQ LS1X_IRQ(0, 24) 63ca585cf9SKelvin Cheung #define LS1X_TOY_INT1_IRQ LS1X_IRQ(0, 25) 64ca585cf9SKelvin Cheung #define LS1X_TOY_INT2_IRQ LS1X_IRQ(0, 26) 65ca585cf9SKelvin Cheung #define LS1X_RTC_TICK_IRQ LS1X_IRQ(0, 27) 66ca585cf9SKelvin Cheung #define LS1X_TOY_TICK_IRQ LS1X_IRQ(0, 28) 6712e3280bSYang Ling #define LS1X_UART4_IRQ LS1X_IRQ(0, 29) 6812e3280bSYang Ling #define LS1X_UART5_IRQ LS1X_IRQ(0, 30) 6912e3280bSYang Ling #elif defined(CONFIG_LOONGSON1_LS1C) 7012e3280bSYang Ling #define LS1X_UART3_IRQ LS1X_IRQ(0, 29) 7112e3280bSYang Ling #define LS1X_ADC_IRQ LS1X_IRQ(0, 30) 7212e3280bSYang Ling #define LS1X_SDIO_IRQ LS1X_IRQ(0, 31) 7312e3280bSYang Ling #endif 74ca585cf9SKelvin Cheung 75ca585cf9SKelvin Cheung #define LS1X_EHCI_IRQ LS1X_IRQ(1, 0) 76ca585cf9SKelvin Cheung #define LS1X_OHCI_IRQ LS1X_IRQ(1, 1) 7712e3280bSYang Ling #if defined(CONFIG_LOONGSON1_LS1B) 78ca585cf9SKelvin Cheung #define LS1X_GMAC0_IRQ LS1X_IRQ(1, 2) 79ca585cf9SKelvin Cheung #define LS1X_GMAC1_IRQ LS1X_IRQ(1, 3) 8012e3280bSYang Ling #elif defined(CONFIG_LOONGSON1_LS1C) 8112e3280bSYang Ling #define LS1X_OTG_IRQ LS1X_IRQ(1, 2) 8212e3280bSYang Ling #define LS1X_GMAC0_IRQ LS1X_IRQ(1, 3) 8312e3280bSYang Ling #define LS1X_CAM_IRQ LS1X_IRQ(1, 4) 8412e3280bSYang Ling #define LS1X_UART4_IRQ LS1X_IRQ(1, 5) 8512e3280bSYang Ling #define LS1X_UART5_IRQ LS1X_IRQ(1, 6) 8612e3280bSYang Ling #define LS1X_UART6_IRQ LS1X_IRQ(1, 7) 8712e3280bSYang Ling #define LS1X_UART7_IRQ LS1X_IRQ(1, 8) 8812e3280bSYang Ling #define LS1X_UART8_IRQ LS1X_IRQ(1, 9) 8912e3280bSYang Ling #define LS1X_UART9_IRQ LS1X_IRQ(1, 13) 9012e3280bSYang Ling #define LS1X_UART10_IRQ LS1X_IRQ(1, 14) 9112e3280bSYang Ling #define LS1X_UART11_IRQ LS1X_IRQ(1, 15) 9212e3280bSYang Ling #define LS1X_I2C0_IRQ LS1X_IRQ(1, 17) 9312e3280bSYang Ling #define LS1X_I2C1_IRQ LS1X_IRQ(1, 18) 9412e3280bSYang Ling #define LS1X_I2C2_IRQ LS1X_IRQ(1, 19) 9512e3280bSYang Ling #endif 96ca585cf9SKelvin Cheung 9712e3280bSYang Ling #if defined(CONFIG_LOONGSON1_LS1B) 9812e3280bSYang Ling #define INTN 4 9912e3280bSYang Ling #elif defined(CONFIG_LOONGSON1_LS1C) 10012e3280bSYang Ling #define INTN 5 10112e3280bSYang Ling #endif 10212e3280bSYang Ling 10312e3280bSYang Ling #define LS1X_IRQS (LS1X_IRQ(INTN, 31) + 1 - LS1X_IRQ_BASE) 104ca585cf9SKelvin Cheung 105ca585cf9SKelvin Cheung #define NR_IRQS (MIPS_CPU_IRQS + LS1X_IRQS) 106ca585cf9SKelvin Cheung 10730ad29bbSHuacai Chen #endif /* __ASM_MACH_LOONGSON32_IRQ_H */ 108