xref: /linux/arch/mips/boot/dts/brcm/bcm7425.dtsi (revision 03ab8e6297acd1bc0eedaa050e2a1635c576fd11)
1b2441318SGreg Kroah-Hartman// SPDX-License-Identifier: GPL-2.0
28945e37eSKevin Cernekee/ {
38945e37eSKevin Cernekee	#address-cells = <1>;
48945e37eSKevin Cernekee	#size-cells = <1>;
58945e37eSKevin Cernekee	compatible = "brcm,bcm7425";
68945e37eSKevin Cernekee
78945e37eSKevin Cernekee	cpus {
88945e37eSKevin Cernekee		#address-cells = <1>;
98945e37eSKevin Cernekee		#size-cells = <0>;
108945e37eSKevin Cernekee
118945e37eSKevin Cernekee		mips-hpt-frequency = <163125000>;
128945e37eSKevin Cernekee
138945e37eSKevin Cernekee		cpu@0 {
148945e37eSKevin Cernekee			compatible = "brcm,bmips5000";
158945e37eSKevin Cernekee			device_type = "cpu";
168945e37eSKevin Cernekee			reg = <0>;
178945e37eSKevin Cernekee		};
188945e37eSKevin Cernekee
198945e37eSKevin Cernekee		cpu@1 {
208945e37eSKevin Cernekee			compatible = "brcm,bmips5000";
218945e37eSKevin Cernekee			device_type = "cpu";
228945e37eSKevin Cernekee			reg = <1>;
238945e37eSKevin Cernekee		};
248945e37eSKevin Cernekee	};
258945e37eSKevin Cernekee
268945e37eSKevin Cernekee	aliases {
278945e37eSKevin Cernekee		uart0 = &uart0;
288945e37eSKevin Cernekee	};
298945e37eSKevin Cernekee
30a2c510a2SJaedon Shin	cpu_intc: interrupt-controller {
318945e37eSKevin Cernekee		#address-cells = <0>;
328945e37eSKevin Cernekee		compatible = "mti,cpu-interrupt-controller";
338945e37eSKevin Cernekee
348945e37eSKevin Cernekee		interrupt-controller;
358945e37eSKevin Cernekee		#interrupt-cells = <1>;
368945e37eSKevin Cernekee	};
378945e37eSKevin Cernekee
388945e37eSKevin Cernekee	clocks {
398945e37eSKevin Cernekee		uart_clk: uart_clk {
408945e37eSKevin Cernekee			compatible = "fixed-clock";
418945e37eSKevin Cernekee			#clock-cells = <0>;
428945e37eSKevin Cernekee			clock-frequency = <81000000>;
438945e37eSKevin Cernekee		};
447bbe59ddSJaedon Shin
457bbe59ddSJaedon Shin		upg_clk: upg_clk {
467bbe59ddSJaedon Shin			compatible = "fixed-clock";
477bbe59ddSJaedon Shin			#clock-cells = <0>;
487bbe59ddSJaedon Shin			clock-frequency = <27000000>;
497bbe59ddSJaedon Shin		};
508945e37eSKevin Cernekee	};
518945e37eSKevin Cernekee
528945e37eSKevin Cernekee	rdb {
538945e37eSKevin Cernekee		#address-cells = <1>;
548945e37eSKevin Cernekee		#size-cells = <1>;
558945e37eSKevin Cernekee
568945e37eSKevin Cernekee		compatible = "simple-bus";
578945e37eSKevin Cernekee		ranges = <0 0x10000000 0x01000000>;
588945e37eSKevin Cernekee
59a2c510a2SJaedon Shin		periph_intc: interrupt-controller@41a400 {
608945e37eSKevin Cernekee			compatible = "brcm,bcm7038-l1-intc";
618945e37eSKevin Cernekee			reg = <0x41a400 0x30>, <0x41a600 0x30>;
628945e37eSKevin Cernekee
638945e37eSKevin Cernekee			interrupt-controller;
648945e37eSKevin Cernekee			#interrupt-cells = <1>;
658945e37eSKevin Cernekee
668945e37eSKevin Cernekee			interrupt-parent = <&cpu_intc>;
678945e37eSKevin Cernekee			interrupts = <2>, <3>;
688945e37eSKevin Cernekee		};
698945e37eSKevin Cernekee
70a2c510a2SJaedon Shin		sun_l2_intc: interrupt-controller@403000 {
718945e37eSKevin Cernekee			compatible = "brcm,l2-intc";
728945e37eSKevin Cernekee			reg = <0x403000 0x30>;
738945e37eSKevin Cernekee			interrupt-controller;
748945e37eSKevin Cernekee			#interrupt-cells = <1>;
758945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
768945e37eSKevin Cernekee			interrupts = <47>;
778945e37eSKevin Cernekee		};
788945e37eSKevin Cernekee
798945e37eSKevin Cernekee		gisb-arb@400000 {
808945e37eSKevin Cernekee			compatible = "brcm,bcm7400-gisb-arb";
818945e37eSKevin Cernekee			reg = <0x400000 0xdc>;
828945e37eSKevin Cernekee			native-endian;
838945e37eSKevin Cernekee			interrupt-parent = <&sun_l2_intc>;
848945e37eSKevin Cernekee			interrupts = <0>, <2>;
858945e37eSKevin Cernekee			brcm,gisb-arb-master-mask = <0x177b>;
868945e37eSKevin Cernekee			brcm,gisb-arb-master-names = "ssp_0", "cpu_0", "pcie_0",
878945e37eSKevin Cernekee						     "bsp_0", "rdc_0",
888945e37eSKevin Cernekee						     "raaga_0", "avd_1",
898945e37eSKevin Cernekee						     "jtag_0", "svd_0",
908945e37eSKevin Cernekee						     "vice_0";
918945e37eSKevin Cernekee		};
928945e37eSKevin Cernekee
93a2c510a2SJaedon Shin		upg_irq0_intc: interrupt-controller@406780 {
948945e37eSKevin Cernekee			compatible = "brcm,bcm7120-l2-intc";
958945e37eSKevin Cernekee			reg = <0x406780 0x8>;
968945e37eSKevin Cernekee
975c40d493SJaedon Shin			brcm,int-map-mask = <0x44>, <0x7000000>;
988945e37eSKevin Cernekee			brcm,int-fwd-mask = <0x70000>;
998945e37eSKevin Cernekee
1008945e37eSKevin Cernekee			interrupt-controller;
1018945e37eSKevin Cernekee			#interrupt-cells = <1>;
1028945e37eSKevin Cernekee
1038945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
1045c40d493SJaedon Shin			interrupts = <55>, <53>;
1055c40d493SJaedon Shin			interrupt-names = "upg_main", "upg_bsc";
1065c40d493SJaedon Shin		};
1075c40d493SJaedon Shin
108a2c510a2SJaedon Shin		upg_aon_irq0_intc: interrupt-controller@409480 {
1095c40d493SJaedon Shin			compatible = "brcm,bcm7120-l2-intc";
1105c40d493SJaedon Shin			reg = <0x409480 0x8>;
1115c40d493SJaedon Shin
1125c40d493SJaedon Shin			brcm,int-map-mask = <0x40>, <0x18000000>, <0x100000>;
1135c40d493SJaedon Shin			brcm,int-fwd-mask = <0>;
1145c40d493SJaedon Shin			brcm,irq-can-wake;
1155c40d493SJaedon Shin
1165c40d493SJaedon Shin			interrupt-controller;
1175c40d493SJaedon Shin			#interrupt-cells = <1>;
1185c40d493SJaedon Shin
1195c40d493SJaedon Shin			interrupt-parent = <&periph_intc>;
1205c40d493SJaedon Shin			interrupts = <56>, <54>, <59>;
1215c40d493SJaedon Shin			interrupt-names = "upg_main_aon", "upg_bsc_aon",
1225c40d493SJaedon Shin					  "upg_spi";
1238945e37eSKevin Cernekee		};
1248945e37eSKevin Cernekee
1258945e37eSKevin Cernekee		sun_top_ctrl: syscon@404000 {
1268945e37eSKevin Cernekee			compatible = "brcm,bcm7425-sun-top-ctrl", "syscon";
1278945e37eSKevin Cernekee			reg = <0x404000 0x51c>;
12825d6463eSMark Brown			native-endian;
1298945e37eSKevin Cernekee		};
1308945e37eSKevin Cernekee
1318945e37eSKevin Cernekee		reboot {
1328945e37eSKevin Cernekee			compatible = "brcm,brcmstb-reboot";
1338945e37eSKevin Cernekee			syscon = <&sun_top_ctrl 0x304 0x308>;
1348945e37eSKevin Cernekee		};
1358945e37eSKevin Cernekee
1368945e37eSKevin Cernekee		uart0: serial@406b00 {
1378945e37eSKevin Cernekee			compatible = "ns16550a";
1388945e37eSKevin Cernekee			reg = <0x406b00 0x20>;
1398945e37eSKevin Cernekee			reg-io-width = <0x4>;
1408945e37eSKevin Cernekee			reg-shift = <0x2>;
1418945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
1428945e37eSKevin Cernekee			interrupts = <61>;
1438945e37eSKevin Cernekee			clocks = <&uart_clk>;
1448945e37eSKevin Cernekee			status = "disabled";
1458945e37eSKevin Cernekee		};
1468945e37eSKevin Cernekee
1475c40d493SJaedon Shin		uart1: serial@406b40 {
1485c40d493SJaedon Shin			compatible = "ns16550a";
1495c40d493SJaedon Shin			reg = <0x406b40 0x20>;
1505c40d493SJaedon Shin			reg-io-width = <0x4>;
1515c40d493SJaedon Shin			reg-shift = <0x2>;
1525c40d493SJaedon Shin			interrupt-parent = <&periph_intc>;
1535c40d493SJaedon Shin			interrupts = <62>;
1545c40d493SJaedon Shin			clocks = <&uart_clk>;
1555c40d493SJaedon Shin			status = "disabled";
1565c40d493SJaedon Shin		};
1575c40d493SJaedon Shin
1585c40d493SJaedon Shin		uart2: serial@406b80 {
1595c40d493SJaedon Shin			compatible = "ns16550a";
1605c40d493SJaedon Shin			reg = <0x406b80 0x20>;
1615c40d493SJaedon Shin			reg-io-width = <0x4>;
1625c40d493SJaedon Shin			reg-shift = <0x2>;
1635c40d493SJaedon Shin			interrupt-parent = <&periph_intc>;
1645c40d493SJaedon Shin			interrupts = <63>;
1655c40d493SJaedon Shin			clocks = <&uart_clk>;
1665c40d493SJaedon Shin			status = "disabled";
1675c40d493SJaedon Shin		};
1685c40d493SJaedon Shin
1695c40d493SJaedon Shin		bsca: i2c@409180 {
1705c40d493SJaedon Shin		      clock-frequency = <390000>;
1715c40d493SJaedon Shin		      compatible = "brcm,brcmstb-i2c";
1725c40d493SJaedon Shin		      interrupt-parent = <&upg_aon_irq0_intc>;
1735c40d493SJaedon Shin		      reg = <0x409180 0x58>;
1745c40d493SJaedon Shin		      interrupts = <27>;
1755c40d493SJaedon Shin		      interrupt-names = "upg_bsca";
1765c40d493SJaedon Shin		      status = "disabled";
1775c40d493SJaedon Shin		};
1785c40d493SJaedon Shin
1795c40d493SJaedon Shin		bscb: i2c@409400 {
1805c40d493SJaedon Shin		      clock-frequency = <390000>;
1815c40d493SJaedon Shin		      compatible = "brcm,brcmstb-i2c";
1825c40d493SJaedon Shin		      interrupt-parent = <&upg_aon_irq0_intc>;
1835c40d493SJaedon Shin		      reg = <0x409400 0x58>;
1845c40d493SJaedon Shin		      interrupts = <28>;
1855c40d493SJaedon Shin		      interrupt-names = "upg_bscb";
1865c40d493SJaedon Shin		      status = "disabled";
1875c40d493SJaedon Shin		};
1885c40d493SJaedon Shin
1895c40d493SJaedon Shin		bscc: i2c@406200 {
1905c40d493SJaedon Shin		      clock-frequency = <390000>;
1915c40d493SJaedon Shin		      compatible = "brcm,brcmstb-i2c";
1925c40d493SJaedon Shin		      interrupt-parent = <&upg_irq0_intc>;
1935c40d493SJaedon Shin		      reg = <0x406200 0x58>;
1945c40d493SJaedon Shin		      interrupts = <24>;
1955c40d493SJaedon Shin		      interrupt-names = "upg_bscc";
1965c40d493SJaedon Shin		      status = "disabled";
1975c40d493SJaedon Shin		};
1985c40d493SJaedon Shin
1995c40d493SJaedon Shin		bscd: i2c@406280 {
2005c40d493SJaedon Shin		      clock-frequency = <390000>;
2015c40d493SJaedon Shin		      compatible = "brcm,brcmstb-i2c";
2025c40d493SJaedon Shin		      interrupt-parent = <&upg_irq0_intc>;
2035c40d493SJaedon Shin		      reg = <0x406280 0x58>;
2045c40d493SJaedon Shin		      interrupts = <25>;
2055c40d493SJaedon Shin		      interrupt-names = "upg_bscd";
2065c40d493SJaedon Shin		      status = "disabled";
2075c40d493SJaedon Shin		};
2085c40d493SJaedon Shin
2095c40d493SJaedon Shin		bsce: i2c@406300 {
2105c40d493SJaedon Shin		      clock-frequency = <390000>;
2115c40d493SJaedon Shin		      compatible = "brcm,brcmstb-i2c";
2125c40d493SJaedon Shin		      interrupt-parent = <&upg_irq0_intc>;
2135c40d493SJaedon Shin		      reg = <0x406300 0x58>;
2145c40d493SJaedon Shin		      interrupts = <26>;
2155c40d493SJaedon Shin		      interrupt-names = "upg_bsce";
2165c40d493SJaedon Shin		      status = "disabled";
2175c40d493SJaedon Shin		};
2185c40d493SJaedon Shin
2197bbe59ddSJaedon Shin		pwma: pwm@406580 {
2207bbe59ddSJaedon Shin			compatible = "brcm,bcm7038-pwm";
2217bbe59ddSJaedon Shin			reg = <0x406580 0x28>;
2227bbe59ddSJaedon Shin			#pwm-cells = <2>;
2237bbe59ddSJaedon Shin			clocks = <&upg_clk>;
2247bbe59ddSJaedon Shin			status = "disabled";
2257bbe59ddSJaedon Shin		};
2267bbe59ddSJaedon Shin
2277bbe59ddSJaedon Shin		pwmb: pwm@406800 {
2287bbe59ddSJaedon Shin			compatible = "brcm,bcm7038-pwm";
2297bbe59ddSJaedon Shin			reg = <0x406800 0x28>;
2307bbe59ddSJaedon Shin			#pwm-cells = <2>;
2317bbe59ddSJaedon Shin			clocks = <&upg_clk>;
2327bbe59ddSJaedon Shin			status = "disabled";
2337bbe59ddSJaedon Shin		};
2347bbe59ddSJaedon Shin
235b68c2575SJaedon Shin		watchdog: watchdog@4067e8 {
236b68c2575SJaedon Shin			clocks = <&upg_clk>;
237b68c2575SJaedon Shin			compatible = "brcm,bcm7038-wdt";
238b68c2575SJaedon Shin			reg = <0x4067e8 0x14>;
239b68c2575SJaedon Shin			status = "disabled";
240b68c2575SJaedon Shin		};
241b68c2575SJaedon Shin
242c707844dSJaedon Shin		aon_pm_l2_intc: interrupt-controller@408440 {
243c707844dSJaedon Shin			compatible = "brcm,l2-intc";
244c707844dSJaedon Shin			reg = <0x408440 0x30>;
245c707844dSJaedon Shin			interrupt-controller;
246c707844dSJaedon Shin			#interrupt-cells = <1>;
247c707844dSJaedon Shin			interrupt-parent = <&periph_intc>;
248c707844dSJaedon Shin			interrupts = <49>;
249c707844dSJaedon Shin			brcm,irq-can-wake;
250c707844dSJaedon Shin		};
251c707844dSJaedon Shin
252c7146a2bSJaedon Shin		aon_ctrl: syscon@408000 {
253c7146a2bSJaedon Shin			compatible = "brcm,brcmstb-aon-ctrl";
254c7146a2bSJaedon Shin			reg = <0x408000 0x100>, <0x408200 0x200>;
255c7146a2bSJaedon Shin			reg-names = "aon-ctrl", "aon-sram";
256c7146a2bSJaedon Shin		};
257c7146a2bSJaedon Shin
258c7146a2bSJaedon Shin		timers: timer@4067c0 {
259c7146a2bSJaedon Shin			compatible = "brcm,brcmstb-timers";
260c7146a2bSJaedon Shin			reg = <0x4067c0 0x40>;
261c7146a2bSJaedon Shin		};
262c7146a2bSJaedon Shin
263c707844dSJaedon Shin		upg_gio: gpio@406700 {
264c707844dSJaedon Shin			compatible = "brcm,brcmstb-gpio";
265c707844dSJaedon Shin			reg = <0x406700 0x80>;
266c707844dSJaedon Shin			#gpio-cells = <2>;
267c707844dSJaedon Shin			#interrupt-cells = <2>;
268c707844dSJaedon Shin			gpio-controller;
269c707844dSJaedon Shin			interrupt-controller;
270c707844dSJaedon Shin			interrupt-parent = <&upg_irq0_intc>;
271c707844dSJaedon Shin			interrupts = <6>;
272c707844dSJaedon Shin			brcm,gpio-bank-widths = <32 32 32 21>;
273c707844dSJaedon Shin		};
274c707844dSJaedon Shin
275c707844dSJaedon Shin		upg_gio_aon: gpio@4094c0 {
276c707844dSJaedon Shin			compatible = "brcm,brcmstb-gpio";
277c707844dSJaedon Shin			reg = <0x4094c0 0x40>;
278c707844dSJaedon Shin			#gpio-cells = <2>;
279c707844dSJaedon Shin			#interrupt-cells = <2>;
280c707844dSJaedon Shin			gpio-controller;
281c707844dSJaedon Shin			interrupt-controller;
282c707844dSJaedon Shin			interrupt-parent = <&upg_aon_irq0_intc>;
283c707844dSJaedon Shin			interrupts = <6>;
284c707844dSJaedon Shin			interrupts-extended = <&upg_aon_irq0_intc 6>,
285c707844dSJaedon Shin					      <&aon_pm_l2_intc 5>;
286c707844dSJaedon Shin			wakeup-source;
287c707844dSJaedon Shin			brcm,gpio-bank-widths = <18 4>;
288c707844dSJaedon Shin		};
289c707844dSJaedon Shin
2908945e37eSKevin Cernekee		enet0: ethernet@b80000 {
2918945e37eSKevin Cernekee			phy-mode = "internal";
2928945e37eSKevin Cernekee			phy-handle = <&phy1>;
2938945e37eSKevin Cernekee			mac-address = [ 00 10 18 36 23 1a ];
2948945e37eSKevin Cernekee			compatible = "brcm,genet-v3";
2958945e37eSKevin Cernekee			#address-cells = <0x1>;
2968945e37eSKevin Cernekee			#size-cells = <0x1>;
2978945e37eSKevin Cernekee			reg = <0xb80000 0x11c88>;
2988945e37eSKevin Cernekee			interrupts = <17>, <18>;
2998945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
3008945e37eSKevin Cernekee			status = "disabled";
3018945e37eSKevin Cernekee
3028945e37eSKevin Cernekee			mdio@e14 {
3038945e37eSKevin Cernekee				compatible = "brcm,genet-mdio-v3";
3048945e37eSKevin Cernekee				#address-cells = <0x1>;
3058945e37eSKevin Cernekee				#size-cells = <0x0>;
3068945e37eSKevin Cernekee				reg = <0xe14 0x8>;
3078945e37eSKevin Cernekee
3088945e37eSKevin Cernekee				phy1: ethernet-phy@1 {
3098945e37eSKevin Cernekee					max-speed = <100>;
3108945e37eSKevin Cernekee					reg = <0x1>;
3118945e37eSKevin Cernekee					compatible = "brcm,40nm-ephy",
3128945e37eSKevin Cernekee						"ethernet-phy-ieee802.3-c22";
3138945e37eSKevin Cernekee				};
3148945e37eSKevin Cernekee			};
3158945e37eSKevin Cernekee		};
3168945e37eSKevin Cernekee
3178945e37eSKevin Cernekee		ehci0: usb@480300 {
3188945e37eSKevin Cernekee			compatible = "brcm,bcm7425-ehci", "generic-ehci";
3198945e37eSKevin Cernekee			reg = <0x480300 0x100>;
3208945e37eSKevin Cernekee			native-endian;
3218945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
3228945e37eSKevin Cernekee			interrupts = <65>;
3238945e37eSKevin Cernekee			status = "disabled";
3248945e37eSKevin Cernekee		};
3258945e37eSKevin Cernekee
3268945e37eSKevin Cernekee		ohci0: usb@480400 {
3278945e37eSKevin Cernekee			compatible = "brcm,bcm7425-ohci", "generic-ohci";
3288945e37eSKevin Cernekee			reg = <0x480400 0x100>;
3298945e37eSKevin Cernekee			native-endian;
3308945e37eSKevin Cernekee			no-big-frame-no;
3318945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
3328945e37eSKevin Cernekee			interrupts = <67>;
3338945e37eSKevin Cernekee			status = "disabled";
3348945e37eSKevin Cernekee		};
3358945e37eSKevin Cernekee
3368945e37eSKevin Cernekee		ehci1: usb@480500 {
3378945e37eSKevin Cernekee			compatible = "brcm,bcm7425-ehci", "generic-ehci";
3388945e37eSKevin Cernekee			reg = <0x480500 0x100>;
3398945e37eSKevin Cernekee			native-endian;
3408945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
3418945e37eSKevin Cernekee			interrupts = <66>;
3428945e37eSKevin Cernekee			status = "disabled";
3438945e37eSKevin Cernekee		};
3448945e37eSKevin Cernekee
3458945e37eSKevin Cernekee		ohci1: usb@480600 {
3468945e37eSKevin Cernekee			compatible = "brcm,bcm7425-ohci", "generic-ohci";
3478945e37eSKevin Cernekee			reg = <0x480600 0x100>;
3488945e37eSKevin Cernekee			native-endian;
3498945e37eSKevin Cernekee			no-big-frame-no;
3508945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
3518945e37eSKevin Cernekee			interrupts = <68>;
3528945e37eSKevin Cernekee			status = "disabled";
3538945e37eSKevin Cernekee		};
3548945e37eSKevin Cernekee
3558945e37eSKevin Cernekee		ehci2: usb@490300 {
3568945e37eSKevin Cernekee			compatible = "brcm,bcm7425-ehci", "generic-ehci";
3578945e37eSKevin Cernekee			reg = <0x490300 0x100>;
3588945e37eSKevin Cernekee			native-endian;
3598945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
3608945e37eSKevin Cernekee			interrupts = <70>;
3618945e37eSKevin Cernekee			status = "disabled";
3628945e37eSKevin Cernekee		};
3638945e37eSKevin Cernekee
3648945e37eSKevin Cernekee		ohci2: usb@490400 {
3658945e37eSKevin Cernekee			compatible = "brcm,bcm7425-ohci", "generic-ohci";
3668945e37eSKevin Cernekee			reg = <0x490400 0x100>;
3678945e37eSKevin Cernekee			native-endian;
3688945e37eSKevin Cernekee			no-big-frame-no;
3698945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
3708945e37eSKevin Cernekee			interrupts = <72>;
3718945e37eSKevin Cernekee			status = "disabled";
3728945e37eSKevin Cernekee		};
3738945e37eSKevin Cernekee
3748945e37eSKevin Cernekee		ehci3: usb@490500 {
3758945e37eSKevin Cernekee			compatible = "brcm,bcm7425-ehci", "generic-ehci";
3768945e37eSKevin Cernekee			reg = <0x490500 0x100>;
3778945e37eSKevin Cernekee			native-endian;
3788945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
3798945e37eSKevin Cernekee			interrupts = <71>;
3808945e37eSKevin Cernekee			status = "disabled";
3818945e37eSKevin Cernekee		};
3828945e37eSKevin Cernekee
3838945e37eSKevin Cernekee		ohci3: usb@490600 {
3848945e37eSKevin Cernekee			compatible = "brcm,bcm7425-ohci", "generic-ohci";
3858945e37eSKevin Cernekee			reg = <0x490600 0x100>;
3868945e37eSKevin Cernekee			native-endian;
3878945e37eSKevin Cernekee			no-big-frame-no;
3888945e37eSKevin Cernekee			interrupt-parent = <&periph_intc>;
3898945e37eSKevin Cernekee			interrupts = <73>;
3908945e37eSKevin Cernekee			status = "disabled";
3918945e37eSKevin Cernekee		};
392ce6df637SJaedon Shin
393cfc8be04SJaedon Shin		hif_l2_intc: interrupt-controller@41a000 {
394cfc8be04SJaedon Shin			compatible = "brcm,l2-intc";
395cfc8be04SJaedon Shin			reg = <0x41a000 0x30>;
396cfc8be04SJaedon Shin			interrupt-controller;
397cfc8be04SJaedon Shin			#interrupt-cells = <1>;
398cfc8be04SJaedon Shin			interrupt-parent = <&periph_intc>;
399cfc8be04SJaedon Shin			interrupts = <24>;
400cfc8be04SJaedon Shin		};
401cfc8be04SJaedon Shin
402cfc8be04SJaedon Shin		nand: nand@41b800 {
403cfc8be04SJaedon Shin			compatible = "brcm,brcmnand-v5.0", "brcm,brcmnand";
404cfc8be04SJaedon Shin			#address-cells = <1>;
405cfc8be04SJaedon Shin			#size-cells = <0>;
406634088e2SKamal Dasu			reg-names = "nand", "flash-edu";
407634088e2SKamal Dasu			reg = <0x41b800 0x400>, <0x41bc00 0x24>;
408cfc8be04SJaedon Shin			interrupt-parent = <&hif_l2_intc>;
409cfc8be04SJaedon Shin			interrupts = <24>;
410cfc8be04SJaedon Shin			status = "disabled";
411cfc8be04SJaedon Shin		};
412cfc8be04SJaedon Shin
413ce6df637SJaedon Shin		sata: sata@181000 {
414ce6df637SJaedon Shin			compatible = "brcm,bcm7425-ahci", "brcm,sata3-ahci";
415ce6df637SJaedon Shin			reg-names = "ahci", "top-ctrl";
416ce6df637SJaedon Shin			reg = <0x181000 0xa9c>, <0x180020 0x1c>;
417ce6df637SJaedon Shin			interrupt-parent = <&periph_intc>;
41869ca2b81SJaedon Shin			interrupts = <41>;
419ce6df637SJaedon Shin			#address-cells = <1>;
420ce6df637SJaedon Shin			#size-cells = <0>;
421ce6df637SJaedon Shin			status = "disabled";
422ce6df637SJaedon Shin
423ce6df637SJaedon Shin			sata0: sata-port@0 {
424ce6df637SJaedon Shin				reg = <0>;
425ce6df637SJaedon Shin				phys = <&sata_phy0>;
426ce6df637SJaedon Shin			};
427ce6df637SJaedon Shin
428ce6df637SJaedon Shin			sata1: sata-port@1 {
429ce6df637SJaedon Shin				reg = <1>;
430ce6df637SJaedon Shin				phys = <&sata_phy1>;
431ce6df637SJaedon Shin			};
432ce6df637SJaedon Shin		};
433ce6df637SJaedon Shin
43469ca2b81SJaedon Shin		sata_phy: sata-phy@180100 {
435ce6df637SJaedon Shin			compatible = "brcm,bcm7425-sata-phy", "brcm,phy-sata3";
436ce6df637SJaedon Shin			reg = <0x180100 0x0eff>;
437ce6df637SJaedon Shin			reg-names = "phy";
438ce6df637SJaedon Shin			#address-cells = <1>;
439ce6df637SJaedon Shin			#size-cells = <0>;
440ce6df637SJaedon Shin			status = "disabled";
441ce6df637SJaedon Shin
442ce6df637SJaedon Shin			sata_phy0: sata-phy@0 {
443ce6df637SJaedon Shin				reg = <0>;
444ce6df637SJaedon Shin				#phy-cells = <0>;
445ce6df637SJaedon Shin			};
446ce6df637SJaedon Shin
447ce6df637SJaedon Shin			sata_phy1: sata-phy@1 {
448ce6df637SJaedon Shin				reg = <1>;
449ce6df637SJaedon Shin				#phy-cells = <0>;
450ce6df637SJaedon Shin			};
451ce6df637SJaedon Shin		};
452b2420e27SJaedon Shin
453b2420e27SJaedon Shin		sdhci0: sdhci@419000 {
454b2420e27SJaedon Shin			compatible = "brcm,bcm7425-sdhci";
455b2420e27SJaedon Shin			reg = <0x419000 0x100>;
456b2420e27SJaedon Shin			interrupt-parent = <&periph_intc>;
457b2420e27SJaedon Shin			interrupts = <43>;
458b2420e27SJaedon Shin			sd-uhs-sdr50;
459b2420e27SJaedon Shin			mmc-hs200-1_8v;
460b2420e27SJaedon Shin			status = "disabled";
461b2420e27SJaedon Shin		};
462b2420e27SJaedon Shin
463b2420e27SJaedon Shin		sdhci1: sdhci@419200 {
464b2420e27SJaedon Shin			compatible = "brcm,bcm7425-sdhci";
465b2420e27SJaedon Shin			reg = <0x419200 0x100>;
466b2420e27SJaedon Shin			interrupt-parent = <&periph_intc>;
467b2420e27SJaedon Shin			interrupts = <44>;
468b2420e27SJaedon Shin			sd-uhs-sdr50;
469b2420e27SJaedon Shin			mmc-hs200-1_8v;
470b2420e27SJaedon Shin			status = "disabled";
471b2420e27SJaedon Shin		};
472d783738cSJaedon Shin
473d783738cSJaedon Shin		spi_l2_intc: interrupt-controller@41ad00 {
474d783738cSJaedon Shin			compatible = "brcm,l2-intc";
475d783738cSJaedon Shin			reg = <0x41ad00 0x30>;
476d783738cSJaedon Shin			interrupt-controller;
477d783738cSJaedon Shin			#interrupt-cells = <1>;
478d783738cSJaedon Shin			interrupt-parent = <&periph_intc>;
479d783738cSJaedon Shin			interrupts = <25>;
480d783738cSJaedon Shin		};
481d783738cSJaedon Shin
482d783738cSJaedon Shin		qspi: spi@41c000 {
483d783738cSJaedon Shin			#address-cells = <0x1>;
484d783738cSJaedon Shin			#size-cells = <0x0>;
485d783738cSJaedon Shin			compatible = "brcm,spi-bcm-qspi",
486d783738cSJaedon Shin				     "brcm,spi-brcmstb-qspi";
487d783738cSJaedon Shin			clocks = <&upg_clk>;
488d783738cSJaedon Shin			reg = <0x419920 0x4 0x41c200 0x188 0x41c000 0x50>;
489d783738cSJaedon Shin			reg-names = "cs_reg", "hif_mspi", "bspi";
490d783738cSJaedon Shin			interrupts = <0x0 0x1 0x2 0x3 0x4 0x5 0x6>;
491d783738cSJaedon Shin			interrupt-parent = <&spi_l2_intc>;
492d783738cSJaedon Shin			interrupt-names = "spi_lr_fullness_reached",
493d783738cSJaedon Shin					  "spi_lr_session_aborted",
494d783738cSJaedon Shin					  "spi_lr_impatient",
495d783738cSJaedon Shin					  "spi_lr_session_done",
496d783738cSJaedon Shin					  "spi_lr_overread",
497d783738cSJaedon Shin					  "mspi_done",
498d783738cSJaedon Shin					  "mspi_halted";
499d783738cSJaedon Shin			status = "disabled";
500d783738cSJaedon Shin		};
501d783738cSJaedon Shin
502d783738cSJaedon Shin		mspi: spi@409200 {
503d783738cSJaedon Shin			#address-cells = <1>;
504d783738cSJaedon Shin			#size-cells = <0>;
505d783738cSJaedon Shin			compatible = "brcm,spi-bcm-qspi",
506d783738cSJaedon Shin				     "brcm,spi-brcmstb-mspi";
507d783738cSJaedon Shin			clocks = <&upg_clk>;
508d783738cSJaedon Shin			reg = <0x409200 0x180>;
509d783738cSJaedon Shin			reg-names = "mspi";
510d783738cSJaedon Shin			interrupts = <0x14>;
511d783738cSJaedon Shin			interrupt-parent = <&upg_aon_irq0_intc>;
512d783738cSJaedon Shin			interrupt-names = "mspi_done";
513d783738cSJaedon Shin			status = "disabled";
514d783738cSJaedon Shin		};
515e84442c1SJaedon Shin
516e84442c1SJaedon Shin		waketimer: waketimer@409580 {
517e84442c1SJaedon Shin			compatible = "brcm,brcmstb-waketimer";
518e84442c1SJaedon Shin			reg = <0x409580 0x14>;
519e84442c1SJaedon Shin			interrupts = <0x3>;
520e84442c1SJaedon Shin			interrupt-parent = <&aon_pm_l2_intc>;
521e84442c1SJaedon Shin			interrupt-names = "timer";
522e84442c1SJaedon Shin			clocks = <&upg_clk>;
523e84442c1SJaedon Shin			status = "disabled";
524e84442c1SJaedon Shin		};
5258945e37eSKevin Cernekee	};
526c7146a2bSJaedon Shin
527c7146a2bSJaedon Shin	memory_controllers {
528c7146a2bSJaedon Shin		compatible = "simple-bus";
529c7146a2bSJaedon Shin		ranges = <0x0 0x103b0000 0x1a000>;
530c7146a2bSJaedon Shin		#address-cells = <1>;
531c7146a2bSJaedon Shin		#size-cells = <1>;
532c7146a2bSJaedon Shin
533c7146a2bSJaedon Shin		memory-controller@0 {
534c7146a2bSJaedon Shin			compatible = "brcm,brcmstb-memc", "simple-bus";
535c7146a2bSJaedon Shin			ranges = <0x0 0x0 0xa000>;
536c7146a2bSJaedon Shin			#address-cells = <1>;
537c7146a2bSJaedon Shin			#size-cells = <1>;
538c7146a2bSJaedon Shin
539c7146a2bSJaedon Shin			memc-arb@1000 {
540c7146a2bSJaedon Shin				compatible = "brcm,brcmstb-memc-arb";
541c7146a2bSJaedon Shin				reg = <0x1000 0x248>;
542c7146a2bSJaedon Shin			};
543c7146a2bSJaedon Shin
544c7146a2bSJaedon Shin			memc-ddr@2000 {
545c7146a2bSJaedon Shin				compatible = "brcm,brcmstb-memc-ddr";
546c7146a2bSJaedon Shin				reg = <0x2000 0x300>;
547c7146a2bSJaedon Shin			};
548c7146a2bSJaedon Shin
549c7146a2bSJaedon Shin			ddr-phy@6000 {
550c7146a2bSJaedon Shin				compatible = "brcm,brcmstb-ddr-phy";
551c7146a2bSJaedon Shin				reg = <0x6000 0xc8>;
552c7146a2bSJaedon Shin			};
553c7146a2bSJaedon Shin
554c7146a2bSJaedon Shin			shimphy@8000 {
555c7146a2bSJaedon Shin				compatible = "brcm,brcmstb-ddr-shimphy";
556c7146a2bSJaedon Shin				reg = <0x8000 0x13c>;
557c7146a2bSJaedon Shin			};
558c7146a2bSJaedon Shin		};
559c7146a2bSJaedon Shin
560c7146a2bSJaedon Shin		memory-controller@1 {
561c7146a2bSJaedon Shin			compatible = "brcm,brcmstb-memc", "simple-bus";
562c7146a2bSJaedon Shin			ranges = <0x0 0x10000 0xa000>;
563c7146a2bSJaedon Shin			#address-cells = <1>;
564c7146a2bSJaedon Shin			#size-cells = <1>;
565c7146a2bSJaedon Shin
566c7146a2bSJaedon Shin			memc-arb@1000 {
567c7146a2bSJaedon Shin				compatible = "brcm,brcmstb-memc-arb";
568c7146a2bSJaedon Shin				reg = <0x1000 0x248>;
569c7146a2bSJaedon Shin			};
570c7146a2bSJaedon Shin
571c7146a2bSJaedon Shin			memc-ddr@2000 {
572c7146a2bSJaedon Shin				compatible = "brcm,brcmstb-memc-ddr";
573c7146a2bSJaedon Shin				reg = <0x2000 0x300>;
574c7146a2bSJaedon Shin			};
575c7146a2bSJaedon Shin
576c7146a2bSJaedon Shin			ddr-phy@6000 {
577c7146a2bSJaedon Shin				compatible = "brcm,brcmstb-ddr-phy";
578c7146a2bSJaedon Shin				reg = <0x6000 0xc8>;
579c7146a2bSJaedon Shin			};
580c7146a2bSJaedon Shin
581c7146a2bSJaedon Shin			shimphy@8000 {
582c7146a2bSJaedon Shin				compatible = "brcm,brcmstb-ddr-shimphy";
583c7146a2bSJaedon Shin				reg = <0x8000 0x13c>;
584c7146a2bSJaedon Shin			};
585c7146a2bSJaedon Shin		};
586c7146a2bSJaedon Shin	};
587*6fffb01eSJim Quinlan
588*6fffb01eSJim Quinlan	pcie_0: pcie@8b20000 {
589*6fffb01eSJim Quinlan		status = "disabled";
590*6fffb01eSJim Quinlan		compatible = "brcm,bcm7425-pcie";
591*6fffb01eSJim Quinlan
592*6fffb01eSJim Quinlan		ranges = <0x02000000 0x0 0xd0000000 0xd0000000 0x0 0x08000000
593*6fffb01eSJim Quinlan			  0x02000000 0x0 0xd8000000 0xd8000000 0x0 0x08000000
594*6fffb01eSJim Quinlan			  0x02000000 0x0 0xe0000000 0xe0000000 0x0 0x08000000
595*6fffb01eSJim Quinlan			  0x02000000 0x0 0xe8000000 0xe8000000 0x0 0x08000000>;
596*6fffb01eSJim Quinlan
597*6fffb01eSJim Quinlan		reg = <0x10410000 0x19310>;
598*6fffb01eSJim Quinlan		aspm-no-l0s;
599*6fffb01eSJim Quinlan		device_type = "pci";
600*6fffb01eSJim Quinlan		msi-controller;
601*6fffb01eSJim Quinlan		msi-parent = <&pcie_0>;
602*6fffb01eSJim Quinlan		#address-cells = <0x3>;
603*6fffb01eSJim Quinlan		#size-cells = <0x2>;
604*6fffb01eSJim Quinlan		bus-range = <0x0 0xff>;
605*6fffb01eSJim Quinlan		interrupt-map-mask = <0x0 0x0 0x0 0x7>;
606*6fffb01eSJim Quinlan		linux,pci-domain = <0x0>;
607*6fffb01eSJim Quinlan
608*6fffb01eSJim Quinlan		interrupt-parent = <&periph_intc>;
609*6fffb01eSJim Quinlan		interrupts = <37>, <37>;
610*6fffb01eSJim Quinlan		interrupt-names = "pcie", "msi";
611*6fffb01eSJim Quinlan		#interrupt-cells = <0x1>;
612*6fffb01eSJim Quinlan		interrupt-map = <0 0 0 1 &periph_intc 0x21
613*6fffb01eSJim Quinlan				 0 0 0 1 &periph_intc 0x22
614*6fffb01eSJim Quinlan				 0 0 0 1 &periph_intc 0x23
615*6fffb01eSJim Quinlan				 0 0 0 1 &periph_intc 0x24>;
616*6fffb01eSJim Quinlan	};
6178945e37eSKevin Cernekee};
618