1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 27c99df64SGreg Ungerer /****************************************************************************/ 37c99df64SGreg Ungerer 47c99df64SGreg Ungerer /* 56eac4027SGreg Ungerer * m53xxsim.h -- ColdFire 5329 registers 67c99df64SGreg Ungerer */ 77c99df64SGreg Ungerer 87c99df64SGreg Ungerer /****************************************************************************/ 96eac4027SGreg Ungerer #ifndef m53xxsim_h 106eac4027SGreg Ungerer #define m53xxsim_h 117c99df64SGreg Ungerer /****************************************************************************/ 127c99df64SGreg Ungerer 136eac4027SGreg Ungerer #define CPU_NAME "COLDFIRE(m53xx)" 14733f31b7SGreg Ungerer #define CPU_INSTR_PER_JIFFY 3 15ce3de78aSGreg Ungerer #define MCF_BUSCLK (MCF_CLK / 3) 167fc82b65SGreg Ungerer 17278c2cbdSGreg Ungerer #include <asm/m53xxacr.h> 18278c2cbdSGreg Ungerer 197c99df64SGreg Ungerer #define MCFINT_VECBASE 64 207c99df64SGreg Ungerer #define MCFINT_UART0 26 /* Interrupt number for UART0 */ 217c99df64SGreg Ungerer #define MCFINT_UART1 27 /* Interrupt number for UART1 */ 22e2545b65SGreg Ungerer #define MCFINT_UART2 28 /* Interrupt number for UART2 */ 232d24b532SSteven King #define MCFINT_I2C0 30 /* Interrupt number for I2C */ 2491d60417SSteven King #define MCFINT_QSPI 31 /* Interrupt number for QSPI */ 2550469547SGreg Ungerer #define MCFINT_FECRX0 36 /* Interrupt number for FEC */ 2650469547SGreg Ungerer #define MCFINT_FECTX0 40 /* Interrupt number for FEC */ 2750469547SGreg Ungerer #define MCFINT_FECENTC0 42 /* Interrupt number for FEC */ 287c99df64SGreg Ungerer 2935b7cf22SGreg Ungerer #define MCF_IRQ_UART0 (MCFINT_VECBASE + MCFINT_UART0) 3035b7cf22SGreg Ungerer #define MCF_IRQ_UART1 (MCFINT_VECBASE + MCFINT_UART1) 3135b7cf22SGreg Ungerer #define MCF_IRQ_UART2 (MCFINT_VECBASE + MCFINT_UART2) 3235b7cf22SGreg Ungerer 3350469547SGreg Ungerer #define MCF_IRQ_FECRX0 (MCFINT_VECBASE + MCFINT_FECRX0) 3450469547SGreg Ungerer #define MCF_IRQ_FECTX0 (MCFINT_VECBASE + MCFINT_FECTX0) 3550469547SGreg Ungerer #define MCF_IRQ_FECENTC0 (MCFINT_VECBASE + MCFINT_FECENTC0) 3650469547SGreg Ungerer 372d24b532SSteven King #define MCF_IRQ_I2C0 (MCFINT_VECBASE + MCFINT_I2C0) 38ed8a2798SGreg Ungerer #define MCF_IRQ_QSPI (MCFINT_VECBASE + MCFINT_QSPI) 39ed8a2798SGreg Ungerer 406d8a1393SGreg Ungerer #define MCF_WTM_WCR 0xFC098000 417c99df64SGreg Ungerer 427c99df64SGreg Ungerer /* 437c99df64SGreg Ungerer * Define the 532x SIM register set addresses. 447c99df64SGreg Ungerer */ 457c99df64SGreg Ungerer #define MCFSIM_IPRL 0xFC048004 467c99df64SGreg Ungerer #define MCFSIM_IPRH 0xFC048000 477c99df64SGreg Ungerer #define MCFSIM_IPR MCFSIM_IPRL 487c99df64SGreg Ungerer #define MCFSIM_IMRL 0xFC04800C 497c99df64SGreg Ungerer #define MCFSIM_IMRH 0xFC048008 507c99df64SGreg Ungerer #define MCFSIM_IMR MCFSIM_IMRL 517c99df64SGreg Ungerer #define MCFSIM_ICR0 0xFC048040 527c99df64SGreg Ungerer #define MCFSIM_ICR1 0xFC048041 537c99df64SGreg Ungerer #define MCFSIM_ICR2 0xFC048042 547c99df64SGreg Ungerer #define MCFSIM_ICR3 0xFC048043 557c99df64SGreg Ungerer #define MCFSIM_ICR4 0xFC048044 567c99df64SGreg Ungerer #define MCFSIM_ICR5 0xFC048045 577c99df64SGreg Ungerer #define MCFSIM_ICR6 0xFC048046 587c99df64SGreg Ungerer #define MCFSIM_ICR7 0xFC048047 597c99df64SGreg Ungerer #define MCFSIM_ICR8 0xFC048048 607c99df64SGreg Ungerer #define MCFSIM_ICR9 0xFC048049 617c99df64SGreg Ungerer #define MCFSIM_ICR10 0xFC04804A 627c99df64SGreg Ungerer #define MCFSIM_ICR11 0xFC04804B 637c99df64SGreg Ungerer 647c99df64SGreg Ungerer /* 657c99df64SGreg Ungerer * Some symbol defines for the above... 667c99df64SGreg Ungerer */ 677c99df64SGreg Ungerer #define MCFSIM_SWDICR MCFSIM_ICR0 /* Watchdog timer ICR */ 687c99df64SGreg Ungerer #define MCFSIM_TIMER1ICR MCFSIM_ICR1 /* Timer 1 ICR */ 697c99df64SGreg Ungerer #define MCFSIM_TIMER2ICR MCFSIM_ICR2 /* Timer 2 ICR */ 707c99df64SGreg Ungerer #define MCFSIM_UART1ICR MCFSIM_ICR4 /* UART 1 ICR */ 717c99df64SGreg Ungerer #define MCFSIM_UART2ICR MCFSIM_ICR5 /* UART 2 ICR */ 727c99df64SGreg Ungerer #define MCFSIM_DMA0ICR MCFSIM_ICR6 /* DMA 0 ICR */ 737c99df64SGreg Ungerer #define MCFSIM_DMA1ICR MCFSIM_ICR7 /* DMA 1 ICR */ 747c99df64SGreg Ungerer #define MCFSIM_DMA2ICR MCFSIM_ICR8 /* DMA 2 ICR */ 757c99df64SGreg Ungerer #define MCFSIM_DMA3ICR MCFSIM_ICR9 /* DMA 3 ICR */ 767c99df64SGreg Ungerer 777c99df64SGreg Ungerer 78277c5e3eSGreg Ungerer #define MCFINTC0_SIMR 0xFC04801C 79277c5e3eSGreg Ungerer #define MCFINTC0_CIMR 0xFC04801D 80277c5e3eSGreg Ungerer #define MCFINTC0_ICR0 0xFC048040 81277c5e3eSGreg Ungerer #define MCFINTC1_SIMR 0xFC04C01C 82277c5e3eSGreg Ungerer #define MCFINTC1_CIMR 0xFC04C01D 83277c5e3eSGreg Ungerer #define MCFINTC1_ICR0 0xFC04C040 8432234328SSteven King #define MCFINTC2_SIMR (0) 8532234328SSteven King #define MCFINTC2_CIMR (0) 8632234328SSteven King #define MCFINTC2_ICR0 (0) 877c99df64SGreg Ungerer 887c99df64SGreg Ungerer #define MCFSIM_ICR_TIMER1 (0xFC048040+32) 897c99df64SGreg Ungerer #define MCFSIM_ICR_TIMER2 (0xFC048040+33) 907c99df64SGreg Ungerer 91f6a66276SGreg Ungerer /* 92f6a66276SGreg Ungerer * Define system peripheral IRQ usage. 93f6a66276SGreg Ungerer */ 94f6a66276SGreg Ungerer #define MCF_IRQ_TIMER (64 + 32) /* Timer0 */ 95f6a66276SGreg Ungerer #define MCF_IRQ_PROFILER (64 + 33) /* Timer1 */ 967c99df64SGreg Ungerer 977c99df64SGreg Ungerer /* 9857015421SGreg Ungerer * UART module. 9957015421SGreg Ungerer */ 10035b7cf22SGreg Ungerer #define MCFUART_BASE0 0xFC060000 /* Base address of UART1 */ 10135b7cf22SGreg Ungerer #define MCFUART_BASE1 0xFC064000 /* Base address of UART2 */ 10235b7cf22SGreg Ungerer #define MCFUART_BASE2 0xFC068000 /* Base address of UART3 */ 10357015421SGreg Ungerer 10458f0ac98SGreg Ungerer /* 10550469547SGreg Ungerer * FEC module. 10650469547SGreg Ungerer */ 10750469547SGreg Ungerer #define MCFFEC_BASE0 0xFC030000 /* Base address of FEC0 */ 10850469547SGreg Ungerer #define MCFFEC_SIZE0 0x800 /* Size of FEC0 region */ 10950469547SGreg Ungerer 11050469547SGreg Ungerer /* 111ed8a2798SGreg Ungerer * QSPI module. 112ed8a2798SGreg Ungerer */ 11342feae20SGreg Ungerer #define MCFQSPI_BASE 0xFC05C000 /* Base address of QSPI */ 114ed8a2798SGreg Ungerer #define MCFQSPI_SIZE 0x40 /* Size of QSPI region */ 115ed8a2798SGreg Ungerer 116ed8a2798SGreg Ungerer #define MCFQSPI_CS0 84 117ed8a2798SGreg Ungerer #define MCFQSPI_CS1 85 118ed8a2798SGreg Ungerer #define MCFQSPI_CS2 86 119ed8a2798SGreg Ungerer 120ed8a2798SGreg Ungerer /* 12158f0ac98SGreg Ungerer * Timer module. 12258f0ac98SGreg Ungerer */ 12358f0ac98SGreg Ungerer #define MCFTIMER_BASE1 0xFC070000 /* Base address of TIMER1 */ 12458f0ac98SGreg Ungerer #define MCFTIMER_BASE2 0xFC074000 /* Base address of TIMER2 */ 12558f0ac98SGreg Ungerer #define MCFTIMER_BASE3 0xFC078000 /* Base address of TIMER3 */ 12658f0ac98SGreg Ungerer #define MCFTIMER_BASE4 0xFC07C000 /* Base address of TIMER4 */ 12758f0ac98SGreg Ungerer 1287c99df64SGreg Ungerer /********************************************************************* 1297c99df64SGreg Ungerer * 130384feb91SGreg Ungerer * Reset Controller Module 131384feb91SGreg Ungerer * 132384feb91SGreg Ungerer *********************************************************************/ 133384feb91SGreg Ungerer 134384feb91SGreg Ungerer #define MCF_RCR 0xFC0A0000 135384feb91SGreg Ungerer #define MCF_RSR 0xFC0A0001 136384feb91SGreg Ungerer 137384feb91SGreg Ungerer #define MCF_RCR_SWRESET 0x80 /* Software reset bit */ 138384feb91SGreg Ungerer #define MCF_RCR_FRCSTOUT 0x40 /* Force external reset */ 139384feb91SGreg Ungerer 14012ce4c1fSSteven King 14112ce4c1fSSteven King /* 14212ce4c1fSSteven King * Power Management 14312ce4c1fSSteven King */ 14412ce4c1fSSteven King #define MCFPM_WCR 0xfc040013 14512ce4c1fSSteven King #define MCFPM_PPMSR0 0xfc04002c 14612ce4c1fSSteven King #define MCFPM_PPMCR0 0xfc04002d 14712ce4c1fSSteven King #define MCFPM_PPMSR1 0xfc04002e 14812ce4c1fSSteven King #define MCFPM_PPMCR1 0xfc04002f 14912ce4c1fSSteven King #define MCFPM_PPMHR0 0xfc040030 15012ce4c1fSSteven King #define MCFPM_PPMLR0 0xfc040034 15112ce4c1fSSteven King #define MCFPM_PPMHR1 0xfc040038 15212ce4c1fSSteven King #define MCFPM_LPCR 0xec090007 15312ce4c1fSSteven King 1547c99df64SGreg Ungerer /* 1557c99df64SGreg Ungerer * The M5329EVB board needs a help getting its devices initialized 1567c99df64SGreg Ungerer * at kernel start time if dBUG doesn't set it up (for example 1577c99df64SGreg Ungerer * it is not used), so we need to do it manually. 1587c99df64SGreg Ungerer */ 1597c99df64SGreg Ungerer #ifdef __ASSEMBLER__ 1607c99df64SGreg Ungerer .macro m5329EVB_setup 1617c99df64SGreg Ungerer movel #0xFC098000, %a7 1627c99df64SGreg Ungerer movel #0x0, (%a7) 1637c99df64SGreg Ungerer #define CORE_SRAM 0x80000000 1647c99df64SGreg Ungerer #define CORE_SRAM_SIZE 0x8000 1657c99df64SGreg Ungerer movel #CORE_SRAM, %d0 1667c99df64SGreg Ungerer addl #0x221, %d0 1677c99df64SGreg Ungerer movec %d0,%RAMBAR1 1687c99df64SGreg Ungerer movel #CORE_SRAM, %sp 1697c99df64SGreg Ungerer addl #CORE_SRAM_SIZE, %sp 1707c99df64SGreg Ungerer jsr sysinit 1717c99df64SGreg Ungerer .endm 1727c99df64SGreg Ungerer #define PLATFORM_SETUP m5329EVB_setup 1737c99df64SGreg Ungerer 1747c99df64SGreg Ungerer #endif /* __ASSEMBLER__ */ 1757c99df64SGreg Ungerer 1767c99df64SGreg Ungerer /********************************************************************* 1777c99df64SGreg Ungerer * 1787c99df64SGreg Ungerer * Chip Configuration Module (CCM) 1797c99df64SGreg Ungerer * 1807c99df64SGreg Ungerer *********************************************************************/ 1817c99df64SGreg Ungerer 1827c99df64SGreg Ungerer /* Register read/write macros */ 1836d8a1393SGreg Ungerer #define MCF_CCM_CCR 0xFC0A0004 1846d8a1393SGreg Ungerer #define MCF_CCM_RCON 0xFC0A0008 1856d8a1393SGreg Ungerer #define MCF_CCM_CIR 0xFC0A000A 1866d8a1393SGreg Ungerer #define MCF_CCM_MISCCR 0xFC0A0010 1876d8a1393SGreg Ungerer #define MCF_CCM_CDR 0xFC0A0012 1886d8a1393SGreg Ungerer #define MCF_CCM_UHCSR 0xFC0A0014 1896d8a1393SGreg Ungerer #define MCF_CCM_UOCSR 0xFC0A0016 1907c99df64SGreg Ungerer 1917c99df64SGreg Ungerer /* Bit definitions and macros for MCF_CCM_CCR */ 1927c99df64SGreg Ungerer #define MCF_CCM_CCR_RESERVED (0x0001) 1937c99df64SGreg Ungerer #define MCF_CCM_CCR_PLL_MODE (0x0003) 1947c99df64SGreg Ungerer #define MCF_CCM_CCR_OSC_MODE (0x0005) 1957c99df64SGreg Ungerer #define MCF_CCM_CCR_BOOTPS(x) (((x)&0x0003)<<3|0x0001) 1967c99df64SGreg Ungerer #define MCF_CCM_CCR_LOAD (0x0021) 1977c99df64SGreg Ungerer #define MCF_CCM_CCR_LIMP (0x0041) 1987c99df64SGreg Ungerer #define MCF_CCM_CCR_CSC(x) (((x)&0x0003)<<8|0x0001) 1997c99df64SGreg Ungerer 2007c99df64SGreg Ungerer /* Bit definitions and macros for MCF_CCM_RCON */ 2017c99df64SGreg Ungerer #define MCF_CCM_RCON_RESERVED (0x0001) 2027c99df64SGreg Ungerer #define MCF_CCM_RCON_PLL_MODE (0x0003) 2037c99df64SGreg Ungerer #define MCF_CCM_RCON_OSC_MODE (0x0005) 2047c99df64SGreg Ungerer #define MCF_CCM_RCON_BOOTPS(x) (((x)&0x0003)<<3|0x0001) 2057c99df64SGreg Ungerer #define MCF_CCM_RCON_LOAD (0x0021) 2067c99df64SGreg Ungerer #define MCF_CCM_RCON_LIMP (0x0041) 2077c99df64SGreg Ungerer #define MCF_CCM_RCON_CSC(x) (((x)&0x0003)<<8|0x0001) 2087c99df64SGreg Ungerer 2097c99df64SGreg Ungerer /* Bit definitions and macros for MCF_CCM_CIR */ 2107c99df64SGreg Ungerer #define MCF_CCM_CIR_PRN(x) (((x)&0x003F)<<0) 2117c99df64SGreg Ungerer #define MCF_CCM_CIR_PIN(x) (((x)&0x03FF)<<6) 2127c99df64SGreg Ungerer 2137c99df64SGreg Ungerer /* Bit definitions and macros for MCF_CCM_MISCCR */ 2147c99df64SGreg Ungerer #define MCF_CCM_MISCCR_USBSRC (0x0001) 2157c99df64SGreg Ungerer #define MCF_CCM_MISCCR_USBDIV (0x0002) 2167c99df64SGreg Ungerer #define MCF_CCM_MISCCR_SSI_SRC (0x0010) 2177c99df64SGreg Ungerer #define MCF_CCM_MISCCR_TIM_DMA (0x0020) 2187c99df64SGreg Ungerer #define MCF_CCM_MISCCR_SSI_PUS (0x0040) 2197c99df64SGreg Ungerer #define MCF_CCM_MISCCR_SSI_PUE (0x0080) 2207c99df64SGreg Ungerer #define MCF_CCM_MISCCR_LCD_CHEN (0x0100) 2217c99df64SGreg Ungerer #define MCF_CCM_MISCCR_LIMP (0x1000) 2227c99df64SGreg Ungerer #define MCF_CCM_MISCCR_PLL_LOCK (0x2000) 2237c99df64SGreg Ungerer 2247c99df64SGreg Ungerer /* Bit definitions and macros for MCF_CCM_CDR */ 2257c99df64SGreg Ungerer #define MCF_CCM_CDR_SSIDIV(x) (((x)&0x000F)<<0) 2267c99df64SGreg Ungerer #define MCF_CCM_CDR_LPDIV(x) (((x)&0x000F)<<8) 2277c99df64SGreg Ungerer 2287c99df64SGreg Ungerer /* Bit definitions and macros for MCF_CCM_UHCSR */ 2297c99df64SGreg Ungerer #define MCF_CCM_UHCSR_XPDE (0x0001) 2307c99df64SGreg Ungerer #define MCF_CCM_UHCSR_UHMIE (0x0002) 2317c99df64SGreg Ungerer #define MCF_CCM_UHCSR_WKUP (0x0004) 2327c99df64SGreg Ungerer #define MCF_CCM_UHCSR_PORTIND(x) (((x)&0x0003)<<14) 2337c99df64SGreg Ungerer 2347c99df64SGreg Ungerer /* Bit definitions and macros for MCF_CCM_UOCSR */ 2357c99df64SGreg Ungerer #define MCF_CCM_UOCSR_XPDE (0x0001) 2367c99df64SGreg Ungerer #define MCF_CCM_UOCSR_UOMIE (0x0002) 2377c99df64SGreg Ungerer #define MCF_CCM_UOCSR_WKUP (0x0004) 2387c99df64SGreg Ungerer #define MCF_CCM_UOCSR_PWRFLT (0x0008) 2397c99df64SGreg Ungerer #define MCF_CCM_UOCSR_SEND (0x0010) 2407c99df64SGreg Ungerer #define MCF_CCM_UOCSR_VVLD (0x0020) 2417c99df64SGreg Ungerer #define MCF_CCM_UOCSR_BVLD (0x0040) 2427c99df64SGreg Ungerer #define MCF_CCM_UOCSR_AVLD (0x0080) 2437c99df64SGreg Ungerer #define MCF_CCM_UOCSR_DPPU (0x0100) 2447c99df64SGreg Ungerer #define MCF_CCM_UOCSR_DCR_VBUS (0x0200) 2457c99df64SGreg Ungerer #define MCF_CCM_UOCSR_CRG_VBUS (0x0400) 2467c99df64SGreg Ungerer #define MCF_CCM_UOCSR_DRV_VBUS (0x0800) 2477c99df64SGreg Ungerer #define MCF_CCM_UOCSR_DMPD (0x1000) 2487c99df64SGreg Ungerer #define MCF_CCM_UOCSR_DPPD (0x2000) 2497c99df64SGreg Ungerer #define MCF_CCM_UOCSR_PORTIND(x) (((x)&0x0003)<<14) 2507c99df64SGreg Ungerer 2517c99df64SGreg Ungerer /********************************************************************* 2527c99df64SGreg Ungerer * 2537c99df64SGreg Ungerer * FlexBus Chip Selects (FBCS) 2547c99df64SGreg Ungerer * 2557c99df64SGreg Ungerer *********************************************************************/ 2567c99df64SGreg Ungerer 2577c99df64SGreg Ungerer /* Register read/write macros */ 2586d8a1393SGreg Ungerer #define MCF_FBCS0_CSAR 0xFC008000 2596d8a1393SGreg Ungerer #define MCF_FBCS0_CSMR 0xFC008004 2606d8a1393SGreg Ungerer #define MCF_FBCS0_CSCR 0xFC008008 2616d8a1393SGreg Ungerer #define MCF_FBCS1_CSAR 0xFC00800C 2626d8a1393SGreg Ungerer #define MCF_FBCS1_CSMR 0xFC008010 2636d8a1393SGreg Ungerer #define MCF_FBCS1_CSCR 0xFC008014 2646d8a1393SGreg Ungerer #define MCF_FBCS2_CSAR 0xFC008018 2656d8a1393SGreg Ungerer #define MCF_FBCS2_CSMR 0xFC00801C 2666d8a1393SGreg Ungerer #define MCF_FBCS2_CSCR 0xFC008020 2676d8a1393SGreg Ungerer #define MCF_FBCS3_CSAR 0xFC008024 2686d8a1393SGreg Ungerer #define MCF_FBCS3_CSMR 0xFC008028 2696d8a1393SGreg Ungerer #define MCF_FBCS3_CSCR 0xFC00802C 2706d8a1393SGreg Ungerer #define MCF_FBCS4_CSAR 0xFC008030 2716d8a1393SGreg Ungerer #define MCF_FBCS4_CSMR 0xFC008034 2726d8a1393SGreg Ungerer #define MCF_FBCS4_CSCR 0xFC008038 2736d8a1393SGreg Ungerer #define MCF_FBCS5_CSAR 0xFC00803C 2746d8a1393SGreg Ungerer #define MCF_FBCS5_CSMR 0xFC008040 2756d8a1393SGreg Ungerer #define MCF_FBCS5_CSCR 0xFC008044 2767c99df64SGreg Ungerer 2777c99df64SGreg Ungerer /* Bit definitions and macros for MCF_FBCS_CSAR */ 2787c99df64SGreg Ungerer #define MCF_FBCS_CSAR_BA(x) ((x)&0xFFFF0000) 2797c99df64SGreg Ungerer 2807c99df64SGreg Ungerer /* Bit definitions and macros for MCF_FBCS_CSMR */ 2817c99df64SGreg Ungerer #define MCF_FBCS_CSMR_V (0x00000001) 2827c99df64SGreg Ungerer #define MCF_FBCS_CSMR_WP (0x00000100) 2837c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM(x) (((x)&0x0000FFFF)<<16) 2847c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_4G (0xFFFF0000) 2857c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_2G (0x7FFF0000) 2867c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_1G (0x3FFF0000) 2877c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_1024M (0x3FFF0000) 2887c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_512M (0x1FFF0000) 2897c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_256M (0x0FFF0000) 2907c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_128M (0x07FF0000) 2917c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_64M (0x03FF0000) 2927c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_32M (0x01FF0000) 2937c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_16M (0x00FF0000) 2947c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_8M (0x007F0000) 2957c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_4M (0x003F0000) 2967c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_2M (0x001F0000) 2977c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_1M (0x000F0000) 2987c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_1024K (0x000F0000) 2997c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_512K (0x00070000) 3007c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_256K (0x00030000) 3017c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_128K (0x00010000) 3027c99df64SGreg Ungerer #define MCF_FBCS_CSMR_BAM_64K (0x00000000) 3037c99df64SGreg Ungerer 3047c99df64SGreg Ungerer /* Bit definitions and macros for MCF_FBCS_CSCR */ 3057c99df64SGreg Ungerer #define MCF_FBCS_CSCR_BSTW (0x00000008) 3067c99df64SGreg Ungerer #define MCF_FBCS_CSCR_BSTR (0x00000010) 3077c99df64SGreg Ungerer #define MCF_FBCS_CSCR_BEM (0x00000020) 3087c99df64SGreg Ungerer #define MCF_FBCS_CSCR_PS(x) (((x)&0x00000003)<<6) 3097c99df64SGreg Ungerer #define MCF_FBCS_CSCR_AA (0x00000100) 3107c99df64SGreg Ungerer #define MCF_FBCS_CSCR_SBM (0x00000200) 3117c99df64SGreg Ungerer #define MCF_FBCS_CSCR_WS(x) (((x)&0x0000003F)<<10) 3127c99df64SGreg Ungerer #define MCF_FBCS_CSCR_WRAH(x) (((x)&0x00000003)<<16) 3137c99df64SGreg Ungerer #define MCF_FBCS_CSCR_RDAH(x) (((x)&0x00000003)<<18) 3147c99df64SGreg Ungerer #define MCF_FBCS_CSCR_ASET(x) (((x)&0x00000003)<<20) 3157c99df64SGreg Ungerer #define MCF_FBCS_CSCR_SWSEN (0x00800000) 3167c99df64SGreg Ungerer #define MCF_FBCS_CSCR_SWS(x) (((x)&0x0000003F)<<26) 3177c99df64SGreg Ungerer #define MCF_FBCS_CSCR_PS_8 (0x0040) 3187c99df64SGreg Ungerer #define MCF_FBCS_CSCR_PS_16 (0x0080) 3197c99df64SGreg Ungerer #define MCF_FBCS_CSCR_PS_32 (0x0000) 3207c99df64SGreg Ungerer 3217c99df64SGreg Ungerer /********************************************************************* 3227c99df64SGreg Ungerer * 3237c99df64SGreg Ungerer * General Purpose I/O (GPIO) 3247c99df64SGreg Ungerer * 3257c99df64SGreg Ungerer *********************************************************************/ 3267c99df64SGreg Ungerer 3277c99df64SGreg Ungerer /* Register read/write macros */ 3287846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_FECH (0xFC0A4000) 3297846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_FECL (0xFC0A4001) 3307846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_SSI (0xFC0A4002) 3317846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_BUSCTL (0xFC0A4003) 3327846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_BE (0xFC0A4004) 3337846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_CS (0xFC0A4005) 3347846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_PWM (0xFC0A4006) 3357846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_FECI2C (0xFC0A4007) 3367846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_UART (0xFC0A4009) 3377846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_QSPI (0xFC0A400A) 3387846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_TIMER (0xFC0A400B) 3397846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_LCDDATAH (0xFC0A400D) 3407846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_LCDDATAM (0xFC0A400E) 3417846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_LCDDATAL (0xFC0A400F) 3427846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_LCDCTLH (0xFC0A4010) 3437846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR_LCDCTLL (0xFC0A4011) 3447846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_FECH (0xFC0A4014) 3457846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_FECL (0xFC0A4015) 3467846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_SSI (0xFC0A4016) 3477846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_BUSCTL (0xFC0A4017) 3487846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_BE (0xFC0A4018) 3497846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_CS (0xFC0A4019) 3507846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_PWM (0xFC0A401A) 3517846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_FECI2C (0xFC0A401B) 3527846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_UART (0xFC0A401C) 3537846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_QSPI (0xFC0A401E) 3547846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_TIMER (0xFC0A401F) 3557846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_LCDDATAH (0xFC0A4021) 3567846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_LCDDATAM (0xFC0A4022) 3577846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_LCDDATAL (0xFC0A4023) 3587846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_LCDCTLH (0xFC0A4024) 3597846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR_LCDCTLL (0xFC0A4025) 3607846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_FECH (0xFC0A4028) 3617846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_FECL (0xFC0A4029) 3627846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_SSI (0xFC0A402A) 3637846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_BUSCTL (0xFC0A402B) 3647846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_BE (0xFC0A402C) 3657846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_CS (0xFC0A402D) 3667846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_PWM (0xFC0A402E) 3677846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_FECI2C (0xFC0A402F) 3687846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_UART (0xFC0A4031) 3697846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_QSPI (0xFC0A4032) 3707846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_TIMER (0xFC0A4033) 3717846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_LCDDATAH (0xFC0A4035) 3727846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_LCDDATAM (0xFC0A4036) 3737846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_LCDDATAL (0xFC0A4037) 3747846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_LCDCTLH (0xFC0A4038) 3757846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDSDR_LCDCTLL (0xFC0A4039) 3767846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_FECH (0xFC0A403C) 3777846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_FECL (0xFC0A403D) 3787846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_SSI (0xFC0A403E) 3797846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_BUSCTL (0xFC0A403F) 3807846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_BE (0xFC0A4040) 3817846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_CS (0xFC0A4041) 3827846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_PWM (0xFC0A4042) 3837846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_FECI2C (0xFC0A4043) 3847846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_UART (0xFC0A4045) 3857846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_QSPI (0xFC0A4046) 3867846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_TIMER (0xFC0A4047) 3877846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_LCDDATAH (0xFC0A4049) 3887846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_LCDDATAM (0xFC0A404A) 3897846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_LCDDATAL (0xFC0A404B) 3907846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_LCDCTLH (0xFC0A404C) 3917846fe80Ssfking@fdwdc.com #define MCFGPIO_PCLRR_LCDCTLL (0xFC0A404D) 392e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_FEC (0xFC0A4050) 393e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_PWM (0xFC0A4051) 394e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_BUSCTL (0xFC0A4052) 395e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_FECI2C (0xFC0A4053) 396e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_BE (0xFC0A4054) 397e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_CS (0xFC0A4055) 398e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_SSI (0xFC0A4056) 399e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_UART (0xFC0A4058) 400e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_QSPI (0xFC0A405A) 401e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_TIMER (0xFC0A405C) 402e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_LCDDATA (0xFC0A405D) 403e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_LCDCTL (0xFC0A405E) 404e4c2b9beSGreg Ungerer #define MCFGPIO_PAR_IRQ (0xFC0A4060) 405e4c2b9beSGreg Ungerer #define MCFGPIO_MSCR_FLEXBUS (0xFC0A4064) 406e4c2b9beSGreg Ungerer #define MCFGPIO_MSCR_SDRAM (0xFC0A4065) 407e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_I2C (0xFC0A4068) 408e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_PWM (0xFC0A4069) 409e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_FEC (0xFC0A406A) 410e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_UART (0xFC0A406B) 411e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_QSPI (0xFC0A406C) 412e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_TIMER (0xFC0A406D) 413e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_SSI (0xFC0A406E) 414e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_LCD (0xFC0A406F) 415e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_DEBUG (0xFC0A4070) 416e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_CLKRST (0xFC0A4071) 417e4c2b9beSGreg Ungerer #define MCFGPIO_DSCR_IRQ (0xFC0A4072) 4187c99df64SGreg Ungerer 4197c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_FECH */ 4207c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECH_PODR_FECH0 (0x01) 4217c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECH_PODR_FECH1 (0x02) 4227c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECH_PODR_FECH2 (0x04) 4237c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECH_PODR_FECH3 (0x08) 4247c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECH_PODR_FECH4 (0x10) 4257c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECH_PODR_FECH5 (0x20) 4267c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECH_PODR_FECH6 (0x40) 4277c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECH_PODR_FECH7 (0x80) 4287c99df64SGreg Ungerer 4297c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_FECL */ 4307c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECL_PODR_FECL0 (0x01) 4317c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECL_PODR_FECL1 (0x02) 4327c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECL_PODR_FECL2 (0x04) 4337c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECL_PODR_FECL3 (0x08) 4347c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECL_PODR_FECL4 (0x10) 4357c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECL_PODR_FECL5 (0x20) 4367c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECL_PODR_FECL6 (0x40) 4377c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECL_PODR_FECL7 (0x80) 4387c99df64SGreg Ungerer 4397c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_SSI */ 4407c99df64SGreg Ungerer #define MCF_GPIO_PODR_SSI_PODR_SSI0 (0x01) 4417c99df64SGreg Ungerer #define MCF_GPIO_PODR_SSI_PODR_SSI1 (0x02) 4427c99df64SGreg Ungerer #define MCF_GPIO_PODR_SSI_PODR_SSI2 (0x04) 4437c99df64SGreg Ungerer #define MCF_GPIO_PODR_SSI_PODR_SSI3 (0x08) 4447c99df64SGreg Ungerer #define MCF_GPIO_PODR_SSI_PODR_SSI4 (0x10) 4457c99df64SGreg Ungerer 4467c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_BUSCTL */ 4477c99df64SGreg Ungerer #define MCF_GPIO_PODR_BUSCTL_POSDR_BUSCTL0 (0x01) 4487c99df64SGreg Ungerer #define MCF_GPIO_PODR_BUSCTL_PODR_BUSCTL1 (0x02) 4497c99df64SGreg Ungerer #define MCF_GPIO_PODR_BUSCTL_PODR_BUSCTL2 (0x04) 4507c99df64SGreg Ungerer #define MCF_GPIO_PODR_BUSCTL_PODR_BUSCTL3 (0x08) 4517c99df64SGreg Ungerer 4527c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_BE */ 4537c99df64SGreg Ungerer #define MCF_GPIO_PODR_BE_PODR_BE0 (0x01) 4547c99df64SGreg Ungerer #define MCF_GPIO_PODR_BE_PODR_BE1 (0x02) 4557c99df64SGreg Ungerer #define MCF_GPIO_PODR_BE_PODR_BE2 (0x04) 4567c99df64SGreg Ungerer #define MCF_GPIO_PODR_BE_PODR_BE3 (0x08) 4577c99df64SGreg Ungerer 4587c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_CS */ 4597c99df64SGreg Ungerer #define MCF_GPIO_PODR_CS_PODR_CS1 (0x02) 4607c99df64SGreg Ungerer #define MCF_GPIO_PODR_CS_PODR_CS2 (0x04) 4617c99df64SGreg Ungerer #define MCF_GPIO_PODR_CS_PODR_CS3 (0x08) 4627c99df64SGreg Ungerer #define MCF_GPIO_PODR_CS_PODR_CS4 (0x10) 4637c99df64SGreg Ungerer #define MCF_GPIO_PODR_CS_PODR_CS5 (0x20) 4647c99df64SGreg Ungerer 4657c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_PWM */ 4667c99df64SGreg Ungerer #define MCF_GPIO_PODR_PWM_PODR_PWM2 (0x04) 4677c99df64SGreg Ungerer #define MCF_GPIO_PODR_PWM_PODR_PWM3 (0x08) 4687c99df64SGreg Ungerer #define MCF_GPIO_PODR_PWM_PODR_PWM4 (0x10) 4697c99df64SGreg Ungerer #define MCF_GPIO_PODR_PWM_PODR_PWM5 (0x20) 4707c99df64SGreg Ungerer 4717c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_FECI2C */ 4727c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECI2C_PODR_FECI2C0 (0x01) 4737c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECI2C_PODR_FECI2C1 (0x02) 4747c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECI2C_PODR_FECI2C2 (0x04) 4757c99df64SGreg Ungerer #define MCF_GPIO_PODR_FECI2C_PODR_FECI2C3 (0x08) 4767c99df64SGreg Ungerer 4777c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_UART */ 4787c99df64SGreg Ungerer #define MCF_GPIO_PODR_UART_PODR_UART0 (0x01) 4797c99df64SGreg Ungerer #define MCF_GPIO_PODR_UART_PODR_UART1 (0x02) 4807c99df64SGreg Ungerer #define MCF_GPIO_PODR_UART_PODR_UART2 (0x04) 4817c99df64SGreg Ungerer #define MCF_GPIO_PODR_UART_PODR_UART3 (0x08) 4827c99df64SGreg Ungerer #define MCF_GPIO_PODR_UART_PODR_UART4 (0x10) 4837c99df64SGreg Ungerer #define MCF_GPIO_PODR_UART_PODR_UART5 (0x20) 4847c99df64SGreg Ungerer #define MCF_GPIO_PODR_UART_PODR_UART6 (0x40) 4857c99df64SGreg Ungerer #define MCF_GPIO_PODR_UART_PODR_UART7 (0x80) 4867c99df64SGreg Ungerer 4877c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_QSPI */ 4887c99df64SGreg Ungerer #define MCF_GPIO_PODR_QSPI_PODR_QSPI0 (0x01) 4897c99df64SGreg Ungerer #define MCF_GPIO_PODR_QSPI_PODR_QSPI1 (0x02) 4907c99df64SGreg Ungerer #define MCF_GPIO_PODR_QSPI_PODR_QSPI2 (0x04) 4917c99df64SGreg Ungerer #define MCF_GPIO_PODR_QSPI_PODR_QSPI3 (0x08) 4927c99df64SGreg Ungerer #define MCF_GPIO_PODR_QSPI_PODR_QSPI4 (0x10) 4937c99df64SGreg Ungerer #define MCF_GPIO_PODR_QSPI_PODR_QSPI5 (0x20) 4947c99df64SGreg Ungerer 4957c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_TIMER */ 4967c99df64SGreg Ungerer #define MCF_GPIO_PODR_TIMER_PODR_TIMER0 (0x01) 4977c99df64SGreg Ungerer #define MCF_GPIO_PODR_TIMER_PODR_TIMER1 (0x02) 4987c99df64SGreg Ungerer #define MCF_GPIO_PODR_TIMER_PODR_TIMER2 (0x04) 4997c99df64SGreg Ungerer #define MCF_GPIO_PODR_TIMER_PODR_TIMER3 (0x08) 5007c99df64SGreg Ungerer 5017c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_LCDDATAH */ 5027c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAH_PODR_LCDDATAH0 (0x01) 5037c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAH_PODR_LCDDATAH1 (0x02) 5047c99df64SGreg Ungerer 5057c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_LCDDATAM */ 5067c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM0 (0x01) 5077c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM1 (0x02) 5087c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM2 (0x04) 5097c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM3 (0x08) 5107c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM4 (0x10) 5117c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM5 (0x20) 5127c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM6 (0x40) 5137c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAM_PODR_LCDDATAM7 (0x80) 5147c99df64SGreg Ungerer 5157c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_LCDDATAL */ 5167c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL0 (0x01) 5177c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL1 (0x02) 5187c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL2 (0x04) 5197c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL3 (0x08) 5207c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL4 (0x10) 5217c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL5 (0x20) 5227c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL6 (0x40) 5237c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDDATAL_PODR_LCDDATAL7 (0x80) 5247c99df64SGreg Ungerer 5257c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_LCDCTLH */ 5267c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDCTLH_PODR_LCDCTLH0 (0x01) 5277c99df64SGreg Ungerer 5287c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PODR_LCDCTLL */ 5297c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL0 (0x01) 5307c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL1 (0x02) 5317c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL2 (0x04) 5327c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL3 (0x08) 5337c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL4 (0x10) 5347c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL5 (0x20) 5357c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL6 (0x40) 5367c99df64SGreg Ungerer #define MCF_GPIO_PODR_LCDCTLL_PODR_LCDCTLL7 (0x80) 5377c99df64SGreg Ungerer 5387c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_FECH */ 5397c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECH_PDDR_FECH0 (0x01) 5407c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECH_PDDR_FECH1 (0x02) 5417c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECH_PDDR_FECH2 (0x04) 5427c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECH_PDDR_FECH3 (0x08) 5437c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECH_PDDR_FECH4 (0x10) 5447c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECH_PDDR_FECH5 (0x20) 5457c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECH_PDDR_FECH6 (0x40) 5467c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECH_PDDR_FECH7 (0x80) 5477c99df64SGreg Ungerer 5487c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_FECL */ 5497c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECL_PDDR_FECL0 (0x01) 5507c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECL_PDDR_FECL1 (0x02) 5517c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECL_PDDR_FECL2 (0x04) 5527c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECL_PDDR_FECL3 (0x08) 5537c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECL_PDDR_FECL4 (0x10) 5547c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECL_PDDR_FECL5 (0x20) 5557c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECL_PDDR_FECL6 (0x40) 5567c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECL_PDDR_FECL7 (0x80) 5577c99df64SGreg Ungerer 5587c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_SSI */ 5597c99df64SGreg Ungerer #define MCF_GPIO_PDDR_SSI_PDDR_SSI0 (0x01) 5607c99df64SGreg Ungerer #define MCF_GPIO_PDDR_SSI_PDDR_SSI1 (0x02) 5617c99df64SGreg Ungerer #define MCF_GPIO_PDDR_SSI_PDDR_SSI2 (0x04) 5627c99df64SGreg Ungerer #define MCF_GPIO_PDDR_SSI_PDDR_SSI3 (0x08) 5637c99df64SGreg Ungerer #define MCF_GPIO_PDDR_SSI_PDDR_SSI4 (0x10) 5647c99df64SGreg Ungerer 5657c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_BUSCTL */ 5667c99df64SGreg Ungerer #define MCF_GPIO_PDDR_BUSCTL_POSDR_BUSCTL0 (0x01) 5677c99df64SGreg Ungerer #define MCF_GPIO_PDDR_BUSCTL_PDDR_BUSCTL1 (0x02) 5687c99df64SGreg Ungerer #define MCF_GPIO_PDDR_BUSCTL_PDDR_BUSCTL2 (0x04) 5697c99df64SGreg Ungerer #define MCF_GPIO_PDDR_BUSCTL_PDDR_BUSCTL3 (0x08) 5707c99df64SGreg Ungerer 5717c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_BE */ 5727c99df64SGreg Ungerer #define MCF_GPIO_PDDR_BE_PDDR_BE0 (0x01) 5737c99df64SGreg Ungerer #define MCF_GPIO_PDDR_BE_PDDR_BE1 (0x02) 5747c99df64SGreg Ungerer #define MCF_GPIO_PDDR_BE_PDDR_BE2 (0x04) 5757c99df64SGreg Ungerer #define MCF_GPIO_PDDR_BE_PDDR_BE3 (0x08) 5767c99df64SGreg Ungerer 5777c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_CS */ 5787c99df64SGreg Ungerer #define MCF_GPIO_PDDR_CS_PDDR_CS1 (0x02) 5797c99df64SGreg Ungerer #define MCF_GPIO_PDDR_CS_PDDR_CS2 (0x04) 5807c99df64SGreg Ungerer #define MCF_GPIO_PDDR_CS_PDDR_CS3 (0x08) 5817c99df64SGreg Ungerer #define MCF_GPIO_PDDR_CS_PDDR_CS4 (0x10) 5827c99df64SGreg Ungerer #define MCF_GPIO_PDDR_CS_PDDR_CS5 (0x20) 5837c99df64SGreg Ungerer 5847c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_PWM */ 5857c99df64SGreg Ungerer #define MCF_GPIO_PDDR_PWM_PDDR_PWM2 (0x04) 5867c99df64SGreg Ungerer #define MCF_GPIO_PDDR_PWM_PDDR_PWM3 (0x08) 5877c99df64SGreg Ungerer #define MCF_GPIO_PDDR_PWM_PDDR_PWM4 (0x10) 5887c99df64SGreg Ungerer #define MCF_GPIO_PDDR_PWM_PDDR_PWM5 (0x20) 5897c99df64SGreg Ungerer 5907c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_FECI2C */ 5917c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECI2C_PDDR_FECI2C0 (0x01) 5927c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECI2C_PDDR_FECI2C1 (0x02) 5937c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECI2C_PDDR_FECI2C2 (0x04) 5947c99df64SGreg Ungerer #define MCF_GPIO_PDDR_FECI2C_PDDR_FECI2C3 (0x08) 5957c99df64SGreg Ungerer 5967c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_UART */ 5977c99df64SGreg Ungerer #define MCF_GPIO_PDDR_UART_PDDR_UART0 (0x01) 5987c99df64SGreg Ungerer #define MCF_GPIO_PDDR_UART_PDDR_UART1 (0x02) 5997c99df64SGreg Ungerer #define MCF_GPIO_PDDR_UART_PDDR_UART2 (0x04) 6007c99df64SGreg Ungerer #define MCF_GPIO_PDDR_UART_PDDR_UART3 (0x08) 6017c99df64SGreg Ungerer #define MCF_GPIO_PDDR_UART_PDDR_UART4 (0x10) 6027c99df64SGreg Ungerer #define MCF_GPIO_PDDR_UART_PDDR_UART5 (0x20) 6037c99df64SGreg Ungerer #define MCF_GPIO_PDDR_UART_PDDR_UART6 (0x40) 6047c99df64SGreg Ungerer #define MCF_GPIO_PDDR_UART_PDDR_UART7 (0x80) 6057c99df64SGreg Ungerer 6067c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_QSPI */ 6077c99df64SGreg Ungerer #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI0 (0x01) 6087c99df64SGreg Ungerer #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI1 (0x02) 6097c99df64SGreg Ungerer #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI2 (0x04) 6107c99df64SGreg Ungerer #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI3 (0x08) 6117c99df64SGreg Ungerer #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI4 (0x10) 6127c99df64SGreg Ungerer #define MCF_GPIO_PDDR_QSPI_PDDR_QSPI5 (0x20) 6137c99df64SGreg Ungerer 6147c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_TIMER */ 6157c99df64SGreg Ungerer #define MCF_GPIO_PDDR_TIMER_PDDR_TIMER0 (0x01) 6167c99df64SGreg Ungerer #define MCF_GPIO_PDDR_TIMER_PDDR_TIMER1 (0x02) 6177c99df64SGreg Ungerer #define MCF_GPIO_PDDR_TIMER_PDDR_TIMER2 (0x04) 6187c99df64SGreg Ungerer #define MCF_GPIO_PDDR_TIMER_PDDR_TIMER3 (0x08) 6197c99df64SGreg Ungerer 6207c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_LCDDATAH */ 6217c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAH_PDDR_LCDDATAH0 (0x01) 6227c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAH_PDDR_LCDDATAH1 (0x02) 6237c99df64SGreg Ungerer 6247c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_LCDDATAM */ 6257c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM0 (0x01) 6267c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM1 (0x02) 6277c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM2 (0x04) 6287c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM3 (0x08) 6297c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM4 (0x10) 6307c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM5 (0x20) 6317c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM6 (0x40) 6327c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAM_PDDR_LCDDATAM7 (0x80) 6337c99df64SGreg Ungerer 6347c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_LCDDATAL */ 6357c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL0 (0x01) 6367c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL1 (0x02) 6377c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL2 (0x04) 6387c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL3 (0x08) 6397c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL4 (0x10) 6407c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL5 (0x20) 6417c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL6 (0x40) 6427c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDDATAL_PDDR_LCDDATAL7 (0x80) 6437c99df64SGreg Ungerer 6447c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_LCDCTLH */ 6457c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDCTLH_PDDR_LCDCTLH0 (0x01) 6467c99df64SGreg Ungerer 6477c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PDDR_LCDCTLL */ 6487c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL0 (0x01) 6497c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL1 (0x02) 6507c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL2 (0x04) 6517c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL3 (0x08) 6527c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL4 (0x10) 6537c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL5 (0x20) 6547c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL6 (0x40) 6557c99df64SGreg Ungerer #define MCF_GPIO_PDDR_LCDCTLL_PDDR_LCDCTLL7 (0x80) 6567c99df64SGreg Ungerer 6577c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_FECH */ 6587c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH0 (0x01) 6597c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH1 (0x02) 6607c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH2 (0x04) 6617c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH3 (0x08) 6627c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH4 (0x10) 6637c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH5 (0x20) 6647c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH6 (0x40) 6657c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECH_PPDSDR_FECH7 (0x80) 6667c99df64SGreg Ungerer 6677c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_FECL */ 6687c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL0 (0x01) 6697c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL1 (0x02) 6707c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL2 (0x04) 6717c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL3 (0x08) 6727c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL4 (0x10) 6737c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL5 (0x20) 6747c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL6 (0x40) 6757c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECL_PPDSDR_FECL7 (0x80) 6767c99df64SGreg Ungerer 6777c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_SSI */ 6787c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI0 (0x01) 6797c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI1 (0x02) 6807c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI2 (0x04) 6817c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI3 (0x08) 6827c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_SSI_PPDSDR_SSI4 (0x10) 6837c99df64SGreg Ungerer 6847c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_BUSCTL */ 6857c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_BUSCTL_POSDR_BUSCTL0 (0x01) 6867c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_BUSCTL_PPDSDR_BUSCTL1 (0x02) 6877c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_BUSCTL_PPDSDR_BUSCTL2 (0x04) 6887c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_BUSCTL_PPDSDR_BUSCTL3 (0x08) 6897c99df64SGreg Ungerer 6907c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_BE */ 6917c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_BE_PPDSDR_BE0 (0x01) 6927c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_BE_PPDSDR_BE1 (0x02) 6937c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_BE_PPDSDR_BE2 (0x04) 6947c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_BE_PPDSDR_BE3 (0x08) 6957c99df64SGreg Ungerer 6967c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_CS */ 6977c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS1 (0x02) 6987c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS2 (0x04) 6997c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS3 (0x08) 7007c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS4 (0x10) 7017c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_CS_PPDSDR_CS5 (0x20) 7027c99df64SGreg Ungerer 7037c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_PWM */ 7047c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_PWM_PPDSDR_PWM2 (0x04) 7057c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_PWM_PPDSDR_PWM3 (0x08) 7067c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_PWM_PPDSDR_PWM4 (0x10) 7077c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_PWM_PPDSDR_PWM5 (0x20) 7087c99df64SGreg Ungerer 7097c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_FECI2C */ 7107c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECI2C_PPDSDR_FECI2C0 (0x01) 7117c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECI2C_PPDSDR_FECI2C1 (0x02) 7127c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECI2C_PPDSDR_FECI2C2 (0x04) 7137c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_FECI2C_PPDSDR_FECI2C3 (0x08) 7147c99df64SGreg Ungerer 7157c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_UART */ 7167c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART0 (0x01) 7177c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART1 (0x02) 7187c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART2 (0x04) 7197c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART3 (0x08) 7207c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART4 (0x10) 7217c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART5 (0x20) 7227c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART6 (0x40) 7237c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_UART_PPDSDR_UART7 (0x80) 7247c99df64SGreg Ungerer 7257c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_QSPI */ 7267c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI0 (0x01) 7277c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI1 (0x02) 7287c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI2 (0x04) 7297c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI3 (0x08) 7307c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI4 (0x10) 7317c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_QSPI_PPDSDR_QSPI5 (0x20) 7327c99df64SGreg Ungerer 7337c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_TIMER */ 7347c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_TIMER_PPDSDR_TIMER0 (0x01) 7357c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_TIMER_PPDSDR_TIMER1 (0x02) 7367c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_TIMER_PPDSDR_TIMER2 (0x04) 7377c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_TIMER_PPDSDR_TIMER3 (0x08) 7387c99df64SGreg Ungerer 7397c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDDATAH */ 7407c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAH_PPDSDR_LCDDATAH0 (0x01) 7417c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAH_PPDSDR_LCDDATAH1 (0x02) 7427c99df64SGreg Ungerer 7437c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDDATAM */ 7447c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM0 (0x01) 7457c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM1 (0x02) 7467c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM2 (0x04) 7477c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM3 (0x08) 7487c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM4 (0x10) 7497c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM5 (0x20) 7507c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM6 (0x40) 7517c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAM_PPDSDR_LCDDATAM7 (0x80) 7527c99df64SGreg Ungerer 7537c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDDATAL */ 7547c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL0 (0x01) 7557c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL1 (0x02) 7567c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL2 (0x04) 7577c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL3 (0x08) 7587c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL4 (0x10) 7597c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL5 (0x20) 7607c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL6 (0x40) 7617c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDDATAL_PPDSDR_LCDDATAL7 (0x80) 7627c99df64SGreg Ungerer 7637c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDCTLH */ 7647c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDCTLH_PPDSDR_LCDCTLH0 (0x01) 7657c99df64SGreg Ungerer 7667c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PPDSDR_LCDCTLL */ 7677c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL0 (0x01) 7687c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL1 (0x02) 7697c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL2 (0x04) 7707c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL3 (0x08) 7717c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL4 (0x10) 7727c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL5 (0x20) 7737c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL6 (0x40) 7747c99df64SGreg Ungerer #define MCF_GPIO_PPDSDR_LCDCTLL_PPDSDR_LCDCTLL7 (0x80) 7757c99df64SGreg Ungerer 7767c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_FECH */ 7777c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH0 (0x01) 7787c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH1 (0x02) 7797c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH2 (0x04) 7807c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH3 (0x08) 7817c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH4 (0x10) 7827c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH5 (0x20) 7837c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH6 (0x40) 7847c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECH_PCLRR_FECH7 (0x80) 7857c99df64SGreg Ungerer 7867c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_FECL */ 7877c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL0 (0x01) 7887c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL1 (0x02) 7897c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL2 (0x04) 7907c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL3 (0x08) 7917c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL4 (0x10) 7927c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL5 (0x20) 7937c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL6 (0x40) 7947c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECL_PCLRR_FECL7 (0x80) 7957c99df64SGreg Ungerer 7967c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_SSI */ 7977c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI0 (0x01) 7987c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI1 (0x02) 7997c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI2 (0x04) 8007c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI3 (0x08) 8017c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_SSI_PCLRR_SSI4 (0x10) 8027c99df64SGreg Ungerer 8037c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_BUSCTL */ 8047c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_BUSCTL_POSDR_BUSCTL0 (0x01) 8057c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_BUSCTL_PCLRR_BUSCTL1 (0x02) 8067c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_BUSCTL_PCLRR_BUSCTL2 (0x04) 8077c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_BUSCTL_PCLRR_BUSCTL3 (0x08) 8087c99df64SGreg Ungerer 8097c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_BE */ 8107c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_BE_PCLRR_BE0 (0x01) 8117c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_BE_PCLRR_BE1 (0x02) 8127c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_BE_PCLRR_BE2 (0x04) 8137c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_BE_PCLRR_BE3 (0x08) 8147c99df64SGreg Ungerer 8157c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_CS */ 8167c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_CS_PCLRR_CS1 (0x02) 8177c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_CS_PCLRR_CS2 (0x04) 8187c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_CS_PCLRR_CS3 (0x08) 8197c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_CS_PCLRR_CS4 (0x10) 8207c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_CS_PCLRR_CS5 (0x20) 8217c99df64SGreg Ungerer 8227c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_PWM */ 8237c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_PWM_PCLRR_PWM2 (0x04) 8247c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_PWM_PCLRR_PWM3 (0x08) 8257c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_PWM_PCLRR_PWM4 (0x10) 8267c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_PWM_PCLRR_PWM5 (0x20) 8277c99df64SGreg Ungerer 8287c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_FECI2C */ 8297c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECI2C_PCLRR_FECI2C0 (0x01) 8307c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECI2C_PCLRR_FECI2C1 (0x02) 8317c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECI2C_PCLRR_FECI2C2 (0x04) 8327c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_FECI2C_PCLRR_FECI2C3 (0x08) 8337c99df64SGreg Ungerer 8347c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_UART */ 8357c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_UART_PCLRR_UART0 (0x01) 8367c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_UART_PCLRR_UART1 (0x02) 8377c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_UART_PCLRR_UART2 (0x04) 8387c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_UART_PCLRR_UART3 (0x08) 8397c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_UART_PCLRR_UART4 (0x10) 8407c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_UART_PCLRR_UART5 (0x20) 8417c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_UART_PCLRR_UART6 (0x40) 8427c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_UART_PCLRR_UART7 (0x80) 8437c99df64SGreg Ungerer 8447c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_QSPI */ 8457c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI0 (0x01) 8467c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI1 (0x02) 8477c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI2 (0x04) 8487c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI3 (0x08) 8497c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI4 (0x10) 8507c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_QSPI_PCLRR_QSPI5 (0x20) 8517c99df64SGreg Ungerer 8527c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_TIMER */ 8537c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_TIMER_PCLRR_TIMER0 (0x01) 8547c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_TIMER_PCLRR_TIMER1 (0x02) 8557c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_TIMER_PCLRR_TIMER2 (0x04) 8567c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_TIMER_PCLRR_TIMER3 (0x08) 8577c99df64SGreg Ungerer 8587c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDDATAH */ 8597c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAH_PCLRR_LCDDATAH0 (0x01) 8607c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAH_PCLRR_LCDDATAH1 (0x02) 8617c99df64SGreg Ungerer 8627c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDDATAM */ 8637c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM0 (0x01) 8647c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM1 (0x02) 8657c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM2 (0x04) 8667c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM3 (0x08) 8677c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM4 (0x10) 8687c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM5 (0x20) 8697c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM6 (0x40) 8707c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAM_PCLRR_LCDDATAM7 (0x80) 8717c99df64SGreg Ungerer 8727c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDDATAL */ 8737c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL0 (0x01) 8747c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL1 (0x02) 8757c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL2 (0x04) 8767c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL3 (0x08) 8777c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL4 (0x10) 8787c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL5 (0x20) 8797c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL6 (0x40) 8807c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDDATAL_PCLRR_LCDDATAL7 (0x80) 8817c99df64SGreg Ungerer 8827c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDCTLH */ 8837c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDCTLH_PCLRR_LCDCTLH0 (0x01) 8847c99df64SGreg Ungerer 8857c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PCLRR_LCDCTLL */ 8867c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL0 (0x01) 8877c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL1 (0x02) 8887c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL2 (0x04) 8897c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL3 (0x08) 8907c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL4 (0x10) 8917c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL5 (0x20) 8927c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL6 (0x40) 8937c99df64SGreg Ungerer #define MCF_GPIO_PCLRR_LCDCTLL_PCLRR_LCDCTLL7 (0x80) 8947c99df64SGreg Ungerer 8957c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_FEC */ 8967c99df64SGreg Ungerer #define MCF_GPIO_PAR_FEC_PAR_FEC_MII(x) (((x)&0x03)<<0) 8977c99df64SGreg Ungerer #define MCF_GPIO_PAR_FEC_PAR_FEC_7W(x) (((x)&0x03)<<2) 8987c99df64SGreg Ungerer #define MCF_GPIO_PAR_FEC_PAR_FEC_7W_GPIO (0x00) 8997c99df64SGreg Ungerer #define MCF_GPIO_PAR_FEC_PAR_FEC_7W_URTS1 (0x04) 9007c99df64SGreg Ungerer #define MCF_GPIO_PAR_FEC_PAR_FEC_7W_FEC (0x0C) 9017c99df64SGreg Ungerer #define MCF_GPIO_PAR_FEC_PAR_FEC_MII_GPIO (0x00) 9027c99df64SGreg Ungerer #define MCF_GPIO_PAR_FEC_PAR_FEC_MII_UART (0x01) 9037c99df64SGreg Ungerer #define MCF_GPIO_PAR_FEC_PAR_FEC_MII_FEC (0x03) 9047c99df64SGreg Ungerer 9057c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_PWM */ 9067c99df64SGreg Ungerer #define MCF_GPIO_PAR_PWM_PAR_PWM1(x) (((x)&0x03)<<0) 9077c99df64SGreg Ungerer #define MCF_GPIO_PAR_PWM_PAR_PWM3(x) (((x)&0x03)<<2) 9087c99df64SGreg Ungerer #define MCF_GPIO_PAR_PWM_PAR_PWM5 (0x10) 9097c99df64SGreg Ungerer #define MCF_GPIO_PAR_PWM_PAR_PWM7 (0x20) 9107c99df64SGreg Ungerer 9117c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_BUSCTL */ 9127c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_TS(x) (((x)&0x03)<<3) 9137c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_RWB (0x20) 9147c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_TA (0x40) 9157c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_OE (0x80) 9167c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_OE_GPIO (0x00) 9177c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_OE_OE (0x80) 9187c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_TA_GPIO (0x00) 9197c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_TA_TA (0x40) 9207c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_RWB_GPIO (0x00) 9217c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_RWB_RWB (0x20) 9227c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_TS_GPIO (0x00) 9237c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_TS_DACK0 (0x10) 9247c99df64SGreg Ungerer #define MCF_GPIO_PAR_BUSCTL_PAR_TS_TS (0x18) 9257c99df64SGreg Ungerer 9267c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_FECI2C */ 9277c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_SDA(x) (((x)&0x03)<<0) 9287c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_SCL(x) (((x)&0x03)<<2) 9297c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDIO(x) (((x)&0x03)<<4) 9307c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDC(x) (((x)&0x03)<<6) 9317c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDC_GPIO (0x00) 9327c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDC_UTXD2 (0x40) 9337c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDC_SCL (0x80) 9347c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDC_EMDC (0xC0) 9357c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDIO_GPIO (0x00) 9367c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDIO_URXD2 (0x10) 9377c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDIO_SDA (0x20) 9387c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_MDIO_EMDIO (0x30) 9397c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_SCL_GPIO (0x00) 9407c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_SCL_UTXD2 (0x04) 9417c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_SCL_SCL (0x0C) 9427c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_SDA_GPIO (0x00) 9437c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_SDA_URXD2 (0x02) 9447c99df64SGreg Ungerer #define MCF_GPIO_PAR_FECI2C_PAR_SDA_SDA (0x03) 9457c99df64SGreg Ungerer 9467c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_BE */ 9477c99df64SGreg Ungerer #define MCF_GPIO_PAR_BE_PAR_BE0 (0x01) 9487c99df64SGreg Ungerer #define MCF_GPIO_PAR_BE_PAR_BE1 (0x02) 9497c99df64SGreg Ungerer #define MCF_GPIO_PAR_BE_PAR_BE2 (0x04) 9507c99df64SGreg Ungerer #define MCF_GPIO_PAR_BE_PAR_BE3 (0x08) 9517c99df64SGreg Ungerer 9527c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_CS */ 9537c99df64SGreg Ungerer #define MCF_GPIO_PAR_CS_PAR_CS1 (0x02) 9547c99df64SGreg Ungerer #define MCF_GPIO_PAR_CS_PAR_CS2 (0x04) 9557c99df64SGreg Ungerer #define MCF_GPIO_PAR_CS_PAR_CS3 (0x08) 9567c99df64SGreg Ungerer #define MCF_GPIO_PAR_CS_PAR_CS4 (0x10) 9577c99df64SGreg Ungerer #define MCF_GPIO_PAR_CS_PAR_CS5 (0x20) 9587c99df64SGreg Ungerer #define MCF_GPIO_PAR_CS_PAR_CS_CS1_GPIO (0x00) 9597c99df64SGreg Ungerer #define MCF_GPIO_PAR_CS_PAR_CS_CS1_SDCS1 (0x01) 9607c99df64SGreg Ungerer #define MCF_GPIO_PAR_CS_PAR_CS_CS1_CS1 (0x03) 9617c99df64SGreg Ungerer 9627c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_SSI */ 9637c99df64SGreg Ungerer #define MCF_GPIO_PAR_SSI_PAR_MCLK (0x0080) 9647c99df64SGreg Ungerer #define MCF_GPIO_PAR_SSI_PAR_TXD(x) (((x)&0x0003)<<8) 9657c99df64SGreg Ungerer #define MCF_GPIO_PAR_SSI_PAR_RXD(x) (((x)&0x0003)<<10) 9667c99df64SGreg Ungerer #define MCF_GPIO_PAR_SSI_PAR_FS(x) (((x)&0x0003)<<12) 9677c99df64SGreg Ungerer #define MCF_GPIO_PAR_SSI_PAR_BCLK(x) (((x)&0x0003)<<14) 9687c99df64SGreg Ungerer 9697c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_UART */ 9707c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UTXD0 (0x0001) 9717c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URXD0 (0x0002) 9727c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URTS0 (0x0004) 9737c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UCTS0 (0x0008) 9747c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UTXD1(x) (((x)&0x0003)<<4) 9757c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URXD1(x) (((x)&0x0003)<<6) 9767c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URTS1(x) (((x)&0x0003)<<8) 9777c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UCTS1(x) (((x)&0x0003)<<10) 9787c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UCTS1_GPIO (0x0000) 9797c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UCTS1_SSI_BCLK (0x0800) 9807c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UCTS1_ULPI_D7 (0x0400) 9817c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UCTS1_UCTS1 (0x0C00) 9827c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URTS1_GPIO (0x0000) 9837c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URTS1_SSI_FS (0x0200) 9847c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URTS1_ULPI_D6 (0x0100) 9857c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URTS1_URTS1 (0x0300) 9867c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URXD1_GPIO (0x0000) 9877c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URXD1_SSI_RXD (0x0080) 9887c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URXD1_ULPI_D5 (0x0040) 9897c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_URXD1_URXD1 (0x00C0) 9907c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UTXD1_GPIO (0x0000) 9917c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UTXD1_SSI_TXD (0x0020) 9927c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UTXD1_ULPI_D4 (0x0010) 9937c99df64SGreg Ungerer #define MCF_GPIO_PAR_UART_PAR_UTXD1_UTXD1 (0x0030) 9947c99df64SGreg Ungerer 9957c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_QSPI */ 9967c99df64SGreg Ungerer #define MCF_GPIO_PAR_QSPI_PAR_SCK(x) (((x)&0x0003)<<4) 9977c99df64SGreg Ungerer #define MCF_GPIO_PAR_QSPI_PAR_DOUT(x) (((x)&0x0003)<<6) 9987c99df64SGreg Ungerer #define MCF_GPIO_PAR_QSPI_PAR_DIN(x) (((x)&0x0003)<<8) 9997c99df64SGreg Ungerer #define MCF_GPIO_PAR_QSPI_PAR_PCS0(x) (((x)&0x0003)<<10) 10007c99df64SGreg Ungerer #define MCF_GPIO_PAR_QSPI_PAR_PCS1(x) (((x)&0x0003)<<12) 10017c99df64SGreg Ungerer #define MCF_GPIO_PAR_QSPI_PAR_PCS2(x) (((x)&0x0003)<<14) 10027c99df64SGreg Ungerer 10037c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_TIMER */ 10047c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN0(x) (((x)&0x03)<<0) 10057c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN1(x) (((x)&0x03)<<2) 10067c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN2(x) (((x)&0x03)<<4) 10077c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN3(x) (((x)&0x03)<<6) 10087c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN3_GPIO (0x00) 10097c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN3_TOUT3 (0x80) 10107c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN3_URXD2 (0x40) 10117c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN3_TIN3 (0xC0) 10127c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN2_GPIO (0x00) 10137c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN2_TOUT2 (0x20) 10147c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN2_UTXD2 (0x10) 10157c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN2_TIN2 (0x30) 10167c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN1_GPIO (0x00) 10177c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN1_TOUT1 (0x08) 10187c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN1_DACK1 (0x04) 10197c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN1_TIN1 (0x0C) 10207c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN0_GPIO (0x00) 10217c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN0_TOUT0 (0x02) 10227c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN0_DREQ0 (0x01) 10237c99df64SGreg Ungerer #define MCF_GPIO_PAR_TIMER_PAR_TIN0_TIN0 (0x03) 10247c99df64SGreg Ungerer 10257c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_LCDDATA */ 10267c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDDATA_PAR_LD7_0(x) (((x)&0x03)<<0) 10277c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDDATA_PAR_LD15_8(x) (((x)&0x03)<<2) 10287c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDDATA_PAR_LD16(x) (((x)&0x03)<<4) 10297c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDDATA_PAR_LD17(x) (((x)&0x03)<<6) 10307c99df64SGreg Ungerer 10317c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_LCDCTL */ 10327c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDCTL_PAR_CLS (0x0001) 10337c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDCTL_PAR_PS (0x0002) 10347c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDCTL_PAR_REV (0x0004) 10357c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDCTL_PAR_SPL_SPR (0x0008) 10367c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDCTL_PAR_CONTRAST (0x0010) 10377c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDCTL_PAR_LSCLK (0x0020) 10387c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDCTL_PAR_LP_HSYNC (0x0040) 10397c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDCTL_PAR_FLM_VSYNC (0x0080) 10407c99df64SGreg Ungerer #define MCF_GPIO_PAR_LCDCTL_PAR_ACD_OE (0x0100) 10417c99df64SGreg Ungerer 10427c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_PAR_IRQ */ 10437c99df64SGreg Ungerer #define MCF_GPIO_PAR_IRQ_PAR_IRQ1(x) (((x)&0x0003)<<4) 10447c99df64SGreg Ungerer #define MCF_GPIO_PAR_IRQ_PAR_IRQ2(x) (((x)&0x0003)<<6) 10457c99df64SGreg Ungerer #define MCF_GPIO_PAR_IRQ_PAR_IRQ4(x) (((x)&0x0003)<<8) 10467c99df64SGreg Ungerer #define MCF_GPIO_PAR_IRQ_PAR_IRQ5(x) (((x)&0x0003)<<10) 10477c99df64SGreg Ungerer #define MCF_GPIO_PAR_IRQ_PAR_IRQ6(x) (((x)&0x0003)<<12) 10487c99df64SGreg Ungerer 10497c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_MSCR_FLEXBUS */ 10507c99df64SGreg Ungerer #define MCF_GPIO_MSCR_FLEXBUS_MSCR_ADDRCTL(x) (((x)&0x03)<<0) 10517c99df64SGreg Ungerer #define MCF_GPIO_MSCR_FLEXBUS_MSCR_DLOWER(x) (((x)&0x03)<<2) 10527c99df64SGreg Ungerer #define MCF_GPIO_MSCR_FLEXBUS_MSCR_DUPPER(x) (((x)&0x03)<<4) 10537c99df64SGreg Ungerer 10547c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_MSCR_SDRAM */ 10557c99df64SGreg Ungerer #define MCF_GPIO_MSCR_SDRAM_MSCR_SDRAM(x) (((x)&0x03)<<0) 10567c99df64SGreg Ungerer #define MCF_GPIO_MSCR_SDRAM_MSCR_SDCLK(x) (((x)&0x03)<<2) 10577c99df64SGreg Ungerer #define MCF_GPIO_MSCR_SDRAM_MSCR_SDCLKB(x) (((x)&0x03)<<4) 10587c99df64SGreg Ungerer 10597c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_I2C */ 10607c99df64SGreg Ungerer #define MCF_GPIO_DSCR_I2C_I2C_DSE(x) (((x)&0x03)<<0) 10617c99df64SGreg Ungerer 10627c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_PWM */ 10637c99df64SGreg Ungerer #define MCF_GPIO_DSCR_PWM_PWM_DSE(x) (((x)&0x03)<<0) 10647c99df64SGreg Ungerer 10657c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_FEC */ 10667c99df64SGreg Ungerer #define MCF_GPIO_DSCR_FEC_FEC_DSE(x) (((x)&0x03)<<0) 10677c99df64SGreg Ungerer 10687c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_UART */ 10697c99df64SGreg Ungerer #define MCF_GPIO_DSCR_UART_UART0_DSE(x) (((x)&0x03)<<0) 10707c99df64SGreg Ungerer #define MCF_GPIO_DSCR_UART_UART1_DSE(x) (((x)&0x03)<<2) 10717c99df64SGreg Ungerer 10727c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_QSPI */ 10737c99df64SGreg Ungerer #define MCF_GPIO_DSCR_QSPI_QSPI_DSE(x) (((x)&0x03)<<0) 10747c99df64SGreg Ungerer 10757c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_TIMER */ 10767c99df64SGreg Ungerer #define MCF_GPIO_DSCR_TIMER_TIMER_DSE(x) (((x)&0x03)<<0) 10777c99df64SGreg Ungerer 10787c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_SSI */ 10797c99df64SGreg Ungerer #define MCF_GPIO_DSCR_SSI_SSI_DSE(x) (((x)&0x03)<<0) 10807c99df64SGreg Ungerer 10817c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_LCD */ 10827c99df64SGreg Ungerer #define MCF_GPIO_DSCR_LCD_LCD_DSE(x) (((x)&0x03)<<0) 10837c99df64SGreg Ungerer 10847c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_DEBUG */ 10857c99df64SGreg Ungerer #define MCF_GPIO_DSCR_DEBUG_DEBUG_DSE(x) (((x)&0x03)<<0) 10867c99df64SGreg Ungerer 10877c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_CLKRST */ 10887c99df64SGreg Ungerer #define MCF_GPIO_DSCR_CLKRST_CLKRST_DSE(x) (((x)&0x03)<<0) 10897c99df64SGreg Ungerer 10907c99df64SGreg Ungerer /* Bit definitions and macros for MCF_GPIO_DSCR_IRQ */ 10917c99df64SGreg Ungerer #define MCF_GPIO_DSCR_IRQ_IRQ_DSE(x) (((x)&0x03)<<0) 10927c99df64SGreg Ungerer 10937846fe80Ssfking@fdwdc.com /* 10947846fe80Ssfking@fdwdc.com * Generic GPIO support 10957846fe80Ssfking@fdwdc.com */ 10967846fe80Ssfking@fdwdc.com #define MCFGPIO_PODR MCFGPIO_PODR_FECH 10977846fe80Ssfking@fdwdc.com #define MCFGPIO_PDDR MCFGPIO_PDDR_FECH 10987846fe80Ssfking@fdwdc.com #define MCFGPIO_PPDR MCFGPIO_PPDSDR_FECH 10997846fe80Ssfking@fdwdc.com #define MCFGPIO_SETR MCFGPIO_PPDSDR_FECH 11007846fe80Ssfking@fdwdc.com #define MCFGPIO_CLRR MCFGPIO_PCLRR_FECH 11017846fe80Ssfking@fdwdc.com 11027846fe80Ssfking@fdwdc.com #define MCFGPIO_PIN_MAX 136 11037846fe80Ssfking@fdwdc.com #define MCFGPIO_IRQ_MAX 8 11047846fe80Ssfking@fdwdc.com #define MCFGPIO_IRQ_VECBASE MCFINT_VECBASE 11057846fe80Ssfking@fdwdc.com 11067c99df64SGreg Ungerer /********************************************************************* 11077c99df64SGreg Ungerer * 11087c99df64SGreg Ungerer * Phase Locked Loop (PLL) 11097c99df64SGreg Ungerer * 11107c99df64SGreg Ungerer *********************************************************************/ 11117c99df64SGreg Ungerer 11127c99df64SGreg Ungerer /* Register read/write macros */ 11136d8a1393SGreg Ungerer #define MCF_PLL_PODR 0xFC0C0000 11146d8a1393SGreg Ungerer #define MCF_PLL_PLLCR 0xFC0C0004 11156d8a1393SGreg Ungerer #define MCF_PLL_PMDR 0xFC0C0008 11166d8a1393SGreg Ungerer #define MCF_PLL_PFDR 0xFC0C000C 11177c99df64SGreg Ungerer 11187c99df64SGreg Ungerer /* Bit definitions and macros for MCF_PLL_PODR */ 11197c99df64SGreg Ungerer #define MCF_PLL_PODR_BUSDIV(x) (((x)&0x0F)<<0) 11207c99df64SGreg Ungerer #define MCF_PLL_PODR_CPUDIV(x) (((x)&0x0F)<<4) 11217c99df64SGreg Ungerer 11227c99df64SGreg Ungerer /* Bit definitions and macros for MCF_PLL_PLLCR */ 11237c99df64SGreg Ungerer #define MCF_PLL_PLLCR_DITHDEV(x) (((x)&0x07)<<0) 11247c99df64SGreg Ungerer #define MCF_PLL_PLLCR_DITHEN (0x80) 11257c99df64SGreg Ungerer 11267c99df64SGreg Ungerer /* Bit definitions and macros for MCF_PLL_PMDR */ 11277c99df64SGreg Ungerer #define MCF_PLL_PMDR_MODDIV(x) (((x)&0xFF)<<0) 11287c99df64SGreg Ungerer 11297c99df64SGreg Ungerer /* Bit definitions and macros for MCF_PLL_PFDR */ 11307c99df64SGreg Ungerer #define MCF_PLL_PFDR_MFD(x) (((x)&0xFF)<<0) 11317c99df64SGreg Ungerer 11327c99df64SGreg Ungerer /********************************************************************* 11337c99df64SGreg Ungerer * 11347c99df64SGreg Ungerer * System Control Module Registers (SCM) 11357c99df64SGreg Ungerer * 11367c99df64SGreg Ungerer *********************************************************************/ 11377c99df64SGreg Ungerer 11387c99df64SGreg Ungerer /* Register read/write macros */ 11396d8a1393SGreg Ungerer #define MCF_SCM_MPR 0xFC000000 11406d8a1393SGreg Ungerer #define MCF_SCM_PACRA 0xFC000020 11416d8a1393SGreg Ungerer #define MCF_SCM_PACRB 0xFC000024 11426d8a1393SGreg Ungerer #define MCF_SCM_PACRC 0xFC000028 11436d8a1393SGreg Ungerer #define MCF_SCM_PACRD 0xFC00002C 11446d8a1393SGreg Ungerer #define MCF_SCM_PACRE 0xFC000040 11456d8a1393SGreg Ungerer #define MCF_SCM_PACRF 0xFC000044 11467c99df64SGreg Ungerer 11476d8a1393SGreg Ungerer #define MCF_SCM_BCR 0xFC040024 11487c99df64SGreg Ungerer 11497c99df64SGreg Ungerer /********************************************************************* 11507c99df64SGreg Ungerer * 11517c99df64SGreg Ungerer * SDRAM Controller (SDRAMC) 11527c99df64SGreg Ungerer * 11537c99df64SGreg Ungerer *********************************************************************/ 11547c99df64SGreg Ungerer 11557c99df64SGreg Ungerer /* Register read/write macros */ 11566d8a1393SGreg Ungerer #define MCF_SDRAMC_SDMR 0xFC0B8000 11576d8a1393SGreg Ungerer #define MCF_SDRAMC_SDCR 0xFC0B8004 11586d8a1393SGreg Ungerer #define MCF_SDRAMC_SDCFG1 0xFC0B8008 11596d8a1393SGreg Ungerer #define MCF_SDRAMC_SDCFG2 0xFC0B800C 11606d8a1393SGreg Ungerer #define MCF_SDRAMC_LIMP_FIX 0xFC0B8080 11616d8a1393SGreg Ungerer #define MCF_SDRAMC_SDDS 0xFC0B8100 11626d8a1393SGreg Ungerer #define MCF_SDRAMC_SDCS0 0xFC0B8110 11636d8a1393SGreg Ungerer #define MCF_SDRAMC_SDCS1 0xFC0B8114 11646d8a1393SGreg Ungerer #define MCF_SDRAMC_SDCS2 0xFC0B8118 11656d8a1393SGreg Ungerer #define MCF_SDRAMC_SDCS3 0xFC0B811C 11667c99df64SGreg Ungerer 11677c99df64SGreg Ungerer /* Bit definitions and macros for MCF_SDRAMC_SDMR */ 11687c99df64SGreg Ungerer #define MCF_SDRAMC_SDMR_CMD (0x00010000) 11697c99df64SGreg Ungerer #define MCF_SDRAMC_SDMR_AD(x) (((x)&0x00000FFF)<<18) 11707c99df64SGreg Ungerer #define MCF_SDRAMC_SDMR_BNKAD(x) (((x)&0x00000003)<<30) 11717c99df64SGreg Ungerer #define MCF_SDRAMC_SDMR_BNKAD_LMR (0x00000000) 11727c99df64SGreg Ungerer #define MCF_SDRAMC_SDMR_BNKAD_LEMR (0x40000000) 11737c99df64SGreg Ungerer 11747c99df64SGreg Ungerer /* Bit definitions and macros for MCF_SDRAMC_SDCR */ 11757c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_IPALL (0x00000002) 11767c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_IREF (0x00000004) 11777c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_DQS_OE(x) (((x)&0x0000000F)<<8) 11787c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_PS(x) (((x)&0x00000003)<<12) 11797c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_RCNT(x) (((x)&0x0000003F)<<16) 11807c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_OE_RULE (0x00400000) 11817c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_MUX(x) (((x)&0x00000003)<<24) 11827c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_REF (0x10000000) 11837c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_DDR (0x20000000) 11847c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_CKE (0x40000000) 11857c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_MODE_EN (0x80000000) 11867c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_PS_16 (0x00002000) 11877c99df64SGreg Ungerer #define MCF_SDRAMC_SDCR_PS_32 (0x00000000) 11887c99df64SGreg Ungerer 11897c99df64SGreg Ungerer /* Bit definitions and macros for MCF_SDRAMC_SDCFG1 */ 11907c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG1_WTLAT(x) (((x)&0x00000007)<<4) 11917c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG1_REF2ACT(x) (((x)&0x0000000F)<<8) 11927c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG1_PRE2ACT(x) (((x)&0x00000007)<<12) 11937c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG1_ACT2RW(x) (((x)&0x00000007)<<16) 11947c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG1_RDLAT(x) (((x)&0x0000000F)<<20) 11957c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG1_SWT2RD(x) (((x)&0x00000007)<<24) 11967c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG1_SRD2RW(x) (((x)&0x0000000F)<<28) 11977c99df64SGreg Ungerer 11987c99df64SGreg Ungerer /* Bit definitions and macros for MCF_SDRAMC_SDCFG2 */ 11997c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG2_BL(x) (((x)&0x0000000F)<<16) 12007c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG2_BRD2WT(x) (((x)&0x0000000F)<<20) 12017c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG2_BWT2RW(x) (((x)&0x0000000F)<<24) 12027c99df64SGreg Ungerer #define MCF_SDRAMC_SDCFG2_BRD2PRE(x) (((x)&0x0000000F)<<28) 12037c99df64SGreg Ungerer 12047c99df64SGreg Ungerer /* Device Errata - LIMP mode work around */ 12057c99df64SGreg Ungerer #define MCF_SDRAMC_REFRESH (0x40000000) 12067c99df64SGreg Ungerer 12077c99df64SGreg Ungerer /* Bit definitions and macros for MCF_SDRAMC_SDDS */ 12087c99df64SGreg Ungerer #define MCF_SDRAMC_SDDS_SB_D(x) (((x)&0x00000003)<<0) 12097c99df64SGreg Ungerer #define MCF_SDRAMC_SDDS_SB_S(x) (((x)&0x00000003)<<2) 12107c99df64SGreg Ungerer #define MCF_SDRAMC_SDDS_SB_A(x) (((x)&0x00000003)<<4) 12117c99df64SGreg Ungerer #define MCF_SDRAMC_SDDS_SB_C(x) (((x)&0x00000003)<<6) 12127c99df64SGreg Ungerer #define MCF_SDRAMC_SDDS_SB_E(x) (((x)&0x00000003)<<8) 12137c99df64SGreg Ungerer 12147c99df64SGreg Ungerer /* Bit definitions and macros for MCF_SDRAMC_SDCS */ 12157c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ(x) (((x)&0x0000001F)<<0) 12167c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_BASE(x) (((x)&0x00000FFF)<<20) 12177c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_BA(x) ((x)&0xFFF00000) 12187c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_DIABLE (0x00000000) 12197c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_1MBYTE (0x00000013) 12207c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_2MBYTE (0x00000014) 12217c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_4MBYTE (0x00000015) 12227c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_8MBYTE (0x00000016) 12237c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_16MBYTE (0x00000017) 12247c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_32MBYTE (0x00000018) 12257c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_64MBYTE (0x00000019) 12267c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_128MBYTE (0x0000001A) 12277c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_256MBYTE (0x0000001B) 12287c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_512MBYTE (0x0000001C) 12297c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_1GBYTE (0x0000001D) 12307c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_2GBYTE (0x0000001E) 12317c99df64SGreg Ungerer #define MCF_SDRAMC_SDCS_CSSZ_4GBYTE (0x0000001F) 12327c99df64SGreg Ungerer 12337c99df64SGreg Ungerer /* 12347c99df64SGreg Ungerer * Edge Port Module (EPORT) 123523bcdacdSGreg Ungerer */ 12367846fe80Ssfking@fdwdc.com #define MCFEPORT_EPPAR (0xFC094000) 12377846fe80Ssfking@fdwdc.com #define MCFEPORT_EPDDR (0xFC094002) 12387846fe80Ssfking@fdwdc.com #define MCFEPORT_EPIER (0xFC094003) 12397846fe80Ssfking@fdwdc.com #define MCFEPORT_EPDR (0xFC094004) 12407846fe80Ssfking@fdwdc.com #define MCFEPORT_EPPDR (0xFC094005) 12417846fe80Ssfking@fdwdc.com #define MCFEPORT_EPFR (0xFC094006) 12427c99df64SGreg Ungerer 12432d24b532SSteven King /* 12442d24b532SSteven King * I2C Module 12452d24b532SSteven King */ 12462d24b532SSteven King #define MCFI2C_BASE0 (0xFc058000) 12472d24b532SSteven King #define MCFI2C_SIZE0 0x40 12482d24b532SSteven King 12497c99df64SGreg Ungerer /********************************************************************/ 12506eac4027SGreg Ungerer #endif /* m53xxsim_h */ 1251