xref: /linux/arch/arm64/kernel/sleep.S (revision adc9b2dfd00924e9e9b98613f36a6cb8c51f0dc6)
195322526SLorenzo Pieralisi#include <linux/errno.h>
295322526SLorenzo Pieralisi#include <linux/linkage.h>
395322526SLorenzo Pieralisi#include <asm/asm-offsets.h>
495322526SLorenzo Pieralisi#include <asm/assembler.h>
595322526SLorenzo Pieralisi
695322526SLorenzo Pieralisi	.text
795322526SLorenzo Pieralisi/*
895322526SLorenzo Pieralisi * Implementation of MPIDR_EL1 hash algorithm through shifting
995322526SLorenzo Pieralisi * and OR'ing.
1095322526SLorenzo Pieralisi *
1195322526SLorenzo Pieralisi * @dst: register containing hash result
1295322526SLorenzo Pieralisi * @rs0: register containing affinity level 0 bit shift
1395322526SLorenzo Pieralisi * @rs1: register containing affinity level 1 bit shift
1495322526SLorenzo Pieralisi * @rs2: register containing affinity level 2 bit shift
1595322526SLorenzo Pieralisi * @rs3: register containing affinity level 3 bit shift
1695322526SLorenzo Pieralisi * @mpidr: register containing MPIDR_EL1 value
1795322526SLorenzo Pieralisi * @mask: register containing MPIDR mask
1895322526SLorenzo Pieralisi *
1995322526SLorenzo Pieralisi * Pseudo C-code:
2095322526SLorenzo Pieralisi *
2195322526SLorenzo Pieralisi *u32 dst;
2295322526SLorenzo Pieralisi *
2395322526SLorenzo Pieralisi *compute_mpidr_hash(u32 rs0, u32 rs1, u32 rs2, u32 rs3, u64 mpidr, u64 mask) {
2495322526SLorenzo Pieralisi *	u32 aff0, aff1, aff2, aff3;
2595322526SLorenzo Pieralisi *	u64 mpidr_masked = mpidr & mask;
2695322526SLorenzo Pieralisi *	aff0 = mpidr_masked & 0xff;
2795322526SLorenzo Pieralisi *	aff1 = mpidr_masked & 0xff00;
2895322526SLorenzo Pieralisi *	aff2 = mpidr_masked & 0xff0000;
2995322526SLorenzo Pieralisi *	aff2 = mpidr_masked & 0xff00000000;
3095322526SLorenzo Pieralisi *	dst = (aff0 >> rs0 | aff1 >> rs1 | aff2 >> rs2 | aff3 >> rs3);
3195322526SLorenzo Pieralisi *}
3295322526SLorenzo Pieralisi * Input registers: rs0, rs1, rs2, rs3, mpidr, mask
3395322526SLorenzo Pieralisi * Output register: dst
3495322526SLorenzo Pieralisi * Note: input and output registers must be disjoint register sets
3595322526SLorenzo Pieralisi         (eg: a macro instance with mpidr = x1 and dst = x1 is invalid)
3695322526SLorenzo Pieralisi */
3795322526SLorenzo Pieralisi	.macro compute_mpidr_hash dst, rs0, rs1, rs2, rs3, mpidr, mask
3895322526SLorenzo Pieralisi	and	\mpidr, \mpidr, \mask		// mask out MPIDR bits
3995322526SLorenzo Pieralisi	and	\dst, \mpidr, #0xff		// mask=aff0
4095322526SLorenzo Pieralisi	lsr	\dst ,\dst, \rs0		// dst=aff0>>rs0
4195322526SLorenzo Pieralisi	and	\mask, \mpidr, #0xff00		// mask = aff1
4295322526SLorenzo Pieralisi	lsr	\mask ,\mask, \rs1
4395322526SLorenzo Pieralisi	orr	\dst, \dst, \mask		// dst|=(aff1>>rs1)
4495322526SLorenzo Pieralisi	and	\mask, \mpidr, #0xff0000	// mask = aff2
4595322526SLorenzo Pieralisi	lsr	\mask ,\mask, \rs2
4695322526SLorenzo Pieralisi	orr	\dst, \dst, \mask		// dst|=(aff2>>rs2)
4795322526SLorenzo Pieralisi	and	\mask, \mpidr, #0xff00000000	// mask = aff3
4895322526SLorenzo Pieralisi	lsr	\mask ,\mask, \rs3
4995322526SLorenzo Pieralisi	orr	\dst, \dst, \mask		// dst|=(aff3>>rs3)
5095322526SLorenzo Pieralisi	.endm
5195322526SLorenzo Pieralisi/*
52*adc9b2dfSJames Morse * Save CPU state in the provided sleep_stack_data area, and publish its
53*adc9b2dfSJames Morse * location for cpu_resume()'s use in sleep_save_stash.
5495322526SLorenzo Pieralisi *
55*adc9b2dfSJames Morse * cpu_resume() will restore this saved state, and return. Because the
56*adc9b2dfSJames Morse * link-register is saved and restored, it will appear to return from this
57*adc9b2dfSJames Morse * function. So that the caller can tell the suspend/resume paths apart,
58*adc9b2dfSJames Morse * __cpu_suspend_enter() will always return a non-zero value, whereas the
59*adc9b2dfSJames Morse * path through cpu_resume() will return 0.
60*adc9b2dfSJames Morse *
61*adc9b2dfSJames Morse *  x0 = struct sleep_stack_data area
6295322526SLorenzo Pieralisi */
63714f5992SLorenzo PieralisiENTRY(__cpu_suspend_enter)
64*adc9b2dfSJames Morse	stp	x29, lr, [x0, #SLEEP_STACK_DATA_CALLEE_REGS]
65*adc9b2dfSJames Morse	stp	x19, x20, [x0,#SLEEP_STACK_DATA_CALLEE_REGS+16]
66*adc9b2dfSJames Morse	stp	x21, x22, [x0,#SLEEP_STACK_DATA_CALLEE_REGS+32]
67*adc9b2dfSJames Morse	stp	x23, x24, [x0,#SLEEP_STACK_DATA_CALLEE_REGS+48]
68*adc9b2dfSJames Morse	stp	x25, x26, [x0,#SLEEP_STACK_DATA_CALLEE_REGS+64]
69*adc9b2dfSJames Morse	stp	x27, x28, [x0,#SLEEP_STACK_DATA_CALLEE_REGS+80]
70*adc9b2dfSJames Morse
71*adc9b2dfSJames Morse	/* save the sp in cpu_suspend_ctx */
7295322526SLorenzo Pieralisi	mov	x2, sp
73*adc9b2dfSJames Morse	str	x2, [x0, #SLEEP_STACK_DATA_SYSTEM_REGS + CPU_CTX_SP]
74*adc9b2dfSJames Morse
75*adc9b2dfSJames Morse	/* find the mpidr_hash */
76714f5992SLorenzo Pieralisi	ldr	x1, =sleep_save_sp
77714f5992SLorenzo Pieralisi	ldr	x1, [x1, #SLEEP_SAVE_SP_VIRT]
7895322526SLorenzo Pieralisi	mrs	x7, mpidr_el1
7995322526SLorenzo Pieralisi	ldr	x9, =mpidr_hash
8095322526SLorenzo Pieralisi	ldr	x10, [x9, #MPIDR_HASH_MASK]
8195322526SLorenzo Pieralisi	/*
8295322526SLorenzo Pieralisi	 * Following code relies on the struct mpidr_hash
8395322526SLorenzo Pieralisi	 * members size.
8495322526SLorenzo Pieralisi	 */
8595322526SLorenzo Pieralisi	ldp	w3, w4, [x9, #MPIDR_HASH_SHIFTS]
8695322526SLorenzo Pieralisi	ldp	w5, w6, [x9, #(MPIDR_HASH_SHIFTS + 8)]
8795322526SLorenzo Pieralisi	compute_mpidr_hash x8, x3, x4, x5, x6, x7, x10
88714f5992SLorenzo Pieralisi	add	x1, x1, x8, lsl #3
89*adc9b2dfSJames Morse
90*adc9b2dfSJames Morse	stp	x29, lr, [sp, #-16]!
91714f5992SLorenzo Pieralisi	bl	__cpu_suspend_save
92*adc9b2dfSJames Morse	ldp	x29, lr, [sp], #16
93*adc9b2dfSJames Morse	mov	x0, #1
9495322526SLorenzo Pieralisi	ret
95714f5992SLorenzo PieralisiENDPROC(__cpu_suspend_enter)
9695322526SLorenzo Pieralisi	.ltorg
9795322526SLorenzo Pieralisi
9895322526SLorenzo Pieralisi/*
9995322526SLorenzo Pieralisi * x0 must contain the sctlr value retrieved from restored context
10095322526SLorenzo Pieralisi */
1015dfe9d7dSArd Biesheuvel	.pushsection	".idmap.text", "ax"
10295322526SLorenzo PieralisiENTRY(cpu_resume_mmu)
10395322526SLorenzo Pieralisi	ldr	x3, =cpu_resume_after_mmu
10495322526SLorenzo Pieralisi	msr	sctlr_el1, x0		// restore sctlr_el1
10595322526SLorenzo Pieralisi	isb
1068ec41987SWill Deacon	/*
1078ec41987SWill Deacon	 * Invalidate the local I-cache so that any instructions fetched
1088ec41987SWill Deacon	 * speculatively from the PoC are discarded, since they may have
1098ec41987SWill Deacon	 * been dynamically patched at the PoU.
1108ec41987SWill Deacon	 */
1118ec41987SWill Deacon	ic	iallu
1128ec41987SWill Deacon	dsb	nsh
1138ec41987SWill Deacon	isb
11495322526SLorenzo Pieralisi	br	x3			// global jump to virtual address
11595322526SLorenzo PieralisiENDPROC(cpu_resume_mmu)
1165dfe9d7dSArd Biesheuvel	.popsection
11795322526SLorenzo Pieralisicpu_resume_after_mmu:
1180d97e6d8SMark Rutland#ifdef CONFIG_KASAN
1190d97e6d8SMark Rutland	mov	x0, sp
1200d97e6d8SMark Rutland	bl	kasan_unpoison_remaining_stack
1210d97e6d8SMark Rutland#endif
12295322526SLorenzo Pieralisi	mov	x0, #0			// return zero on success
12395322526SLorenzo Pieralisi	ret
12495322526SLorenzo PieralisiENDPROC(cpu_resume_after_mmu)
12595322526SLorenzo Pieralisi
12695322526SLorenzo PieralisiENTRY(cpu_resume)
12795322526SLorenzo Pieralisi	bl	el2_setup		// if in EL2 drop to EL1 cleanly
12895322526SLorenzo Pieralisi	mrs	x1, mpidr_el1
129c3684fbbSLaura Abbott	adrp	x8, mpidr_hash
130c3684fbbSLaura Abbott	add x8, x8, #:lo12:mpidr_hash // x8 = struct mpidr_hash phys address
13195322526SLorenzo Pieralisi        /* retrieve mpidr_hash members to compute the hash */
13295322526SLorenzo Pieralisi	ldr	x2, [x8, #MPIDR_HASH_MASK]
13395322526SLorenzo Pieralisi	ldp	w3, w4, [x8, #MPIDR_HASH_SHIFTS]
13495322526SLorenzo Pieralisi	ldp	w5, w6, [x8, #(MPIDR_HASH_SHIFTS + 8)]
13595322526SLorenzo Pieralisi	compute_mpidr_hash x7, x3, x4, x5, x6, x1, x2
13695322526SLorenzo Pieralisi        /* x7 contains hash index, let's use it to grab context pointer */
1379acdc2afSArd Biesheuvel	ldr_l	x0, sleep_save_sp + SLEEP_SAVE_SP_PHYS
13895322526SLorenzo Pieralisi	ldr	x0, [x0, x7, lsl #3]
139*adc9b2dfSJames Morse	add	x29, x0, #SLEEP_STACK_DATA_CALLEE_REGS
140*adc9b2dfSJames Morse	add	x0, x0, #SLEEP_STACK_DATA_SYSTEM_REGS
14195322526SLorenzo Pieralisi	/* load sp from context */
14295322526SLorenzo Pieralisi	ldr	x2, [x0, #CPU_CTX_SP]
14395322526SLorenzo Pieralisi	/* load physical address of identity map page table in x1 */
1449acdc2afSArd Biesheuvel	adrp	x1, idmap_pg_dir
14595322526SLorenzo Pieralisi	mov	sp, x2
1466cdf9c7cSJungseok Lee	/* save thread_info */
1476cdf9c7cSJungseok Lee	and	x2, x2, #~(THREAD_SIZE - 1)
1486cdf9c7cSJungseok Lee	msr	sp_el0, x2
14995322526SLorenzo Pieralisi	/*
15095322526SLorenzo Pieralisi	 * cpu_do_resume expects x0 to contain context physical address
15195322526SLorenzo Pieralisi	 * pointer and x1 to contain physical address of 1:1 page tables
15295322526SLorenzo Pieralisi	 */
15395322526SLorenzo Pieralisi	bl	cpu_do_resume		// PC relative jump, MMU off
154*adc9b2dfSJames Morse	/* Can't access these by physical address once the MMU is on */
155*adc9b2dfSJames Morse	ldp	x19, x20, [x29, #16]
156*adc9b2dfSJames Morse	ldp	x21, x22, [x29, #32]
157*adc9b2dfSJames Morse	ldp	x23, x24, [x29, #48]
158*adc9b2dfSJames Morse	ldp	x25, x26, [x29, #64]
159*adc9b2dfSJames Morse	ldp	x27, x28, [x29, #80]
160*adc9b2dfSJames Morse	ldp	x29, lr, [x29]
16195322526SLorenzo Pieralisi	b	cpu_resume_mmu		// Resume MMU, never returns
16295322526SLorenzo PieralisiENDPROC(cpu_resume)
163