xref: /linux/arch/arm64/kernel/cpufeature.c (revision e0bf98fef3fd0f934deee3ebc3a03b88aec5b501)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2359b7064SMarc Zyngier /*
3359b7064SMarc Zyngier  * Contains CPU feature definitions
4359b7064SMarc Zyngier  *
5359b7064SMarc Zyngier  * Copyright (C) 2015 ARM Ltd.
6a2a69963SWill Deacon  *
7a2a69963SWill Deacon  * A note for the weary kernel hacker: the code here is confusing and hard to
8a2a69963SWill Deacon  * follow! That's partly because it's solving a nasty problem, but also because
9a2a69963SWill Deacon  * there's a little bit of over-abstraction that tends to obscure what's going
10a2a69963SWill Deacon  * on behind a maze of helper functions and macros.
11a2a69963SWill Deacon  *
12a2a69963SWill Deacon  * The basic problem is that hardware folks have started gluing together CPUs
13a2a69963SWill Deacon  * with distinct architectural features; in some cases even creating SoCs where
14a2a69963SWill Deacon  * user-visible instructions are available only on a subset of the available
15a2a69963SWill Deacon  * cores. We try to address this by snapshotting the feature registers of the
16a2a69963SWill Deacon  * boot CPU and comparing these with the feature registers of each secondary
17a2a69963SWill Deacon  * CPU when bringing them up. If there is a mismatch, then we update the
18a2a69963SWill Deacon  * snapshot state to indicate the lowest-common denominator of the feature,
19a2a69963SWill Deacon  * known as the "safe" value. This snapshot state can be queried to view the
20a2a69963SWill Deacon  * "sanitised" value of a feature register.
21a2a69963SWill Deacon  *
22a2a69963SWill Deacon  * The sanitised register values are used to decide which capabilities we
23a2a69963SWill Deacon  * have in the system. These may be in the form of traditional "hwcaps"
24a2a69963SWill Deacon  * advertised to userspace or internal "cpucaps" which are used to configure
25a2a69963SWill Deacon  * things like alternative patching and static keys. While a feature mismatch
26a2a69963SWill Deacon  * may result in a TAINT_CPU_OUT_OF_SPEC kernel taint, a capability mismatch
27a2a69963SWill Deacon  * may prevent a CPU from being onlined at all.
28a2a69963SWill Deacon  *
29a2a69963SWill Deacon  * Some implementation details worth remembering:
30a2a69963SWill Deacon  *
31a2a69963SWill Deacon  * - Mismatched features are *always* sanitised to a "safe" value, which
32a2a69963SWill Deacon  *   usually indicates that the feature is not supported.
33a2a69963SWill Deacon  *
34a2a69963SWill Deacon  * - A mismatched feature marked with FTR_STRICT will cause a "SANITY CHECK"
35a2a69963SWill Deacon  *   warning when onlining an offending CPU and the kernel will be tainted
36a2a69963SWill Deacon  *   with TAINT_CPU_OUT_OF_SPEC.
37a2a69963SWill Deacon  *
38a2a69963SWill Deacon  * - Features marked as FTR_VISIBLE have their sanitised value visible to
39a2a69963SWill Deacon  *   userspace. FTR_VISIBLE features in registers that are only visible
40a2a69963SWill Deacon  *   to EL0 by trapping *must* have a corresponding HWCAP so that late
41a2a69963SWill Deacon  *   onlining of CPUs cannot lead to features disappearing at runtime.
42a2a69963SWill Deacon  *
43a2a69963SWill Deacon  * - A "feature" is typically a 4-bit register field. A "capability" is the
44a2a69963SWill Deacon  *   high-level description derived from the sanitised field value.
45a2a69963SWill Deacon  *
46a2a69963SWill Deacon  * - Read the Arm ARM (DDI 0487F.a) section D13.1.3 ("Principles of the ID
47a2a69963SWill Deacon  *   scheme for fields in ID registers") to understand when feature fields
48a2a69963SWill Deacon  *   may be signed or unsigned (FTR_SIGNED and FTR_UNSIGNED accordingly).
49a2a69963SWill Deacon  *
50a2a69963SWill Deacon  * - KVM exposes its own view of the feature registers to guest operating
51a2a69963SWill Deacon  *   systems regardless of FTR_VISIBLE. This is typically driven from the
52a2a69963SWill Deacon  *   sanitised register values to allow virtual CPUs to be migrated between
53a2a69963SWill Deacon  *   arbitrary physical CPUs, but some features not present on the host are
54a2a69963SWill Deacon  *   also advertised and emulated. Look at sys_reg_descs[] for the gory
55a2a69963SWill Deacon  *   details.
56433022b5SWill Deacon  *
57433022b5SWill Deacon  * - If the arm64_ftr_bits[] for a register has a missing field, then this
58433022b5SWill Deacon  *   field is treated as STRICT RES0, including for read_sanitised_ftr_reg().
59433022b5SWill Deacon  *   This is stronger than FTR_HIDDEN and can be used to hide features from
60433022b5SWill Deacon  *   KVM guests.
61359b7064SMarc Zyngier  */
62359b7064SMarc Zyngier 
639cdf8ec4SSuzuki K. Poulose #define pr_fmt(fmt) "CPU features: " fmt
64359b7064SMarc Zyngier 
653c739b57SSuzuki K. Poulose #include <linux/bsearch.h>
662a6dcb2bSJames Morse #include <linux/cpumask.h>
675ffdfaedSVladimir Murzin #include <linux/crash_dump.h>
683c739b57SSuzuki K. Poulose #include <linux/sort.h>
692a6dcb2bSJames Morse #include <linux/stop_machine.h>
707af33504SWill Deacon #include <linux/sysfs.h>
71359b7064SMarc Zyngier #include <linux/types.h>
72f6334b17Skernel test robot #include <linux/minmax.h>
732077be67SLaura Abbott #include <linux/mm.h>
74a111b7c0SJosh Poimboeuf #include <linux/cpu.h>
752e903b91SAndrey Konovalov #include <linux/kasan.h>
76bd09128dSJames Morse #include <linux/percpu.h>
77bd09128dSJames Morse 
78359b7064SMarc Zyngier #include <asm/cpu.h>
79359b7064SMarc Zyngier #include <asm/cpufeature.h>
80dbb4e152SSuzuki K. Poulose #include <asm/cpu_ops.h>
812e0f2478SDave Martin #include <asm/fpsimd.h>
8244b3834bSJames Morse #include <asm/hwcap.h>
833e00e39dSMark Rutland #include <asm/insn.h>
843eb681fbSDavid Brazdil #include <asm/kvm_host.h>
8513f417f3SSuzuki K Poulose #include <asm/mmu_context.h>
8634bfeea4SCatalin Marinas #include <asm/mte.h>
87338d4f49SJames Morse #include <asm/processor.h>
88e62e0748SCarlos Bilbao #include <asm/smp.h>
89cdcf817bSSuzuki K. Poulose #include <asm/sysreg.h>
9077c97b4eSSuzuki K Poulose #include <asm/traps.h>
91bd09128dSJames Morse #include <asm/vectors.h>
92d88701beSMarc Zyngier #include <asm/virt.h>
93359b7064SMarc Zyngier 
94aec0bff7SAndrew Murray /* Kernel representation of AT_HWCAP and AT_HWCAP2 */
9560c868efSMark Brown static DECLARE_BITMAP(elf_hwcap, MAX_CPU_FEATURES) __read_mostly;
969cdf8ec4SSuzuki K. Poulose 
979cdf8ec4SSuzuki K. Poulose #ifdef CONFIG_COMPAT
989cdf8ec4SSuzuki K. Poulose #define COMPAT_ELF_HWCAP_DEFAULT	\
999cdf8ec4SSuzuki K. Poulose 				(COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
1009cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
1017559950aSSuzuki K Poulose 				 COMPAT_HWCAP_TLS|COMPAT_HWCAP_IDIV|\
1029cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_LPAE)
1039cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
1049cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap2 __read_mostly;
1059cdf8ec4SSuzuki K. Poulose #endif
1069cdf8ec4SSuzuki K. Poulose 
1079cdf8ec4SSuzuki K. Poulose DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
1084b65a5dbSCatalin Marinas EXPORT_SYMBOL(cpu_hwcaps);
10982a3a21bSSuzuki K Poulose static struct arm64_cpu_capabilities const __ro_after_init *cpu_hwcaps_ptrs[ARM64_NCAPS];
1109cdf8ec4SSuzuki K. Poulose 
1114c0bd995SMark Rutland DECLARE_BITMAP(boot_capabilities, ARM64_NCAPS);
1120ceb0d56SDaniel Thompson 
11309e3c22aSMark Brown bool arm64_use_ng_mappings = false;
11409e3c22aSMark Brown EXPORT_SYMBOL(arm64_use_ng_mappings);
11509e3c22aSMark Brown 
116bd09128dSJames Morse DEFINE_PER_CPU_READ_MOSTLY(const char *, this_cpu_vector) = vectors;
117bd09128dSJames Morse 
1188f1eec57SDave Martin /*
1192122a833SWill Deacon  * Permit PER_LINUX32 and execve() of 32-bit binaries even if not all CPUs
1202122a833SWill Deacon  * support it?
1212122a833SWill Deacon  */
1222122a833SWill Deacon static bool __read_mostly allow_mismatched_32bit_el0;
1232122a833SWill Deacon 
1242122a833SWill Deacon /*
1252122a833SWill Deacon  * Static branch enabled only if allow_mismatched_32bit_el0 is set and we have
1262122a833SWill Deacon  * seen at least one CPU capable of 32-bit EL0.
1272122a833SWill Deacon  */
1282122a833SWill Deacon DEFINE_STATIC_KEY_FALSE(arm64_mismatched_32bit_el0);
1292122a833SWill Deacon 
1302122a833SWill Deacon /*
1312122a833SWill Deacon  * Mask of CPUs supporting 32-bit EL0.
1322122a833SWill Deacon  * Only valid if arm64_mismatched_32bit_el0 is enabled.
1332122a833SWill Deacon  */
1342122a833SWill Deacon static cpumask_var_t cpu_32bit_el0_mask __cpumask_var_read_mostly;
1352122a833SWill Deacon 
136638d5031SAnshuman Khandual void dump_cpu_features(void)
1378effeaafSMark Rutland {
1388effeaafSMark Rutland 	/* file-wide pr_fmt adds "CPU features: " prefix */
1398effeaafSMark Rutland 	pr_emerg("0x%*pb\n", ARM64_NCAPS, &cpu_hwcaps);
1408effeaafSMark Rutland }
1418effeaafSMark Rutland 
142fe4fbdbcSSuzuki K Poulose #define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
1433c739b57SSuzuki K. Poulose 	{						\
1444f0a606bSSuzuki K. Poulose 		.sign = SIGNED,				\
145fe4fbdbcSSuzuki K Poulose 		.visible = VISIBLE,			\
1463c739b57SSuzuki K. Poulose 		.strict = STRICT,			\
1473c739b57SSuzuki K. Poulose 		.type = TYPE,				\
1483c739b57SSuzuki K. Poulose 		.shift = SHIFT,				\
1493c739b57SSuzuki K. Poulose 		.width = WIDTH,				\
1503c739b57SSuzuki K. Poulose 		.safe_val = SAFE_VAL,			\
1513c739b57SSuzuki K. Poulose 	}
1523c739b57SSuzuki K. Poulose 
1530710cfdbSSuzuki K Poulose /* Define a feature with unsigned values */
154fe4fbdbcSSuzuki K Poulose #define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
155fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1564f0a606bSSuzuki K. Poulose 
1570710cfdbSSuzuki K Poulose /* Define a feature with a signed value */
158fe4fbdbcSSuzuki K Poulose #define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
159fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1600710cfdbSSuzuki K Poulose 
1613c739b57SSuzuki K. Poulose #define ARM64_FTR_END					\
1623c739b57SSuzuki K. Poulose 	{						\
1633c739b57SSuzuki K. Poulose 		.width = 0,				\
1643c739b57SSuzuki K. Poulose 	}
1653c739b57SSuzuki K. Poulose 
1665ffdfaedSVladimir Murzin static void cpu_enable_cnp(struct arm64_cpu_capabilities const *cap);
16770544196SJames Morse 
1683ff047f6SAmit Daniel Kachhap static bool __system_matches_cap(unsigned int n);
1693ff047f6SAmit Daniel Kachhap 
1704aa8a472SSuzuki K Poulose /*
1714aa8a472SSuzuki K Poulose  * NOTE: Any changes to the visibility of features should be kept in
1724aa8a472SSuzuki K Poulose  * sync with the documentation of the CPU feature register ABI.
1734aa8a472SSuzuki K Poulose  */
1745e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
1750eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RNDR_SHIFT, 4, 0),
1760eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TLB_SHIFT, 4, 0),
1770eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TS_SHIFT, 4, 0),
1780eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_FHM_SHIFT, 4, 0),
1790eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_DP_SHIFT, 4, 0),
1800eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM4_SHIFT, 4, 0),
1810eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM3_SHIFT, 4, 0),
1820eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA3_SHIFT, 4, 0),
1830eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RDM_SHIFT, 4, 0),
1840eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 4, 0),
1850eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_CRC32_SHIFT, 4, 0),
1860eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, 0),
1870eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA1_SHIFT, 4, 0),
1880eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_AES_SHIFT, 4, 0),
1893c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
1903c739b57SSuzuki K. Poulose };
1913c739b57SSuzuki K. Poulose 
192c8c3798dSSuzuki K Poulose static const struct arm64_ftr_bits ftr_id_aa64isar1[] = {
193aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_I8MM_SHIFT, 4, 0),
194aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DGH_SHIFT, 4, 0),
195aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, 0),
196aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SPECRES_SHIFT, 4, 0),
197aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SB_SHIFT, 4, 0),
198aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FRINTTS_SHIFT, 4, 0),
1996984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
200aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPI_SHIFT, 4, 0),
2016984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
202aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPA_SHIFT, 4, 0),
203aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, 0),
204aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FCMA_SHIFT, 4, 0),
205aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_JSCVT_SHIFT, 4, 0),
2066984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
207aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_API_SHIFT, 4, 0),
2086984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
209aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_APA_SHIFT, 4, 0),
210aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, 0),
211c8c3798dSSuzuki K Poulose 	ARM64_FTR_END,
212c8c3798dSSuzuki K Poulose };
213c8c3798dSSuzuki K Poulose 
2149e45365fSJoey Gouly static const struct arm64_ftr_bits ftr_id_aa64isar2[] = {
215b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64ISAR2_EL1_BC_SHIFT, 4, 0),
216def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
217b2d71f27SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR2_EL1_APA3_SHIFT, 4, 0),
218def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
219b2d71f27SMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_GPA3_SHIFT, 4, 0),
220b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRES_SHIFT, 4, 0),
221b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_WFxT_SHIFT, 4, 0),
2229e45365fSJoey Gouly 	ARM64_FTR_END,
2239e45365fSJoey Gouly };
2249e45365fSJoey Gouly 
2255e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
22655adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV3_SHIFT, 4, 0),
22755adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV2_SHIFT, 4, 0),
22855adc08dSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_DIT_SHIFT, 4, 0),
22955adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AMU_SHIFT, 4, 0),
23055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_MPAM_SHIFT, 4, 0),
23155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SEL2_SHIFT, 4, 0),
2323fab3999SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
23355adc08dSMark Brown 				   FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SVE_SHIFT, 4, 0),
23455adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_RAS_SHIFT, 4, 0),
23555adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_GIC_SHIFT, 4, 0),
2365620b4b0SMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, ID_AA64PFR0_EL1_AdvSIMD_NI),
23755adc08dSMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_FP_SHIFT, 4, ID_AA64PFR0_EL1_FP_NI),
23855adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL3_SHIFT, 4, 0),
23955adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL2_SHIFT, 4, 0),
24055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL1_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
24155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL0_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
2423c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2433c739b57SSuzuki K. Poulose };
2443c739b57SSuzuki K. Poulose 
245d71be2b6SWill Deacon static const struct arm64_ftr_bits ftr_id_aa64pfr1[] = {
2465e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
2476ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SME_SHIFT, 4, 0),
248cf7fdbbeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MPAM_frac_SHIFT, 4, 0),
249cf7fdbbeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_RAS_frac_SHIFT, 4, 0),
2503b714d24SVincenzo Frascino 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_MTE),
2516ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MTE_SHIFT, 4, ID_AA64PFR1_EL1_MTE_NI),
25253275da8SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SSBS_SHIFT, 4, ID_AA64PFR1_EL1_SSBS_NI),
2538ef8f360SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_BTI),
2546ca2b9caSMark Brown 				    FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_BT_SHIFT, 4, 0),
255d71be2b6SWill Deacon 	ARM64_FTR_END,
256d71be2b6SWill Deacon };
257d71be2b6SWill Deacon 
25806a916feSDave Martin static const struct arm64_ftr_bits ftr_id_aa64zfr0[] = {
259ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2608d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F64MM_SHIFT, 4, 0),
261d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2628d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F32MM_SHIFT, 4, 0),
263d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2648d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_I8MM_SHIFT, 4, 0),
265d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2668d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SM4_SHIFT, 4, 0),
267ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2688d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SHA3_SHIFT, 4, 0),
269ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2708d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, 0),
271d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2728d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BitPerm_SHIFT, 4, 0),
273ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2748d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_AES_SHIFT, 4, 0),
275ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2768d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, 0),
27706a916feSDave Martin 	ARM64_FTR_END,
27806a916feSDave Martin };
27906a916feSDave Martin 
2805e64b862SMark Brown static const struct arm64_ftr_bits ftr_id_aa64smfr0[] = {
2815e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
282f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_FA64_SHIFT, 1, 0),
2835e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
284f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I16I64_SHIFT, 4, 0),
2855e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
286f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F64F64_SHIFT, 1, 0),
2875e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
288f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I8I32_SHIFT, 4, 0),
2895e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
290f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F16F32_SHIFT, 1, 0),
2915e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
292f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_B16F32_SHIFT, 1, 0),
2935e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
294f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F32F32_SHIFT, 1, 0),
2955e64b862SMark Brown 	ARM64_FTR_END,
2965e64b862SMark Brown };
2975e64b862SMark Brown 
2985e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
2992d987e64SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ECV_SHIFT, 4, 0),
3002d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_FGT_SHIFT, 4, 0),
3012d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_EXS_SHIFT, 4, 0),
3025717fe5aSWill Deacon 	/*
303b130a8f7SMarc Zyngier 	 * Page size not being supported at Stage-2 is not fatal. You
304b130a8f7SMarc Zyngier 	 * just give up KVM if PAGE_SIZE isn't supported there. Go fix
305b130a8f7SMarc Zyngier 	 * your favourite nesting hypervisor.
306b130a8f7SMarc Zyngier 	 *
307b130a8f7SMarc Zyngier 	 * There is a small corner case where the hypervisor explicitly
308b130a8f7SMarc Zyngier 	 * advertises a given granule size at Stage-2 (value 2) on some
309b130a8f7SMarc Zyngier 	 * vCPUs, and uses the fallback to Stage-1 (value 0) for other
310b130a8f7SMarc Zyngier 	 * vCPUs. Although this is not forbidden by the architecture, it
311b130a8f7SMarc Zyngier 	 * indicates that the hypervisor is being silly (or buggy).
312b130a8f7SMarc Zyngier 	 *
313b130a8f7SMarc Zyngier 	 * We make no effort to cope with this and pretend that if these
314b130a8f7SMarc Zyngier 	 * fields are inconsistent across vCPUs, then it isn't worth
315b130a8f7SMarc Zyngier 	 * trying to bring KVM up.
316b130a8f7SMarc Zyngier 	 */
3172d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT, 4, 1),
3182d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT, 4, 1),
3192d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT, 4, 1),
320b130a8f7SMarc Zyngier 	/*
3215717fe5aSWill Deacon 	 * We already refuse to boot CPUs that don't support our configured
3225717fe5aSWill Deacon 	 * page size, so we can only detect mismatches for a page size other
3235717fe5aSWill Deacon 	 * than the one we're currently using. Unfortunately, SoCs like this
3245717fe5aSWill Deacon 	 * exist in the wild so, even though we don't like it, we'll have to go
3255717fe5aSWill Deacon 	 * along with it and treat them as non-strict.
3265717fe5aSWill Deacon 	 */
3272d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN4_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN4_NI),
3282d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN64_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN64_NI),
3292d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN16_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN16_NI),
3305717fe5aSWill Deacon 
3312d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGENDEL0_SHIFT, 4, 0),
3323c739b57SSuzuki K. Poulose 	/* Linux shouldn't care about secure memory */
3332d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_SNSMEM_SHIFT, 4, 0),
334ed7c138dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGEND_SHIFT, 4, 0),
33507d7d848SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ASIDBITS_SHIFT, 4, 0),
3363c739b57SSuzuki K. Poulose 	/*
3373c739b57SSuzuki K. Poulose 	 * Differing PARange is fine as long as all peripherals and memory are mapped
3383c739b57SSuzuki K. Poulose 	 * within the minimum PARange of all CPUs
3393c739b57SSuzuki K. Poulose 	 */
3402d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_PARANGE_SHIFT, 4, 0),
3413c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3423c739b57SSuzuki K. Poulose };
3433c739b57SSuzuki K. Poulose 
3445e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
3456fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TIDCP1_SHIFT, 4, 0),
3466fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_AFP_SHIFT, 4, 0),
3476fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_ETS_SHIFT, 4, 0),
3486fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TWED_SHIFT, 4, 0),
3496fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_XNX_SHIFT, 4, 0),
3506fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64MMFR1_EL1_SpecSEI_SHIFT, 4, 0),
3516fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_PAN_SHIFT, 4, 0),
3526fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_LO_SHIFT, 4, 0),
3536fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HPDS_SHIFT, 4, 0),
3546fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VH_SHIFT, 4, 0),
3556fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VMIDBits_SHIFT, 4, 0),
3566fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HAFDBS_SHIFT, 4, 0),
3573c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3583c739b57SSuzuki K. Poulose };
3593c739b57SSuzuki K. Poulose 
3605e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
361a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_E0PD_SHIFT, 4, 0),
362a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_EVT_SHIFT, 4, 0),
363a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_BBM_SHIFT, 4, 0),
364a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_TTL_SHIFT, 4, 0),
365a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_FWB_SHIFT, 4, 0),
366a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IDS_SHIFT, 4, 0),
367a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_AT_SHIFT, 4, 0),
368a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_ST_SHIFT, 4, 0),
369a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_NV_SHIFT, 4, 0),
370a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CCIDX_SHIFT, 4, 0),
3718f40badeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_VARange_SHIFT, 4, 0),
372a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IESB_SHIFT, 4, 0),
373a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_LSM_SHIFT, 4, 0),
374a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_UAO_SHIFT, 4, 0),
375ca951862SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CnP_SHIFT, 4, 0),
376406e3087SJames Morse 	ARM64_FTR_END,
377406e3087SJames Morse };
378406e3087SJames Morse 
3795e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_ctr[] = {
380be68a8aaSWill Deacon 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
3815b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DIC_SHIFT, 1, 1),
3825b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IDC_SHIFT, 1, 1),
3835b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_CWG_SHIFT, 4, 0),
3845b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_ERG_SHIFT, 4, 0),
3855b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DminLine_SHIFT, 4, 1),
3863c739b57SSuzuki K. Poulose 	/*
3873c739b57SSuzuki K. Poulose 	 * Linux can handle differing I-cache policies. Userspace JITs will
388ee7bc638SSuzuki K Poulose 	 * make use of *minLine.
389155433cbSWill Deacon 	 * If we have differing I-cache policies, report it as the weakest - VIPT.
3903c739b57SSuzuki K. Poulose 	 */
3915b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, CTR_EL0_L1Ip_SHIFT, 2, CTR_EL0_L1Ip_VIPT),	/* L1Ip */
3925b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IminLine_SHIFT, 4, 0),
3933c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3943c739b57SSuzuki K. Poulose };
3953c739b57SSuzuki K. Poulose 
3968f266a5dSMarc Zyngier static struct arm64_ftr_override __ro_after_init no_override = { };
3978f266a5dSMarc Zyngier 
398675b0563SArd Biesheuvel struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
399675b0563SArd Biesheuvel 	.name		= "SYS_CTR_EL0",
4008f266a5dSMarc Zyngier 	.ftr_bits	= ftr_ctr,
4018f266a5dSMarc Zyngier 	.override	= &no_override,
402675b0563SArd Biesheuvel };
403675b0563SArd Biesheuvel 
4045e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
40537622baeSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_InnerShr_SHIFT, 4, 0xf),
40637622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_FCSE_SHIFT, 4, 0),
40737622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_AuxReg_SHIFT, 4, 0),
40837622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_TCM_SHIFT, 4, 0),
40937622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_ShareLvl_SHIFT, 4, 0),
41037622baeSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_OuterShr_SHIFT, 4, 0xf),
41137622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_PMSA_SHIFT, 4, 0),
41237622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_VMSA_SHIFT, 4, 0),
4133c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4143c739b57SSuzuki K. Poulose };
4153c739b57SSuzuki K. Poulose 
4165e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
417fcf37b38SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_DoubleLock_SHIFT, 4, 0),
418fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_PMSVer_SHIFT, 4, 0),
419fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_CTX_CMPs_SHIFT, 4, 0),
420fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_WRPs_SHIFT, 4, 0),
421fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_BRPs_SHIFT, 4, 0),
422b20d1ba3SWill Deacon 	/*
423b20d1ba3SWill Deacon 	 * We can instantiate multiple PMU instances with different levels
424b20d1ba3SWill Deacon 	 * of support.
425fe4fbdbcSSuzuki K Poulose 	 */
426fcf37b38SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_EL1_PMUVer_SHIFT, 4, 0),
427fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_EL1_DebugVer_SHIFT, 4, 0x6),
4283c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4293c739b57SSuzuki K. Poulose };
4303c739b57SSuzuki K. Poulose 
43185f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr0[] = {
43285f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_FPROUND_SHIFT, 4, 0),
43385f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_FPSHVEC_SHIFT, 4, 0),
43485f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_FPSQRT_SHIFT, 4, 0),
43585f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_FPDIVIDE_SHIFT, 4, 0),
43685f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_FPTRAP_SHIFT, 4, 0),
43785f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_FPDP_SHIFT, 4, 0),
43885f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_FPSP_SHIFT, 4, 0),
43985f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_SIMD_SHIFT, 4, 0),
44085f15063SAmit Daniel Kachhap 	ARM64_FTR_END,
44185f15063SAmit Daniel Kachhap };
44285f15063SAmit Daniel Kachhap 
44385f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr1[] = {
44485f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_SIMDFMAC_SHIFT, 4, 0),
44585f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_FPHP_SHIFT, 4, 0),
44685f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_SIMDHP_SHIFT, 4, 0),
44785f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_SIMDSP_SHIFT, 4, 0),
44885f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_SIMDINT_SHIFT, 4, 0),
44985f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_SIMDLS_SHIFT, 4, 0),
45085f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_FPDNAN_SHIFT, 4, 0),
45185f15063SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_FPFTZ_SHIFT, 4, 0),
45285f15063SAmit Daniel Kachhap 	ARM64_FTR_END,
45385f15063SAmit Daniel Kachhap };
45485f15063SAmit Daniel Kachhap 
4555e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_mvfr2[] = {
4568d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_FPMISC_SHIFT, 4, 0),
4578d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_SIMDMISC_SHIFT, 4, 0),
4583c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4593c739b57SSuzuki K. Poulose };
4603c739b57SSuzuki K. Poulose 
4615e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_dczid[] = {
462bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, DCZID_EL0_DZP_SHIFT, 1, 1),
463bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, DCZID_EL0_BS_SHIFT, 4, 0),
4643c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4653c739b57SSuzuki K. Poulose };
4663c739b57SSuzuki K. Poulose 
46721047e91SCatalin Marinas static const struct arm64_ftr_bits ftr_gmid[] = {
468e9757553SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, GMID_EL1_BS_SHIFT, 4, 0),
46921047e91SCatalin Marinas 	ARM64_FTR_END,
47021047e91SCatalin Marinas };
47121047e91SCatalin Marinas 
4722a5bc6c4SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar0[] = {
47352b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Divide_SHIFT, 4, 0),
47452b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Debug_SHIFT, 4, 0),
47552b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Coproc_SHIFT, 4, 0),
47652b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_CmpBranch_SHIFT, 4, 0),
47752b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitField_SHIFT, 4, 0),
47852b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitCount_SHIFT, 4, 0),
47952b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Swap_SHIFT, 4, 0),
4802a5bc6c4SAnshuman Khandual 	ARM64_FTR_END,
4812a5bc6c4SAnshuman Khandual };
4823c739b57SSuzuki K. Poulose 
4835e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_isar5[] = {
484816c8638SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_RDM_SHIFT, 4, 0),
485816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_CRC32_SHIFT, 4, 0),
486816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA2_SHIFT, 4, 0),
487816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA1_SHIFT, 4, 0),
488816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_AES_SHIFT, 4, 0),
489816c8638SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SEVL_SHIFT, 4, 0),
4903c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4913c739b57SSuzuki K. Poulose };
4923c739b57SSuzuki K. Poulose 
4935e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
4945ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_EVT_SHIFT, 4, 0),
4955ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CCIDX_SHIFT, 4, 0),
4965ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_LSM_SHIFT, 4, 0),
4975ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_HPDS_SHIFT, 4, 0),
4985ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CnP_SHIFT, 4, 0),
4995ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_XNX_SHIFT, 4, 0),
5005ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_AC2_SHIFT, 4, 0),
5018d3154afSAnshuman Khandual 
502fcd65353SAnshuman Khandual 	/*
503fcd65353SAnshuman Khandual 	 * SpecSEI = 1 indicates that the PE might generate an SError on an
504fcd65353SAnshuman Khandual 	 * external abort on speculative read. It is safe to assume that an
505fcd65353SAnshuman Khandual 	 * SError might be generated than it will not be. Hence it has been
506fcd65353SAnshuman Khandual 	 * classified as FTR_HIGHER_SAFE.
507fcd65353SAnshuman Khandual 	 */
5085ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_MMFR4_EL1_SpecSEI_SHIFT, 4, 0),
5093c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5103c739b57SSuzuki K. Poulose };
5113c739b57SSuzuki K. Poulose 
5120113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_isar4[] = {
5133f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SWP_frac_SHIFT, 4, 0),
5143f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_PSR_M_SHIFT, 4, 0),
5153f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SynchPrim_frac_SHIFT, 4, 0),
5163f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Barrier_SHIFT, 4, 0),
5173f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SMC_SHIFT, 4, 0),
5183f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Writeback_SHIFT, 4, 0),
5193f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_WithShifts_SHIFT, 4, 0),
5203f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Unpriv_SHIFT, 4, 0),
5210113340eSWill Deacon 	ARM64_FTR_END,
5220113340eSWill Deacon };
5230113340eSWill Deacon 
524152accf8SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_mmfr5[] = {
5257b24177cSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR5_EL1_ETS_SHIFT, 4, 0),
526152accf8SAnshuman Khandual 	ARM64_FTR_END,
527152accf8SAnshuman Khandual };
528152accf8SAnshuman Khandual 
5298e3747beSAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar6[] = {
530eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_I8MM_SHIFT, 4, 0),
531eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_BF16_SHIFT, 4, 0),
532eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SPECRES_SHIFT, 4, 0),
533eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SB_SHIFT, 4, 0),
534eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_FHM_SHIFT, 4, 0),
535eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_DP_SHIFT, 4, 0),
536eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_JSCVT_SHIFT, 4, 0),
5378e3747beSAnshuman Khandual 	ARM64_FTR_END,
5388e3747beSAnshuman Khandual };
5398e3747beSAnshuman Khandual 
5405e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_pfr0[] = {
541*e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_DIT_SHIFT, 4, 0),
542*e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_CSV2_SHIFT, 4, 0),
543*e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State3_SHIFT, 4, 0),
544*e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State2_SHIFT, 4, 0),
545*e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State1_SHIFT, 4, 0),
546*e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State0_SHIFT, 4, 0),
5473c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5483c739b57SSuzuki K. Poulose };
5493c739b57SSuzuki K. Poulose 
5500113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_pfr1[] = {
5510113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_GIC_SHIFT, 4, 0),
5520113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_VIRT_FRAC_SHIFT, 4, 0),
5530113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_SEC_FRAC_SHIFT, 4, 0),
5540113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_GENTIMER_SHIFT, 4, 0),
5550113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_VIRTUALIZATION_SHIFT, 4, 0),
5560113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_MPROGMOD_SHIFT, 4, 0),
5570113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_SECURITY_SHIFT, 4, 0),
5580113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_PROGMOD_SHIFT, 4, 0),
5590113340eSWill Deacon 	ARM64_FTR_END,
5600113340eSWill Deacon };
5610113340eSWill Deacon 
56216824085SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_pfr2[] = {
563532d5815SWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_SSBS_SHIFT, 4, 0),
56416824085SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_CSV3_SHIFT, 4, 0),
56516824085SAnshuman Khandual 	ARM64_FTR_END,
56616824085SAnshuman Khandual };
56716824085SAnshuman Khandual 
5685e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_dfr0[] = {
5691ed1b90aSAnshuman Khandual 	/* [31:28] TraceFilt */
570506506caSAlexandru Elisei 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_DFR0_PERFMON_SHIFT, 4, 0),
5718d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_MPROFDBG_SHIFT, 4, 0),
5728d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_MMAPTRC_SHIFT, 4, 0),
5738d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_COPTRC_SHIFT, 4, 0),
5748d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_MMAPDBG_SHIFT, 4, 0),
5758d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_COPSDBG_SHIFT, 4, 0),
5768d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_COPDBG_SHIFT, 4, 0),
577e5343503SSuzuki K Poulose 	ARM64_FTR_END,
578e5343503SSuzuki K Poulose };
579e5343503SSuzuki K Poulose 
580dd35ec07SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_dfr1[] = {
581dd35ec07SAnshuman Khandual 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR1_MTPMU_SHIFT, 4, 0),
582dd35ec07SAnshuman Khandual 	ARM64_FTR_END,
583dd35ec07SAnshuman Khandual };
584dd35ec07SAnshuman Khandual 
5852e0f2478SDave Martin static const struct arm64_ftr_bits ftr_zcr[] = {
5862e0f2478SDave Martin 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
5875b06dcfdSMark Brown 		ZCR_ELx_LEN_SHIFT, ZCR_ELx_LEN_WIDTH, 0),	/* LEN */
5882e0f2478SDave Martin 	ARM64_FTR_END,
5892e0f2478SDave Martin };
5902e0f2478SDave Martin 
591b42990d3SMark Brown static const struct arm64_ftr_bits ftr_smcr[] = {
592b42990d3SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
5935b06dcfdSMark Brown 		SMCR_ELx_LEN_SHIFT, SMCR_ELx_LEN_WIDTH, 0),	/* LEN */
5943c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5953c739b57SSuzuki K. Poulose };
5963c739b57SSuzuki K. Poulose 
5973c739b57SSuzuki K. Poulose /*
5983c739b57SSuzuki K. Poulose  * Common ftr bits for a 32bit register with all hidden, strict
5993c739b57SSuzuki K. Poulose  * attributes, with 4bit feature fields and a default safe value of
6003c739b57SSuzuki K. Poulose  * 0. Covers the following 32bit registers:
60185f15063SAmit Daniel Kachhap  * id_isar[1-3], id_mmfr[1-3]
6023c739b57SSuzuki K. Poulose  */
6035e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_generic_32bits[] = {
604fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
605fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
606fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
607fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
608fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
609fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
610fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
611fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
6123c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6133c739b57SSuzuki K. Poulose };
6143c739b57SSuzuki K. Poulose 
615eab43e88SSuzuki K Poulose /* Table for a single 32bit feature value */
616eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_single32[] = {
617fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0),
6183c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6193c739b57SSuzuki K. Poulose };
6203c739b57SSuzuki K. Poulose 
621eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_raz[] = {
6223c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6233c739b57SSuzuki K. Poulose };
6243c739b57SSuzuki K. Poulose 
6259dc232a8SReiji Watanabe #define __ARM64_FTR_REG_OVERRIDE(id_str, id, table, ovr) {	\
6263c739b57SSuzuki K. Poulose 		.sys_id = id,					\
6276f2b7eefSArd Biesheuvel 		.reg = 	&(struct arm64_ftr_reg){		\
6289dc232a8SReiji Watanabe 			.name = id_str,				\
6298f266a5dSMarc Zyngier 			.override = (ovr),			\
6303c739b57SSuzuki K. Poulose 			.ftr_bits = &((table)[0]),		\
6316f2b7eefSArd Biesheuvel 	}}
6323c739b57SSuzuki K. Poulose 
6339dc232a8SReiji Watanabe #define ARM64_FTR_REG_OVERRIDE(id, table, ovr)	\
6349dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, ovr)
6359dc232a8SReiji Watanabe 
6369dc232a8SReiji Watanabe #define ARM64_FTR_REG(id, table)		\
6379dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, &no_override)
6388f266a5dSMarc Zyngier 
639361db0fcSMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64mmfr1_override;
640504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr0_override;
64193ad55b7SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr1_override;
642504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64zfr0_override;
643b3000e21SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64smfr0_override;
644f8da5752SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64isar1_override;
645def8c222SVladimir Murzin struct arm64_ftr_override __ro_after_init id_aa64isar2_override;
646361db0fcSMarc Zyngier 
6476f2b7eefSArd Biesheuvel static const struct __ftr_reg_entry {
6486f2b7eefSArd Biesheuvel 	u32			sys_id;
6496f2b7eefSArd Biesheuvel 	struct arm64_ftr_reg 	*reg;
6506f2b7eefSArd Biesheuvel } arm64_ftr_regs[] = {
6513c739b57SSuzuki K. Poulose 
6523c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 1 */
6533c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
6540113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_id_pfr1),
655e5343503SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
6563c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
6573c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
6583c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
6593c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
6603c739b57SSuzuki K. Poulose 
6613c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 2 */
6622a5bc6c4SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_id_isar0),
6633c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
6643c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
6653c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
6660113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_id_isar4),
6673c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
6683c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
6698e3747beSAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR6_EL1, ftr_id_isar6),
6703c739b57SSuzuki K. Poulose 
6713c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 3 */
67285f15063SAmit Daniel Kachhap 	ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_mvfr0),
67385f15063SAmit Daniel Kachhap 	ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_mvfr1),
6743c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
67516824085SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_PFR2_EL1, ftr_id_pfr2),
676dd35ec07SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_DFR1_EL1, ftr_id_dfr1),
677152accf8SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_MMFR5_EL1, ftr_id_mmfr5),
6783c739b57SSuzuki K. Poulose 
6793c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 4 */
680504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0,
681504ee236SMarc Zyngier 			       &id_aa64pfr0_override),
68293ad55b7SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR1_EL1, ftr_id_aa64pfr1,
68393ad55b7SMarc Zyngier 			       &id_aa64pfr1_override),
684504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ZFR0_EL1, ftr_id_aa64zfr0,
685504ee236SMarc Zyngier 			       &id_aa64zfr0_override),
686b3000e21SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64SMFR0_EL1, ftr_id_aa64smfr0,
687b3000e21SMarc Zyngier 			       &id_aa64smfr0_override),
6883c739b57SSuzuki K. Poulose 
6893c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 5 */
6903c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
691eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz),
6923c739b57SSuzuki K. Poulose 
6933c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 6 */
6943c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
695f8da5752SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1,
696f8da5752SMarc Zyngier 			       &id_aa64isar1_override),
697def8c222SVladimir Murzin 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR2_EL1, ftr_id_aa64isar2,
698def8c222SVladimir Murzin 			       &id_aa64isar2_override),
6993c739b57SSuzuki K. Poulose 
7003c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 7 */
7013c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
702361db0fcSMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1,
703361db0fcSMarc Zyngier 			       &id_aa64mmfr1_override),
704406e3087SJames Morse 	ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
7053c739b57SSuzuki K. Poulose 
7062e0f2478SDave Martin 	/* Op1 = 0, CRn = 1, CRm = 2 */
7072e0f2478SDave Martin 	ARM64_FTR_REG(SYS_ZCR_EL1, ftr_zcr),
708b42990d3SMark Brown 	ARM64_FTR_REG(SYS_SMCR_EL1, ftr_smcr),
7092e0f2478SDave Martin 
71021047e91SCatalin Marinas 	/* Op1 = 1, CRn = 0, CRm = 0 */
71121047e91SCatalin Marinas 	ARM64_FTR_REG(SYS_GMID_EL1, ftr_gmid),
71221047e91SCatalin Marinas 
7133c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 0, CRm = 0 */
714675b0563SArd Biesheuvel 	{ SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
7153c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
7163c739b57SSuzuki K. Poulose 
7173c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 14, CRm = 0 */
718eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32),
7193c739b57SSuzuki K. Poulose };
7203c739b57SSuzuki K. Poulose 
7213c739b57SSuzuki K. Poulose static int search_cmp_ftr_reg(const void *id, const void *regp)
7223c739b57SSuzuki K. Poulose {
7236f2b7eefSArd Biesheuvel 	return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
7243c739b57SSuzuki K. Poulose }
7253c739b57SSuzuki K. Poulose 
7263c739b57SSuzuki K. Poulose /*
7273577dd37SAnshuman Khandual  * get_arm64_ftr_reg_nowarn - Looks up a feature register entry using
7283577dd37SAnshuman Khandual  * its sys_reg() encoding. With the array arm64_ftr_regs sorted in the
7293c739b57SSuzuki K. Poulose  * ascending order of sys_id, we use binary search to find a matching
7303c739b57SSuzuki K. Poulose  * entry.
7313c739b57SSuzuki K. Poulose  *
7323c739b57SSuzuki K. Poulose  * returns - Upon success,  matching ftr_reg entry for id.
7333c739b57SSuzuki K. Poulose  *         - NULL on failure. It is upto the caller to decide
7343c739b57SSuzuki K. Poulose  *	     the impact of a failure.
7353c739b57SSuzuki K. Poulose  */
7363577dd37SAnshuman Khandual static struct arm64_ftr_reg *get_arm64_ftr_reg_nowarn(u32 sys_id)
7373c739b57SSuzuki K. Poulose {
7386f2b7eefSArd Biesheuvel 	const struct __ftr_reg_entry *ret;
7396f2b7eefSArd Biesheuvel 
7406f2b7eefSArd Biesheuvel 	ret = bsearch((const void *)(unsigned long)sys_id,
7413c739b57SSuzuki K. Poulose 			arm64_ftr_regs,
7423c739b57SSuzuki K. Poulose 			ARRAY_SIZE(arm64_ftr_regs),
7433c739b57SSuzuki K. Poulose 			sizeof(arm64_ftr_regs[0]),
7443c739b57SSuzuki K. Poulose 			search_cmp_ftr_reg);
7456f2b7eefSArd Biesheuvel 	if (ret)
7466f2b7eefSArd Biesheuvel 		return ret->reg;
7476f2b7eefSArd Biesheuvel 	return NULL;
7483c739b57SSuzuki K. Poulose }
7493c739b57SSuzuki K. Poulose 
7503577dd37SAnshuman Khandual /*
7513577dd37SAnshuman Khandual  * get_arm64_ftr_reg - Looks up a feature register entry using
7523577dd37SAnshuman Khandual  * its sys_reg() encoding. This calls get_arm64_ftr_reg_nowarn().
7533577dd37SAnshuman Khandual  *
7543577dd37SAnshuman Khandual  * returns - Upon success,  matching ftr_reg entry for id.
7553577dd37SAnshuman Khandual  *         - NULL on failure but with an WARN_ON().
7563577dd37SAnshuman Khandual  */
757445c953eSJames Morse struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
7583577dd37SAnshuman Khandual {
7593577dd37SAnshuman Khandual 	struct arm64_ftr_reg *reg;
7603577dd37SAnshuman Khandual 
7613577dd37SAnshuman Khandual 	reg = get_arm64_ftr_reg_nowarn(sys_id);
7623577dd37SAnshuman Khandual 
7633577dd37SAnshuman Khandual 	/*
7643577dd37SAnshuman Khandual 	 * Requesting a non-existent register search is an error. Warn
7653577dd37SAnshuman Khandual 	 * and let the caller handle it.
7663577dd37SAnshuman Khandual 	 */
7673577dd37SAnshuman Khandual 	WARN_ON(!reg);
7683577dd37SAnshuman Khandual 	return reg;
7693577dd37SAnshuman Khandual }
7703577dd37SAnshuman Khandual 
7715e49d73cSArd Biesheuvel static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
7725e49d73cSArd Biesheuvel 			       s64 ftr_val)
7733c739b57SSuzuki K. Poulose {
7743c739b57SSuzuki K. Poulose 	u64 mask = arm64_ftr_mask(ftrp);
7753c739b57SSuzuki K. Poulose 
7763c739b57SSuzuki K. Poulose 	reg &= ~mask;
7773c739b57SSuzuki K. Poulose 	reg |= (ftr_val << ftrp->shift) & mask;
7783c739b57SSuzuki K. Poulose 	return reg;
7793c739b57SSuzuki K. Poulose }
7803c739b57SSuzuki K. Poulose 
7815e49d73cSArd Biesheuvel static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
7825e49d73cSArd Biesheuvel 				s64 cur)
7833c739b57SSuzuki K. Poulose {
7843c739b57SSuzuki K. Poulose 	s64 ret = 0;
7853c739b57SSuzuki K. Poulose 
7863c739b57SSuzuki K. Poulose 	switch (ftrp->type) {
7873c739b57SSuzuki K. Poulose 	case FTR_EXACT:
7883c739b57SSuzuki K. Poulose 		ret = ftrp->safe_val;
7893c739b57SSuzuki K. Poulose 		break;
7903c739b57SSuzuki K. Poulose 	case FTR_LOWER_SAFE:
791f6334b17Skernel test robot 		ret = min(new, cur);
7923c739b57SSuzuki K. Poulose 		break;
793147b9635SWill Deacon 	case FTR_HIGHER_OR_ZERO_SAFE:
794147b9635SWill Deacon 		if (!cur || !new)
795147b9635SWill Deacon 			break;
796df561f66SGustavo A. R. Silva 		fallthrough;
7973c739b57SSuzuki K. Poulose 	case FTR_HIGHER_SAFE:
798f6334b17Skernel test robot 		ret = max(new, cur);
7993c739b57SSuzuki K. Poulose 		break;
8003c739b57SSuzuki K. Poulose 	default:
8013c739b57SSuzuki K. Poulose 		BUG();
8023c739b57SSuzuki K. Poulose 	}
8033c739b57SSuzuki K. Poulose 
8043c739b57SSuzuki K. Poulose 	return ret;
8053c739b57SSuzuki K. Poulose }
8063c739b57SSuzuki K. Poulose 
8073c739b57SSuzuki K. Poulose static void __init sort_ftr_regs(void)
8083c739b57SSuzuki K. Poulose {
809c6c83d75SAnshuman Khandual 	unsigned int i;
8106f2b7eefSArd Biesheuvel 
811c6c83d75SAnshuman Khandual 	for (i = 0; i < ARRAY_SIZE(arm64_ftr_regs); i++) {
812c6c83d75SAnshuman Khandual 		const struct arm64_ftr_reg *ftr_reg = arm64_ftr_regs[i].reg;
813c6c83d75SAnshuman Khandual 		const struct arm64_ftr_bits *ftr_bits = ftr_reg->ftr_bits;
814c6c83d75SAnshuman Khandual 		unsigned int j = 0;
815c6c83d75SAnshuman Khandual 
816c6c83d75SAnshuman Khandual 		/*
817c6c83d75SAnshuman Khandual 		 * Features here must be sorted in descending order with respect
818c6c83d75SAnshuman Khandual 		 * to their shift values and should not overlap with each other.
819c6c83d75SAnshuman Khandual 		 */
820c6c83d75SAnshuman Khandual 		for (; ftr_bits->width != 0; ftr_bits++, j++) {
821c6c83d75SAnshuman Khandual 			unsigned int width = ftr_reg->ftr_bits[j].width;
822c6c83d75SAnshuman Khandual 			unsigned int shift = ftr_reg->ftr_bits[j].shift;
823c6c83d75SAnshuman Khandual 			unsigned int prev_shift;
824c6c83d75SAnshuman Khandual 
825c6c83d75SAnshuman Khandual 			WARN((shift  + width) > 64,
826c6c83d75SAnshuman Khandual 				"%s has invalid feature at shift %d\n",
827c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
828c6c83d75SAnshuman Khandual 
829c6c83d75SAnshuman Khandual 			/*
830c6c83d75SAnshuman Khandual 			 * Skip the first feature. There is nothing to
831c6c83d75SAnshuman Khandual 			 * compare against for now.
832c6c83d75SAnshuman Khandual 			 */
833c6c83d75SAnshuman Khandual 			if (j == 0)
834c6c83d75SAnshuman Khandual 				continue;
835c6c83d75SAnshuman Khandual 
836c6c83d75SAnshuman Khandual 			prev_shift = ftr_reg->ftr_bits[j - 1].shift;
837c6c83d75SAnshuman Khandual 			WARN((shift + width) > prev_shift,
838c6c83d75SAnshuman Khandual 				"%s has feature overlap at shift %d\n",
839c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
840c6c83d75SAnshuman Khandual 		}
841c6c83d75SAnshuman Khandual 
842c6c83d75SAnshuman Khandual 		/*
843c6c83d75SAnshuman Khandual 		 * Skip the first register. There is nothing to
844c6c83d75SAnshuman Khandual 		 * compare against for now.
845c6c83d75SAnshuman Khandual 		 */
846c6c83d75SAnshuman Khandual 		if (i == 0)
847c6c83d75SAnshuman Khandual 			continue;
848c6c83d75SAnshuman Khandual 		/*
849c6c83d75SAnshuman Khandual 		 * Registers here must be sorted in ascending order with respect
850c6c83d75SAnshuman Khandual 		 * to sys_id for subsequent binary search in get_arm64_ftr_reg()
851c6c83d75SAnshuman Khandual 		 * to work correctly.
852c6c83d75SAnshuman Khandual 		 */
8532de7689cSKristina Martsenko 		BUG_ON(arm64_ftr_regs[i].sys_id <= arm64_ftr_regs[i - 1].sys_id);
8543c739b57SSuzuki K. Poulose 	}
855c6c83d75SAnshuman Khandual }
8563c739b57SSuzuki K. Poulose 
8573c739b57SSuzuki K. Poulose /*
8583c739b57SSuzuki K. Poulose  * Initialise the CPU feature register from Boot CPU values.
8593c739b57SSuzuki K. Poulose  * Also initiliases the strict_mask for the register.
860b389d799SMark Rutland  * Any bits that are not covered by an arm64_ftr_bits entry are considered
861b389d799SMark Rutland  * RES0 for the system-wide value, and must strictly match.
8623c739b57SSuzuki K. Poulose  */
8632122a833SWill Deacon static void init_cpu_ftr_reg(u32 sys_reg, u64 new)
8643c739b57SSuzuki K. Poulose {
8653c739b57SSuzuki K. Poulose 	u64 val = 0;
8663c739b57SSuzuki K. Poulose 	u64 strict_mask = ~0x0ULL;
867fe4fbdbcSSuzuki K Poulose 	u64 user_mask = 0;
868b389d799SMark Rutland 	u64 valid_mask = 0;
869b389d799SMark Rutland 
8705e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
8713c739b57SSuzuki K. Poulose 	struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
8723c739b57SSuzuki K. Poulose 
8733577dd37SAnshuman Khandual 	if (!reg)
8743577dd37SAnshuman Khandual 		return;
8753c739b57SSuzuki K. Poulose 
8763c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
877b389d799SMark Rutland 		u64 ftr_mask = arm64_ftr_mask(ftrp);
8783c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
8798f266a5dSMarc Zyngier 		s64 ftr_ovr = arm64_ftr_value(ftrp, reg->override->val);
8808f266a5dSMarc Zyngier 
8818f266a5dSMarc Zyngier 		if ((ftr_mask & reg->override->mask) == ftr_mask) {
8828f266a5dSMarc Zyngier 			s64 tmp = arm64_ftr_safe_value(ftrp, ftr_ovr, ftr_new);
8838f266a5dSMarc Zyngier 			char *str = NULL;
8848f266a5dSMarc Zyngier 
8858f266a5dSMarc Zyngier 			if (ftr_ovr != tmp) {
8868f266a5dSMarc Zyngier 				/* Unsafe, remove the override */
8878f266a5dSMarc Zyngier 				reg->override->mask &= ~ftr_mask;
8888f266a5dSMarc Zyngier 				reg->override->val &= ~ftr_mask;
8898f266a5dSMarc Zyngier 				tmp = ftr_ovr;
8908f266a5dSMarc Zyngier 				str = "ignoring override";
8918f266a5dSMarc Zyngier 			} else if (ftr_new != tmp) {
8928f266a5dSMarc Zyngier 				/* Override was valid */
8938f266a5dSMarc Zyngier 				ftr_new = tmp;
8948f266a5dSMarc Zyngier 				str = "forced";
8958f266a5dSMarc Zyngier 			} else if (ftr_ovr == tmp) {
8968f266a5dSMarc Zyngier 				/* Override was the safe value */
8978f266a5dSMarc Zyngier 				str = "already set";
8988f266a5dSMarc Zyngier 			}
8998f266a5dSMarc Zyngier 
9008f266a5dSMarc Zyngier 			if (str)
9018f266a5dSMarc Zyngier 				pr_warn("%s[%d:%d]: %s to %llx\n",
9028f266a5dSMarc Zyngier 					reg->name,
9038f266a5dSMarc Zyngier 					ftrp->shift + ftrp->width - 1,
9048f266a5dSMarc Zyngier 					ftrp->shift, str, tmp);
905cac642c1SMarc Zyngier 		} else if ((ftr_mask & reg->override->val) == ftr_mask) {
906cac642c1SMarc Zyngier 			reg->override->val &= ~ftr_mask;
907cac642c1SMarc Zyngier 			pr_warn("%s[%d:%d]: impossible override, ignored\n",
908cac642c1SMarc Zyngier 				reg->name,
909cac642c1SMarc Zyngier 				ftrp->shift + ftrp->width - 1,
910cac642c1SMarc Zyngier 				ftrp->shift);
9118f266a5dSMarc Zyngier 		}
9123c739b57SSuzuki K. Poulose 
9133c739b57SSuzuki K. Poulose 		val = arm64_ftr_set_value(ftrp, val, ftr_new);
914b389d799SMark Rutland 
915b389d799SMark Rutland 		valid_mask |= ftr_mask;
9163c739b57SSuzuki K. Poulose 		if (!ftrp->strict)
917b389d799SMark Rutland 			strict_mask &= ~ftr_mask;
918fe4fbdbcSSuzuki K Poulose 		if (ftrp->visible)
919fe4fbdbcSSuzuki K Poulose 			user_mask |= ftr_mask;
920fe4fbdbcSSuzuki K Poulose 		else
921fe4fbdbcSSuzuki K Poulose 			reg->user_val = arm64_ftr_set_value(ftrp,
922fe4fbdbcSSuzuki K Poulose 							    reg->user_val,
923fe4fbdbcSSuzuki K Poulose 							    ftrp->safe_val);
9243c739b57SSuzuki K. Poulose 	}
925b389d799SMark Rutland 
926b389d799SMark Rutland 	val &= valid_mask;
927b389d799SMark Rutland 
9283c739b57SSuzuki K. Poulose 	reg->sys_val = val;
9293c739b57SSuzuki K. Poulose 	reg->strict_mask = strict_mask;
930fe4fbdbcSSuzuki K Poulose 	reg->user_mask = user_mask;
9313c739b57SSuzuki K. Poulose }
9323c739b57SSuzuki K. Poulose 
9331e89baedSSuzuki K Poulose extern const struct arm64_cpu_capabilities arm64_errata[];
93482a3a21bSSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_features[];
93582a3a21bSSuzuki K Poulose 
93682a3a21bSSuzuki K Poulose static void __init
93782a3a21bSSuzuki K Poulose init_cpu_hwcaps_indirect_list_from_array(const struct arm64_cpu_capabilities *caps)
93882a3a21bSSuzuki K Poulose {
93982a3a21bSSuzuki K Poulose 	for (; caps->matches; caps++) {
94082a3a21bSSuzuki K Poulose 		if (WARN(caps->capability >= ARM64_NCAPS,
94182a3a21bSSuzuki K Poulose 			"Invalid capability %d\n", caps->capability))
94282a3a21bSSuzuki K Poulose 			continue;
94382a3a21bSSuzuki K Poulose 		if (WARN(cpu_hwcaps_ptrs[caps->capability],
94482a3a21bSSuzuki K Poulose 			"Duplicate entry for capability %d\n",
94582a3a21bSSuzuki K Poulose 			caps->capability))
94682a3a21bSSuzuki K Poulose 			continue;
94782a3a21bSSuzuki K Poulose 		cpu_hwcaps_ptrs[caps->capability] = caps;
94882a3a21bSSuzuki K Poulose 	}
94982a3a21bSSuzuki K Poulose }
95082a3a21bSSuzuki K Poulose 
95182a3a21bSSuzuki K Poulose static void __init init_cpu_hwcaps_indirect_list(void)
95282a3a21bSSuzuki K Poulose {
95382a3a21bSSuzuki K Poulose 	init_cpu_hwcaps_indirect_list_from_array(arm64_features);
95482a3a21bSSuzuki K Poulose 	init_cpu_hwcaps_indirect_list_from_array(arm64_errata);
95582a3a21bSSuzuki K Poulose }
95682a3a21bSSuzuki K Poulose 
957fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void);
9581e89baedSSuzuki K Poulose 
9592122a833SWill Deacon static void init_32bit_cpu_features(struct cpuinfo_32bit *info)
9603c739b57SSuzuki K. Poulose {
9613c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
962dd35ec07SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_DFR1_EL1, info->reg_id_dfr1);
9633c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
9643c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
9653c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
9663c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
9673c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
9683c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
9698e3747beSAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_ISAR6_EL1, info->reg_id_isar6);
9703c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
9713c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
9723c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
9733c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
974858b8a80SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR4_EL1, info->reg_id_mmfr4);
975152accf8SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR5_EL1, info->reg_id_mmfr5);
9763c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
9773c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
97816824085SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_PFR2_EL1, info->reg_id_pfr2);
9793c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
9803c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
9813c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
9823c739b57SSuzuki K. Poulose }
9833c739b57SSuzuki K. Poulose 
984930a58b4SWill Deacon void __init init_cpu_features(struct cpuinfo_arm64 *info)
985930a58b4SWill Deacon {
986930a58b4SWill Deacon 	/* Before we start using the tables, make sure it is sorted */
987930a58b4SWill Deacon 	sort_ftr_regs();
988930a58b4SWill Deacon 
989930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
990930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
991930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
992930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
993930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
994930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
995930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
9969e45365fSJoey Gouly 	init_cpu_ftr_reg(SYS_ID_AA64ISAR2_EL1, info->reg_id_aa64isar2);
997930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
998930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
999930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
1000930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
1001930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
1002930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0);
10035e64b862SMark Brown 	init_cpu_ftr_reg(SYS_ID_AA64SMFR0_EL1, info->reg_id_aa64smfr0);
1004930a58b4SWill Deacon 
1005930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0))
1006930a58b4SWill Deacon 		init_32bit_cpu_features(&info->aarch32);
1007930a58b4SWill Deacon 
1008892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1009892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1010892f7237SMarc Zyngier 		info->reg_zcr = read_zcr_features();
10112e0f2478SDave Martin 		init_cpu_ftr_reg(SYS_ZCR_EL1, info->reg_zcr);
1012b5bc00ffSMark Brown 		vec_init_vq_map(ARM64_VEC_SVE);
10132e0f2478SDave Martin 	}
10145e91107bSSuzuki K Poulose 
1015892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1016892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1017892f7237SMarc Zyngier 		info->reg_smcr = read_smcr_features();
1018892f7237SMarc Zyngier 		/*
1019892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1020892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1021892f7237SMarc Zyngier 		 * and we block access to them.
1022892f7237SMarc Zyngier 		 */
1023892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1024b42990d3SMark Brown 		init_cpu_ftr_reg(SYS_SMCR_EL1, info->reg_smcr);
1025b42990d3SMark Brown 		vec_init_vq_map(ARM64_VEC_SME);
1026b42990d3SMark Brown 	}
1027b42990d3SMark Brown 
102821047e91SCatalin Marinas 	if (id_aa64pfr1_mte(info->reg_id_aa64pfr1))
102921047e91SCatalin Marinas 		init_cpu_ftr_reg(SYS_GMID_EL1, info->reg_gmid);
103021047e91SCatalin Marinas 
10315e91107bSSuzuki K Poulose 	/*
103282a3a21bSSuzuki K Poulose 	 * Initialize the indirect array of CPU hwcaps capabilities pointers
103382a3a21bSSuzuki K Poulose 	 * before we handle the boot CPU below.
103482a3a21bSSuzuki K Poulose 	 */
103582a3a21bSSuzuki K Poulose 	init_cpu_hwcaps_indirect_list();
103682a3a21bSSuzuki K Poulose 
103782a3a21bSSuzuki K Poulose 	/*
1038fd9d63daSSuzuki K Poulose 	 * Detect and enable early CPU capabilities based on the boot CPU,
1039fd9d63daSSuzuki K Poulose 	 * after we have initialised the CPU feature infrastructure.
10405e91107bSSuzuki K Poulose 	 */
1041fd9d63daSSuzuki K Poulose 	setup_boot_cpu_capabilities();
1042a6dc3cd7SSuzuki K Poulose }
1043a6dc3cd7SSuzuki K Poulose 
10443086d391SSuzuki K. Poulose static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
10453c739b57SSuzuki K. Poulose {
10465e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
10473c739b57SSuzuki K. Poulose 
10483c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
10493c739b57SSuzuki K. Poulose 		s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
10503c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
10513c739b57SSuzuki K. Poulose 
10523c739b57SSuzuki K. Poulose 		if (ftr_cur == ftr_new)
10533c739b57SSuzuki K. Poulose 			continue;
10543c739b57SSuzuki K. Poulose 		/* Find a safe value */
10553c739b57SSuzuki K. Poulose 		ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
10563c739b57SSuzuki K. Poulose 		reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
10573c739b57SSuzuki K. Poulose 	}
10583c739b57SSuzuki K. Poulose 
10593c739b57SSuzuki K. Poulose }
10603c739b57SSuzuki K. Poulose 
10613086d391SSuzuki K. Poulose static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
1062cdcf817bSSuzuki K. Poulose {
10633086d391SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
10643086d391SSuzuki K. Poulose 
10653577dd37SAnshuman Khandual 	if (!regp)
10663577dd37SAnshuman Khandual 		return 0;
10673577dd37SAnshuman Khandual 
10683086d391SSuzuki K. Poulose 	update_cpu_ftr_reg(regp, val);
10693086d391SSuzuki K. Poulose 	if ((boot & regp->strict_mask) == (val & regp->strict_mask))
10703086d391SSuzuki K. Poulose 		return 0;
10713086d391SSuzuki K. Poulose 	pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
10723086d391SSuzuki K. Poulose 			regp->name, boot, cpu, val);
10733086d391SSuzuki K. Poulose 	return 1;
10743086d391SSuzuki K. Poulose }
10753086d391SSuzuki K. Poulose 
1076eab2f926SWill Deacon static void relax_cpu_ftr_reg(u32 sys_id, int field)
1077eab2f926SWill Deacon {
1078eab2f926SWill Deacon 	const struct arm64_ftr_bits *ftrp;
1079eab2f926SWill Deacon 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
1080eab2f926SWill Deacon 
10813577dd37SAnshuman Khandual 	if (!regp)
1082eab2f926SWill Deacon 		return;
1083eab2f926SWill Deacon 
1084eab2f926SWill Deacon 	for (ftrp = regp->ftr_bits; ftrp->width; ftrp++) {
1085eab2f926SWill Deacon 		if (ftrp->shift == field) {
1086eab2f926SWill Deacon 			regp->strict_mask &= ~arm64_ftr_mask(ftrp);
1087eab2f926SWill Deacon 			break;
1088eab2f926SWill Deacon 		}
1089eab2f926SWill Deacon 	}
1090eab2f926SWill Deacon 
1091eab2f926SWill Deacon 	/* Bogus field? */
1092eab2f926SWill Deacon 	WARN_ON(!ftrp->width);
1093eab2f926SWill Deacon }
1094eab2f926SWill Deacon 
10952122a833SWill Deacon static void lazy_init_32bit_cpu_features(struct cpuinfo_arm64 *info,
10962122a833SWill Deacon 					 struct cpuinfo_arm64 *boot)
10972122a833SWill Deacon {
10982122a833SWill Deacon 	static bool boot_cpu_32bit_regs_overridden = false;
10992122a833SWill Deacon 
11002122a833SWill Deacon 	if (!allow_mismatched_32bit_el0 || boot_cpu_32bit_regs_overridden)
11012122a833SWill Deacon 		return;
11022122a833SWill Deacon 
11032122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(boot->reg_id_aa64pfr0))
11042122a833SWill Deacon 		return;
11052122a833SWill Deacon 
11062122a833SWill Deacon 	boot->aarch32 = info->aarch32;
11072122a833SWill Deacon 	init_32bit_cpu_features(&boot->aarch32);
11082122a833SWill Deacon 	boot_cpu_32bit_regs_overridden = true;
11092122a833SWill Deacon }
11102122a833SWill Deacon 
1111930a58b4SWill Deacon static int update_32bit_cpu_features(int cpu, struct cpuinfo_32bit *info,
1112930a58b4SWill Deacon 				     struct cpuinfo_32bit *boot)
11131efcfe79SWill Deacon {
11141efcfe79SWill Deacon 	int taint = 0;
11151efcfe79SWill Deacon 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
11161efcfe79SWill Deacon 
11171efcfe79SWill Deacon 	/*
1118eab2f926SWill Deacon 	 * If we don't have AArch32 at EL1, then relax the strictness of
1119eab2f926SWill Deacon 	 * EL1-dependent register fields to avoid spurious sanity check fails.
1120eab2f926SWill Deacon 	 */
1121eab2f926SWill Deacon 	if (!id_aa64pfr0_32bit_el1(pfr0)) {
11223f08e378SJames Morse 		relax_cpu_ftr_reg(SYS_ID_ISAR4_EL1, ID_ISAR4_EL1_SMC_SHIFT);
1123eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_VIRT_FRAC_SHIFT);
1124eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_SEC_FRAC_SHIFT);
1125eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_VIRTUALIZATION_SHIFT);
1126eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_SECURITY_SHIFT);
1127eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_PROGMOD_SHIFT);
1128eab2f926SWill Deacon 	}
1129eab2f926SWill Deacon 
11301efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
11311efcfe79SWill Deacon 				      info->reg_id_dfr0, boot->reg_id_dfr0);
1132dd35ec07SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_DFR1_EL1, cpu,
1133dd35ec07SAnshuman Khandual 				      info->reg_id_dfr1, boot->reg_id_dfr1);
11341efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
11351efcfe79SWill Deacon 				      info->reg_id_isar0, boot->reg_id_isar0);
11361efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
11371efcfe79SWill Deacon 				      info->reg_id_isar1, boot->reg_id_isar1);
11381efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
11391efcfe79SWill Deacon 				      info->reg_id_isar2, boot->reg_id_isar2);
11401efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
11411efcfe79SWill Deacon 				      info->reg_id_isar3, boot->reg_id_isar3);
11421efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
11431efcfe79SWill Deacon 				      info->reg_id_isar4, boot->reg_id_isar4);
11441efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
11451efcfe79SWill Deacon 				      info->reg_id_isar5, boot->reg_id_isar5);
11461efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR6_EL1, cpu,
11471efcfe79SWill Deacon 				      info->reg_id_isar6, boot->reg_id_isar6);
11481efcfe79SWill Deacon 
11491efcfe79SWill Deacon 	/*
11501efcfe79SWill Deacon 	 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
11511efcfe79SWill Deacon 	 * ACTLR formats could differ across CPUs and therefore would have to
11521efcfe79SWill Deacon 	 * be trapped for virtualization anyway.
11531efcfe79SWill Deacon 	 */
11541efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
11551efcfe79SWill Deacon 				      info->reg_id_mmfr0, boot->reg_id_mmfr0);
11561efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
11571efcfe79SWill Deacon 				      info->reg_id_mmfr1, boot->reg_id_mmfr1);
11581efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
11591efcfe79SWill Deacon 				      info->reg_id_mmfr2, boot->reg_id_mmfr2);
11601efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
11611efcfe79SWill Deacon 				      info->reg_id_mmfr3, boot->reg_id_mmfr3);
1162858b8a80SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR4_EL1, cpu,
1163858b8a80SAnshuman Khandual 				      info->reg_id_mmfr4, boot->reg_id_mmfr4);
1164152accf8SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR5_EL1, cpu,
1165152accf8SAnshuman Khandual 				      info->reg_id_mmfr5, boot->reg_id_mmfr5);
11661efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
11671efcfe79SWill Deacon 				      info->reg_id_pfr0, boot->reg_id_pfr0);
11681efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
11691efcfe79SWill Deacon 				      info->reg_id_pfr1, boot->reg_id_pfr1);
117016824085SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_PFR2_EL1, cpu,
117116824085SAnshuman Khandual 				      info->reg_id_pfr2, boot->reg_id_pfr2);
11721efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
11731efcfe79SWill Deacon 				      info->reg_mvfr0, boot->reg_mvfr0);
11741efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
11751efcfe79SWill Deacon 				      info->reg_mvfr1, boot->reg_mvfr1);
11761efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
11771efcfe79SWill Deacon 				      info->reg_mvfr2, boot->reg_mvfr2);
11781efcfe79SWill Deacon 
11791efcfe79SWill Deacon 	return taint;
11801efcfe79SWill Deacon }
11811efcfe79SWill Deacon 
11823086d391SSuzuki K. Poulose /*
11833086d391SSuzuki K. Poulose  * Update system wide CPU feature registers with the values from a
11843086d391SSuzuki K. Poulose  * non-boot CPU. Also performs SANITY checks to make sure that there
11853086d391SSuzuki K. Poulose  * aren't any insane variations from that of the boot CPU.
11863086d391SSuzuki K. Poulose  */
11873086d391SSuzuki K. Poulose void update_cpu_features(int cpu,
11883086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *info,
11893086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *boot)
11903086d391SSuzuki K. Poulose {
11913086d391SSuzuki K. Poulose 	int taint = 0;
11923086d391SSuzuki K. Poulose 
11933086d391SSuzuki K. Poulose 	/*
11943086d391SSuzuki K. Poulose 	 * The kernel can handle differing I-cache policies, but otherwise
11953086d391SSuzuki K. Poulose 	 * caches should look identical. Userspace JITs will make use of
11963086d391SSuzuki K. Poulose 	 * *minLine.
11973086d391SSuzuki K. Poulose 	 */
11983086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
11993086d391SSuzuki K. Poulose 				      info->reg_ctr, boot->reg_ctr);
12003086d391SSuzuki K. Poulose 
12013086d391SSuzuki K. Poulose 	/*
12023086d391SSuzuki K. Poulose 	 * Userspace may perform DC ZVA instructions. Mismatched block sizes
12033086d391SSuzuki K. Poulose 	 * could result in too much or too little memory being zeroed if a
12043086d391SSuzuki K. Poulose 	 * process is preempted and migrated between CPUs.
12053086d391SSuzuki K. Poulose 	 */
12063086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
12073086d391SSuzuki K. Poulose 				      info->reg_dczid, boot->reg_dczid);
12083086d391SSuzuki K. Poulose 
12093086d391SSuzuki K. Poulose 	/* If different, timekeeping will be broken (especially with KVM) */
12103086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
12113086d391SSuzuki K. Poulose 				      info->reg_cntfrq, boot->reg_cntfrq);
12123086d391SSuzuki K. Poulose 
12133086d391SSuzuki K. Poulose 	/*
12143086d391SSuzuki K. Poulose 	 * The kernel uses self-hosted debug features and expects CPUs to
12153086d391SSuzuki K. Poulose 	 * support identical debug features. We presently need CTX_CMPs, WRPs,
12163086d391SSuzuki K. Poulose 	 * and BRPs to be identical.
12173086d391SSuzuki K. Poulose 	 * ID_AA64DFR1 is currently RES0.
12183086d391SSuzuki K. Poulose 	 */
12193086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
12203086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
12213086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
12223086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
12233086d391SSuzuki K. Poulose 	/*
12243086d391SSuzuki K. Poulose 	 * Even in big.LITTLE, processors should be identical instruction-set
12253086d391SSuzuki K. Poulose 	 * wise.
12263086d391SSuzuki K. Poulose 	 */
12273086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
12283086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
12293086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
12303086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
12319e45365fSJoey Gouly 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR2_EL1, cpu,
12329e45365fSJoey Gouly 				      info->reg_id_aa64isar2, boot->reg_id_aa64isar2);
12333086d391SSuzuki K. Poulose 
12343086d391SSuzuki K. Poulose 	/*
12353086d391SSuzuki K. Poulose 	 * Differing PARange support is fine as long as all peripherals and
12363086d391SSuzuki K. Poulose 	 * memory are mapped within the minimum PARange of all CPUs.
12373086d391SSuzuki K. Poulose 	 * Linux should not care about secure memory.
12383086d391SSuzuki K. Poulose 	 */
12393086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
12403086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
12413086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
12423086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
1243406e3087SJames Morse 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
1244406e3087SJames Morse 				      info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
12453086d391SSuzuki K. Poulose 
12463086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
12473086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
12483086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
12493086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
12503086d391SSuzuki K. Poulose 
12512e0f2478SDave Martin 	taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu,
12522e0f2478SDave Martin 				      info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0);
12532e0f2478SDave Martin 
1254b42990d3SMark Brown 	taint |= check_update_ftr_reg(SYS_ID_AA64SMFR0_EL1, cpu,
1255b42990d3SMark Brown 				      info->reg_id_aa64smfr0, boot->reg_id_aa64smfr0);
1256b42990d3SMark Brown 
1257892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1258892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1259892f7237SMarc Zyngier 		info->reg_zcr = read_zcr_features();
12602e0f2478SDave Martin 		taint |= check_update_ftr_reg(SYS_ZCR_EL1, cpu,
12612e0f2478SDave Martin 					info->reg_zcr, boot->reg_zcr);
12622e0f2478SDave Martin 
1263892f7237SMarc Zyngier 		/* Probe vector lengths */
1264892f7237SMarc Zyngier 		if (!system_capabilities_finalized())
1265b5bc00ffSMark Brown 			vec_update_vq_map(ARM64_VEC_SVE);
12662e0f2478SDave Martin 	}
12672e0f2478SDave Martin 
1268892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1269892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1270892f7237SMarc Zyngier 		info->reg_smcr = read_smcr_features();
1271892f7237SMarc Zyngier 		/*
1272892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1273892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1274892f7237SMarc Zyngier 		 * and we block access to them.
1275892f7237SMarc Zyngier 		 */
1276892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1277b42990d3SMark Brown 		taint |= check_update_ftr_reg(SYS_SMCR_EL1, cpu,
1278b42990d3SMark Brown 					info->reg_smcr, boot->reg_smcr);
1279b42990d3SMark Brown 
1280892f7237SMarc Zyngier 		/* Probe vector lengths */
1281892f7237SMarc Zyngier 		if (!system_capabilities_finalized())
1282b42990d3SMark Brown 			vec_update_vq_map(ARM64_VEC_SME);
1283b42990d3SMark Brown 	}
1284b42990d3SMark Brown 
12853086d391SSuzuki K. Poulose 	/*
128621047e91SCatalin Marinas 	 * The kernel uses the LDGM/STGM instructions and the number of tags
128721047e91SCatalin Marinas 	 * they read/write depends on the GMID_EL1.BS field. Check that the
128821047e91SCatalin Marinas 	 * value is the same on all CPUs.
128921047e91SCatalin Marinas 	 */
129021047e91SCatalin Marinas 	if (IS_ENABLED(CONFIG_ARM64_MTE) &&
1291930a58b4SWill Deacon 	    id_aa64pfr1_mte(info->reg_id_aa64pfr1)) {
129221047e91SCatalin Marinas 		taint |= check_update_ftr_reg(SYS_GMID_EL1, cpu,
129321047e91SCatalin Marinas 					      info->reg_gmid, boot->reg_gmid);
1294930a58b4SWill Deacon 	}
129521047e91SCatalin Marinas 
129621047e91SCatalin Marinas 	/*
1297930a58b4SWill Deacon 	 * If we don't have AArch32 at all then skip the checks entirely
1298930a58b4SWill Deacon 	 * as the register values may be UNKNOWN and we're not going to be
1299930a58b4SWill Deacon 	 * using them for anything.
1300930a58b4SWill Deacon 	 *
13011efcfe79SWill Deacon 	 * This relies on a sanitised view of the AArch64 ID registers
13021efcfe79SWill Deacon 	 * (e.g. SYS_ID_AA64PFR0_EL1), so we call it last.
13031efcfe79SWill Deacon 	 */
1304930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
13052122a833SWill Deacon 		lazy_init_32bit_cpu_features(info, boot);
1306930a58b4SWill Deacon 		taint |= update_32bit_cpu_features(cpu, &info->aarch32,
1307930a58b4SWill Deacon 						   &boot->aarch32);
1308930a58b4SWill Deacon 	}
13091efcfe79SWill Deacon 
13101efcfe79SWill Deacon 	/*
13113086d391SSuzuki K. Poulose 	 * Mismatched CPU features are a recipe for disaster. Don't even
13123086d391SSuzuki K. Poulose 	 * pretend to support them.
13133086d391SSuzuki K. Poulose 	 */
13148dd0ee65SWill Deacon 	if (taint) {
13153fde2999SWill Deacon 		pr_warn_once("Unsupported CPU feature variation detected.\n");
13163fde2999SWill Deacon 		add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
1317cdcf817bSSuzuki K. Poulose 	}
13188dd0ee65SWill Deacon }
1319cdcf817bSSuzuki K. Poulose 
132046823dd1SDave Martin u64 read_sanitised_ftr_reg(u32 id)
1321b3f15378SSuzuki K. Poulose {
1322b3f15378SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
1323b3f15378SSuzuki K. Poulose 
13243577dd37SAnshuman Khandual 	if (!regp)
13253577dd37SAnshuman Khandual 		return 0;
1326b3f15378SSuzuki K. Poulose 	return regp->sys_val;
1327b3f15378SSuzuki K. Poulose }
13286f3c4afaSJean-Philippe Brucker EXPORT_SYMBOL_GPL(read_sanitised_ftr_reg);
1329359b7064SMarc Zyngier 
1330965861d6SMark Rutland #define read_sysreg_case(r)	\
1331b3341ae0SMarc Zyngier 	case r:		val = read_sysreg_s(r); break;
1332965861d6SMark Rutland 
133392406f0cSSuzuki K Poulose /*
133446823dd1SDave Martin  * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated.
133592406f0cSSuzuki K Poulose  * Read the system register on the current CPU
133692406f0cSSuzuki K Poulose  */
1337b3341ae0SMarc Zyngier u64 __read_sysreg_by_encoding(u32 sys_id)
133892406f0cSSuzuki K Poulose {
1339b3341ae0SMarc Zyngier 	struct arm64_ftr_reg *regp;
1340b3341ae0SMarc Zyngier 	u64 val;
1341b3341ae0SMarc Zyngier 
134292406f0cSSuzuki K Poulose 	switch (sys_id) {
1343965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR0_EL1);
1344965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR1_EL1);
134516824085SAnshuman Khandual 	read_sysreg_case(SYS_ID_PFR2_EL1);
1346965861d6SMark Rutland 	read_sysreg_case(SYS_ID_DFR0_EL1);
1347dd35ec07SAnshuman Khandual 	read_sysreg_case(SYS_ID_DFR1_EL1);
1348965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR0_EL1);
1349965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR1_EL1);
1350965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR2_EL1);
1351965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR3_EL1);
1352858b8a80SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR4_EL1);
1353152accf8SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR5_EL1);
1354965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR0_EL1);
1355965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR1_EL1);
1356965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR2_EL1);
1357965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR3_EL1);
1358965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR4_EL1);
1359965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR5_EL1);
13608e3747beSAnshuman Khandual 	read_sysreg_case(SYS_ID_ISAR6_EL1);
1361965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR0_EL1);
1362965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR1_EL1);
1363965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR2_EL1);
136492406f0cSSuzuki K Poulose 
1365965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR0_EL1);
1366965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR1_EL1);
136778ed70bfSDave Martin 	read_sysreg_case(SYS_ID_AA64ZFR0_EL1);
13688a58bcd0SMark Brown 	read_sysreg_case(SYS_ID_AA64SMFR0_EL1);
1369965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR0_EL1);
1370965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR1_EL1);
1371965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR0_EL1);
1372965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR1_EL1);
1373965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR2_EL1);
1374965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR0_EL1);
1375965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR1_EL1);
13769e45365fSJoey Gouly 	read_sysreg_case(SYS_ID_AA64ISAR2_EL1);
137792406f0cSSuzuki K Poulose 
1378965861d6SMark Rutland 	read_sysreg_case(SYS_CNTFRQ_EL0);
1379965861d6SMark Rutland 	read_sysreg_case(SYS_CTR_EL0);
1380965861d6SMark Rutland 	read_sysreg_case(SYS_DCZID_EL0);
1381965861d6SMark Rutland 
138292406f0cSSuzuki K Poulose 	default:
138392406f0cSSuzuki K Poulose 		BUG();
138492406f0cSSuzuki K Poulose 		return 0;
138592406f0cSSuzuki K Poulose 	}
1386b3341ae0SMarc Zyngier 
1387b3341ae0SMarc Zyngier 	regp  = get_arm64_ftr_reg(sys_id);
1388b3341ae0SMarc Zyngier 	if (regp) {
1389b3341ae0SMarc Zyngier 		val &= ~regp->override->mask;
1390b3341ae0SMarc Zyngier 		val |= (regp->override->val & regp->override->mask);
1391b3341ae0SMarc Zyngier 	}
1392b3341ae0SMarc Zyngier 
1393b3341ae0SMarc Zyngier 	return val;
139492406f0cSSuzuki K Poulose }
139592406f0cSSuzuki K Poulose 
1396963fcd40SMarc Zyngier #include <linux/irqchip/arm-gic-v3.h>
1397963fcd40SMarc Zyngier 
139894a9e04aSMarc Zyngier static bool
13994c0bd995SMark Rutland has_always(const struct arm64_cpu_capabilities *entry, int scope)
14004c0bd995SMark Rutland {
14014c0bd995SMark Rutland 	return true;
14024c0bd995SMark Rutland }
14034c0bd995SMark Rutland 
14044c0bd995SMark Rutland static bool
140518ffa046SJames Morse feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
140618ffa046SJames Morse {
14070a2eec83SMark Brown 	int val = cpuid_feature_extract_field_width(reg, entry->field_pos,
14080a2eec83SMark Brown 						    entry->field_width,
14090a2eec83SMark Brown 						    entry->sign);
141018ffa046SJames Morse 
141118ffa046SJames Morse 	return val >= entry->min_field_value;
141218ffa046SJames Morse }
141318ffa046SJames Morse 
1414237405ebSJames Morse static u64
1415237405ebSJames Morse read_scoped_sysreg(const struct arm64_cpu_capabilities *entry, int scope)
1416237405ebSJames Morse {
1417237405ebSJames Morse 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
1418237405ebSJames Morse 	if (scope == SCOPE_SYSTEM)
1419237405ebSJames Morse 		return read_sanitised_ftr_reg(entry->sys_reg);
1420237405ebSJames Morse 	else
1421237405ebSJames Morse 		return __read_sysreg_by_encoding(entry->sys_reg);
1422237405ebSJames Morse }
1423237405ebSJames Morse 
1424237405ebSJames Morse static bool
1425237405ebSJames Morse has_user_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
1426237405ebSJames Morse {
1427237405ebSJames Morse 	int mask;
1428237405ebSJames Morse 	struct arm64_ftr_reg *regp;
1429237405ebSJames Morse 	u64 val = read_scoped_sysreg(entry, scope);
1430237405ebSJames Morse 
1431237405ebSJames Morse 	regp = get_arm64_ftr_reg(entry->sys_reg);
1432237405ebSJames Morse 	if (!regp)
1433237405ebSJames Morse 		return false;
1434237405ebSJames Morse 
1435237405ebSJames Morse 	mask = cpuid_feature_extract_unsigned_field_width(regp->user_mask,
1436237405ebSJames Morse 							  entry->field_pos,
1437237405ebSJames Morse 							  entry->field_width);
1438237405ebSJames Morse 	if (!mask)
1439237405ebSJames Morse 		return false;
1440237405ebSJames Morse 
1441237405ebSJames Morse 	return feature_matches(val, entry);
1442237405ebSJames Morse }
1443237405ebSJames Morse 
1444da8d02d1SSuzuki K. Poulose static bool
144592406f0cSSuzuki K Poulose has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
1446da8d02d1SSuzuki K. Poulose {
1447237405ebSJames Morse 	u64 val = read_scoped_sysreg(entry, scope);
1448da8d02d1SSuzuki K. Poulose 	return feature_matches(val, entry);
1449da8d02d1SSuzuki K. Poulose }
1450338d4f49SJames Morse 
14512122a833SWill Deacon const struct cpumask *system_32bit_el0_cpumask(void)
14522122a833SWill Deacon {
14532122a833SWill Deacon 	if (!system_supports_32bit_el0())
14542122a833SWill Deacon 		return cpu_none_mask;
14552122a833SWill Deacon 
14562122a833SWill Deacon 	if (static_branch_unlikely(&arm64_mismatched_32bit_el0))
14572122a833SWill Deacon 		return cpu_32bit_el0_mask;
14582122a833SWill Deacon 
14592122a833SWill Deacon 	return cpu_possible_mask;
14602122a833SWill Deacon }
14612122a833SWill Deacon 
1462ead7de46SWill Deacon static int __init parse_32bit_el0_param(char *str)
1463ead7de46SWill Deacon {
1464ead7de46SWill Deacon 	allow_mismatched_32bit_el0 = true;
1465ead7de46SWill Deacon 	return 0;
1466ead7de46SWill Deacon }
1467ead7de46SWill Deacon early_param("allow_mismatched_32bit_el0", parse_32bit_el0_param);
1468ead7de46SWill Deacon 
14697af33504SWill Deacon static ssize_t aarch32_el0_show(struct device *dev,
14707af33504SWill Deacon 				struct device_attribute *attr, char *buf)
14717af33504SWill Deacon {
14727af33504SWill Deacon 	const struct cpumask *mask = system_32bit_el0_cpumask();
14737af33504SWill Deacon 
14747af33504SWill Deacon 	return sysfs_emit(buf, "%*pbl\n", cpumask_pr_args(mask));
14757af33504SWill Deacon }
14767af33504SWill Deacon static const DEVICE_ATTR_RO(aarch32_el0);
14777af33504SWill Deacon 
14787af33504SWill Deacon static int __init aarch32_el0_sysfs_init(void)
14797af33504SWill Deacon {
14807af33504SWill Deacon 	if (!allow_mismatched_32bit_el0)
14817af33504SWill Deacon 		return 0;
14827af33504SWill Deacon 
14837af33504SWill Deacon 	return device_create_file(cpu_subsys.dev_root, &dev_attr_aarch32_el0);
14847af33504SWill Deacon }
14857af33504SWill Deacon device_initcall(aarch32_el0_sysfs_init);
14867af33504SWill Deacon 
14872122a833SWill Deacon static bool has_32bit_el0(const struct arm64_cpu_capabilities *entry, int scope)
14882122a833SWill Deacon {
14892122a833SWill Deacon 	if (!has_cpuid_feature(entry, scope))
14902122a833SWill Deacon 		return allow_mismatched_32bit_el0;
14912122a833SWill Deacon 
14922122a833SWill Deacon 	if (scope == SCOPE_SYSTEM)
14932122a833SWill Deacon 		pr_info("detected: 32-bit EL0 Support\n");
14942122a833SWill Deacon 
14952122a833SWill Deacon 	return true;
14962122a833SWill Deacon }
14972122a833SWill Deacon 
149892406f0cSSuzuki K Poulose static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
1499963fcd40SMarc Zyngier {
1500963fcd40SMarc Zyngier 	bool has_sre;
1501963fcd40SMarc Zyngier 
150292406f0cSSuzuki K Poulose 	if (!has_cpuid_feature(entry, scope))
1503963fcd40SMarc Zyngier 		return false;
1504963fcd40SMarc Zyngier 
1505963fcd40SMarc Zyngier 	has_sre = gic_enable_sre();
1506963fcd40SMarc Zyngier 	if (!has_sre)
1507963fcd40SMarc Zyngier 		pr_warn_once("%s present but disabled by higher exception level\n",
1508963fcd40SMarc Zyngier 			     entry->desc);
1509963fcd40SMarc Zyngier 
1510963fcd40SMarc Zyngier 	return has_sre;
1511963fcd40SMarc Zyngier }
1512963fcd40SMarc Zyngier 
151392406f0cSSuzuki K Poulose static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
1514d5370f75SWill Deacon {
1515d5370f75SWill Deacon 	u32 midr = read_cpuid_id();
1516d5370f75SWill Deacon 
1517d5370f75SWill Deacon 	/* Cavium ThunderX pass 1.x and 2.x */
1518b99286b0SQian Cai 	return midr_is_cpu_model_range(midr, MIDR_THUNDERX,
1519fa5ce3d1SRobert Richter 		MIDR_CPU_VAR_REV(0, 0),
1520fa5ce3d1SRobert Richter 		MIDR_CPU_VAR_REV(1, MIDR_REVISION_MASK));
1521d5370f75SWill Deacon }
1522d5370f75SWill Deacon 
152382e0191aSSuzuki K Poulose static bool has_no_fpsimd(const struct arm64_cpu_capabilities *entry, int __unused)
152482e0191aSSuzuki K Poulose {
152546823dd1SDave Martin 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
152682e0191aSSuzuki K Poulose 
152782e0191aSSuzuki K Poulose 	return cpuid_feature_extract_signed_field(pfr0,
152855adc08dSMark Brown 					ID_AA64PFR0_EL1_FP_SHIFT) < 0;
152982e0191aSSuzuki K Poulose }
153082e0191aSSuzuki K Poulose 
15316ae4b6e0SShanker Donthineni static bool has_cache_idc(const struct arm64_cpu_capabilities *entry,
15328ab66cbeSSuzuki K Poulose 			  int scope)
15336ae4b6e0SShanker Donthineni {
15348ab66cbeSSuzuki K Poulose 	u64 ctr;
15358ab66cbeSSuzuki K Poulose 
15368ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
15378ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
15388ab66cbeSSuzuki K Poulose 	else
15391602df02SSuzuki K Poulose 		ctr = read_cpuid_effective_cachetype();
15408ab66cbeSSuzuki K Poulose 
15415b345e39SMark Brown 	return ctr & BIT(CTR_EL0_IDC_SHIFT);
15426ae4b6e0SShanker Donthineni }
15436ae4b6e0SShanker Donthineni 
15441602df02SSuzuki K Poulose static void cpu_emulate_effective_ctr(const struct arm64_cpu_capabilities *__unused)
15451602df02SSuzuki K Poulose {
15461602df02SSuzuki K Poulose 	/*
15471602df02SSuzuki K Poulose 	 * If the CPU exposes raw CTR_EL0.IDC = 0, while effectively
15481602df02SSuzuki K Poulose 	 * CTR_EL0.IDC = 1 (from CLIDR values), we need to trap accesses
15491602df02SSuzuki K Poulose 	 * to the CTR_EL0 on this CPU and emulate it with the real/safe
15501602df02SSuzuki K Poulose 	 * value.
15511602df02SSuzuki K Poulose 	 */
15525b345e39SMark Brown 	if (!(read_cpuid_cachetype() & BIT(CTR_EL0_IDC_SHIFT)))
15531602df02SSuzuki K Poulose 		sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0);
15541602df02SSuzuki K Poulose }
15551602df02SSuzuki K Poulose 
15566ae4b6e0SShanker Donthineni static bool has_cache_dic(const struct arm64_cpu_capabilities *entry,
15578ab66cbeSSuzuki K Poulose 			  int scope)
15586ae4b6e0SShanker Donthineni {
15598ab66cbeSSuzuki K Poulose 	u64 ctr;
15608ab66cbeSSuzuki K Poulose 
15618ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
15628ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
15638ab66cbeSSuzuki K Poulose 	else
15648ab66cbeSSuzuki K Poulose 		ctr = read_cpuid_cachetype();
15658ab66cbeSSuzuki K Poulose 
15665b345e39SMark Brown 	return ctr & BIT(CTR_EL0_DIC_SHIFT);
15676ae4b6e0SShanker Donthineni }
15686ae4b6e0SShanker Donthineni 
15695ffdfaedSVladimir Murzin static bool __maybe_unused
15705ffdfaedSVladimir Murzin has_useable_cnp(const struct arm64_cpu_capabilities *entry, int scope)
15715ffdfaedSVladimir Murzin {
15725ffdfaedSVladimir Murzin 	/*
15735ffdfaedSVladimir Murzin 	 * Kdump isn't guaranteed to power-off all secondary CPUs, CNP
15745ffdfaedSVladimir Murzin 	 * may share TLB entries with a CPU stuck in the crashed
15755ffdfaedSVladimir Murzin 	 * kernel.
15765ffdfaedSVladimir Murzin 	 */
15775ffdfaedSVladimir Murzin 	if (is_kdump_kernel())
157820109a85SRich Wiley 		return false;
157920109a85SRich Wiley 
158020109a85SRich Wiley 	if (cpus_have_const_cap(ARM64_WORKAROUND_NVIDIA_CARMEL_CNP))
15815ffdfaedSVladimir Murzin 		return false;
15825ffdfaedSVladimir Murzin 
15835ffdfaedSVladimir Murzin 	return has_cpuid_feature(entry, scope);
15845ffdfaedSVladimir Murzin }
15855ffdfaedSVladimir Murzin 
158609e3c22aSMark Brown /*
158709e3c22aSMark Brown  * This check is triggered during the early boot before the cpufeature
158809e3c22aSMark Brown  * is initialised. Checking the status on the local CPU allows the boot
158909e3c22aSMark Brown  * CPU to detect the need for non-global mappings and thus avoiding a
159009e3c22aSMark Brown  * pagetable re-write after all the CPUs are booted. This check will be
159109e3c22aSMark Brown  * anyway run on individual CPUs, allowing us to get the consistent
159209e3c22aSMark Brown  * state once the SMP CPUs are up and thus make the switch to non-global
159309e3c22aSMark Brown  * mappings if required.
159409e3c22aSMark Brown  */
159509e3c22aSMark Brown bool kaslr_requires_kpti(void)
159609e3c22aSMark Brown {
159709e3c22aSMark Brown 	if (!IS_ENABLED(CONFIG_RANDOMIZE_BASE))
159809e3c22aSMark Brown 		return false;
159909e3c22aSMark Brown 
160009e3c22aSMark Brown 	/*
160109e3c22aSMark Brown 	 * E0PD does a similar job to KPTI so can be used instead
160209e3c22aSMark Brown 	 * where available.
160309e3c22aSMark Brown 	 */
160409e3c22aSMark Brown 	if (IS_ENABLED(CONFIG_ARM64_E0PD)) {
1605a569f5f3SWill Deacon 		u64 mmfr2 = read_sysreg_s(SYS_ID_AA64MMFR2_EL1);
1606a569f5f3SWill Deacon 		if (cpuid_feature_extract_unsigned_field(mmfr2,
1607a957c6beSMark Brown 						ID_AA64MMFR2_EL1_E0PD_SHIFT))
160809e3c22aSMark Brown 			return false;
160909e3c22aSMark Brown 	}
161009e3c22aSMark Brown 
161109e3c22aSMark Brown 	/*
161209e3c22aSMark Brown 	 * Systems affected by Cavium erratum 24756 are incompatible
161309e3c22aSMark Brown 	 * with KPTI.
161409e3c22aSMark Brown 	 */
1615ebac96edSWill Deacon 	if (IS_ENABLED(CONFIG_CAVIUM_ERRATUM_27456)) {
161609e3c22aSMark Brown 		extern const struct midr_range cavium_erratum_27456_cpus[];
161709e3c22aSMark Brown 
1618ebac96edSWill Deacon 		if (is_midr_in_range_list(read_cpuid_id(),
1619ebac96edSWill Deacon 					  cavium_erratum_27456_cpus))
162009e3c22aSMark Brown 			return false;
1621ebac96edSWill Deacon 	}
162209e3c22aSMark Brown 
162309e3c22aSMark Brown 	return kaslr_offset() > 0;
162409e3c22aSMark Brown }
162509e3c22aSMark Brown 
16261b3ccf4bSJeremy Linton static bool __meltdown_safe = true;
1627ea1e3de8SWill Deacon static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
1628ea1e3de8SWill Deacon 
1629ea1e3de8SWill Deacon static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
1630d3aec8a2SSuzuki K Poulose 				int scope)
1631ea1e3de8SWill Deacon {
1632be5b2998SSuzuki K Poulose 	/* List of CPUs that are not vulnerable and don't need KPTI */
1633be5b2998SSuzuki K Poulose 	static const struct midr_range kpti_safe_list[] = {
1634be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
1635be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
163631d868c4SFlorian Fainelli 		MIDR_ALL_VERSIONS(MIDR_BRAHMA_B53),
16372a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A35),
16382a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A53),
16392a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
16402a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
16412a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
16422a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
16430ecc471aSHanjun Guo 		MIDR_ALL_VERSIONS(MIDR_HISI_TSV110),
1644918e1946SRich Wiley 		MIDR_ALL_VERSIONS(MIDR_NVIDIA_CARMEL),
1645e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_GOLD),
1646e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_SILVER),
1647f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_3XX_SILVER),
1648f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_4XX_SILVER),
164971c751f2SMark Rutland 		{ /* sentinel */ }
1650be5b2998SSuzuki K Poulose 	};
1651a111b7c0SJosh Poimboeuf 	char const *str = "kpti command line option";
16521b3ccf4bSJeremy Linton 	bool meltdown_safe;
16531b3ccf4bSJeremy Linton 
16541b3ccf4bSJeremy Linton 	meltdown_safe = is_midr_in_range_list(read_cpuid_id(), kpti_safe_list);
16551b3ccf4bSJeremy Linton 
16561b3ccf4bSJeremy Linton 	/* Defer to CPU feature registers */
16571b3ccf4bSJeremy Linton 	if (has_cpuid_feature(entry, scope))
16581b3ccf4bSJeremy Linton 		meltdown_safe = true;
16591b3ccf4bSJeremy Linton 
16601b3ccf4bSJeremy Linton 	if (!meltdown_safe)
16611b3ccf4bSJeremy Linton 		__meltdown_safe = false;
1662179a56f6SWill Deacon 
16636dc52b15SMarc Zyngier 	/*
16646dc52b15SMarc Zyngier 	 * For reasons that aren't entirely clear, enabling KPTI on Cavium
16656dc52b15SMarc Zyngier 	 * ThunderX leads to apparent I-cache corruption of kernel text, which
166622b70e6fSdann frazier 	 * ends as well as you might imagine. Don't even try. We cannot rely
166722b70e6fSdann frazier 	 * on the cpus_have_*cap() helpers here to detect the CPU erratum
166822b70e6fSdann frazier 	 * because cpucap detection order may change. However, since we know
166922b70e6fSdann frazier 	 * affected CPUs are always in a homogeneous configuration, it is
167022b70e6fSdann frazier 	 * safe to rely on this_cpu_has_cap() here.
16716dc52b15SMarc Zyngier 	 */
167222b70e6fSdann frazier 	if (this_cpu_has_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
16736dc52b15SMarc Zyngier 		str = "ARM64_WORKAROUND_CAVIUM_27456";
16746dc52b15SMarc Zyngier 		__kpti_forced = -1;
16756dc52b15SMarc Zyngier 	}
16766dc52b15SMarc Zyngier 
16771b3ccf4bSJeremy Linton 	/* Useful for KASLR robustness */
1678c2d92353SMark Brown 	if (kaslr_requires_kpti()) {
16791b3ccf4bSJeremy Linton 		if (!__kpti_forced) {
16801b3ccf4bSJeremy Linton 			str = "KASLR";
16811b3ccf4bSJeremy Linton 			__kpti_forced = 1;
16821b3ccf4bSJeremy Linton 		}
16831b3ccf4bSJeremy Linton 	}
16841b3ccf4bSJeremy Linton 
1685a111b7c0SJosh Poimboeuf 	if (cpu_mitigations_off() && !__kpti_forced) {
1686a111b7c0SJosh Poimboeuf 		str = "mitigations=off";
1687a111b7c0SJosh Poimboeuf 		__kpti_forced = -1;
1688a111b7c0SJosh Poimboeuf 	}
1689a111b7c0SJosh Poimboeuf 
16901b3ccf4bSJeremy Linton 	if (!IS_ENABLED(CONFIG_UNMAP_KERNEL_AT_EL0)) {
16911b3ccf4bSJeremy Linton 		pr_info_once("kernel page table isolation disabled by kernel configuration\n");
16921b3ccf4bSJeremy Linton 		return false;
16931b3ccf4bSJeremy Linton 	}
16941b3ccf4bSJeremy Linton 
16956dc52b15SMarc Zyngier 	/* Forced? */
1696ea1e3de8SWill Deacon 	if (__kpti_forced) {
16976dc52b15SMarc Zyngier 		pr_info_once("kernel page table isolation forced %s by %s\n",
16986dc52b15SMarc Zyngier 			     __kpti_forced > 0 ? "ON" : "OFF", str);
1699ea1e3de8SWill Deacon 		return __kpti_forced > 0;
1700ea1e3de8SWill Deacon 	}
1701ea1e3de8SWill Deacon 
17021b3ccf4bSJeremy Linton 	return !meltdown_safe;
1703ea1e3de8SWill Deacon }
1704ea1e3de8SWill Deacon 
17051b3ccf4bSJeremy Linton #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
170647546a19SArd Biesheuvel #define KPTI_NG_TEMP_VA		(-(1UL << PMD_SHIFT))
170747546a19SArd Biesheuvel 
170847546a19SArd Biesheuvel extern
170947546a19SArd Biesheuvel void create_kpti_ng_temp_pgd(pgd_t *pgdir, phys_addr_t phys, unsigned long virt,
171047546a19SArd Biesheuvel 			     phys_addr_t size, pgprot_t prot,
171147546a19SArd Biesheuvel 			     phys_addr_t (*pgtable_alloc)(int), int flags);
171247546a19SArd Biesheuvel 
171347546a19SArd Biesheuvel static phys_addr_t kpti_ng_temp_alloc;
171447546a19SArd Biesheuvel 
171547546a19SArd Biesheuvel static phys_addr_t kpti_ng_pgd_alloc(int shift)
171647546a19SArd Biesheuvel {
171747546a19SArd Biesheuvel 	kpti_ng_temp_alloc -= PAGE_SIZE;
171847546a19SArd Biesheuvel 	return kpti_ng_temp_alloc;
171947546a19SArd Biesheuvel }
172047546a19SArd Biesheuvel 
17215f20997cSSami Tolvanen static void
1722c0cda3b8SDave Martin kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused)
1723f992b4dfSWill Deacon {
172447546a19SArd Biesheuvel 	typedef void (kpti_remap_fn)(int, int, phys_addr_t, unsigned long);
1725f992b4dfSWill Deacon 	extern kpti_remap_fn idmap_kpti_install_ng_mappings;
1726f992b4dfSWill Deacon 	kpti_remap_fn *remap_fn;
1727f992b4dfSWill Deacon 
1728f992b4dfSWill Deacon 	int cpu = smp_processor_id();
172947546a19SArd Biesheuvel 	int levels = CONFIG_PGTABLE_LEVELS;
173047546a19SArd Biesheuvel 	int order = order_base_2(levels);
173147546a19SArd Biesheuvel 	u64 kpti_ng_temp_pgd_pa = 0;
173247546a19SArd Biesheuvel 	pgd_t *kpti_ng_temp_pgd;
173347546a19SArd Biesheuvel 	u64 alloc = 0;
1734f992b4dfSWill Deacon 
1735bd09128dSJames Morse 	if (__this_cpu_read(this_cpu_vector) == vectors) {
1736bd09128dSJames Morse 		const char *v = arm64_get_bp_hardening_vector(EL1_VECTOR_KPTI);
1737bd09128dSJames Morse 
1738bd09128dSJames Morse 		__this_cpu_write(this_cpu_vector, v);
1739bd09128dSJames Morse 	}
1740bd09128dSJames Morse 
1741b89d82efSWill Deacon 	/*
1742b89d82efSWill Deacon 	 * We don't need to rewrite the page-tables if either we've done
1743b89d82efSWill Deacon 	 * it already or we have KASLR enabled and therefore have not
1744b89d82efSWill Deacon 	 * created any global mappings at all.
1745b89d82efSWill Deacon 	 */
174609e3c22aSMark Brown 	if (arm64_use_ng_mappings)
1747c0cda3b8SDave Martin 		return;
1748f992b4dfSWill Deacon 
1749607289a7SSami Tolvanen 	remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
1750f992b4dfSWill Deacon 
175147546a19SArd Biesheuvel 	if (!cpu) {
175247546a19SArd Biesheuvel 		alloc = __get_free_pages(GFP_ATOMIC | __GFP_ZERO, order);
175347546a19SArd Biesheuvel 		kpti_ng_temp_pgd = (pgd_t *)(alloc + (levels - 1) * PAGE_SIZE);
175447546a19SArd Biesheuvel 		kpti_ng_temp_alloc = kpti_ng_temp_pgd_pa = __pa(kpti_ng_temp_pgd);
175547546a19SArd Biesheuvel 
175647546a19SArd Biesheuvel 		//
175747546a19SArd Biesheuvel 		// Create a minimal page table hierarchy that permits us to map
175847546a19SArd Biesheuvel 		// the swapper page tables temporarily as we traverse them.
175947546a19SArd Biesheuvel 		//
176047546a19SArd Biesheuvel 		// The physical pages are laid out as follows:
176147546a19SArd Biesheuvel 		//
176247546a19SArd Biesheuvel 		// +--------+-/-------+-/------ +-\\--------+
176347546a19SArd Biesheuvel 		// :  PTE[] : | PMD[] : | PUD[] : || PGD[]  :
176447546a19SArd Biesheuvel 		// +--------+-\-------+-\------ +-//--------+
176547546a19SArd Biesheuvel 		//      ^
176647546a19SArd Biesheuvel 		// The first page is mapped into this hierarchy at a PMD_SHIFT
176747546a19SArd Biesheuvel 		// aligned virtual address, so that we can manipulate the PTE
176847546a19SArd Biesheuvel 		// level entries while the mapping is active. The first entry
176947546a19SArd Biesheuvel 		// covers the PTE[] page itself, the remaining entries are free
177047546a19SArd Biesheuvel 		// to be used as a ad-hoc fixmap.
177147546a19SArd Biesheuvel 		//
177247546a19SArd Biesheuvel 		create_kpti_ng_temp_pgd(kpti_ng_temp_pgd, __pa(alloc),
177347546a19SArd Biesheuvel 					KPTI_NG_TEMP_VA, PAGE_SIZE, PAGE_KERNEL,
177447546a19SArd Biesheuvel 					kpti_ng_pgd_alloc, 0);
177547546a19SArd Biesheuvel 	}
177647546a19SArd Biesheuvel 
1777f992b4dfSWill Deacon 	cpu_install_idmap();
177847546a19SArd Biesheuvel 	remap_fn(cpu, num_online_cpus(), kpti_ng_temp_pgd_pa, KPTI_NG_TEMP_VA);
1779f992b4dfSWill Deacon 	cpu_uninstall_idmap();
1780f992b4dfSWill Deacon 
178147546a19SArd Biesheuvel 	if (!cpu) {
178247546a19SArd Biesheuvel 		free_pages(alloc, order);
178309e3c22aSMark Brown 		arm64_use_ng_mappings = true;
1784f992b4dfSWill Deacon 	}
178547546a19SArd Biesheuvel }
17861b3ccf4bSJeremy Linton #else
17871b3ccf4bSJeremy Linton static void
17881b3ccf4bSJeremy Linton kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused)
17891b3ccf4bSJeremy Linton {
17901b3ccf4bSJeremy Linton }
17911b3ccf4bSJeremy Linton #endif	/* CONFIG_UNMAP_KERNEL_AT_EL0 */
1792f992b4dfSWill Deacon 
1793ea1e3de8SWill Deacon static int __init parse_kpti(char *str)
1794ea1e3de8SWill Deacon {
1795ea1e3de8SWill Deacon 	bool enabled;
1796ea1e3de8SWill Deacon 	int ret = strtobool(str, &enabled);
1797ea1e3de8SWill Deacon 
1798ea1e3de8SWill Deacon 	if (ret)
1799ea1e3de8SWill Deacon 		return ret;
1800ea1e3de8SWill Deacon 
1801ea1e3de8SWill Deacon 	__kpti_forced = enabled ? 1 : -1;
1802ea1e3de8SWill Deacon 	return 0;
1803ea1e3de8SWill Deacon }
1804b5b7dd64SWill Deacon early_param("kpti", parse_kpti);
1805ea1e3de8SWill Deacon 
180605abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
180705abb595SSuzuki K Poulose static inline void __cpu_enable_hw_dbm(void)
180805abb595SSuzuki K Poulose {
180905abb595SSuzuki K Poulose 	u64 tcr = read_sysreg(tcr_el1) | TCR_HD;
181005abb595SSuzuki K Poulose 
181105abb595SSuzuki K Poulose 	write_sysreg(tcr, tcr_el1);
181205abb595SSuzuki K Poulose 	isb();
181380d6b466SWill Deacon 	local_flush_tlb_all();
181405abb595SSuzuki K Poulose }
181505abb595SSuzuki K Poulose 
1816ece1397cSSuzuki K Poulose static bool cpu_has_broken_dbm(void)
1817ece1397cSSuzuki K Poulose {
1818ece1397cSSuzuki K Poulose 	/* List of CPUs which have broken DBM support. */
1819ece1397cSSuzuki K Poulose 	static const struct midr_range cpus[] = {
1820ece1397cSSuzuki K Poulose #ifdef CONFIG_ARM64_ERRATUM_1024718
1821c0b15c25SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
18229b23d95cSSai Prakash Ranjan 		/* Kryo4xx Silver (rdpe => r1p0) */
18239b23d95cSSai Prakash Ranjan 		MIDR_REV(MIDR_QCOM_KRYO_4XX_SILVER, 0xd, 0xe),
1824ece1397cSSuzuki K Poulose #endif
1825297ae1ebSJames Morse #ifdef CONFIG_ARM64_ERRATUM_2051678
1826297ae1ebSJames Morse 		MIDR_REV_RANGE(MIDR_CORTEX_A510, 0, 0, 2),
1827297ae1ebSJames Morse #endif
1828ece1397cSSuzuki K Poulose 		{},
1829ece1397cSSuzuki K Poulose 	};
1830ece1397cSSuzuki K Poulose 
1831ece1397cSSuzuki K Poulose 	return is_midr_in_range_list(read_cpuid_id(), cpus);
1832ece1397cSSuzuki K Poulose }
1833ece1397cSSuzuki K Poulose 
183405abb595SSuzuki K Poulose static bool cpu_can_use_dbm(const struct arm64_cpu_capabilities *cap)
183505abb595SSuzuki K Poulose {
1836ece1397cSSuzuki K Poulose 	return has_cpuid_feature(cap, SCOPE_LOCAL_CPU) &&
1837ece1397cSSuzuki K Poulose 	       !cpu_has_broken_dbm();
183805abb595SSuzuki K Poulose }
183905abb595SSuzuki K Poulose 
184005abb595SSuzuki K Poulose static void cpu_enable_hw_dbm(struct arm64_cpu_capabilities const *cap)
184105abb595SSuzuki K Poulose {
184205abb595SSuzuki K Poulose 	if (cpu_can_use_dbm(cap))
184305abb595SSuzuki K Poulose 		__cpu_enable_hw_dbm();
184405abb595SSuzuki K Poulose }
184505abb595SSuzuki K Poulose 
184605abb595SSuzuki K Poulose static bool has_hw_dbm(const struct arm64_cpu_capabilities *cap,
184705abb595SSuzuki K Poulose 		       int __unused)
184805abb595SSuzuki K Poulose {
184905abb595SSuzuki K Poulose 	static bool detected = false;
185005abb595SSuzuki K Poulose 	/*
185105abb595SSuzuki K Poulose 	 * DBM is a non-conflicting feature. i.e, the kernel can safely
185205abb595SSuzuki K Poulose 	 * run a mix of CPUs with and without the feature. So, we
185305abb595SSuzuki K Poulose 	 * unconditionally enable the capability to allow any late CPU
185405abb595SSuzuki K Poulose 	 * to use the feature. We only enable the control bits on the
185505abb595SSuzuki K Poulose 	 * CPU, if it actually supports.
185605abb595SSuzuki K Poulose 	 *
185705abb595SSuzuki K Poulose 	 * We have to make sure we print the "feature" detection only
185805abb595SSuzuki K Poulose 	 * when at least one CPU actually uses it. So check if this CPU
185905abb595SSuzuki K Poulose 	 * can actually use it and print the message exactly once.
186005abb595SSuzuki K Poulose 	 *
186105abb595SSuzuki K Poulose 	 * This is safe as all CPUs (including secondary CPUs - due to the
186205abb595SSuzuki K Poulose 	 * LOCAL_CPU scope - and the hotplugged CPUs - via verification)
186305abb595SSuzuki K Poulose 	 * goes through the "matches" check exactly once. Also if a CPU
186405abb595SSuzuki K Poulose 	 * matches the criteria, it is guaranteed that the CPU will turn
186505abb595SSuzuki K Poulose 	 * the DBM on, as the capability is unconditionally enabled.
186605abb595SSuzuki K Poulose 	 */
186705abb595SSuzuki K Poulose 	if (!detected && cpu_can_use_dbm(cap)) {
186805abb595SSuzuki K Poulose 		detected = true;
186905abb595SSuzuki K Poulose 		pr_info("detected: Hardware dirty bit management\n");
187005abb595SSuzuki K Poulose 	}
187105abb595SSuzuki K Poulose 
187205abb595SSuzuki K Poulose 	return true;
187305abb595SSuzuki K Poulose }
187405abb595SSuzuki K Poulose 
187505abb595SSuzuki K Poulose #endif
187605abb595SSuzuki K Poulose 
18772c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
18782c9d45b4SIonela Voinescu 
18792c9d45b4SIonela Voinescu /*
18802c9d45b4SIonela Voinescu  * The "amu_cpus" cpumask only signals that the CPU implementation for the
18812c9d45b4SIonela Voinescu  * flagged CPUs supports the Activity Monitors Unit (AMU) but does not provide
18822c9d45b4SIonela Voinescu  * information regarding all the events that it supports. When a CPU bit is
18832c9d45b4SIonela Voinescu  * set in the cpumask, the user of this feature can only rely on the presence
18842c9d45b4SIonela Voinescu  * of the 4 fixed counters for that CPU. But this does not guarantee that the
18852c9d45b4SIonela Voinescu  * counters are enabled or access to these counters is enabled by code
18862c9d45b4SIonela Voinescu  * executed at higher exception levels (firmware).
18872c9d45b4SIonela Voinescu  */
18882c9d45b4SIonela Voinescu static struct cpumask amu_cpus __read_mostly;
18892c9d45b4SIonela Voinescu 
18902c9d45b4SIonela Voinescu bool cpu_has_amu_feat(int cpu)
18912c9d45b4SIonela Voinescu {
18922c9d45b4SIonela Voinescu 	return cpumask_test_cpu(cpu, &amu_cpus);
18932c9d45b4SIonela Voinescu }
18942c9d45b4SIonela Voinescu 
189568c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
189668c5debcSIonela Voinescu {
189768c5debcSIonela Voinescu 	return cpumask_any(&amu_cpus);
189868c5debcSIonela Voinescu }
1899cd0ed03aSIonela Voinescu 
19002c9d45b4SIonela Voinescu static void cpu_amu_enable(struct arm64_cpu_capabilities const *cap)
19012c9d45b4SIonela Voinescu {
19022c9d45b4SIonela Voinescu 	if (has_cpuid_feature(cap, SCOPE_LOCAL_CPU)) {
19032c9d45b4SIonela Voinescu 		pr_info("detected CPU%d: Activity Monitors Unit (AMU)\n",
19042c9d45b4SIonela Voinescu 			smp_processor_id());
19052c9d45b4SIonela Voinescu 		cpumask_set_cpu(smp_processor_id(), &amu_cpus);
1906e89d120cSIonela Voinescu 
1907e89d120cSIonela Voinescu 		/* 0 reference values signal broken/disabled counters */
1908e89d120cSIonela Voinescu 		if (!this_cpu_has_cap(ARM64_WORKAROUND_2457168))
19094b9cf23cSIonela Voinescu 			update_freq_counters_refs();
19102c9d45b4SIonela Voinescu 	}
19112c9d45b4SIonela Voinescu }
19122c9d45b4SIonela Voinescu 
19132c9d45b4SIonela Voinescu static bool has_amu(const struct arm64_cpu_capabilities *cap,
19142c9d45b4SIonela Voinescu 		    int __unused)
19152c9d45b4SIonela Voinescu {
19162c9d45b4SIonela Voinescu 	/*
19172c9d45b4SIonela Voinescu 	 * The AMU extension is a non-conflicting feature: the kernel can
19182c9d45b4SIonela Voinescu 	 * safely run a mix of CPUs with and without support for the
19192c9d45b4SIonela Voinescu 	 * activity monitors extension. Therefore, unconditionally enable
19202c9d45b4SIonela Voinescu 	 * the capability to allow any late CPU to use the feature.
19212c9d45b4SIonela Voinescu 	 *
19222c9d45b4SIonela Voinescu 	 * With this feature unconditionally enabled, the cpu_enable
19232c9d45b4SIonela Voinescu 	 * function will be called for all CPUs that match the criteria,
19242c9d45b4SIonela Voinescu 	 * including secondary and hotplugged, marking this feature as
19252c9d45b4SIonela Voinescu 	 * present on that respective CPU. The enable function will also
19262c9d45b4SIonela Voinescu 	 * print a detection message.
19272c9d45b4SIonela Voinescu 	 */
19282c9d45b4SIonela Voinescu 
19292c9d45b4SIonela Voinescu 	return true;
19302c9d45b4SIonela Voinescu }
193168c5debcSIonela Voinescu #else
193268c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
193368c5debcSIonela Voinescu {
193468c5debcSIonela Voinescu 	return nr_cpu_ids;
193568c5debcSIonela Voinescu }
19362c9d45b4SIonela Voinescu #endif
19372c9d45b4SIonela Voinescu 
193812eb3691SWill Deacon static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
193912eb3691SWill Deacon {
194012eb3691SWill Deacon 	return is_kernel_in_hyp_mode();
194112eb3691SWill Deacon }
194212eb3691SWill Deacon 
1943c0cda3b8SDave Martin static void cpu_copy_el2regs(const struct arm64_cpu_capabilities *__unused)
19446d99b689SJames Morse {
19456d99b689SJames Morse 	/*
19466d99b689SJames Morse 	 * Copy register values that aren't redirected by hardware.
19476d99b689SJames Morse 	 *
19486d99b689SJames Morse 	 * Before code patching, we only set tpidr_el1, all CPUs need to copy
19496d99b689SJames Morse 	 * this value to tpidr_el2 before we patch the code. Once we've done
19506d99b689SJames Morse 	 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
19516d99b689SJames Morse 	 * do anything here.
19526d99b689SJames Morse 	 */
1953e9ab7a2eSJulien Thierry 	if (!alternative_is_applied(ARM64_HAS_VIRT_HOST_EXTN))
19546d99b689SJames Morse 		write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
19556d99b689SJames Morse }
19566d99b689SJames Morse 
1957b8925ee2SWill Deacon #ifdef CONFIG_ARM64_PAN
1958b8925ee2SWill Deacon static void cpu_enable_pan(const struct arm64_cpu_capabilities *__unused)
1959b8925ee2SWill Deacon {
1960b8925ee2SWill Deacon 	/*
1961b8925ee2SWill Deacon 	 * We modify PSTATE. This won't work from irq context as the PSTATE
1962b8925ee2SWill Deacon 	 * is discarded once we return from the exception.
1963b8925ee2SWill Deacon 	 */
1964b8925ee2SWill Deacon 	WARN_ON_ONCE(in_interrupt());
1965b8925ee2SWill Deacon 
1966b8925ee2SWill Deacon 	sysreg_clear_set(sctlr_el1, SCTLR_EL1_SPAN, 0);
1967515d5c8aSMark Rutland 	set_pstate_pan(1);
1968b8925ee2SWill Deacon }
1969b8925ee2SWill Deacon #endif /* CONFIG_ARM64_PAN */
1970b8925ee2SWill Deacon 
1971b8925ee2SWill Deacon #ifdef CONFIG_ARM64_RAS_EXTN
1972b8925ee2SWill Deacon static void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused)
1973b8925ee2SWill Deacon {
1974b8925ee2SWill Deacon 	/* Firmware may have left a deferred SError in this register. */
1975b8925ee2SWill Deacon 	write_sysreg_s(0, SYS_DISR_EL1);
1976b8925ee2SWill Deacon }
1977b8925ee2SWill Deacon #endif /* CONFIG_ARM64_RAS_EXTN */
1978b8925ee2SWill Deacon 
19796984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
1980ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_cpucap(const struct arm64_cpu_capabilities *entry, int scope)
198175031975SMark Rutland {
1982ba9d1d3eSAmit Daniel Kachhap 	int boot_val, sec_val;
1983ba9d1d3eSAmit Daniel Kachhap 
1984ba9d1d3eSAmit Daniel Kachhap 	/* We don't expect to be called with SCOPE_SYSTEM */
1985ba9d1d3eSAmit Daniel Kachhap 	WARN_ON(scope == SCOPE_SYSTEM);
1986ba9d1d3eSAmit Daniel Kachhap 	/*
1987ba9d1d3eSAmit Daniel Kachhap 	 * The ptr-auth feature levels are not intercompatible with lower
1988ba9d1d3eSAmit Daniel Kachhap 	 * levels. Hence we must match ptr-auth feature level of the secondary
1989ba9d1d3eSAmit Daniel Kachhap 	 * CPUs with that of the boot CPU. The level of boot cpu is fetched
1990ba9d1d3eSAmit Daniel Kachhap 	 * from the sanitised register whereas direct register read is done for
1991ba9d1d3eSAmit Daniel Kachhap 	 * the secondary CPUs.
1992ba9d1d3eSAmit Daniel Kachhap 	 * The sanitised feature state is guaranteed to match that of the
1993ba9d1d3eSAmit Daniel Kachhap 	 * boot CPU as a mismatched secondary CPU is parked before it gets
1994ba9d1d3eSAmit Daniel Kachhap 	 * a chance to update the state, with the capability.
1995ba9d1d3eSAmit Daniel Kachhap 	 */
1996ba9d1d3eSAmit Daniel Kachhap 	boot_val = cpuid_feature_extract_field(read_sanitised_ftr_reg(entry->sys_reg),
1997ba9d1d3eSAmit Daniel Kachhap 					       entry->field_pos, entry->sign);
1998ba9d1d3eSAmit Daniel Kachhap 	if (scope & SCOPE_BOOT_CPU)
1999ba9d1d3eSAmit Daniel Kachhap 		return boot_val >= entry->min_field_value;
2000ba9d1d3eSAmit Daniel Kachhap 	/* Now check for the secondary CPUs with SCOPE_LOCAL_CPU scope */
2001ba9d1d3eSAmit Daniel Kachhap 	sec_val = cpuid_feature_extract_field(__read_sysreg_by_encoding(entry->sys_reg),
2002ba9d1d3eSAmit Daniel Kachhap 					      entry->field_pos, entry->sign);
2003da844bebSVladimir Murzin 	return (sec_val >= entry->min_field_value) && (sec_val == boot_val);
2004ba9d1d3eSAmit Daniel Kachhap }
2005ba9d1d3eSAmit Daniel Kachhap 
2006ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_metacap(const struct arm64_cpu_capabilities *entry,
2007ba9d1d3eSAmit Daniel Kachhap 				     int scope)
2008ba9d1d3eSAmit Daniel Kachhap {
2009be3256a0SVladimir Murzin 	bool api = has_address_auth_cpucap(cpu_hwcaps_ptrs[ARM64_HAS_ADDRESS_AUTH_IMP_DEF], scope);
2010be3256a0SVladimir Murzin 	bool apa = has_address_auth_cpucap(cpu_hwcaps_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5], scope);
2011def8c222SVladimir Murzin 	bool apa3 = has_address_auth_cpucap(cpu_hwcaps_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3], scope);
2012be3256a0SVladimir Murzin 
2013def8c222SVladimir Murzin 	return apa || apa3 || api;
2014cfef06bdSKristina Martsenko }
2015cfef06bdSKristina Martsenko 
2016cfef06bdSKristina Martsenko static bool has_generic_auth(const struct arm64_cpu_capabilities *entry,
2017cfef06bdSKristina Martsenko 			     int __unused)
2018cfef06bdSKristina Martsenko {
2019be3256a0SVladimir Murzin 	bool gpi = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_IMP_DEF);
2020be3256a0SVladimir Murzin 	bool gpa = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5);
2021def8c222SVladimir Murzin 	bool gpa3 = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3);
2022be3256a0SVladimir Murzin 
2023def8c222SVladimir Murzin 	return gpa || gpa3 || gpi;
202475031975SMark Rutland }
20256984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
20266984eb47SMark Rutland 
20273e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
20283e6c69a0SMark Brown static void cpu_enable_e0pd(struct arm64_cpu_capabilities const *cap)
20293e6c69a0SMark Brown {
20303e6c69a0SMark Brown 	if (this_cpu_has_cap(ARM64_HAS_E0PD))
20313e6c69a0SMark Brown 		sysreg_clear_set(tcr_el1, 0, TCR_E0PD1);
20323e6c69a0SMark Brown }
20333e6c69a0SMark Brown #endif /* CONFIG_ARM64_E0PD */
20343e6c69a0SMark Brown 
2035b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2036bc3c03ccSJulien Thierry static bool enable_pseudo_nmi;
2037bc3c03ccSJulien Thierry 
2038bc3c03ccSJulien Thierry static int __init early_enable_pseudo_nmi(char *p)
2039bc3c03ccSJulien Thierry {
2040bc3c03ccSJulien Thierry 	return strtobool(p, &enable_pseudo_nmi);
2041bc3c03ccSJulien Thierry }
2042bc3c03ccSJulien Thierry early_param("irqchip.gicv3_pseudo_nmi", early_enable_pseudo_nmi);
2043bc3c03ccSJulien Thierry 
2044b90d2b22SJulien Thierry static bool can_use_gic_priorities(const struct arm64_cpu_capabilities *entry,
2045b90d2b22SJulien Thierry 				   int scope)
2046b90d2b22SJulien Thierry {
2047bc3c03ccSJulien Thierry 	return enable_pseudo_nmi && has_useable_gicv3_cpuif(entry, scope);
2048b90d2b22SJulien Thierry }
2049b90d2b22SJulien Thierry #endif
2050b90d2b22SJulien Thierry 
20518ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
20528ef8f360SDave Martin static void bti_enable(const struct arm64_cpu_capabilities *__unused)
20538ef8f360SDave Martin {
20548ef8f360SDave Martin 	/*
20558ef8f360SDave Martin 	 * Use of X16/X17 for tail-calls and trampolines that jump to
20568ef8f360SDave Martin 	 * function entry points using BR is a requirement for
20578ef8f360SDave Martin 	 * marking binaries with GNU_PROPERTY_AARCH64_FEATURE_1_BTI.
20588ef8f360SDave Martin 	 * So, be strict and forbid other BRs using other registers to
20598ef8f360SDave Martin 	 * jump onto a PACIxSP instruction:
20608ef8f360SDave Martin 	 */
20618ef8f360SDave Martin 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_BT0 | SCTLR_EL1_BT1);
20628ef8f360SDave Martin 	isb();
20638ef8f360SDave Martin }
20648ef8f360SDave Martin #endif /* CONFIG_ARM64_BTI */
20658ef8f360SDave Martin 
206634bfeea4SCatalin Marinas #ifdef CONFIG_ARM64_MTE
206734bfeea4SCatalin Marinas static void cpu_enable_mte(struct arm64_cpu_capabilities const *cap)
206834bfeea4SCatalin Marinas {
20697a062ce3SYee Lee 	sysreg_clear_set(sctlr_el1, 0, SCTLR_ELx_ATA | SCTLR_EL1_ATA0);
2070973b9e37SPeter Collingbourne 
2071973b9e37SPeter Collingbourne 	mte_cpu_setup();
20727a062ce3SYee Lee 
207334bfeea4SCatalin Marinas 	/*
207434bfeea4SCatalin Marinas 	 * Clear the tags in the zero page. This needs to be done via the
207534bfeea4SCatalin Marinas 	 * linear map which has the Tagged attribute.
207634bfeea4SCatalin Marinas 	 */
207768d54ceeSCatalin Marinas 	if (!test_and_set_bit(PG_mte_tagged, &ZERO_PAGE(0)->flags))
207834bfeea4SCatalin Marinas 		mte_clear_page_tags(lm_alias(empty_zero_page));
20792e903b91SAndrey Konovalov 
20802e903b91SAndrey Konovalov 	kasan_init_hw_tags_cpu();
208134bfeea4SCatalin Marinas }
208234bfeea4SCatalin Marinas #endif /* CONFIG_ARM64_MTE */
208334bfeea4SCatalin Marinas 
208444b3834bSJames Morse static void elf_hwcap_fixup(void)
208544b3834bSJames Morse {
208644b3834bSJames Morse #ifdef CONFIG_ARM64_ERRATUM_1742098
208744b3834bSJames Morse 	if (cpus_have_const_cap(ARM64_WORKAROUND_1742098))
208844b3834bSJames Morse 		compat_elf_hwcap2 &= ~COMPAT_HWCAP2_AES;
208944b3834bSJames Morse #endif /* ARM64_ERRATUM_1742098 */
209044b3834bSJames Morse }
209144b3834bSJames Morse 
20923eb681fbSDavid Brazdil #ifdef CONFIG_KVM
20933eb681fbSDavid Brazdil static bool is_kvm_protected_mode(const struct arm64_cpu_capabilities *entry, int __unused)
20943eb681fbSDavid Brazdil {
2095cde5042aSWill Deacon 	return kvm_get_mode() == KVM_MODE_PROTECTED;
20963eb681fbSDavid Brazdil }
20973eb681fbSDavid Brazdil #endif /* CONFIG_KVM */
20983eb681fbSDavid Brazdil 
20993a46b352SKristina Martsenko static void cpu_trap_el0_impdef(const struct arm64_cpu_capabilities *__unused)
21003a46b352SKristina Martsenko {
21013a46b352SKristina Martsenko 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_TIDCP);
21023a46b352SKristina Martsenko }
21033a46b352SKristina Martsenko 
21048c176e16SAmit Daniel Kachhap /* Internal helper functions to match cpu capability type */
21058c176e16SAmit Daniel Kachhap static bool
21068c176e16SAmit Daniel Kachhap cpucap_late_cpu_optional(const struct arm64_cpu_capabilities *cap)
21078c176e16SAmit Daniel Kachhap {
21088c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_OPTIONAL_FOR_LATE_CPU);
21098c176e16SAmit Daniel Kachhap }
21108c176e16SAmit Daniel Kachhap 
21118c176e16SAmit Daniel Kachhap static bool
21128c176e16SAmit Daniel Kachhap cpucap_late_cpu_permitted(const struct arm64_cpu_capabilities *cap)
21138c176e16SAmit Daniel Kachhap {
21148c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_PERMITTED_FOR_LATE_CPU);
21158c176e16SAmit Daniel Kachhap }
21168c176e16SAmit Daniel Kachhap 
2117deeaac51SKristina Martsenko static bool
2118deeaac51SKristina Martsenko cpucap_panic_on_conflict(const struct arm64_cpu_capabilities *cap)
2119deeaac51SKristina Martsenko {
2120deeaac51SKristina Martsenko 	return !!(cap->type & ARM64_CPUCAP_PANIC_ON_CONFLICT);
2121deeaac51SKristina Martsenko }
2122deeaac51SKristina Martsenko 
2123359b7064SMarc Zyngier static const struct arm64_cpu_capabilities arm64_features[] = {
212494a9e04aSMarc Zyngier 	{
21254c0bd995SMark Rutland 		.capability = ARM64_ALWAYS_BOOT,
21264c0bd995SMark Rutland 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
21274c0bd995SMark Rutland 		.matches = has_always,
21284c0bd995SMark Rutland 	},
21294c0bd995SMark Rutland 	{
21304c0bd995SMark Rutland 		.capability = ARM64_ALWAYS_SYSTEM,
21314c0bd995SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
21324c0bd995SMark Rutland 		.matches = has_always,
21334c0bd995SMark Rutland 	},
21344c0bd995SMark Rutland 	{
213594a9e04aSMarc Zyngier 		.desc = "GIC system register CPU interface",
213694a9e04aSMarc Zyngier 		.capability = ARM64_HAS_SYSREG_GIC_CPUIF,
2137c9bfdf73SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2138963fcd40SMarc Zyngier 		.matches = has_useable_gicv3_cpuif,
2139da8d02d1SSuzuki K. Poulose 		.sys_reg = SYS_ID_AA64PFR0_EL1,
214055adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_GIC_SHIFT,
2141b8fc7801SMark Brown 		.field_width = 4,
2142ff96f7bcSSuzuki K Poulose 		.sign = FTR_UNSIGNED,
214318ffa046SJames Morse 		.min_field_value = 1,
214494a9e04aSMarc Zyngier 	},
2145fdf86598SMarc Zyngier 	{
2146fdf86598SMarc Zyngier 		.desc = "Enhanced Counter Virtualization",
2147fdf86598SMarc Zyngier 		.capability = ARM64_HAS_ECV,
2148fdf86598SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2149fdf86598SMarc Zyngier 		.matches = has_cpuid_feature,
2150fdf86598SMarc Zyngier 		.sys_reg = SYS_ID_AA64MMFR0_EL1,
21512d987e64SMark Brown 		.field_pos = ID_AA64MMFR0_EL1_ECV_SHIFT,
21520a2eec83SMark Brown 		.field_width = 4,
2153fdf86598SMarc Zyngier 		.sign = FTR_UNSIGNED,
2154fdf86598SMarc Zyngier 		.min_field_value = 1,
2155fdf86598SMarc Zyngier 	},
2156338d4f49SJames Morse #ifdef CONFIG_ARM64_PAN
2157338d4f49SJames Morse 	{
2158338d4f49SJames Morse 		.desc = "Privileged Access Never",
2159338d4f49SJames Morse 		.capability = ARM64_HAS_PAN,
21605b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2161da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2162da8d02d1SSuzuki K. Poulose 		.sys_reg = SYS_ID_AA64MMFR1_EL1,
21636fcd0193SKristina Martsenko 		.field_pos = ID_AA64MMFR1_EL1_PAN_SHIFT,
21640a2eec83SMark Brown 		.field_width = 4,
2165ff96f7bcSSuzuki K Poulose 		.sign = FTR_UNSIGNED,
2166338d4f49SJames Morse 		.min_field_value = 1,
2167c0cda3b8SDave Martin 		.cpu_enable = cpu_enable_pan,
2168338d4f49SJames Morse 	},
2169338d4f49SJames Morse #endif /* CONFIG_ARM64_PAN */
217018107f8aSVladimir Murzin #ifdef CONFIG_ARM64_EPAN
217118107f8aSVladimir Murzin 	{
217218107f8aSVladimir Murzin 		.desc = "Enhanced Privileged Access Never",
217318107f8aSVladimir Murzin 		.capability = ARM64_HAS_EPAN,
217418107f8aSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
217518107f8aSVladimir Murzin 		.matches = has_cpuid_feature,
217618107f8aSVladimir Murzin 		.sys_reg = SYS_ID_AA64MMFR1_EL1,
21776fcd0193SKristina Martsenko 		.field_pos = ID_AA64MMFR1_EL1_PAN_SHIFT,
21780a2eec83SMark Brown 		.field_width = 4,
217918107f8aSVladimir Murzin 		.sign = FTR_UNSIGNED,
218018107f8aSVladimir Murzin 		.min_field_value = 3,
218118107f8aSVladimir Murzin 	},
218218107f8aSVladimir Murzin #endif /* CONFIG_ARM64_EPAN */
2183395af861SCatalin Marinas #ifdef CONFIG_ARM64_LSE_ATOMICS
21842e94da13SWill Deacon 	{
21852e94da13SWill Deacon 		.desc = "LSE atomic instructions",
21862e94da13SWill Deacon 		.capability = ARM64_HAS_LSE_ATOMICS,
21875b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2188da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2189da8d02d1SSuzuki K. Poulose 		.sys_reg = SYS_ID_AA64ISAR0_EL1,
21900eda2ec4SMark Brown 		.field_pos = ID_AA64ISAR0_EL1_ATOMIC_SHIFT,
21910a2eec83SMark Brown 		.field_width = 4,
2192ff96f7bcSSuzuki K Poulose 		.sign = FTR_UNSIGNED,
21932e94da13SWill Deacon 		.min_field_value = 2,
21942e94da13SWill Deacon 	},
2195395af861SCatalin Marinas #endif /* CONFIG_ARM64_LSE_ATOMICS */
2196d88701beSMarc Zyngier 	{
2197d5370f75SWill Deacon 		.desc = "Software prefetching using PRFM",
2198d5370f75SWill Deacon 		.capability = ARM64_HAS_NO_HW_PREFETCH,
21995c137714SSuzuki K Poulose 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
2200d5370f75SWill Deacon 		.matches = has_no_hw_prefetch,
2201d5370f75SWill Deacon 	},
2202588ab3f9SLinus Torvalds 	{
2203d88701beSMarc Zyngier 		.desc = "Virtualization Host Extensions",
2204d88701beSMarc Zyngier 		.capability = ARM64_HAS_VIRT_HOST_EXTN,
2205830dcc9fSSuzuki K Poulose 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2206d88701beSMarc Zyngier 		.matches = runs_at_el2,
2207c0cda3b8SDave Martin 		.cpu_enable = cpu_copy_el2regs,
2208d88701beSMarc Zyngier 	},
2209042446a3SSuzuki K Poulose 	{
22102122a833SWill Deacon 		.capability = ARM64_HAS_32BIT_EL0_DO_NOT_USE,
22115b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
22122122a833SWill Deacon 		.matches = has_32bit_el0,
2213042446a3SSuzuki K Poulose 		.sys_reg = SYS_ID_AA64PFR0_EL1,
2214042446a3SSuzuki K Poulose 		.sign = FTR_UNSIGNED,
221555adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_EL0_SHIFT,
22160a2eec83SMark Brown 		.field_width = 4,
221755adc08dSMark Brown 		.min_field_value = ID_AA64PFR0_EL1_ELx_32BIT_64BIT,
2218042446a3SSuzuki K Poulose 	},
2219540f76d1SWill Deacon #ifdef CONFIG_KVM
2220540f76d1SWill Deacon 	{
2221540f76d1SWill Deacon 		.desc = "32-bit EL1 Support",
2222540f76d1SWill Deacon 		.capability = ARM64_HAS_32BIT_EL1,
2223540f76d1SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2224540f76d1SWill Deacon 		.matches = has_cpuid_feature,
2225540f76d1SWill Deacon 		.sys_reg = SYS_ID_AA64PFR0_EL1,
2226540f76d1SWill Deacon 		.sign = FTR_UNSIGNED,
222755adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_EL1_SHIFT,
22280a2eec83SMark Brown 		.field_width = 4,
222955adc08dSMark Brown 		.min_field_value = ID_AA64PFR0_EL1_ELx_32BIT_64BIT,
2230540f76d1SWill Deacon 	},
22313eb681fbSDavid Brazdil 	{
22323eb681fbSDavid Brazdil 		.desc = "Protected KVM",
22333eb681fbSDavid Brazdil 		.capability = ARM64_KVM_PROTECTED_MODE,
22343eb681fbSDavid Brazdil 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
22353eb681fbSDavid Brazdil 		.matches = is_kvm_protected_mode,
22363eb681fbSDavid Brazdil 	},
2237540f76d1SWill Deacon #endif
2238ea1e3de8SWill Deacon 	{
2239179a56f6SWill Deacon 		.desc = "Kernel page table isolation (KPTI)",
2240ea1e3de8SWill Deacon 		.capability = ARM64_UNMAP_KERNEL_AT_EL0,
2241d3aec8a2SSuzuki K Poulose 		.type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
2242d3aec8a2SSuzuki K Poulose 		/*
2243d3aec8a2SSuzuki K Poulose 		 * The ID feature fields below are used to indicate that
2244d3aec8a2SSuzuki K Poulose 		 * the CPU doesn't need KPTI. See unmap_kernel_at_el0 for
2245d3aec8a2SSuzuki K Poulose 		 * more details.
2246d3aec8a2SSuzuki K Poulose 		 */
2247d3aec8a2SSuzuki K Poulose 		.sys_reg = SYS_ID_AA64PFR0_EL1,
224855adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_CSV3_SHIFT,
22490a2eec83SMark Brown 		.field_width = 4,
2250d3aec8a2SSuzuki K Poulose 		.min_field_value = 1,
2251ea1e3de8SWill Deacon 		.matches = unmap_kernel_at_el0,
2252c0cda3b8SDave Martin 		.cpu_enable = kpti_install_ng_mappings,
2253ea1e3de8SWill Deacon 	},
225482e0191aSSuzuki K Poulose 	{
225582e0191aSSuzuki K Poulose 		/* FP/SIMD is not implemented */
225682e0191aSSuzuki K Poulose 		.capability = ARM64_HAS_NO_FPSIMD,
2257449443c0SSuzuki K Poulose 		.type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
225882e0191aSSuzuki K Poulose 		.min_field_value = 0,
225982e0191aSSuzuki K Poulose 		.matches = has_no_fpsimd,
226082e0191aSSuzuki K Poulose 	},
2261d50e071fSRobin Murphy #ifdef CONFIG_ARM64_PMEM
2262d50e071fSRobin Murphy 	{
2263d50e071fSRobin Murphy 		.desc = "Data cache clean to Point of Persistence",
2264d50e071fSRobin Murphy 		.capability = ARM64_HAS_DCPOP,
22655b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2266d50e071fSRobin Murphy 		.matches = has_cpuid_feature,
2267d50e071fSRobin Murphy 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
2268aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_DPB_SHIFT,
22690a2eec83SMark Brown 		.field_width = 4,
2270d50e071fSRobin Murphy 		.min_field_value = 1,
2271d50e071fSRobin Murphy 	},
2272b9585f53SAndrew Murray 	{
2273b9585f53SAndrew Murray 		.desc = "Data cache clean to Point of Deep Persistence",
2274b9585f53SAndrew Murray 		.capability = ARM64_HAS_DCPODP,
2275b9585f53SAndrew Murray 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2276b9585f53SAndrew Murray 		.matches = has_cpuid_feature,
2277b9585f53SAndrew Murray 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
2278b9585f53SAndrew Murray 		.sign = FTR_UNSIGNED,
2279aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_DPB_SHIFT,
22800a2eec83SMark Brown 		.field_width = 4,
2281b9585f53SAndrew Murray 		.min_field_value = 2,
2282b9585f53SAndrew Murray 	},
2283d50e071fSRobin Murphy #endif
228443994d82SDave Martin #ifdef CONFIG_ARM64_SVE
228543994d82SDave Martin 	{
228643994d82SDave Martin 		.desc = "Scalable Vector Extension",
22875b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
228843994d82SDave Martin 		.capability = ARM64_SVE,
228943994d82SDave Martin 		.sys_reg = SYS_ID_AA64PFR0_EL1,
229043994d82SDave Martin 		.sign = FTR_UNSIGNED,
229155adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_SVE_SHIFT,
22920a2eec83SMark Brown 		.field_width = 4,
22934f8456c3SMark Brown 		.min_field_value = ID_AA64PFR0_EL1_SVE_IMP,
229443994d82SDave Martin 		.matches = has_cpuid_feature,
2295c0cda3b8SDave Martin 		.cpu_enable = sve_kernel_enable,
229643994d82SDave Martin 	},
229743994d82SDave Martin #endif /* CONFIG_ARM64_SVE */
229864c02720SXie XiuQi #ifdef CONFIG_ARM64_RAS_EXTN
229964c02720SXie XiuQi 	{
230064c02720SXie XiuQi 		.desc = "RAS Extension Support",
230164c02720SXie XiuQi 		.capability = ARM64_HAS_RAS_EXTN,
23025b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
230364c02720SXie XiuQi 		.matches = has_cpuid_feature,
230464c02720SXie XiuQi 		.sys_reg = SYS_ID_AA64PFR0_EL1,
230564c02720SXie XiuQi 		.sign = FTR_UNSIGNED,
230655adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_RAS_SHIFT,
23070a2eec83SMark Brown 		.field_width = 4,
23084f8456c3SMark Brown 		.min_field_value = ID_AA64PFR0_EL1_RAS_IMP,
2309c0cda3b8SDave Martin 		.cpu_enable = cpu_clear_disr,
231064c02720SXie XiuQi 	},
231164c02720SXie XiuQi #endif /* CONFIG_ARM64_RAS_EXTN */
23122c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
23132c9d45b4SIonela Voinescu 	{
23142c9d45b4SIonela Voinescu 		/*
23152c9d45b4SIonela Voinescu 		 * The feature is enabled by default if CONFIG_ARM64_AMU_EXTN=y.
23162c9d45b4SIonela Voinescu 		 * Therefore, don't provide .desc as we don't want the detection
23172c9d45b4SIonela Voinescu 		 * message to be shown until at least one CPU is detected to
23182c9d45b4SIonela Voinescu 		 * support the feature.
23192c9d45b4SIonela Voinescu 		 */
23202c9d45b4SIonela Voinescu 		.capability = ARM64_HAS_AMU_EXTN,
23212c9d45b4SIonela Voinescu 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
23222c9d45b4SIonela Voinescu 		.matches = has_amu,
23232c9d45b4SIonela Voinescu 		.sys_reg = SYS_ID_AA64PFR0_EL1,
23242c9d45b4SIonela Voinescu 		.sign = FTR_UNSIGNED,
232555adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_AMU_SHIFT,
23260a2eec83SMark Brown 		.field_width = 4,
23274f8456c3SMark Brown 		.min_field_value = ID_AA64PFR0_EL1_AMU_IMP,
23282c9d45b4SIonela Voinescu 		.cpu_enable = cpu_amu_enable,
23292c9d45b4SIonela Voinescu 	},
23302c9d45b4SIonela Voinescu #endif /* CONFIG_ARM64_AMU_EXTN */
23316ae4b6e0SShanker Donthineni 	{
23326ae4b6e0SShanker Donthineni 		.desc = "Data cache clean to the PoU not required for I/D coherence",
23336ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_IDC,
23345b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
23356ae4b6e0SShanker Donthineni 		.matches = has_cache_idc,
23361602df02SSuzuki K Poulose 		.cpu_enable = cpu_emulate_effective_ctr,
23376ae4b6e0SShanker Donthineni 	},
23386ae4b6e0SShanker Donthineni 	{
23396ae4b6e0SShanker Donthineni 		.desc = "Instruction cache invalidation not required for I/D coherence",
23406ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_DIC,
23415b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
23426ae4b6e0SShanker Donthineni 		.matches = has_cache_dic,
23436ae4b6e0SShanker Donthineni 	},
2344e48d53a9SMarc Zyngier 	{
2345e48d53a9SMarc Zyngier 		.desc = "Stage-2 Force Write-Back",
2346e48d53a9SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2347e48d53a9SMarc Zyngier 		.capability = ARM64_HAS_STAGE2_FWB,
2348e48d53a9SMarc Zyngier 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
2349e48d53a9SMarc Zyngier 		.sign = FTR_UNSIGNED,
2350a957c6beSMark Brown 		.field_pos = ID_AA64MMFR2_EL1_FWB_SHIFT,
23510a2eec83SMark Brown 		.field_width = 4,
2352e48d53a9SMarc Zyngier 		.min_field_value = 1,
2353e48d53a9SMarc Zyngier 		.matches = has_cpuid_feature,
2354e48d53a9SMarc Zyngier 	},
2355552ae76fSMarc Zyngier 	{
2356552ae76fSMarc Zyngier 		.desc = "ARMv8.4 Translation Table Level",
2357552ae76fSMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2358552ae76fSMarc Zyngier 		.capability = ARM64_HAS_ARMv8_4_TTL,
2359552ae76fSMarc Zyngier 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
2360552ae76fSMarc Zyngier 		.sign = FTR_UNSIGNED,
2361a957c6beSMark Brown 		.field_pos = ID_AA64MMFR2_EL1_TTL_SHIFT,
23620a2eec83SMark Brown 		.field_width = 4,
2363552ae76fSMarc Zyngier 		.min_field_value = 1,
2364552ae76fSMarc Zyngier 		.matches = has_cpuid_feature,
2365552ae76fSMarc Zyngier 	},
2366b620ba54SZhenyu Ye 	{
2367b620ba54SZhenyu Ye 		.desc = "TLB range maintenance instructions",
2368b620ba54SZhenyu Ye 		.capability = ARM64_HAS_TLB_RANGE,
2369b620ba54SZhenyu Ye 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2370b620ba54SZhenyu Ye 		.matches = has_cpuid_feature,
2371b620ba54SZhenyu Ye 		.sys_reg = SYS_ID_AA64ISAR0_EL1,
23720eda2ec4SMark Brown 		.field_pos = ID_AA64ISAR0_EL1_TLB_SHIFT,
23730a2eec83SMark Brown 		.field_width = 4,
2374b620ba54SZhenyu Ye 		.sign = FTR_UNSIGNED,
23750eda2ec4SMark Brown 		.min_field_value = ID_AA64ISAR0_EL1_TLB_RANGE,
2376b620ba54SZhenyu Ye 	},
237705abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
237805abb595SSuzuki K Poulose 	{
237905abb595SSuzuki K Poulose 		/*
238005abb595SSuzuki K Poulose 		 * Since we turn this on always, we don't want the user to
238105abb595SSuzuki K Poulose 		 * think that the feature is available when it may not be.
238205abb595SSuzuki K Poulose 		 * So hide the description.
238305abb595SSuzuki K Poulose 		 *
238405abb595SSuzuki K Poulose 		 * .desc = "Hardware pagetable Dirty Bit Management",
238505abb595SSuzuki K Poulose 		 *
238605abb595SSuzuki K Poulose 		 */
238705abb595SSuzuki K Poulose 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
238805abb595SSuzuki K Poulose 		.capability = ARM64_HW_DBM,
238905abb595SSuzuki K Poulose 		.sys_reg = SYS_ID_AA64MMFR1_EL1,
239005abb595SSuzuki K Poulose 		.sign = FTR_UNSIGNED,
23916fcd0193SKristina Martsenko 		.field_pos = ID_AA64MMFR1_EL1_HAFDBS_SHIFT,
23920a2eec83SMark Brown 		.field_width = 4,
239305abb595SSuzuki K Poulose 		.min_field_value = 2,
239405abb595SSuzuki K Poulose 		.matches = has_hw_dbm,
239505abb595SSuzuki K Poulose 		.cpu_enable = cpu_enable_hw_dbm,
239605abb595SSuzuki K Poulose 	},
239705abb595SSuzuki K Poulose #endif
239886d0dd34SArd Biesheuvel 	{
239986d0dd34SArd Biesheuvel 		.desc = "CRC32 instructions",
240086d0dd34SArd Biesheuvel 		.capability = ARM64_HAS_CRC32,
240186d0dd34SArd Biesheuvel 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
240286d0dd34SArd Biesheuvel 		.matches = has_cpuid_feature,
240386d0dd34SArd Biesheuvel 		.sys_reg = SYS_ID_AA64ISAR0_EL1,
24040eda2ec4SMark Brown 		.field_pos = ID_AA64ISAR0_EL1_CRC32_SHIFT,
24050a2eec83SMark Brown 		.field_width = 4,
240686d0dd34SArd Biesheuvel 		.min_field_value = 1,
240786d0dd34SArd Biesheuvel 	},
2408d71be2b6SWill Deacon 	{
2409d71be2b6SWill Deacon 		.desc = "Speculative Store Bypassing Safe (SSBS)",
2410d71be2b6SWill Deacon 		.capability = ARM64_SSBS,
2411532d5815SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2412d71be2b6SWill Deacon 		.matches = has_cpuid_feature,
2413d71be2b6SWill Deacon 		.sys_reg = SYS_ID_AA64PFR1_EL1,
24146ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_SSBS_SHIFT,
24150a2eec83SMark Brown 		.field_width = 4,
2416d71be2b6SWill Deacon 		.sign = FTR_UNSIGNED,
241753275da8SMark Brown 		.min_field_value = ID_AA64PFR1_EL1_SSBS_IMP,
2418d71be2b6SWill Deacon 	},
24195ffdfaedSVladimir Murzin #ifdef CONFIG_ARM64_CNP
24205ffdfaedSVladimir Murzin 	{
24215ffdfaedSVladimir Murzin 		.desc = "Common not Private translations",
24225ffdfaedSVladimir Murzin 		.capability = ARM64_HAS_CNP,
24235ffdfaedSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24245ffdfaedSVladimir Murzin 		.matches = has_useable_cnp,
24255ffdfaedSVladimir Murzin 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
24265ffdfaedSVladimir Murzin 		.sign = FTR_UNSIGNED,
2427ca951862SMark Brown 		.field_pos = ID_AA64MMFR2_EL1_CnP_SHIFT,
24280a2eec83SMark Brown 		.field_width = 4,
24295ffdfaedSVladimir Murzin 		.min_field_value = 1,
24305ffdfaedSVladimir Murzin 		.cpu_enable = cpu_enable_cnp,
24315ffdfaedSVladimir Murzin 	},
24325ffdfaedSVladimir Murzin #endif
2433bd4fb6d2SWill Deacon 	{
2434bd4fb6d2SWill Deacon 		.desc = "Speculation barrier (SB)",
2435bd4fb6d2SWill Deacon 		.capability = ARM64_HAS_SB,
2436bd4fb6d2SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2437bd4fb6d2SWill Deacon 		.matches = has_cpuid_feature,
2438bd4fb6d2SWill Deacon 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
2439aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_SB_SHIFT,
24400a2eec83SMark Brown 		.field_width = 4,
2441bd4fb6d2SWill Deacon 		.sign = FTR_UNSIGNED,
2442bd4fb6d2SWill Deacon 		.min_field_value = 1,
2443bd4fb6d2SWill Deacon 	},
24446984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
24456984eb47SMark Rutland 	{
2446be3256a0SVladimir Murzin 		.desc = "Address authentication (architected QARMA5 algorithm)",
2447be3256a0SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5,
24486982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
24496984eb47SMark Rutland 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
24506984eb47SMark Rutland 		.sign = FTR_UNSIGNED,
2451aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_APA_SHIFT,
24520a2eec83SMark Brown 		.field_width = 4,
2453aa50479bSMark Brown 		.min_field_value = ID_AA64ISAR1_EL1_APA_PAuth,
2454ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
24556984eb47SMark Rutland 	},
24566984eb47SMark Rutland 	{
2457def8c222SVladimir Murzin 		.desc = "Address authentication (architected QARMA3 algorithm)",
2458def8c222SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3,
2459def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2460def8c222SVladimir Murzin 		.sys_reg = SYS_ID_AA64ISAR2_EL1,
2461def8c222SVladimir Murzin 		.sign = FTR_UNSIGNED,
2462b2d71f27SMark Brown 		.field_pos = ID_AA64ISAR2_EL1_APA3_SHIFT,
24638d93b7a2SWill Deacon 		.field_width = 4,
2464b2d71f27SMark Brown 		.min_field_value = ID_AA64ISAR2_EL1_APA3_PAuth,
2465def8c222SVladimir Murzin 		.matches = has_address_auth_cpucap,
2466def8c222SVladimir Murzin 	},
2467def8c222SVladimir Murzin 	{
24686984eb47SMark Rutland 		.desc = "Address authentication (IMP DEF algorithm)",
24696984eb47SMark Rutland 		.capability = ARM64_HAS_ADDRESS_AUTH_IMP_DEF,
24706982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
24716984eb47SMark Rutland 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
24726984eb47SMark Rutland 		.sign = FTR_UNSIGNED,
2473aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_API_SHIFT,
24740a2eec83SMark Brown 		.field_width = 4,
2475aa50479bSMark Brown 		.min_field_value = ID_AA64ISAR1_EL1_API_PAuth,
2476ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
2477cfef06bdSKristina Martsenko 	},
2478cfef06bdSKristina Martsenko 	{
2479cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_ADDRESS_AUTH,
24806982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2481ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_metacap,
24826984eb47SMark Rutland 	},
24836984eb47SMark Rutland 	{
2484be3256a0SVladimir Murzin 		.desc = "Generic authentication (architected QARMA5 algorithm)",
2485be3256a0SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5,
24866984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24876984eb47SMark Rutland 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
24886984eb47SMark Rutland 		.sign = FTR_UNSIGNED,
2489aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_GPA_SHIFT,
24900a2eec83SMark Brown 		.field_width = 4,
2491aa50479bSMark Brown 		.min_field_value = ID_AA64ISAR1_EL1_GPA_IMP,
24926984eb47SMark Rutland 		.matches = has_cpuid_feature,
24936984eb47SMark Rutland 	},
24946984eb47SMark Rutland 	{
2495def8c222SVladimir Murzin 		.desc = "Generic authentication (architected QARMA3 algorithm)",
2496def8c222SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3,
2497def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2498def8c222SVladimir Murzin 		.sys_reg = SYS_ID_AA64ISAR2_EL1,
2499def8c222SVladimir Murzin 		.sign = FTR_UNSIGNED,
2500b2d71f27SMark Brown 		.field_pos = ID_AA64ISAR2_EL1_GPA3_SHIFT,
25018d93b7a2SWill Deacon 		.field_width = 4,
2502b2d71f27SMark Brown 		.min_field_value = ID_AA64ISAR2_EL1_GPA3_IMP,
2503def8c222SVladimir Murzin 		.matches = has_cpuid_feature,
2504def8c222SVladimir Murzin 	},
2505def8c222SVladimir Murzin 	{
25066984eb47SMark Rutland 		.desc = "Generic authentication (IMP DEF algorithm)",
25076984eb47SMark Rutland 		.capability = ARM64_HAS_GENERIC_AUTH_IMP_DEF,
25086984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25096984eb47SMark Rutland 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
25106984eb47SMark Rutland 		.sign = FTR_UNSIGNED,
2511aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_GPI_SHIFT,
25120a2eec83SMark Brown 		.field_width = 4,
2513aa50479bSMark Brown 		.min_field_value = ID_AA64ISAR1_EL1_GPI_IMP,
25146984eb47SMark Rutland 		.matches = has_cpuid_feature,
25156984eb47SMark Rutland 	},
2516cfef06bdSKristina Martsenko 	{
2517cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_GENERIC_AUTH,
2518cfef06bdSKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2519cfef06bdSKristina Martsenko 		.matches = has_generic_auth,
2520cfef06bdSKristina Martsenko 	},
25216984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
2522b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2523b90d2b22SJulien Thierry 	{
2524b90d2b22SJulien Thierry 		/*
2525b90d2b22SJulien Thierry 		 * Depends on having GICv3
2526b90d2b22SJulien Thierry 		 */
2527b90d2b22SJulien Thierry 		.desc = "IRQ priority masking",
2528b90d2b22SJulien Thierry 		.capability = ARM64_HAS_IRQ_PRIO_MASKING,
2529b90d2b22SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2530b90d2b22SJulien Thierry 		.matches = can_use_gic_priorities,
2531b90d2b22SJulien Thierry 		.sys_reg = SYS_ID_AA64PFR0_EL1,
253255adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_GIC_SHIFT,
25330a2eec83SMark Brown 		.field_width = 4,
2534b90d2b22SJulien Thierry 		.sign = FTR_UNSIGNED,
2535b90d2b22SJulien Thierry 		.min_field_value = 1,
2536b90d2b22SJulien Thierry 	},
2537b90d2b22SJulien Thierry #endif
25383e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
25393e6c69a0SMark Brown 	{
25403e6c69a0SMark Brown 		.desc = "E0PD",
25413e6c69a0SMark Brown 		.capability = ARM64_HAS_E0PD,
25423e6c69a0SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25433e6c69a0SMark Brown 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
25443e6c69a0SMark Brown 		.sign = FTR_UNSIGNED,
25450a2eec83SMark Brown 		.field_width = 4,
2546a957c6beSMark Brown 		.field_pos = ID_AA64MMFR2_EL1_E0PD_SHIFT,
25473e6c69a0SMark Brown 		.matches = has_cpuid_feature,
25483e6c69a0SMark Brown 		.min_field_value = 1,
25493e6c69a0SMark Brown 		.cpu_enable = cpu_enable_e0pd,
25503e6c69a0SMark Brown 	},
25513e6c69a0SMark Brown #endif
25521a50ec0bSRichard Henderson 	{
25531a50ec0bSRichard Henderson 		.desc = "Random Number Generator",
25541a50ec0bSRichard Henderson 		.capability = ARM64_HAS_RNG,
25551a50ec0bSRichard Henderson 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25561a50ec0bSRichard Henderson 		.matches = has_cpuid_feature,
25571a50ec0bSRichard Henderson 		.sys_reg = SYS_ID_AA64ISAR0_EL1,
25580eda2ec4SMark Brown 		.field_pos = ID_AA64ISAR0_EL1_RNDR_SHIFT,
25590a2eec83SMark Brown 		.field_width = 4,
25601a50ec0bSRichard Henderson 		.sign = FTR_UNSIGNED,
25611a50ec0bSRichard Henderson 		.min_field_value = 1,
25621a50ec0bSRichard Henderson 	},
25638ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
25648ef8f360SDave Martin 	{
25658ef8f360SDave Martin 		.desc = "Branch Target Identification",
25668ef8f360SDave Martin 		.capability = ARM64_BTI,
2567c8027285SMark Brown #ifdef CONFIG_ARM64_BTI_KERNEL
2568c8027285SMark Brown 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2569c8027285SMark Brown #else
25708ef8f360SDave Martin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2571c8027285SMark Brown #endif
25728ef8f360SDave Martin 		.matches = has_cpuid_feature,
25738ef8f360SDave Martin 		.cpu_enable = bti_enable,
25748ef8f360SDave Martin 		.sys_reg = SYS_ID_AA64PFR1_EL1,
25756ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_BT_SHIFT,
25760a2eec83SMark Brown 		.field_width = 4,
2577514e9b2aSMark Brown 		.min_field_value = ID_AA64PFR1_EL1_BT_IMP,
25788ef8f360SDave Martin 		.sign = FTR_UNSIGNED,
25798ef8f360SDave Martin 	},
25808ef8f360SDave Martin #endif
25813b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
25823b714d24SVincenzo Frascino 	{
25833b714d24SVincenzo Frascino 		.desc = "Memory Tagging Extension",
25843b714d24SVincenzo Frascino 		.capability = ARM64_MTE,
25853b714d24SVincenzo Frascino 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
25863b714d24SVincenzo Frascino 		.matches = has_cpuid_feature,
25873b714d24SVincenzo Frascino 		.sys_reg = SYS_ID_AA64PFR1_EL1,
25886ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_MTE_SHIFT,
25890a2eec83SMark Brown 		.field_width = 4,
25902e75b393SMark Brown 		.min_field_value = ID_AA64PFR1_EL1_MTE_MTE2,
25913b714d24SVincenzo Frascino 		.sign = FTR_UNSIGNED,
259234bfeea4SCatalin Marinas 		.cpu_enable = cpu_enable_mte,
25933b714d24SVincenzo Frascino 	},
2594d73c162eSVincenzo Frascino 	{
2595d73c162eSVincenzo Frascino 		.desc = "Asymmetric MTE Tag Check Fault",
2596d73c162eSVincenzo Frascino 		.capability = ARM64_MTE_ASYMM,
2597d73c162eSVincenzo Frascino 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2598d73c162eSVincenzo Frascino 		.matches = has_cpuid_feature,
2599d73c162eSVincenzo Frascino 		.sys_reg = SYS_ID_AA64PFR1_EL1,
26006ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_MTE_SHIFT,
26010a2eec83SMark Brown 		.field_width = 4,
26022e75b393SMark Brown 		.min_field_value = ID_AA64PFR1_EL1_MTE_MTE3,
2603d73c162eSVincenzo Frascino 		.sign = FTR_UNSIGNED,
2604d73c162eSVincenzo Frascino 	},
26053b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
2606364a5a8aSWill Deacon 	{
2607364a5a8aSWill Deacon 		.desc = "RCpc load-acquire (LDAPR)",
2608364a5a8aSWill Deacon 		.capability = ARM64_HAS_LDAPR,
2609364a5a8aSWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2610364a5a8aSWill Deacon 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
2611364a5a8aSWill Deacon 		.sign = FTR_UNSIGNED,
2612aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_LRCPC_SHIFT,
26130a2eec83SMark Brown 		.field_width = 4,
2614364a5a8aSWill Deacon 		.matches = has_cpuid_feature,
2615364a5a8aSWill Deacon 		.min_field_value = 1,
2616364a5a8aSWill Deacon 	},
26175e64b862SMark Brown #ifdef CONFIG_ARM64_SME
26185e64b862SMark Brown 	{
26195e64b862SMark Brown 		.desc = "Scalable Matrix Extension",
26205e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26215e64b862SMark Brown 		.capability = ARM64_SME,
26225e64b862SMark Brown 		.sys_reg = SYS_ID_AA64PFR1_EL1,
26235e64b862SMark Brown 		.sign = FTR_UNSIGNED,
26246ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_SME_SHIFT,
26255e64b862SMark Brown 		.field_width = 4,
2626ed907520SMark Brown 		.min_field_value = ID_AA64PFR1_EL1_SME_IMP,
26275e64b862SMark Brown 		.matches = has_cpuid_feature,
26285e64b862SMark Brown 		.cpu_enable = sme_kernel_enable,
26295e64b862SMark Brown 	},
26305e64b862SMark Brown 	/* FA64 should be sorted after the base SME capability */
26315e64b862SMark Brown 	{
26325e64b862SMark Brown 		.desc = "FA64",
26335e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26345e64b862SMark Brown 		.capability = ARM64_SME_FA64,
26355e64b862SMark Brown 		.sys_reg = SYS_ID_AA64SMFR0_EL1,
26365e64b862SMark Brown 		.sign = FTR_UNSIGNED,
2637f13d5469SMark Brown 		.field_pos = ID_AA64SMFR0_EL1_FA64_SHIFT,
26385e64b862SMark Brown 		.field_width = 1,
2639f13d5469SMark Brown 		.min_field_value = ID_AA64SMFR0_EL1_FA64_IMP,
26405e64b862SMark Brown 		.matches = has_cpuid_feature,
26415e64b862SMark Brown 		.cpu_enable = fa64_kernel_enable,
26425e64b862SMark Brown 	},
26435e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
264406e0b802SMarc Zyngier 	{
264506e0b802SMarc Zyngier 		.desc = "WFx with timeout",
264606e0b802SMarc Zyngier 		.capability = ARM64_HAS_WFXT,
264706e0b802SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
264806e0b802SMarc Zyngier 		.sys_reg = SYS_ID_AA64ISAR2_EL1,
264906e0b802SMarc Zyngier 		.sign = FTR_UNSIGNED,
2650b2d71f27SMark Brown 		.field_pos = ID_AA64ISAR2_EL1_WFxT_SHIFT,
265106e0b802SMarc Zyngier 		.field_width = 4,
265206e0b802SMarc Zyngier 		.matches = has_cpuid_feature,
2653b2d71f27SMark Brown 		.min_field_value = ID_AA64ISAR2_EL1_WFxT_IMP,
265406e0b802SMarc Zyngier 	},
26553a46b352SKristina Martsenko 	{
26563a46b352SKristina Martsenko 		.desc = "Trap EL0 IMPLEMENTATION DEFINED functionality",
26573a46b352SKristina Martsenko 		.capability = ARM64_HAS_TIDCP1,
26583a46b352SKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26593a46b352SKristina Martsenko 		.sys_reg = SYS_ID_AA64MMFR1_EL1,
26603a46b352SKristina Martsenko 		.sign = FTR_UNSIGNED,
26616fcd0193SKristina Martsenko 		.field_pos = ID_AA64MMFR1_EL1_TIDCP1_SHIFT,
26623a46b352SKristina Martsenko 		.field_width = 4,
26636fcd0193SKristina Martsenko 		.min_field_value = ID_AA64MMFR1_EL1_TIDCP1_IMP,
26643a46b352SKristina Martsenko 		.matches = has_cpuid_feature,
26653a46b352SKristina Martsenko 		.cpu_enable = cpu_trap_el0_impdef,
26663a46b352SKristina Martsenko 	},
2667359b7064SMarc Zyngier 	{},
2668359b7064SMarc Zyngier };
2669359b7064SMarc Zyngier 
26700a2eec83SMark Brown #define HWCAP_CPUID_MATCH(reg, field, width, s, min_value)			\
2671237405ebSJames Morse 		.matches = has_user_cpuid_feature,					\
267237b01d53SSuzuki K. Poulose 		.sys_reg = reg,							\
267337b01d53SSuzuki K. Poulose 		.field_pos = field,						\
26740a2eec83SMark Brown 		.field_width = width,						\
2675ff96f7bcSSuzuki K Poulose 		.sign = s,							\
26761e013d06SWill Deacon 		.min_field_value = min_value,
26771e013d06SWill Deacon 
26781e013d06SWill Deacon #define __HWCAP_CAP(name, cap_type, cap)					\
26791e013d06SWill Deacon 		.desc = name,							\
26801e013d06SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,				\
2681143ba05dSSuzuki K Poulose 		.hwcap_type = cap_type,						\
268237b01d53SSuzuki K. Poulose 		.hwcap = cap,							\
26831e013d06SWill Deacon 
26840a2eec83SMark Brown #define HWCAP_CAP(reg, field, width, s, min_value, cap_type, cap)		\
26851e013d06SWill Deacon 	{									\
26861e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
26870a2eec83SMark Brown 		HWCAP_CPUID_MATCH(reg, field, width, s, min_value) 		\
268837b01d53SSuzuki K. Poulose 	}
268937b01d53SSuzuki K. Poulose 
26901e013d06SWill Deacon #define HWCAP_MULTI_CAP(list, cap_type, cap)					\
26911e013d06SWill Deacon 	{									\
26921e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
26931e013d06SWill Deacon 		.matches = cpucap_multi_entry_cap_matches,			\
26941e013d06SWill Deacon 		.match_list = list,						\
26951e013d06SWill Deacon 	}
26961e013d06SWill Deacon 
26977559950aSSuzuki K Poulose #define HWCAP_CAP_MATCH(match, cap_type, cap)					\
26987559950aSSuzuki K Poulose 	{									\
26997559950aSSuzuki K Poulose 		__HWCAP_CAP(#cap, cap_type, cap)				\
27007559950aSSuzuki K Poulose 		.matches = match,						\
27017559950aSSuzuki K Poulose 	}
27027559950aSSuzuki K Poulose 
27031e013d06SWill Deacon #ifdef CONFIG_ARM64_PTR_AUTH
27041e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_addr_matches[] = {
27051e013d06SWill Deacon 	{
2706aa50479bSMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_APA_SHIFT,
27070a2eec83SMark Brown 				  4, FTR_UNSIGNED,
2708aa50479bSMark Brown 				  ID_AA64ISAR1_EL1_APA_PAuth)
27091e013d06SWill Deacon 	},
27101e013d06SWill Deacon 	{
2711b2d71f27SMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_APA3_SHIFT,
2712b2d71f27SMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_APA3_PAuth)
2713def8c222SVladimir Murzin 	},
2714def8c222SVladimir Murzin 	{
2715aa50479bSMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_API_SHIFT,
2716aa50479bSMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR1_EL1_API_PAuth)
27171e013d06SWill Deacon 	},
27181e013d06SWill Deacon 	{},
27191e013d06SWill Deacon };
27201e013d06SWill Deacon 
27211e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_gen_matches[] = {
27221e013d06SWill Deacon 	{
2723aa50479bSMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_GPA_SHIFT,
2724aa50479bSMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR1_EL1_GPA_IMP)
27251e013d06SWill Deacon 	},
27261e013d06SWill Deacon 	{
2727b2d71f27SMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_GPA3_SHIFT,
2728b2d71f27SMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_GPA3_IMP)
2729def8c222SVladimir Murzin 	},
2730def8c222SVladimir Murzin 	{
2731aa50479bSMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_GPI_SHIFT,
2732aa50479bSMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR1_EL1_GPI_IMP)
27331e013d06SWill Deacon 	},
27341e013d06SWill Deacon 	{},
27351e013d06SWill Deacon };
27361e013d06SWill Deacon #endif
27371e013d06SWill Deacon 
2738f3efb675SSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
27390eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_PMULL),
27400eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_AES),
27410eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA1_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SHA1),
27420eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SHA2),
27430eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_SHA512),
27440eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_CRC32_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_CRC32),
27450eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_ATOMICS),
27460eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_RDM_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDRDM),
27470eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA3_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SHA3),
27480eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SM3_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SM3),
27490eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SM4_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SM4),
27500eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_DP_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDDP),
27510eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_FHM_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDFHM),
27520eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_TS_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FLAGM),
27530eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_TS_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_FLAGM2),
27540eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_RNDR_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_RNG),
275555adc08dSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_FP_SHIFT, 4, FTR_SIGNED, 0, CAP_HWCAP, KERNEL_HWCAP_FP),
275655adc08dSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_FP_SHIFT, 4, FTR_SIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FPHP),
27575620b4b0SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, FTR_SIGNED, 0, CAP_HWCAP, KERNEL_HWCAP_ASIMD),
27585620b4b0SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, FTR_SIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDHP),
275955adc08dSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_DIT_SHIFT, 4, FTR_SIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_DIT),
2760aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_DCPOP),
2761aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_DCPODP),
2762aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_JSCVT_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_JSCVT),
2763aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_FCMA_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FCMA),
2764aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_LRCPC),
2765aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_ILRCPC),
2766aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_FRINTTS_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FRINT),
2767aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_SB_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SB),
2768aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_BF16),
276992867739SWill Deacon 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_EBF16),
2770aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_DGH_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_DGH),
2771aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_I8MM_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_I8MM),
2772a957c6beSMark Brown 	HWCAP_CAP(SYS_ID_AA64MMFR2_EL1, ID_AA64MMFR2_EL1_AT_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_USCAT),
277343994d82SDave Martin #ifdef CONFIG_ARM64_SVE
27744f8456c3SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_SVE_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR0_EL1_SVE_IMP, CAP_HWCAP, KERNEL_HWCAP_SVE),
27758d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SVEver_SVE2, CAP_HWCAP, KERNEL_HWCAP_SVE2),
27768d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_AES_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEAES),
27778d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_AES_PMULL128, CAP_HWCAP, KERNEL_HWCAP_SVEPMULL),
27788d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_BitPerm_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_BitPerm_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBITPERM),
27798d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_BF16_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBF16),
278081ff692aSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_BF16_EBF16, CAP_HWCAP, KERNEL_HWCAP_SVE_EBF16),
27818d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SHA3_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SHA3_IMP, CAP_HWCAP, KERNEL_HWCAP_SVESHA3),
27828d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SM4_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SM4_IMP, CAP_HWCAP, KERNEL_HWCAP_SVESM4),
27838d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_I8MM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_I8MM_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEI8MM),
27848d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_F32MM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_F32MM_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF32MM),
27858d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_F64MM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_F64MM_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF64MM),
278643994d82SDave Martin #endif
278753275da8SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_SSBS_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_SSBS_SSBS2, CAP_HWCAP, KERNEL_HWCAP_SSBS),
27888ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
2789514e9b2aSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_BT_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_BT_IMP, CAP_HWCAP, KERNEL_HWCAP_BTI),
27908ef8f360SDave Martin #endif
279175031975SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
2792aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_addr_matches, CAP_HWCAP, KERNEL_HWCAP_PACA),
2793aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_gen_matches, CAP_HWCAP, KERNEL_HWCAP_PACG),
279475031975SMark Rutland #endif
27953b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
27962e75b393SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_MTE_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_MTE_MTE2, CAP_HWCAP, KERNEL_HWCAP_MTE),
27972e75b393SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_MTE_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_MTE_MTE3, CAP_HWCAP, KERNEL_HWCAP_MTE3),
27983b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
27992d987e64SMark Brown 	HWCAP_CAP(SYS_ID_AA64MMFR0_EL1, ID_AA64MMFR0_EL1_ECV_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ECV),
28006fcd0193SKristina Martsenko 	HWCAP_CAP(SYS_ID_AA64MMFR1_EL1, ID_AA64MMFR1_EL1_AFP_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_AFP),
2801b2d71f27SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_RPRES_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_RPRES),
2802b2d71f27SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_WFxT_SHIFT, 4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_WFxT_IMP, CAP_HWCAP, KERNEL_HWCAP_WFXT),
28035e64b862SMark Brown #ifdef CONFIG_ARM64_SME
2804ed907520SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_SME_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_SME_IMP, CAP_HWCAP, KERNEL_HWCAP_SME),
2805f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_FA64_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_FA64_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_FA64),
2806f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_I16I64_SHIFT, 4, FTR_UNSIGNED, ID_AA64SMFR0_EL1_I16I64_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I16I64),
2807f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_F64F64_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_F64F64_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F64F64),
2808f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_I8I32_SHIFT, 4, FTR_UNSIGNED, ID_AA64SMFR0_EL1_I8I32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I8I32),
2809f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_F16F32_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_F16F32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F16F32),
2810f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_B16F32_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_B16F32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_B16F32),
2811f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_F32F32_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_F32F32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F32F32),
28125e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
281375283501SSuzuki K Poulose 	{},
281475283501SSuzuki K Poulose };
281575283501SSuzuki K Poulose 
28167559950aSSuzuki K Poulose #ifdef CONFIG_COMPAT
28177559950aSSuzuki K Poulose static bool compat_has_neon(const struct arm64_cpu_capabilities *cap, int scope)
28187559950aSSuzuki K Poulose {
28197559950aSSuzuki K Poulose 	/*
28207559950aSSuzuki K Poulose 	 * Check that all of MVFR1_EL1.{SIMDSP, SIMDInt, SIMDLS} are available,
28217559950aSSuzuki K Poulose 	 * in line with that of arm32 as in vfp_init(). We make sure that the
28227559950aSSuzuki K Poulose 	 * check is future proof, by making sure value is non-zero.
28237559950aSSuzuki K Poulose 	 */
28247559950aSSuzuki K Poulose 	u32 mvfr1;
28257559950aSSuzuki K Poulose 
28267559950aSSuzuki K Poulose 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
28277559950aSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
28287559950aSSuzuki K Poulose 		mvfr1 = read_sanitised_ftr_reg(SYS_MVFR1_EL1);
28297559950aSSuzuki K Poulose 	else
28307559950aSSuzuki K Poulose 		mvfr1 = read_sysreg_s(SYS_MVFR1_EL1);
28317559950aSSuzuki K Poulose 
28327559950aSSuzuki K Poulose 	return cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_SIMDSP_SHIFT) &&
28337559950aSSuzuki K Poulose 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_SIMDINT_SHIFT) &&
28347559950aSSuzuki K Poulose 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_SIMDLS_SHIFT);
28357559950aSSuzuki K Poulose }
28367559950aSSuzuki K Poulose #endif
28377559950aSSuzuki K Poulose 
283875283501SSuzuki K Poulose static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
283937b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
28407559950aSSuzuki K Poulose 	HWCAP_CAP_MATCH(compat_has_neon, CAP_COMPAT_HWCAP, COMPAT_HWCAP_NEON),
28410a2eec83SMark Brown 	HWCAP_CAP(SYS_MVFR1_EL1, MVFR1_SIMDFMAC_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv4),
28427559950aSSuzuki K Poulose 	/* Arm v8 mandates MVFR0.FPDP == {0, 2}. So, piggy back on this for the presence of VFP support */
28430a2eec83SMark Brown 	HWCAP_CAP(SYS_MVFR0_EL1, MVFR0_FPDP_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFP),
28440a2eec83SMark Brown 	HWCAP_CAP(SYS_MVFR0_EL1, MVFR0_FPDP_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv3),
2845816c8638SJames Morse 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
2846816c8638SJames Morse 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
2847816c8638SJames Morse 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_SHA1_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
2848816c8638SJames Morse 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_SHA2_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
2849816c8638SJames Morse 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_CRC32_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
285037b01d53SSuzuki K. Poulose #endif
285137b01d53SSuzuki K. Poulose 	{},
285237b01d53SSuzuki K. Poulose };
285337b01d53SSuzuki K. Poulose 
28542122a833SWill Deacon static void cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
285537b01d53SSuzuki K. Poulose {
285637b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
285737b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
2858aaba098fSAndrew Murray 		cpu_set_feature(cap->hwcap);
285937b01d53SSuzuki K. Poulose 		break;
286037b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
286137b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
286237b01d53SSuzuki K. Poulose 		compat_elf_hwcap |= (u32)cap->hwcap;
286337b01d53SSuzuki K. Poulose 		break;
286437b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
286537b01d53SSuzuki K. Poulose 		compat_elf_hwcap2 |= (u32)cap->hwcap;
286637b01d53SSuzuki K. Poulose 		break;
286737b01d53SSuzuki K. Poulose #endif
286837b01d53SSuzuki K. Poulose 	default:
286937b01d53SSuzuki K. Poulose 		WARN_ON(1);
287037b01d53SSuzuki K. Poulose 		break;
287137b01d53SSuzuki K. Poulose 	}
287237b01d53SSuzuki K. Poulose }
287337b01d53SSuzuki K. Poulose 
287437b01d53SSuzuki K. Poulose /* Check if we have a particular HWCAP enabled */
2875f3efb675SSuzuki K Poulose static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
287637b01d53SSuzuki K. Poulose {
287737b01d53SSuzuki K. Poulose 	bool rc;
287837b01d53SSuzuki K. Poulose 
287937b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
288037b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
2881aaba098fSAndrew Murray 		rc = cpu_have_feature(cap->hwcap);
288237b01d53SSuzuki K. Poulose 		break;
288337b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
288437b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
288537b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
288637b01d53SSuzuki K. Poulose 		break;
288737b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
288837b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
288937b01d53SSuzuki K. Poulose 		break;
289037b01d53SSuzuki K. Poulose #endif
289137b01d53SSuzuki K. Poulose 	default:
289237b01d53SSuzuki K. Poulose 		WARN_ON(1);
289337b01d53SSuzuki K. Poulose 		rc = false;
289437b01d53SSuzuki K. Poulose 	}
289537b01d53SSuzuki K. Poulose 
289637b01d53SSuzuki K. Poulose 	return rc;
289737b01d53SSuzuki K. Poulose }
289837b01d53SSuzuki K. Poulose 
28992122a833SWill Deacon static void setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
290037b01d53SSuzuki K. Poulose {
290177c97b4eSSuzuki K Poulose 	/* We support emulation of accesses to CPU ID feature registers */
2902aaba098fSAndrew Murray 	cpu_set_named_feature(CPUID);
290375283501SSuzuki K Poulose 	for (; hwcaps->matches; hwcaps++)
2904143ba05dSSuzuki K Poulose 		if (hwcaps->matches(hwcaps, cpucap_default_scope(hwcaps)))
290575283501SSuzuki K Poulose 			cap_set_elf_hwcap(hwcaps);
290637b01d53SSuzuki K. Poulose }
290737b01d53SSuzuki K. Poulose 
2908606f8e7bSSuzuki K Poulose static void update_cpu_capabilities(u16 scope_mask)
290967948af4SSuzuki K Poulose {
2910606f8e7bSSuzuki K Poulose 	int i;
291167948af4SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
291267948af4SSuzuki K Poulose 
2913cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
2914606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
2915606f8e7bSSuzuki K Poulose 		caps = cpu_hwcaps_ptrs[i];
2916606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask) ||
2917606f8e7bSSuzuki K Poulose 		    cpus_have_cap(caps->capability) ||
2918cce360b5SSuzuki K Poulose 		    !caps->matches(caps, cpucap_default_scope(caps)))
2919359b7064SMarc Zyngier 			continue;
2920359b7064SMarc Zyngier 
2921606f8e7bSSuzuki K Poulose 		if (caps->desc)
2922606f8e7bSSuzuki K Poulose 			pr_info("detected: %s\n", caps->desc);
292375283501SSuzuki K Poulose 		cpus_set_cap(caps->capability);
29240ceb0d56SDaniel Thompson 
29250ceb0d56SDaniel Thompson 		if ((scope_mask & SCOPE_BOOT_CPU) && (caps->type & SCOPE_BOOT_CPU))
29260ceb0d56SDaniel Thompson 			set_bit(caps->capability, boot_capabilities);
2927359b7064SMarc Zyngier 	}
2928359b7064SMarc Zyngier }
2929359b7064SMarc Zyngier 
29300b587c84SSuzuki K Poulose /*
29310b587c84SSuzuki K Poulose  * Enable all the available capabilities on this CPU. The capabilities
29320b587c84SSuzuki K Poulose  * with BOOT_CPU scope are handled separately and hence skipped here.
29330b587c84SSuzuki K Poulose  */
29340b587c84SSuzuki K Poulose static int cpu_enable_non_boot_scope_capabilities(void *__unused)
2935ed478b3fSSuzuki K Poulose {
29360b587c84SSuzuki K Poulose 	int i;
29370b587c84SSuzuki K Poulose 	u16 non_boot_scope = SCOPE_ALL & ~SCOPE_BOOT_CPU;
2938ed478b3fSSuzuki K Poulose 
29390b587c84SSuzuki K Poulose 	for_each_available_cap(i) {
29400b587c84SSuzuki K Poulose 		const struct arm64_cpu_capabilities *cap = cpu_hwcaps_ptrs[i];
2941c0cda3b8SDave Martin 
29420b587c84SSuzuki K Poulose 		if (WARN_ON(!cap))
29430b587c84SSuzuki K Poulose 			continue;
29440b587c84SSuzuki K Poulose 
29450b587c84SSuzuki K Poulose 		if (!(cap->type & non_boot_scope))
29460b587c84SSuzuki K Poulose 			continue;
29470b587c84SSuzuki K Poulose 
29480b587c84SSuzuki K Poulose 		if (cap->cpu_enable)
2949c0cda3b8SDave Martin 			cap->cpu_enable(cap);
29500b587c84SSuzuki K Poulose 	}
2951c0cda3b8SDave Martin 	return 0;
2952c0cda3b8SDave Martin }
2953c0cda3b8SDave Martin 
2954ce8b602cSSuzuki K. Poulose /*
2955dbb4e152SSuzuki K. Poulose  * Run through the enabled capabilities and enable() it on all active
2956dbb4e152SSuzuki K. Poulose  * CPUs
2957ce8b602cSSuzuki K. Poulose  */
29580b587c84SSuzuki K Poulose static void __init enable_cpu_capabilities(u16 scope_mask)
2959359b7064SMarc Zyngier {
29600b587c84SSuzuki K Poulose 	int i;
29610b587c84SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
29620b587c84SSuzuki K Poulose 	bool boot_scope;
296363a1e1c9SMark Rutland 
29640b587c84SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
29650b587c84SSuzuki K Poulose 	boot_scope = !!(scope_mask & SCOPE_BOOT_CPU);
29660b587c84SSuzuki K Poulose 
29670b587c84SSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
29680b587c84SSuzuki K Poulose 		unsigned int num;
29690b587c84SSuzuki K Poulose 
29700b587c84SSuzuki K Poulose 		caps = cpu_hwcaps_ptrs[i];
29710b587c84SSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
29720b587c84SSuzuki K Poulose 			continue;
29730b587c84SSuzuki K Poulose 		num = caps->capability;
29740b587c84SSuzuki K Poulose 		if (!cpus_have_cap(num))
297563a1e1c9SMark Rutland 			continue;
297663a1e1c9SMark Rutland 
29770b587c84SSuzuki K Poulose 		if (boot_scope && caps->cpu_enable)
29782a6dcb2bSJames Morse 			/*
2979fd9d63daSSuzuki K Poulose 			 * Capabilities with SCOPE_BOOT_CPU scope are finalised
2980fd9d63daSSuzuki K Poulose 			 * before any secondary CPU boots. Thus, each secondary
2981fd9d63daSSuzuki K Poulose 			 * will enable the capability as appropriate via
2982fd9d63daSSuzuki K Poulose 			 * check_local_cpu_capabilities(). The only exception is
2983fd9d63daSSuzuki K Poulose 			 * the boot CPU, for which the capability must be
2984fd9d63daSSuzuki K Poulose 			 * enabled here. This approach avoids costly
2985fd9d63daSSuzuki K Poulose 			 * stop_machine() calls for this case.
29862a6dcb2bSJames Morse 			 */
2987fd9d63daSSuzuki K Poulose 			caps->cpu_enable(caps);
298863a1e1c9SMark Rutland 	}
2989dbb4e152SSuzuki K. Poulose 
29900b587c84SSuzuki K Poulose 	/*
29910b587c84SSuzuki K Poulose 	 * For all non-boot scope capabilities, use stop_machine()
29920b587c84SSuzuki K Poulose 	 * as it schedules the work allowing us to modify PSTATE,
29930b587c84SSuzuki K Poulose 	 * instead of on_each_cpu() which uses an IPI, giving us a
29940b587c84SSuzuki K Poulose 	 * PSTATE that disappears when we return.
29950b587c84SSuzuki K Poulose 	 */
29960b587c84SSuzuki K Poulose 	if (!boot_scope)
29970b587c84SSuzuki K Poulose 		stop_machine(cpu_enable_non_boot_scope_capabilities,
29980b587c84SSuzuki K Poulose 			     NULL, cpu_online_mask);
2999ed478b3fSSuzuki K Poulose }
3000ed478b3fSSuzuki K Poulose 
3001dbb4e152SSuzuki K. Poulose /*
3002eaac4d83SSuzuki K Poulose  * Run through the list of capabilities to check for conflicts.
3003eaac4d83SSuzuki K Poulose  * If the system has already detected a capability, take necessary
3004eaac4d83SSuzuki K Poulose  * action on this CPU.
3005eaac4d83SSuzuki K Poulose  */
3006deeaac51SKristina Martsenko static void verify_local_cpu_caps(u16 scope_mask)
3007eaac4d83SSuzuki K Poulose {
3008606f8e7bSSuzuki K Poulose 	int i;
3009eaac4d83SSuzuki K Poulose 	bool cpu_has_cap, system_has_cap;
3010606f8e7bSSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
3011eaac4d83SSuzuki K Poulose 
3012cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
3013cce360b5SSuzuki K Poulose 
3014606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
3015606f8e7bSSuzuki K Poulose 		caps = cpu_hwcaps_ptrs[i];
3016606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
3017cce360b5SSuzuki K Poulose 			continue;
3018cce360b5SSuzuki K Poulose 
3019ba7d9233SSuzuki K Poulose 		cpu_has_cap = caps->matches(caps, SCOPE_LOCAL_CPU);
3020eaac4d83SSuzuki K Poulose 		system_has_cap = cpus_have_cap(caps->capability);
3021eaac4d83SSuzuki K Poulose 
3022eaac4d83SSuzuki K Poulose 		if (system_has_cap) {
3023eaac4d83SSuzuki K Poulose 			/*
3024eaac4d83SSuzuki K Poulose 			 * Check if the new CPU misses an advertised feature,
3025eaac4d83SSuzuki K Poulose 			 * which is not safe to miss.
3026eaac4d83SSuzuki K Poulose 			 */
3027eaac4d83SSuzuki K Poulose 			if (!cpu_has_cap && !cpucap_late_cpu_optional(caps))
3028eaac4d83SSuzuki K Poulose 				break;
3029eaac4d83SSuzuki K Poulose 			/*
3030eaac4d83SSuzuki K Poulose 			 * We have to issue cpu_enable() irrespective of
3031eaac4d83SSuzuki K Poulose 			 * whether the CPU has it or not, as it is enabeld
3032eaac4d83SSuzuki K Poulose 			 * system wide. It is upto the call back to take
3033eaac4d83SSuzuki K Poulose 			 * appropriate action on this CPU.
3034eaac4d83SSuzuki K Poulose 			 */
3035eaac4d83SSuzuki K Poulose 			if (caps->cpu_enable)
3036eaac4d83SSuzuki K Poulose 				caps->cpu_enable(caps);
3037eaac4d83SSuzuki K Poulose 		} else {
3038eaac4d83SSuzuki K Poulose 			/*
3039eaac4d83SSuzuki K Poulose 			 * Check if the CPU has this capability if it isn't
3040eaac4d83SSuzuki K Poulose 			 * safe to have when the system doesn't.
3041eaac4d83SSuzuki K Poulose 			 */
3042eaac4d83SSuzuki K Poulose 			if (cpu_has_cap && !cpucap_late_cpu_permitted(caps))
3043eaac4d83SSuzuki K Poulose 				break;
3044eaac4d83SSuzuki K Poulose 		}
3045eaac4d83SSuzuki K Poulose 	}
3046eaac4d83SSuzuki K Poulose 
3047606f8e7bSSuzuki K Poulose 	if (i < ARM64_NCAPS) {
3048eaac4d83SSuzuki K Poulose 		pr_crit("CPU%d: Detected conflict for capability %d (%s), System: %d, CPU: %d\n",
3049eaac4d83SSuzuki K Poulose 			smp_processor_id(), caps->capability,
3050eaac4d83SSuzuki K Poulose 			caps->desc, system_has_cap, cpu_has_cap);
3051eaac4d83SSuzuki K Poulose 
3052deeaac51SKristina Martsenko 		if (cpucap_panic_on_conflict(caps))
3053deeaac51SKristina Martsenko 			cpu_panic_kernel();
3054deeaac51SKristina Martsenko 		else
3055deeaac51SKristina Martsenko 			cpu_die_early();
3056deeaac51SKristina Martsenko 	}
3057eaac4d83SSuzuki K Poulose }
3058eaac4d83SSuzuki K Poulose 
3059eaac4d83SSuzuki K Poulose /*
306013f417f3SSuzuki K Poulose  * Check for CPU features that are used in early boot
306113f417f3SSuzuki K Poulose  * based on the Boot CPU value.
3062dbb4e152SSuzuki K. Poulose  */
306313f417f3SSuzuki K Poulose static void check_early_cpu_features(void)
3064dbb4e152SSuzuki K. Poulose {
306513f417f3SSuzuki K Poulose 	verify_cpu_asid_bits();
3066deeaac51SKristina Martsenko 
3067deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_BOOT_CPU);
3068dbb4e152SSuzuki K. Poulose }
3069dbb4e152SSuzuki K. Poulose 
307075283501SSuzuki K Poulose static void
30712122a833SWill Deacon __verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
307275283501SSuzuki K Poulose {
307375283501SSuzuki K Poulose 
307492406f0cSSuzuki K Poulose 	for (; caps->matches; caps++)
307592406f0cSSuzuki K Poulose 		if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
307675283501SSuzuki K Poulose 			pr_crit("CPU%d: missing HWCAP: %s\n",
307775283501SSuzuki K Poulose 					smp_processor_id(), caps->desc);
307875283501SSuzuki K Poulose 			cpu_die_early();
307975283501SSuzuki K Poulose 		}
308075283501SSuzuki K Poulose }
308175283501SSuzuki K Poulose 
30822122a833SWill Deacon static void verify_local_elf_hwcaps(void)
30832122a833SWill Deacon {
30842122a833SWill Deacon 	__verify_local_elf_hwcaps(arm64_elf_hwcaps);
30852122a833SWill Deacon 
30862122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(read_cpuid(ID_AA64PFR0_EL1)))
30872122a833SWill Deacon 		__verify_local_elf_hwcaps(compat_elf_hwcaps);
30882122a833SWill Deacon }
30892122a833SWill Deacon 
30902e0f2478SDave Martin static void verify_sve_features(void)
30912e0f2478SDave Martin {
30922e0f2478SDave Martin 	u64 safe_zcr = read_sanitised_ftr_reg(SYS_ZCR_EL1);
30932e0f2478SDave Martin 	u64 zcr = read_zcr_features();
30942e0f2478SDave Martin 
30952e0f2478SDave Martin 	unsigned int safe_len = safe_zcr & ZCR_ELx_LEN_MASK;
30962e0f2478SDave Martin 	unsigned int len = zcr & ZCR_ELx_LEN_MASK;
30972e0f2478SDave Martin 
3098b5bc00ffSMark Brown 	if (len < safe_len || vec_verify_vq_map(ARM64_VEC_SVE)) {
3099d06b76beSDave Martin 		pr_crit("CPU%d: SVE: vector length support mismatch\n",
31002e0f2478SDave Martin 			smp_processor_id());
31012e0f2478SDave Martin 		cpu_die_early();
31022e0f2478SDave Martin 	}
31032e0f2478SDave Martin 
31042e0f2478SDave Martin 	/* Add checks on other ZCR bits here if necessary */
31052e0f2478SDave Martin }
31062e0f2478SDave Martin 
3107b42990d3SMark Brown static void verify_sme_features(void)
3108b42990d3SMark Brown {
3109b42990d3SMark Brown 	u64 safe_smcr = read_sanitised_ftr_reg(SYS_SMCR_EL1);
3110b42990d3SMark Brown 	u64 smcr = read_smcr_features();
3111b42990d3SMark Brown 
3112b42990d3SMark Brown 	unsigned int safe_len = safe_smcr & SMCR_ELx_LEN_MASK;
3113b42990d3SMark Brown 	unsigned int len = smcr & SMCR_ELx_LEN_MASK;
3114b42990d3SMark Brown 
3115b42990d3SMark Brown 	if (len < safe_len || vec_verify_vq_map(ARM64_VEC_SME)) {
3116b42990d3SMark Brown 		pr_crit("CPU%d: SME: vector length support mismatch\n",
3117b42990d3SMark Brown 			smp_processor_id());
3118b42990d3SMark Brown 		cpu_die_early();
3119b42990d3SMark Brown 	}
3120b42990d3SMark Brown 
3121b42990d3SMark Brown 	/* Add checks on other SMCR bits here if necessary */
3122b42990d3SMark Brown }
3123b42990d3SMark Brown 
3124c73433fcSAnshuman Khandual static void verify_hyp_capabilities(void)
3125c73433fcSAnshuman Khandual {
3126c73433fcSAnshuman Khandual 	u64 safe_mmfr1, mmfr0, mmfr1;
3127c73433fcSAnshuman Khandual 	int parange, ipa_max;
3128c73433fcSAnshuman Khandual 	unsigned int safe_vmid_bits, vmid_bits;
3129c73433fcSAnshuman Khandual 
313045ba7b19SShannon Zhao 	if (!IS_ENABLED(CONFIG_KVM))
3131c73433fcSAnshuman Khandual 		return;
3132c73433fcSAnshuman Khandual 
3133c73433fcSAnshuman Khandual 	safe_mmfr1 = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1);
3134c73433fcSAnshuman Khandual 	mmfr0 = read_cpuid(ID_AA64MMFR0_EL1);
3135c73433fcSAnshuman Khandual 	mmfr1 = read_cpuid(ID_AA64MMFR1_EL1);
3136c73433fcSAnshuman Khandual 
3137c73433fcSAnshuman Khandual 	/* Verify VMID bits */
3138c73433fcSAnshuman Khandual 	safe_vmid_bits = get_vmid_bits(safe_mmfr1);
3139c73433fcSAnshuman Khandual 	vmid_bits = get_vmid_bits(mmfr1);
3140c73433fcSAnshuman Khandual 	if (vmid_bits < safe_vmid_bits) {
3141c73433fcSAnshuman Khandual 		pr_crit("CPU%d: VMID width mismatch\n", smp_processor_id());
3142c73433fcSAnshuman Khandual 		cpu_die_early();
3143c73433fcSAnshuman Khandual 	}
3144c73433fcSAnshuman Khandual 
3145c73433fcSAnshuman Khandual 	/* Verify IPA range */
3146f73531f0SAnshuman Khandual 	parange = cpuid_feature_extract_unsigned_field(mmfr0,
31472d987e64SMark Brown 				ID_AA64MMFR0_EL1_PARANGE_SHIFT);
3148c73433fcSAnshuman Khandual 	ipa_max = id_aa64mmfr0_parange_to_phys_shift(parange);
3149c73433fcSAnshuman Khandual 	if (ipa_max < get_kvm_ipa_limit()) {
3150c73433fcSAnshuman Khandual 		pr_crit("CPU%d: IPA range mismatch\n", smp_processor_id());
3151c73433fcSAnshuman Khandual 		cpu_die_early();
3152c73433fcSAnshuman Khandual 	}
3153c73433fcSAnshuman Khandual }
31541e89baedSSuzuki K Poulose 
31551e89baedSSuzuki K Poulose /*
3156dbb4e152SSuzuki K. Poulose  * Run through the enabled system capabilities and enable() it on this CPU.
3157dbb4e152SSuzuki K. Poulose  * The capabilities were decided based on the available CPUs at the boot time.
3158dbb4e152SSuzuki K. Poulose  * Any new CPU should match the system wide status of the capability. If the
3159dbb4e152SSuzuki K. Poulose  * new CPU doesn't have a capability which the system now has enabled, we
3160dbb4e152SSuzuki K. Poulose  * cannot do anything to fix it up and could cause unexpected failures. So
3161dbb4e152SSuzuki K. Poulose  * we park the CPU.
3162dbb4e152SSuzuki K. Poulose  */
3163c47a1900SSuzuki K Poulose static void verify_local_cpu_capabilities(void)
3164dbb4e152SSuzuki K. Poulose {
3165fd9d63daSSuzuki K Poulose 	/*
3166fd9d63daSSuzuki K Poulose 	 * The capabilities with SCOPE_BOOT_CPU are checked from
3167fd9d63daSSuzuki K Poulose 	 * check_early_cpu_features(), as they need to be verified
3168fd9d63daSSuzuki K Poulose 	 * on all secondary CPUs.
3169fd9d63daSSuzuki K Poulose 	 */
3170deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_ALL & ~SCOPE_BOOT_CPU);
31712122a833SWill Deacon 	verify_local_elf_hwcaps();
31722e0f2478SDave Martin 
31732e0f2478SDave Martin 	if (system_supports_sve())
31742e0f2478SDave Martin 		verify_sve_features();
3175c73433fcSAnshuman Khandual 
3176b42990d3SMark Brown 	if (system_supports_sme())
3177b42990d3SMark Brown 		verify_sme_features();
3178b42990d3SMark Brown 
3179c73433fcSAnshuman Khandual 	if (is_hyp_mode_available())
3180c73433fcSAnshuman Khandual 		verify_hyp_capabilities();
3181dbb4e152SSuzuki K. Poulose }
3182dbb4e152SSuzuki K. Poulose 
3183c47a1900SSuzuki K Poulose void check_local_cpu_capabilities(void)
3184c47a1900SSuzuki K Poulose {
3185c47a1900SSuzuki K Poulose 	/*
3186c47a1900SSuzuki K Poulose 	 * All secondary CPUs should conform to the early CPU features
3187c47a1900SSuzuki K Poulose 	 * in use by the kernel based on boot CPU.
3188c47a1900SSuzuki K Poulose 	 */
3189c47a1900SSuzuki K Poulose 	check_early_cpu_features();
3190c47a1900SSuzuki K Poulose 
3191c47a1900SSuzuki K Poulose 	/*
3192c47a1900SSuzuki K Poulose 	 * If we haven't finalised the system capabilities, this CPU gets
3193fbd890b9SSuzuki K Poulose 	 * a chance to update the errata work arounds and local features.
3194c47a1900SSuzuki K Poulose 	 * Otherwise, this CPU should verify that it has all the system
3195c47a1900SSuzuki K Poulose 	 * advertised capabilities.
3196c47a1900SSuzuki K Poulose 	 */
3197b51c6ac2SSuzuki K Poulose 	if (!system_capabilities_finalized())
3198ed478b3fSSuzuki K Poulose 		update_cpu_capabilities(SCOPE_LOCAL_CPU);
3199ed478b3fSSuzuki K Poulose 	else
3200c47a1900SSuzuki K Poulose 		verify_local_cpu_capabilities();
3201c47a1900SSuzuki K Poulose }
3202c47a1900SSuzuki K Poulose 
3203fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void)
3204fd9d63daSSuzuki K Poulose {
3205fd9d63daSSuzuki K Poulose 	/* Detect capabilities with either SCOPE_BOOT_CPU or SCOPE_LOCAL_CPU */
3206fd9d63daSSuzuki K Poulose 	update_cpu_capabilities(SCOPE_BOOT_CPU | SCOPE_LOCAL_CPU);
3207fd9d63daSSuzuki K Poulose 	/* Enable the SCOPE_BOOT_CPU capabilities alone right away */
3208fd9d63daSSuzuki K Poulose 	enable_cpu_capabilities(SCOPE_BOOT_CPU);
3209fd9d63daSSuzuki K Poulose }
3210fd9d63daSSuzuki K Poulose 
3211f7bfc14aSSuzuki K Poulose bool this_cpu_has_cap(unsigned int n)
32128f413758SMarc Zyngier {
3213f7bfc14aSSuzuki K Poulose 	if (!WARN_ON(preemptible()) && n < ARM64_NCAPS) {
3214f7bfc14aSSuzuki K Poulose 		const struct arm64_cpu_capabilities *cap = cpu_hwcaps_ptrs[n];
3215f7bfc14aSSuzuki K Poulose 
3216f7bfc14aSSuzuki K Poulose 		if (cap)
3217f7bfc14aSSuzuki K Poulose 			return cap->matches(cap, SCOPE_LOCAL_CPU);
3218f7bfc14aSSuzuki K Poulose 	}
3219f7bfc14aSSuzuki K Poulose 
3220f7bfc14aSSuzuki K Poulose 	return false;
32218f413758SMarc Zyngier }
322220b02fe3SArnd Bergmann EXPORT_SYMBOL_GPL(this_cpu_has_cap);
32238f413758SMarc Zyngier 
32243ff047f6SAmit Daniel Kachhap /*
32253ff047f6SAmit Daniel Kachhap  * This helper function is used in a narrow window when,
32263ff047f6SAmit Daniel Kachhap  * - The system wide safe registers are set with all the SMP CPUs and,
32273ff047f6SAmit Daniel Kachhap  * - The SYSTEM_FEATURE cpu_hwcaps may not have been set.
32283ff047f6SAmit Daniel Kachhap  * In all other cases cpus_have_{const_}cap() should be used.
32293ff047f6SAmit Daniel Kachhap  */
3230701f4906SMark Rutland static bool __maybe_unused __system_matches_cap(unsigned int n)
32313ff047f6SAmit Daniel Kachhap {
32323ff047f6SAmit Daniel Kachhap 	if (n < ARM64_NCAPS) {
32333ff047f6SAmit Daniel Kachhap 		const struct arm64_cpu_capabilities *cap = cpu_hwcaps_ptrs[n];
32343ff047f6SAmit Daniel Kachhap 
32353ff047f6SAmit Daniel Kachhap 		if (cap)
32363ff047f6SAmit Daniel Kachhap 			return cap->matches(cap, SCOPE_SYSTEM);
32373ff047f6SAmit Daniel Kachhap 	}
32383ff047f6SAmit Daniel Kachhap 	return false;
32393ff047f6SAmit Daniel Kachhap }
32403ff047f6SAmit Daniel Kachhap 
3241aec0bff7SAndrew Murray void cpu_set_feature(unsigned int num)
3242aec0bff7SAndrew Murray {
324360c868efSMark Brown 	set_bit(num, elf_hwcap);
3244aec0bff7SAndrew Murray }
3245aec0bff7SAndrew Murray 
3246aec0bff7SAndrew Murray bool cpu_have_feature(unsigned int num)
3247aec0bff7SAndrew Murray {
324860c868efSMark Brown 	return test_bit(num, elf_hwcap);
3249aec0bff7SAndrew Murray }
3250aec0bff7SAndrew Murray EXPORT_SYMBOL_GPL(cpu_have_feature);
3251aec0bff7SAndrew Murray 
3252aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap(void)
3253aec0bff7SAndrew Murray {
3254aec0bff7SAndrew Murray 	/*
3255aec0bff7SAndrew Murray 	 * We currently only populate the first 32 bits of AT_HWCAP. Please
3256aec0bff7SAndrew Murray 	 * note that for userspace compatibility we guarantee that bits 62
3257aec0bff7SAndrew Murray 	 * and 63 will always be returned as 0.
3258aec0bff7SAndrew Murray 	 */
325960c868efSMark Brown 	return elf_hwcap[0];
3260aec0bff7SAndrew Murray }
3261aec0bff7SAndrew Murray 
3262aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap2(void)
3263aec0bff7SAndrew Murray {
326460c868efSMark Brown 	return elf_hwcap[1];
3265aec0bff7SAndrew Murray }
3266aec0bff7SAndrew Murray 
3267ed478b3fSSuzuki K Poulose static void __init setup_system_capabilities(void)
3268ed478b3fSSuzuki K Poulose {
3269ed478b3fSSuzuki K Poulose 	/*
3270ed478b3fSSuzuki K Poulose 	 * We have finalised the system-wide safe feature
3271ed478b3fSSuzuki K Poulose 	 * registers, finalise the capabilities that depend
3272fd9d63daSSuzuki K Poulose 	 * on it. Also enable all the available capabilities,
3273fd9d63daSSuzuki K Poulose 	 * that are not enabled already.
3274ed478b3fSSuzuki K Poulose 	 */
3275ed478b3fSSuzuki K Poulose 	update_cpu_capabilities(SCOPE_SYSTEM);
3276fd9d63daSSuzuki K Poulose 	enable_cpu_capabilities(SCOPE_ALL & ~SCOPE_BOOT_CPU);
3277ed478b3fSSuzuki K Poulose }
3278ed478b3fSSuzuki K Poulose 
32799cdf8ec4SSuzuki K. Poulose void __init setup_cpu_features(void)
32809cdf8ec4SSuzuki K. Poulose {
32819cdf8ec4SSuzuki K. Poulose 	u32 cwg;
32829cdf8ec4SSuzuki K. Poulose 
3283ed478b3fSSuzuki K Poulose 	setup_system_capabilities();
328475283501SSuzuki K Poulose 	setup_elf_hwcaps(arm64_elf_hwcaps);
3285643d703dSSuzuki K Poulose 
328644b3834bSJames Morse 	if (system_supports_32bit_el0()) {
328775283501SSuzuki K Poulose 		setup_elf_hwcaps(compat_elf_hwcaps);
328844b3834bSJames Morse 		elf_hwcap_fixup();
328944b3834bSJames Morse 	}
3290dbb4e152SSuzuki K. Poulose 
32912e6f549fSKees Cook 	if (system_uses_ttbr0_pan())
32922e6f549fSKees Cook 		pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n");
32932e6f549fSKees Cook 
32942e0f2478SDave Martin 	sve_setup();
3295b42990d3SMark Brown 	sme_setup();
329694b07c1fSDave Martin 	minsigstksz_setup();
32972e0f2478SDave Martin 
32989cdf8ec4SSuzuki K. Poulose 	/*
32999cdf8ec4SSuzuki K. Poulose 	 * Check for sane CTR_EL0.CWG value.
33009cdf8ec4SSuzuki K. Poulose 	 */
33019cdf8ec4SSuzuki K. Poulose 	cwg = cache_type_cwg();
33029cdf8ec4SSuzuki K. Poulose 	if (!cwg)
3303ebc7e21eSCatalin Marinas 		pr_warn("No Cache Writeback Granule information, assuming %d\n",
3304ebc7e21eSCatalin Marinas 			ARCH_DMA_MINALIGN);
3305359b7064SMarc Zyngier }
330670544196SJames Morse 
33072122a833SWill Deacon static int enable_mismatched_32bit_el0(unsigned int cpu)
33082122a833SWill Deacon {
3309df950811SWill Deacon 	/*
3310df950811SWill Deacon 	 * The first 32-bit-capable CPU we detected and so can no longer
3311df950811SWill Deacon 	 * be offlined by userspace. -1 indicates we haven't yet onlined
3312df950811SWill Deacon 	 * a 32-bit-capable CPU.
3313df950811SWill Deacon 	 */
3314df950811SWill Deacon 	static int lucky_winner = -1;
3315df950811SWill Deacon 
33162122a833SWill Deacon 	struct cpuinfo_arm64 *info = &per_cpu(cpu_data, cpu);
33172122a833SWill Deacon 	bool cpu_32bit = id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0);
33182122a833SWill Deacon 
33192122a833SWill Deacon 	if (cpu_32bit) {
33202122a833SWill Deacon 		cpumask_set_cpu(cpu, cpu_32bit_el0_mask);
33212122a833SWill Deacon 		static_branch_enable_cpuslocked(&arm64_mismatched_32bit_el0);
33222122a833SWill Deacon 	}
33232122a833SWill Deacon 
3324df950811SWill Deacon 	if (cpumask_test_cpu(0, cpu_32bit_el0_mask) == cpu_32bit)
3325df950811SWill Deacon 		return 0;
3326df950811SWill Deacon 
3327df950811SWill Deacon 	if (lucky_winner >= 0)
3328df950811SWill Deacon 		return 0;
3329df950811SWill Deacon 
3330df950811SWill Deacon 	/*
3331df950811SWill Deacon 	 * We've detected a mismatch. We need to keep one of our CPUs with
3332df950811SWill Deacon 	 * 32-bit EL0 online so that is_cpu_allowed() doesn't end up rejecting
3333df950811SWill Deacon 	 * every CPU in the system for a 32-bit task.
3334df950811SWill Deacon 	 */
3335df950811SWill Deacon 	lucky_winner = cpu_32bit ? cpu : cpumask_any_and(cpu_32bit_el0_mask,
3336df950811SWill Deacon 							 cpu_active_mask);
3337df950811SWill Deacon 	get_cpu_device(lucky_winner)->offline_disabled = true;
3338df950811SWill Deacon 	setup_elf_hwcaps(compat_elf_hwcaps);
333944b3834bSJames Morse 	elf_hwcap_fixup();
3340df950811SWill Deacon 	pr_info("Asymmetric 32-bit EL0 support detected on CPU %u; CPU hot-unplug disabled on CPU %u\n",
3341df950811SWill Deacon 		cpu, lucky_winner);
33422122a833SWill Deacon 	return 0;
33432122a833SWill Deacon }
33442122a833SWill Deacon 
33452122a833SWill Deacon static int __init init_32bit_el0_mask(void)
33462122a833SWill Deacon {
33472122a833SWill Deacon 	if (!allow_mismatched_32bit_el0)
33482122a833SWill Deacon 		return 0;
33492122a833SWill Deacon 
33502122a833SWill Deacon 	if (!zalloc_cpumask_var(&cpu_32bit_el0_mask, GFP_KERNEL))
33512122a833SWill Deacon 		return -ENOMEM;
33522122a833SWill Deacon 
33532122a833SWill Deacon 	return cpuhp_setup_state(CPUHP_AP_ONLINE_DYN,
33542122a833SWill Deacon 				 "arm64/mismatched_32bit_el0:online",
33552122a833SWill Deacon 				 enable_mismatched_32bit_el0, NULL);
33562122a833SWill Deacon }
33572122a833SWill Deacon subsys_initcall_sync(init_32bit_el0_mask);
33582122a833SWill Deacon 
33595ffdfaedSVladimir Murzin static void __maybe_unused cpu_enable_cnp(struct arm64_cpu_capabilities const *cap)
33605ffdfaedSVladimir Murzin {
33611682c45bSArd Biesheuvel 	cpu_replace_ttbr1(lm_alias(swapper_pg_dir), idmap_pg_dir);
33625ffdfaedSVladimir Murzin }
33635ffdfaedSVladimir Murzin 
336477c97b4eSSuzuki K Poulose /*
336577c97b4eSSuzuki K Poulose  * We emulate only the following system register space.
336685f15063SAmit Daniel Kachhap  * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 2 - 7]
336777c97b4eSSuzuki K Poulose  * See Table C5-6 System instruction encodings for System register accesses,
336877c97b4eSSuzuki K Poulose  * ARMv8 ARM(ARM DDI 0487A.f) for more details.
336977c97b4eSSuzuki K Poulose  */
337077c97b4eSSuzuki K Poulose static inline bool __attribute_const__ is_emulated(u32 id)
337177c97b4eSSuzuki K Poulose {
337277c97b4eSSuzuki K Poulose 	return (sys_reg_Op0(id) == 0x3 &&
337377c97b4eSSuzuki K Poulose 		sys_reg_CRn(id) == 0x0 &&
337477c97b4eSSuzuki K Poulose 		sys_reg_Op1(id) == 0x0 &&
337577c97b4eSSuzuki K Poulose 		(sys_reg_CRm(id) == 0 ||
337685f15063SAmit Daniel Kachhap 		 ((sys_reg_CRm(id) >= 2) && (sys_reg_CRm(id) <= 7))));
337777c97b4eSSuzuki K Poulose }
337877c97b4eSSuzuki K Poulose 
337977c97b4eSSuzuki K Poulose /*
338077c97b4eSSuzuki K Poulose  * With CRm == 0, reg should be one of :
338177c97b4eSSuzuki K Poulose  * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1.
338277c97b4eSSuzuki K Poulose  */
338377c97b4eSSuzuki K Poulose static inline int emulate_id_reg(u32 id, u64 *valp)
338477c97b4eSSuzuki K Poulose {
338577c97b4eSSuzuki K Poulose 	switch (id) {
338677c97b4eSSuzuki K Poulose 	case SYS_MIDR_EL1:
338777c97b4eSSuzuki K Poulose 		*valp = read_cpuid_id();
338877c97b4eSSuzuki K Poulose 		break;
338977c97b4eSSuzuki K Poulose 	case SYS_MPIDR_EL1:
339077c97b4eSSuzuki K Poulose 		*valp = SYS_MPIDR_SAFE_VAL;
339177c97b4eSSuzuki K Poulose 		break;
339277c97b4eSSuzuki K Poulose 	case SYS_REVIDR_EL1:
339377c97b4eSSuzuki K Poulose 		/* IMPLEMENTATION DEFINED values are emulated with 0 */
339477c97b4eSSuzuki K Poulose 		*valp = 0;
339577c97b4eSSuzuki K Poulose 		break;
339677c97b4eSSuzuki K Poulose 	default:
339777c97b4eSSuzuki K Poulose 		return -EINVAL;
339877c97b4eSSuzuki K Poulose 	}
339977c97b4eSSuzuki K Poulose 
340077c97b4eSSuzuki K Poulose 	return 0;
340177c97b4eSSuzuki K Poulose }
340277c97b4eSSuzuki K Poulose 
340377c97b4eSSuzuki K Poulose static int emulate_sys_reg(u32 id, u64 *valp)
340477c97b4eSSuzuki K Poulose {
340577c97b4eSSuzuki K Poulose 	struct arm64_ftr_reg *regp;
340677c97b4eSSuzuki K Poulose 
340777c97b4eSSuzuki K Poulose 	if (!is_emulated(id))
340877c97b4eSSuzuki K Poulose 		return -EINVAL;
340977c97b4eSSuzuki K Poulose 
341077c97b4eSSuzuki K Poulose 	if (sys_reg_CRm(id) == 0)
341177c97b4eSSuzuki K Poulose 		return emulate_id_reg(id, valp);
341277c97b4eSSuzuki K Poulose 
34133577dd37SAnshuman Khandual 	regp = get_arm64_ftr_reg_nowarn(id);
341477c97b4eSSuzuki K Poulose 	if (regp)
341577c97b4eSSuzuki K Poulose 		*valp = arm64_ftr_reg_user_value(regp);
341677c97b4eSSuzuki K Poulose 	else
341777c97b4eSSuzuki K Poulose 		/*
341877c97b4eSSuzuki K Poulose 		 * The untracked registers are either IMPLEMENTATION DEFINED
341977c97b4eSSuzuki K Poulose 		 * (e.g, ID_AFR0_EL1) or reserved RAZ.
342077c97b4eSSuzuki K Poulose 		 */
342177c97b4eSSuzuki K Poulose 		*valp = 0;
342277c97b4eSSuzuki K Poulose 	return 0;
342377c97b4eSSuzuki K Poulose }
342477c97b4eSSuzuki K Poulose 
3425520ad988SAnshuman Khandual int do_emulate_mrs(struct pt_regs *regs, u32 sys_reg, u32 rt)
342677c97b4eSSuzuki K Poulose {
342777c97b4eSSuzuki K Poulose 	int rc;
342877c97b4eSSuzuki K Poulose 	u64 val;
342977c97b4eSSuzuki K Poulose 
3430520ad988SAnshuman Khandual 	rc = emulate_sys_reg(sys_reg, &val);
3431520ad988SAnshuman Khandual 	if (!rc) {
3432520ad988SAnshuman Khandual 		pt_regs_write_reg(regs, rt, val);
3433520ad988SAnshuman Khandual 		arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
3434520ad988SAnshuman Khandual 	}
3435520ad988SAnshuman Khandual 	return rc;
3436520ad988SAnshuman Khandual }
3437520ad988SAnshuman Khandual 
3438520ad988SAnshuman Khandual static int emulate_mrs(struct pt_regs *regs, u32 insn)
3439520ad988SAnshuman Khandual {
3440520ad988SAnshuman Khandual 	u32 sys_reg, rt;
3441520ad988SAnshuman Khandual 
344277c97b4eSSuzuki K Poulose 	/*
344377c97b4eSSuzuki K Poulose 	 * sys_reg values are defined as used in mrs/msr instruction.
344477c97b4eSSuzuki K Poulose 	 * shift the imm value to get the encoding.
344577c97b4eSSuzuki K Poulose 	 */
344677c97b4eSSuzuki K Poulose 	sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5;
3447520ad988SAnshuman Khandual 	rt = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn);
3448520ad988SAnshuman Khandual 	return do_emulate_mrs(regs, sys_reg, rt);
344977c97b4eSSuzuki K Poulose }
345077c97b4eSSuzuki K Poulose 
345177c97b4eSSuzuki K Poulose static struct undef_hook mrs_hook = {
3452cf292e93SRaphael Gault 	.instr_mask = 0xffff0000,
3453cf292e93SRaphael Gault 	.instr_val  = 0xd5380000,
3454d64567f6SMark Rutland 	.pstate_mask = PSR_AA32_MODE_MASK,
345577c97b4eSSuzuki K Poulose 	.pstate_val = PSR_MODE_EL0t,
345677c97b4eSSuzuki K Poulose 	.fn = emulate_mrs,
345777c97b4eSSuzuki K Poulose };
345877c97b4eSSuzuki K Poulose 
345977c97b4eSSuzuki K Poulose static int __init enable_mrs_emulation(void)
346077c97b4eSSuzuki K Poulose {
346177c97b4eSSuzuki K Poulose 	register_undef_hook(&mrs_hook);
346277c97b4eSSuzuki K Poulose 	return 0;
346377c97b4eSSuzuki K Poulose }
346477c97b4eSSuzuki K Poulose 
3465c0d8832eSSuzuki K Poulose core_initcall(enable_mrs_emulation);
34661b3ccf4bSJeremy Linton 
34677f43c201SMarc Zyngier enum mitigation_state arm64_get_meltdown_state(void)
34687f43c201SMarc Zyngier {
34697f43c201SMarc Zyngier 	if (__meltdown_safe)
34707f43c201SMarc Zyngier 		return SPECTRE_UNAFFECTED;
34717f43c201SMarc Zyngier 
34727f43c201SMarc Zyngier 	if (arm64_kernel_unmapped_at_el0())
34737f43c201SMarc Zyngier 		return SPECTRE_MITIGATED;
34747f43c201SMarc Zyngier 
34757f43c201SMarc Zyngier 	return SPECTRE_VULNERABLE;
34767f43c201SMarc Zyngier }
34777f43c201SMarc Zyngier 
34781b3ccf4bSJeremy Linton ssize_t cpu_show_meltdown(struct device *dev, struct device_attribute *attr,
34791b3ccf4bSJeremy Linton 			  char *buf)
34801b3ccf4bSJeremy Linton {
34817f43c201SMarc Zyngier 	switch (arm64_get_meltdown_state()) {
34827f43c201SMarc Zyngier 	case SPECTRE_UNAFFECTED:
34831b3ccf4bSJeremy Linton 		return sprintf(buf, "Not affected\n");
34841b3ccf4bSJeremy Linton 
34857f43c201SMarc Zyngier 	case SPECTRE_MITIGATED:
34861b3ccf4bSJeremy Linton 		return sprintf(buf, "Mitigation: PTI\n");
34871b3ccf4bSJeremy Linton 
34887f43c201SMarc Zyngier 	default:
34891b3ccf4bSJeremy Linton 		return sprintf(buf, "Vulnerable\n");
34901b3ccf4bSJeremy Linton 	}
34917f43c201SMarc Zyngier }
3492