xref: /linux/arch/arm64/kernel/cpufeature.c (revision d42bf63fd4db20e1a7a414c2ebe257a81c8c7d6e)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2359b7064SMarc Zyngier /*
3359b7064SMarc Zyngier  * Contains CPU feature definitions
4359b7064SMarc Zyngier  *
5359b7064SMarc Zyngier  * Copyright (C) 2015 ARM Ltd.
6a2a69963SWill Deacon  *
7a2a69963SWill Deacon  * A note for the weary kernel hacker: the code here is confusing and hard to
8a2a69963SWill Deacon  * follow! That's partly because it's solving a nasty problem, but also because
9a2a69963SWill Deacon  * there's a little bit of over-abstraction that tends to obscure what's going
10a2a69963SWill Deacon  * on behind a maze of helper functions and macros.
11a2a69963SWill Deacon  *
12a2a69963SWill Deacon  * The basic problem is that hardware folks have started gluing together CPUs
13a2a69963SWill Deacon  * with distinct architectural features; in some cases even creating SoCs where
14a2a69963SWill Deacon  * user-visible instructions are available only on a subset of the available
15a2a69963SWill Deacon  * cores. We try to address this by snapshotting the feature registers of the
16a2a69963SWill Deacon  * boot CPU and comparing these with the feature registers of each secondary
17a2a69963SWill Deacon  * CPU when bringing them up. If there is a mismatch, then we update the
18a2a69963SWill Deacon  * snapshot state to indicate the lowest-common denominator of the feature,
19a2a69963SWill Deacon  * known as the "safe" value. This snapshot state can be queried to view the
20a2a69963SWill Deacon  * "sanitised" value of a feature register.
21a2a69963SWill Deacon  *
22a2a69963SWill Deacon  * The sanitised register values are used to decide which capabilities we
23a2a69963SWill Deacon  * have in the system. These may be in the form of traditional "hwcaps"
24a2a69963SWill Deacon  * advertised to userspace or internal "cpucaps" which are used to configure
25a2a69963SWill Deacon  * things like alternative patching and static keys. While a feature mismatch
26a2a69963SWill Deacon  * may result in a TAINT_CPU_OUT_OF_SPEC kernel taint, a capability mismatch
27a2a69963SWill Deacon  * may prevent a CPU from being onlined at all.
28a2a69963SWill Deacon  *
29a2a69963SWill Deacon  * Some implementation details worth remembering:
30a2a69963SWill Deacon  *
31a2a69963SWill Deacon  * - Mismatched features are *always* sanitised to a "safe" value, which
32a2a69963SWill Deacon  *   usually indicates that the feature is not supported.
33a2a69963SWill Deacon  *
34a2a69963SWill Deacon  * - A mismatched feature marked with FTR_STRICT will cause a "SANITY CHECK"
35a2a69963SWill Deacon  *   warning when onlining an offending CPU and the kernel will be tainted
36a2a69963SWill Deacon  *   with TAINT_CPU_OUT_OF_SPEC.
37a2a69963SWill Deacon  *
38a2a69963SWill Deacon  * - Features marked as FTR_VISIBLE have their sanitised value visible to
39a2a69963SWill Deacon  *   userspace. FTR_VISIBLE features in registers that are only visible
40a2a69963SWill Deacon  *   to EL0 by trapping *must* have a corresponding HWCAP so that late
41a2a69963SWill Deacon  *   onlining of CPUs cannot lead to features disappearing at runtime.
42a2a69963SWill Deacon  *
43a2a69963SWill Deacon  * - A "feature" is typically a 4-bit register field. A "capability" is the
44a2a69963SWill Deacon  *   high-level description derived from the sanitised field value.
45a2a69963SWill Deacon  *
46a2a69963SWill Deacon  * - Read the Arm ARM (DDI 0487F.a) section D13.1.3 ("Principles of the ID
47a2a69963SWill Deacon  *   scheme for fields in ID registers") to understand when feature fields
48a2a69963SWill Deacon  *   may be signed or unsigned (FTR_SIGNED and FTR_UNSIGNED accordingly).
49a2a69963SWill Deacon  *
50a2a69963SWill Deacon  * - KVM exposes its own view of the feature registers to guest operating
51a2a69963SWill Deacon  *   systems regardless of FTR_VISIBLE. This is typically driven from the
52a2a69963SWill Deacon  *   sanitised register values to allow virtual CPUs to be migrated between
53a2a69963SWill Deacon  *   arbitrary physical CPUs, but some features not present on the host are
54a2a69963SWill Deacon  *   also advertised and emulated. Look at sys_reg_descs[] for the gory
55a2a69963SWill Deacon  *   details.
56433022b5SWill Deacon  *
57433022b5SWill Deacon  * - If the arm64_ftr_bits[] for a register has a missing field, then this
58433022b5SWill Deacon  *   field is treated as STRICT RES0, including for read_sanitised_ftr_reg().
59433022b5SWill Deacon  *   This is stronger than FTR_HIDDEN and can be used to hide features from
60433022b5SWill Deacon  *   KVM guests.
61359b7064SMarc Zyngier  */
62359b7064SMarc Zyngier 
639cdf8ec4SSuzuki K. Poulose #define pr_fmt(fmt) "CPU features: " fmt
64359b7064SMarc Zyngier 
653c739b57SSuzuki K. Poulose #include <linux/bsearch.h>
662a6dcb2bSJames Morse #include <linux/cpumask.h>
675ffdfaedSVladimir Murzin #include <linux/crash_dump.h>
681a920c92SChristophe JAILLET #include <linux/kstrtox.h>
693c739b57SSuzuki K. Poulose #include <linux/sort.h>
702a6dcb2bSJames Morse #include <linux/stop_machine.h>
717af33504SWill Deacon #include <linux/sysfs.h>
72359b7064SMarc Zyngier #include <linux/types.h>
73f6334b17Skernel test robot #include <linux/minmax.h>
742077be67SLaura Abbott #include <linux/mm.h>
75a111b7c0SJosh Poimboeuf #include <linux/cpu.h>
762e903b91SAndrey Konovalov #include <linux/kasan.h>
77bd09128dSJames Morse #include <linux/percpu.h>
78bd09128dSJames Morse 
79359b7064SMarc Zyngier #include <asm/cpu.h>
80359b7064SMarc Zyngier #include <asm/cpufeature.h>
81dbb4e152SSuzuki K. Poulose #include <asm/cpu_ops.h>
822e0f2478SDave Martin #include <asm/fpsimd.h>
8344b3834bSJames Morse #include <asm/hwcap.h>
843e00e39dSMark Rutland #include <asm/insn.h>
853eb681fbSDavid Brazdil #include <asm/kvm_host.h>
8613f417f3SSuzuki K Poulose #include <asm/mmu_context.h>
8734bfeea4SCatalin Marinas #include <asm/mte.h>
88338d4f49SJames Morse #include <asm/processor.h>
89e62e0748SCarlos Bilbao #include <asm/smp.h>
90cdcf817bSSuzuki K. Poulose #include <asm/sysreg.h>
9177c97b4eSSuzuki K Poulose #include <asm/traps.h>
92bd09128dSJames Morse #include <asm/vectors.h>
93d88701beSMarc Zyngier #include <asm/virt.h>
94359b7064SMarc Zyngier 
95aec0bff7SAndrew Murray /* Kernel representation of AT_HWCAP and AT_HWCAP2 */
9660c868efSMark Brown static DECLARE_BITMAP(elf_hwcap, MAX_CPU_FEATURES) __read_mostly;
979cdf8ec4SSuzuki K. Poulose 
989cdf8ec4SSuzuki K. Poulose #ifdef CONFIG_COMPAT
999cdf8ec4SSuzuki K. Poulose #define COMPAT_ELF_HWCAP_DEFAULT	\
1009cdf8ec4SSuzuki K. Poulose 				(COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
1019cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
1027559950aSSuzuki K Poulose 				 COMPAT_HWCAP_TLS|COMPAT_HWCAP_IDIV|\
1039cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_LPAE)
1049cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
1059cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap2 __read_mostly;
1069cdf8ec4SSuzuki K. Poulose #endif
1079cdf8ec4SSuzuki K. Poulose 
1087f242982SMark Rutland DECLARE_BITMAP(system_cpucaps, ARM64_NCAPS);
1097f242982SMark Rutland EXPORT_SYMBOL(system_cpucaps);
1101c8ae429SMark Rutland static struct arm64_cpu_capabilities const __ro_after_init *cpucap_ptrs[ARM64_NCAPS];
1119cdf8ec4SSuzuki K. Poulose 
1127f242982SMark Rutland DECLARE_BITMAP(boot_cpucaps, ARM64_NCAPS);
1130ceb0d56SDaniel Thompson 
11409e3c22aSMark Brown bool arm64_use_ng_mappings = false;
11509e3c22aSMark Brown EXPORT_SYMBOL(arm64_use_ng_mappings);
11609e3c22aSMark Brown 
117bd09128dSJames Morse DEFINE_PER_CPU_READ_MOSTLY(const char *, this_cpu_vector) = vectors;
118bd09128dSJames Morse 
1198f1eec57SDave Martin /*
1202122a833SWill Deacon  * Permit PER_LINUX32 and execve() of 32-bit binaries even if not all CPUs
1212122a833SWill Deacon  * support it?
1222122a833SWill Deacon  */
1232122a833SWill Deacon static bool __read_mostly allow_mismatched_32bit_el0;
1242122a833SWill Deacon 
1252122a833SWill Deacon /*
1262122a833SWill Deacon  * Static branch enabled only if allow_mismatched_32bit_el0 is set and we have
1272122a833SWill Deacon  * seen at least one CPU capable of 32-bit EL0.
1282122a833SWill Deacon  */
1292122a833SWill Deacon DEFINE_STATIC_KEY_FALSE(arm64_mismatched_32bit_el0);
1302122a833SWill Deacon 
1312122a833SWill Deacon /*
1322122a833SWill Deacon  * Mask of CPUs supporting 32-bit EL0.
1332122a833SWill Deacon  * Only valid if arm64_mismatched_32bit_el0 is enabled.
1342122a833SWill Deacon  */
1352122a833SWill Deacon static cpumask_var_t cpu_32bit_el0_mask __cpumask_var_read_mostly;
1362122a833SWill Deacon 
137638d5031SAnshuman Khandual void dump_cpu_features(void)
1388effeaafSMark Rutland {
1398effeaafSMark Rutland 	/* file-wide pr_fmt adds "CPU features: " prefix */
1407f242982SMark Rutland 	pr_emerg("0x%*pb\n", ARM64_NCAPS, &system_cpucaps);
1418effeaafSMark Rutland }
1428effeaafSMark Rutland 
143d9a06591SMarc Zyngier #define __ARM64_MAX_POSITIVE(reg, field)				\
144d9a06591SMarc Zyngier 		((reg##_##field##_SIGNED ?				\
145d9a06591SMarc Zyngier 		  BIT(reg##_##field##_WIDTH - 1) :			\
146d9a06591SMarc Zyngier 		  BIT(reg##_##field##_WIDTH)) - 1)
147d9a06591SMarc Zyngier 
148d9a06591SMarc Zyngier #define __ARM64_MIN_NEGATIVE(reg, field)  BIT(reg##_##field##_WIDTH - 1)
149d9a06591SMarc Zyngier 
150d9a06591SMarc Zyngier #define __ARM64_CPUID_FIELDS(reg, field, min_value, max_value)		\
151876e3c8eSMark Brown 		.sys_reg = SYS_##reg,					\
152876e3c8eSMark Brown 		.field_pos = reg##_##field##_SHIFT,			\
153876e3c8eSMark Brown 		.field_width = reg##_##field##_WIDTH,			\
154876e3c8eSMark Brown 		.sign = reg##_##field##_SIGNED,				\
155d9a06591SMarc Zyngier 		.min_field_value = min_value,				\
156d9a06591SMarc Zyngier 		.max_field_value = max_value,
157d9a06591SMarc Zyngier 
158d9a06591SMarc Zyngier /*
159d9a06591SMarc Zyngier  * ARM64_CPUID_FIELDS() encodes a field with a range from min_value to
160d9a06591SMarc Zyngier  * an implicit maximum that depends on the sign-ess of the field.
161d9a06591SMarc Zyngier  *
162d9a06591SMarc Zyngier  * An unsigned field will be capped at all ones, while a signed field
163d9a06591SMarc Zyngier  * will be limited to the positive half only.
164d9a06591SMarc Zyngier  */
165d9a06591SMarc Zyngier #define ARM64_CPUID_FIELDS(reg, field, min_value)			\
166d9a06591SMarc Zyngier 	__ARM64_CPUID_FIELDS(reg, field,				\
167d9a06591SMarc Zyngier 			     SYS_FIELD_VALUE(reg, field, min_value),	\
168d9a06591SMarc Zyngier 			     __ARM64_MAX_POSITIVE(reg, field))
169d9a06591SMarc Zyngier 
170d9a06591SMarc Zyngier /*
171d9a06591SMarc Zyngier  * ARM64_CPUID_FIELDS_NEG() encodes a field with a range from an
172d9a06591SMarc Zyngier  * implicit minimal value to max_value. This should be used when
173d9a06591SMarc Zyngier  * matching a non-implemented property.
174d9a06591SMarc Zyngier  */
175d9a06591SMarc Zyngier #define ARM64_CPUID_FIELDS_NEG(reg, field, max_value)			\
176d9a06591SMarc Zyngier 	__ARM64_CPUID_FIELDS(reg, field,				\
177d9a06591SMarc Zyngier 			     __ARM64_MIN_NEGATIVE(reg, field),		\
178d9a06591SMarc Zyngier 			     SYS_FIELD_VALUE(reg, field, max_value))
179876e3c8eSMark Brown 
180fe4fbdbcSSuzuki K Poulose #define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
1813c739b57SSuzuki K. Poulose 	{						\
1824f0a606bSSuzuki K. Poulose 		.sign = SIGNED,				\
183fe4fbdbcSSuzuki K Poulose 		.visible = VISIBLE,			\
1843c739b57SSuzuki K. Poulose 		.strict = STRICT,			\
1853c739b57SSuzuki K. Poulose 		.type = TYPE,				\
1863c739b57SSuzuki K. Poulose 		.shift = SHIFT,				\
1873c739b57SSuzuki K. Poulose 		.width = WIDTH,				\
1883c739b57SSuzuki K. Poulose 		.safe_val = SAFE_VAL,			\
1893c739b57SSuzuki K. Poulose 	}
1903c739b57SSuzuki K. Poulose 
1910710cfdbSSuzuki K Poulose /* Define a feature with unsigned values */
192fe4fbdbcSSuzuki K Poulose #define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
193fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1944f0a606bSSuzuki K. Poulose 
1950710cfdbSSuzuki K Poulose /* Define a feature with a signed value */
196fe4fbdbcSSuzuki K Poulose #define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
197fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1980710cfdbSSuzuki K Poulose 
1993c739b57SSuzuki K. Poulose #define ARM64_FTR_END					\
2003c739b57SSuzuki K. Poulose 	{						\
2013c739b57SSuzuki K. Poulose 		.width = 0,				\
2023c739b57SSuzuki K. Poulose 	}
2033c739b57SSuzuki K. Poulose 
2045ffdfaedSVladimir Murzin static void cpu_enable_cnp(struct arm64_cpu_capabilities const *cap);
20570544196SJames Morse 
2063ff047f6SAmit Daniel Kachhap static bool __system_matches_cap(unsigned int n);
2073ff047f6SAmit Daniel Kachhap 
2084aa8a472SSuzuki K Poulose /*
2094aa8a472SSuzuki K Poulose  * NOTE: Any changes to the visibility of features should be kept in
2104aa8a472SSuzuki K Poulose  * sync with the documentation of the CPU feature register ABI.
2114aa8a472SSuzuki K Poulose  */
2125e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
2130eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RNDR_SHIFT, 4, 0),
2140eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TLB_SHIFT, 4, 0),
2150eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TS_SHIFT, 4, 0),
2160eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_FHM_SHIFT, 4, 0),
2170eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_DP_SHIFT, 4, 0),
2180eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM4_SHIFT, 4, 0),
2190eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM3_SHIFT, 4, 0),
2200eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA3_SHIFT, 4, 0),
2210eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RDM_SHIFT, 4, 0),
2220eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 4, 0),
2230eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_CRC32_SHIFT, 4, 0),
2240eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, 0),
2250eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA1_SHIFT, 4, 0),
2260eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_AES_SHIFT, 4, 0),
2273c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2283c739b57SSuzuki K. Poulose };
2293c739b57SSuzuki K. Poulose 
230c8c3798dSSuzuki K Poulose static const struct arm64_ftr_bits ftr_id_aa64isar1[] = {
231aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_I8MM_SHIFT, 4, 0),
232aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DGH_SHIFT, 4, 0),
233aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, 0),
234aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SPECRES_SHIFT, 4, 0),
235aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SB_SHIFT, 4, 0),
236aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FRINTTS_SHIFT, 4, 0),
2376984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
238aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPI_SHIFT, 4, 0),
2396984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
240aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPA_SHIFT, 4, 0),
241aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, 0),
242aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FCMA_SHIFT, 4, 0),
243aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_JSCVT_SHIFT, 4, 0),
2446984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
245aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_API_SHIFT, 4, 0),
2466984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
247aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_APA_SHIFT, 4, 0),
248aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, 0),
249c8c3798dSSuzuki K Poulose 	ARM64_FTR_END,
250c8c3798dSSuzuki K Poulose };
251c8c3798dSSuzuki K Poulose 
2529e45365fSJoey Gouly static const struct arm64_ftr_bits ftr_id_aa64isar2[] = {
25395aa6860SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_CSSC_SHIFT, 4, 0),
254939e4649SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRFM_SHIFT, 4, 0),
255479965a2SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_CLRBHB_SHIFT, 4, 0),
256479965a2SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_BC_SHIFT, 4, 0),
257b7564127SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_MOPS_SHIFT, 4, 0),
258def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
259b2d71f27SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR2_EL1_APA3_SHIFT, 4, 0),
260def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
261b2d71f27SMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_GPA3_SHIFT, 4, 0),
262b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRES_SHIFT, 4, 0),
263b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_WFxT_SHIFT, 4, 0),
2649e45365fSJoey Gouly 	ARM64_FTR_END,
2659e45365fSJoey Gouly };
2669e45365fSJoey Gouly 
2675e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
26855adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV3_SHIFT, 4, 0),
26955adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV2_SHIFT, 4, 0),
27055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_DIT_SHIFT, 4, 0),
27155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AMU_SHIFT, 4, 0),
27255adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_MPAM_SHIFT, 4, 0),
27355adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SEL2_SHIFT, 4, 0),
2743fab3999SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
27555adc08dSMark Brown 				   FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SVE_SHIFT, 4, 0),
27655adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_RAS_SHIFT, 4, 0),
27755adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_GIC_SHIFT, 4, 0),
2785620b4b0SMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, ID_AA64PFR0_EL1_AdvSIMD_NI),
27955adc08dSMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_FP_SHIFT, 4, ID_AA64PFR0_EL1_FP_NI),
28055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL3_SHIFT, 4, 0),
28155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL2_SHIFT, 4, 0),
28255adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL1_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
28355adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL0_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
2843c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2853c739b57SSuzuki K. Poulose };
2863c739b57SSuzuki K. Poulose 
287d71be2b6SWill Deacon static const struct arm64_ftr_bits ftr_id_aa64pfr1[] = {
2885e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
2896ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SME_SHIFT, 4, 0),
290cf7fdbbeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MPAM_frac_SHIFT, 4, 0),
291cf7fdbbeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_RAS_frac_SHIFT, 4, 0),
2923b714d24SVincenzo Frascino 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_MTE),
2936ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MTE_SHIFT, 4, ID_AA64PFR1_EL1_MTE_NI),
29453275da8SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SSBS_SHIFT, 4, ID_AA64PFR1_EL1_SSBS_NI),
2958ef8f360SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_BTI),
2966ca2b9caSMark Brown 				    FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_BT_SHIFT, 4, 0),
297d71be2b6SWill Deacon 	ARM64_FTR_END,
298d71be2b6SWill Deacon };
299d71be2b6SWill Deacon 
30006a916feSDave Martin static const struct arm64_ftr_bits ftr_id_aa64zfr0[] = {
301ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3028d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F64MM_SHIFT, 4, 0),
303d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3048d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F32MM_SHIFT, 4, 0),
305d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3068d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_I8MM_SHIFT, 4, 0),
307d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3088d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SM4_SHIFT, 4, 0),
309ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3108d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SHA3_SHIFT, 4, 0),
311ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3125d5b4e8cSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_B16B16_SHIFT, 4, 0),
3135d5b4e8cSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3148d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, 0),
315d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3168d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BitPerm_SHIFT, 4, 0),
317ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3188d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_AES_SHIFT, 4, 0),
319ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
3208d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, 0),
32106a916feSDave Martin 	ARM64_FTR_END,
32206a916feSDave Martin };
32306a916feSDave Martin 
3245e64b862SMark Brown static const struct arm64_ftr_bits ftr_id_aa64smfr0[] = {
3255e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
326f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_FA64_SHIFT, 1, 0),
3275e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
328d4913eeeSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_SMEver_SHIFT, 4, 0),
329d4913eeeSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
330f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I16I64_SHIFT, 4, 0),
3315e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
332f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F64F64_SHIFT, 1, 0),
3335e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3347d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I16I32_SHIFT, 4, 0),
3357d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3367d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_B16B16_SHIFT, 1, 0),
3377d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3387d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F16F16_SHIFT, 1, 0),
3397d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
340f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I8I32_SHIFT, 4, 0),
3415e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
342f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F16F32_SHIFT, 1, 0),
3435e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
344f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_B16F32_SHIFT, 1, 0),
3455e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3467d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_BI32I32_SHIFT, 1, 0),
3477d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
348f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F32F32_SHIFT, 1, 0),
3495e64b862SMark Brown 	ARM64_FTR_END,
3505e64b862SMark Brown };
3515e64b862SMark Brown 
3525e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
3532d987e64SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ECV_SHIFT, 4, 0),
3542d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_FGT_SHIFT, 4, 0),
3552d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_EXS_SHIFT, 4, 0),
3565717fe5aSWill Deacon 	/*
357b130a8f7SMarc Zyngier 	 * Page size not being supported at Stage-2 is not fatal. You
358b130a8f7SMarc Zyngier 	 * just give up KVM if PAGE_SIZE isn't supported there. Go fix
359b130a8f7SMarc Zyngier 	 * your favourite nesting hypervisor.
360b130a8f7SMarc Zyngier 	 *
361b130a8f7SMarc Zyngier 	 * There is a small corner case where the hypervisor explicitly
362b130a8f7SMarc Zyngier 	 * advertises a given granule size at Stage-2 (value 2) on some
363b130a8f7SMarc Zyngier 	 * vCPUs, and uses the fallback to Stage-1 (value 0) for other
364b130a8f7SMarc Zyngier 	 * vCPUs. Although this is not forbidden by the architecture, it
365b130a8f7SMarc Zyngier 	 * indicates that the hypervisor is being silly (or buggy).
366b130a8f7SMarc Zyngier 	 *
367b130a8f7SMarc Zyngier 	 * We make no effort to cope with this and pretend that if these
368b130a8f7SMarc Zyngier 	 * fields are inconsistent across vCPUs, then it isn't worth
369b130a8f7SMarc Zyngier 	 * trying to bring KVM up.
370b130a8f7SMarc Zyngier 	 */
3712d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT, 4, 1),
3722d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT, 4, 1),
3732d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT, 4, 1),
374b130a8f7SMarc Zyngier 	/*
3755717fe5aSWill Deacon 	 * We already refuse to boot CPUs that don't support our configured
3765717fe5aSWill Deacon 	 * page size, so we can only detect mismatches for a page size other
3775717fe5aSWill Deacon 	 * than the one we're currently using. Unfortunately, SoCs like this
3785717fe5aSWill Deacon 	 * exist in the wild so, even though we don't like it, we'll have to go
3795717fe5aSWill Deacon 	 * along with it and treat them as non-strict.
3805717fe5aSWill Deacon 	 */
3812d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN4_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN4_NI),
3822d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN64_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN64_NI),
3832d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN16_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN16_NI),
3845717fe5aSWill Deacon 
3852d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGENDEL0_SHIFT, 4, 0),
3863c739b57SSuzuki K. Poulose 	/* Linux shouldn't care about secure memory */
3872d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_SNSMEM_SHIFT, 4, 0),
388ed7c138dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGEND_SHIFT, 4, 0),
38907d7d848SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ASIDBITS_SHIFT, 4, 0),
3903c739b57SSuzuki K. Poulose 	/*
3913c739b57SSuzuki K. Poulose 	 * Differing PARange is fine as long as all peripherals and memory are mapped
3923c739b57SSuzuki K. Poulose 	 * within the minimum PARange of all CPUs
3933c739b57SSuzuki K. Poulose 	 */
3942d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_PARANGE_SHIFT, 4, 0),
3953c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3963c739b57SSuzuki K. Poulose };
3973c739b57SSuzuki K. Poulose 
3985e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
3996fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TIDCP1_SHIFT, 4, 0),
4006fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_AFP_SHIFT, 4, 0),
401b0c756feSKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HCX_SHIFT, 4, 0),
4026fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_ETS_SHIFT, 4, 0),
4036fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TWED_SHIFT, 4, 0),
4046fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_XNX_SHIFT, 4, 0),
4056fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64MMFR1_EL1_SpecSEI_SHIFT, 4, 0),
4066fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_PAN_SHIFT, 4, 0),
4076fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_LO_SHIFT, 4, 0),
4086fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HPDS_SHIFT, 4, 0),
4096fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VH_SHIFT, 4, 0),
4106fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VMIDBits_SHIFT, 4, 0),
4116fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HAFDBS_SHIFT, 4, 0),
4123c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4133c739b57SSuzuki K. Poulose };
4143c739b57SSuzuki K. Poulose 
4155e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
416a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_E0PD_SHIFT, 4, 0),
417a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_EVT_SHIFT, 4, 0),
418a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_BBM_SHIFT, 4, 0),
419a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_TTL_SHIFT, 4, 0),
420a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_FWB_SHIFT, 4, 0),
421a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IDS_SHIFT, 4, 0),
422a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_AT_SHIFT, 4, 0),
423a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_ST_SHIFT, 4, 0),
424a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_NV_SHIFT, 4, 0),
425a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CCIDX_SHIFT, 4, 0),
4268f40badeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_VARange_SHIFT, 4, 0),
427a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IESB_SHIFT, 4, 0),
428a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_LSM_SHIFT, 4, 0),
429a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_UAO_SHIFT, 4, 0),
430ca951862SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CnP_SHIFT, 4, 0),
431406e3087SJames Morse 	ARM64_FTR_END,
432406e3087SJames Morse };
433406e3087SJames Morse 
434edc25898SJoey Gouly static const struct arm64_ftr_bits ftr_id_aa64mmfr3[] = {
435edc25898SJoey Gouly 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR3_EL1_S1PIE_SHIFT, 4, 0),
436edc25898SJoey Gouly 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR3_EL1_TCRX_SHIFT, 4, 0),
437edc25898SJoey Gouly 	ARM64_FTR_END,
438edc25898SJoey Gouly };
439edc25898SJoey Gouly 
4405e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_ctr[] = {
441be68a8aaSWill Deacon 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
4425b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DIC_SHIFT, 1, 1),
4435b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IDC_SHIFT, 1, 1),
4445b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_CWG_SHIFT, 4, 0),
4455b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_ERG_SHIFT, 4, 0),
4465b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DminLine_SHIFT, 4, 1),
4473c739b57SSuzuki K. Poulose 	/*
4483c739b57SSuzuki K. Poulose 	 * Linux can handle differing I-cache policies. Userspace JITs will
449ee7bc638SSuzuki K Poulose 	 * make use of *minLine.
450155433cbSWill Deacon 	 * If we have differing I-cache policies, report it as the weakest - VIPT.
4513c739b57SSuzuki K. Poulose 	 */
4525b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, CTR_EL0_L1Ip_SHIFT, 2, CTR_EL0_L1Ip_VIPT),	/* L1Ip */
4535b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IminLine_SHIFT, 4, 0),
4543c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4553c739b57SSuzuki K. Poulose };
4563c739b57SSuzuki K. Poulose 
4578f266a5dSMarc Zyngier static struct arm64_ftr_override __ro_after_init no_override = { };
4588f266a5dSMarc Zyngier 
459675b0563SArd Biesheuvel struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
460675b0563SArd Biesheuvel 	.name		= "SYS_CTR_EL0",
4618f266a5dSMarc Zyngier 	.ftr_bits	= ftr_ctr,
4628f266a5dSMarc Zyngier 	.override	= &no_override,
463675b0563SArd Biesheuvel };
464675b0563SArd Biesheuvel 
4655e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
46637622baeSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_InnerShr_SHIFT, 4, 0xf),
46737622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_FCSE_SHIFT, 4, 0),
46837622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_AuxReg_SHIFT, 4, 0),
46937622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_TCM_SHIFT, 4, 0),
47037622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_ShareLvl_SHIFT, 4, 0),
47137622baeSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_OuterShr_SHIFT, 4, 0xf),
47237622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_PMSA_SHIFT, 4, 0),
47337622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_VMSA_SHIFT, 4, 0),
4743c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4753c739b57SSuzuki K. Poulose };
4763c739b57SSuzuki K. Poulose 
4775e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
478fcf37b38SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_DoubleLock_SHIFT, 4, 0),
479fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_PMSVer_SHIFT, 4, 0),
480fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_CTX_CMPs_SHIFT, 4, 0),
481fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_WRPs_SHIFT, 4, 0),
482fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_BRPs_SHIFT, 4, 0),
483b20d1ba3SWill Deacon 	/*
484b20d1ba3SWill Deacon 	 * We can instantiate multiple PMU instances with different levels
485b20d1ba3SWill Deacon 	 * of support.
486fe4fbdbcSSuzuki K Poulose 	 */
487fcf37b38SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_EL1_PMUVer_SHIFT, 4, 0),
488fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_EL1_DebugVer_SHIFT, 4, 0x6),
4893c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4903c739b57SSuzuki K. Poulose };
4913c739b57SSuzuki K. Poulose 
49285f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr0[] = {
493a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPRound_SHIFT, 4, 0),
494a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPShVec_SHIFT, 4, 0),
495a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPSqrt_SHIFT, 4, 0),
496a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPDivide_SHIFT, 4, 0),
497a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPTrap_SHIFT, 4, 0),
498a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPDP_SHIFT, 4, 0),
499a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPSP_SHIFT, 4, 0),
500a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_SIMDReg_SHIFT, 4, 0),
50185f15063SAmit Daniel Kachhap 	ARM64_FTR_END,
50285f15063SAmit Daniel Kachhap };
50385f15063SAmit Daniel Kachhap 
50485f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr1[] = {
505d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDFMAC_SHIFT, 4, 0),
506846b73a4SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPHP_SHIFT, 4, 0),
507846b73a4SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDHP_SHIFT, 4, 0),
508d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDSP_SHIFT, 4, 0),
509d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDInt_SHIFT, 4, 0),
510d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDLS_SHIFT, 4, 0),
511d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPDNaN_SHIFT, 4, 0),
512d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPFtZ_SHIFT, 4, 0),
51385f15063SAmit Daniel Kachhap 	ARM64_FTR_END,
51485f15063SAmit Daniel Kachhap };
51585f15063SAmit Daniel Kachhap 
5165e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_mvfr2[] = {
517c6e155e8SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_EL1_FPMisc_SHIFT, 4, 0),
518c6e155e8SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_EL1_SIMDMisc_SHIFT, 4, 0),
5193c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5203c739b57SSuzuki K. Poulose };
5213c739b57SSuzuki K. Poulose 
5225e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_dczid[] = {
523bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, DCZID_EL0_DZP_SHIFT, 1, 1),
524bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, DCZID_EL0_BS_SHIFT, 4, 0),
5253c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5263c739b57SSuzuki K. Poulose };
5273c739b57SSuzuki K. Poulose 
52821047e91SCatalin Marinas static const struct arm64_ftr_bits ftr_gmid[] = {
529e9757553SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, GMID_EL1_BS_SHIFT, 4, 0),
53021047e91SCatalin Marinas 	ARM64_FTR_END,
53121047e91SCatalin Marinas };
53221047e91SCatalin Marinas 
5332a5bc6c4SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar0[] = {
53452b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Divide_SHIFT, 4, 0),
53552b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Debug_SHIFT, 4, 0),
53652b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Coproc_SHIFT, 4, 0),
53752b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_CmpBranch_SHIFT, 4, 0),
53852b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitField_SHIFT, 4, 0),
53952b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitCount_SHIFT, 4, 0),
54052b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Swap_SHIFT, 4, 0),
5412a5bc6c4SAnshuman Khandual 	ARM64_FTR_END,
5422a5bc6c4SAnshuman Khandual };
5433c739b57SSuzuki K. Poulose 
5445e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_isar5[] = {
545816c8638SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_RDM_SHIFT, 4, 0),
546816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_CRC32_SHIFT, 4, 0),
547816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA2_SHIFT, 4, 0),
548816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA1_SHIFT, 4, 0),
549816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_AES_SHIFT, 4, 0),
550816c8638SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SEVL_SHIFT, 4, 0),
5513c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5523c739b57SSuzuki K. Poulose };
5533c739b57SSuzuki K. Poulose 
5545e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
5555ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_EVT_SHIFT, 4, 0),
5565ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CCIDX_SHIFT, 4, 0),
5575ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_LSM_SHIFT, 4, 0),
5585ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_HPDS_SHIFT, 4, 0),
5595ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CnP_SHIFT, 4, 0),
5605ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_XNX_SHIFT, 4, 0),
5615ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_AC2_SHIFT, 4, 0),
5628d3154afSAnshuman Khandual 
563fcd65353SAnshuman Khandual 	/*
564fcd65353SAnshuman Khandual 	 * SpecSEI = 1 indicates that the PE might generate an SError on an
565fcd65353SAnshuman Khandual 	 * external abort on speculative read. It is safe to assume that an
566fcd65353SAnshuman Khandual 	 * SError might be generated than it will not be. Hence it has been
567fcd65353SAnshuman Khandual 	 * classified as FTR_HIGHER_SAFE.
568fcd65353SAnshuman Khandual 	 */
5695ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_MMFR4_EL1_SpecSEI_SHIFT, 4, 0),
5703c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5713c739b57SSuzuki K. Poulose };
5723c739b57SSuzuki K. Poulose 
5730113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_isar4[] = {
5743f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SWP_frac_SHIFT, 4, 0),
5753f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_PSR_M_SHIFT, 4, 0),
5763f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SynchPrim_frac_SHIFT, 4, 0),
5773f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Barrier_SHIFT, 4, 0),
5783f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SMC_SHIFT, 4, 0),
5793f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Writeback_SHIFT, 4, 0),
5803f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_WithShifts_SHIFT, 4, 0),
5813f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Unpriv_SHIFT, 4, 0),
5820113340eSWill Deacon 	ARM64_FTR_END,
5830113340eSWill Deacon };
5840113340eSWill Deacon 
585152accf8SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_mmfr5[] = {
5867b24177cSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR5_EL1_ETS_SHIFT, 4, 0),
587152accf8SAnshuman Khandual 	ARM64_FTR_END,
588152accf8SAnshuman Khandual };
589152accf8SAnshuman Khandual 
5908e3747beSAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar6[] = {
5910864d1e4SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_I8MM_SHIFT, 4, 0),
592f64234faSAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_BF16_SHIFT, 4, 0),
593eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SPECRES_SHIFT, 4, 0),
5942d602aa9SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SB_SHIFT, 4, 0),
5954a87be25SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_FHM_SHIFT, 4, 0),
59627addd40SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_DP_SHIFT, 4, 0),
597eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_JSCVT_SHIFT, 4, 0),
5988e3747beSAnshuman Khandual 	ARM64_FTR_END,
5998e3747beSAnshuman Khandual };
6008e3747beSAnshuman Khandual 
6015e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_pfr0[] = {
602e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_DIT_SHIFT, 4, 0),
603e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_CSV2_SHIFT, 4, 0),
604e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State3_SHIFT, 4, 0),
605e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State2_SHIFT, 4, 0),
606e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State1_SHIFT, 4, 0),
607e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State0_SHIFT, 4, 0),
6083c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6093c739b57SSuzuki K. Poulose };
6103c739b57SSuzuki K. Poulose 
6110113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_pfr1[] = {
6120a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_GIC_SHIFT, 4, 0),
6130a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Virt_frac_SHIFT, 4, 0),
6140a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Sec_frac_SHIFT, 4, 0),
6150a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_GenTimer_SHIFT, 4, 0),
6160a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Virtualization_SHIFT, 4, 0),
6170a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_MProgMod_SHIFT, 4, 0),
6180a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Security_SHIFT, 4, 0),
6190a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_ProgMod_SHIFT, 4, 0),
6200113340eSWill Deacon 	ARM64_FTR_END,
6210113340eSWill Deacon };
6220113340eSWill Deacon 
62316824085SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_pfr2[] = {
6244f2c9bf1SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_EL1_SSBS_SHIFT, 4, 0),
6251ecf3dcbSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_EL1_CSV3_SHIFT, 4, 0),
62616824085SAnshuman Khandual 	ARM64_FTR_END,
62716824085SAnshuman Khandual };
62816824085SAnshuman Khandual 
6295e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_dfr0[] = {
6301ed1b90aSAnshuman Khandual 	/* [31:28] TraceFilt */
631f4f5969eSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_DFR0_EL1_PerfMon_SHIFT, 4, 0),
632f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MProfDbg_SHIFT, 4, 0),
633f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MMapTrc_SHIFT, 4, 0),
634f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopTrc_SHIFT, 4, 0),
635f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MMapDbg_SHIFT, 4, 0),
636f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopSDbg_SHIFT, 4, 0),
637f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopDbg_SHIFT, 4, 0),
638e5343503SSuzuki K Poulose 	ARM64_FTR_END,
639e5343503SSuzuki K Poulose };
640e5343503SSuzuki K Poulose 
641dd35ec07SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_dfr1[] = {
642d092106dSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR1_EL1_MTPMU_SHIFT, 4, 0),
643dd35ec07SAnshuman Khandual 	ARM64_FTR_END,
644dd35ec07SAnshuman Khandual };
645dd35ec07SAnshuman Khandual 
6463c739b57SSuzuki K. Poulose /*
6473c739b57SSuzuki K. Poulose  * Common ftr bits for a 32bit register with all hidden, strict
6483c739b57SSuzuki K. Poulose  * attributes, with 4bit feature fields and a default safe value of
6493c739b57SSuzuki K. Poulose  * 0. Covers the following 32bit registers:
65085f15063SAmit Daniel Kachhap  * id_isar[1-3], id_mmfr[1-3]
6513c739b57SSuzuki K. Poulose  */
6525e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_generic_32bits[] = {
653fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
654fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
655fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
656fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
657fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
658fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
659fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
660fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
6613c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6623c739b57SSuzuki K. Poulose };
6633c739b57SSuzuki K. Poulose 
664eab43e88SSuzuki K Poulose /* Table for a single 32bit feature value */
665eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_single32[] = {
666fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0),
6673c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6683c739b57SSuzuki K. Poulose };
6693c739b57SSuzuki K. Poulose 
670eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_raz[] = {
6713c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6723c739b57SSuzuki K. Poulose };
6733c739b57SSuzuki K. Poulose 
6749dc232a8SReiji Watanabe #define __ARM64_FTR_REG_OVERRIDE(id_str, id, table, ovr) {	\
6753c739b57SSuzuki K. Poulose 		.sys_id = id,					\
6766f2b7eefSArd Biesheuvel 		.reg = 	&(struct arm64_ftr_reg){		\
6779dc232a8SReiji Watanabe 			.name = id_str,				\
6788f266a5dSMarc Zyngier 			.override = (ovr),			\
6793c739b57SSuzuki K. Poulose 			.ftr_bits = &((table)[0]),		\
6806f2b7eefSArd Biesheuvel 	}}
6813c739b57SSuzuki K. Poulose 
6829dc232a8SReiji Watanabe #define ARM64_FTR_REG_OVERRIDE(id, table, ovr)	\
6839dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, ovr)
6849dc232a8SReiji Watanabe 
6859dc232a8SReiji Watanabe #define ARM64_FTR_REG(id, table)		\
6869dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, &no_override)
6878f266a5dSMarc Zyngier 
688361db0fcSMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64mmfr1_override;
689504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr0_override;
69093ad55b7SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr1_override;
691504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64zfr0_override;
692b3000e21SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64smfr0_override;
693f8da5752SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64isar1_override;
694def8c222SVladimir Murzin struct arm64_ftr_override __ro_after_init id_aa64isar2_override;
695361db0fcSMarc Zyngier 
6960ddc312bSMarc Zyngier struct arm64_ftr_override arm64_sw_feature_override;
6970ddc312bSMarc Zyngier 
6986f2b7eefSArd Biesheuvel static const struct __ftr_reg_entry {
6996f2b7eefSArd Biesheuvel 	u32			sys_id;
7006f2b7eefSArd Biesheuvel 	struct arm64_ftr_reg 	*reg;
7016f2b7eefSArd Biesheuvel } arm64_ftr_regs[] = {
7023c739b57SSuzuki K. Poulose 
7033c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 1 */
7043c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
7050113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_id_pfr1),
706e5343503SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
7073c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
7083c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
7093c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
7103c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
7113c739b57SSuzuki K. Poulose 
7123c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 2 */
7132a5bc6c4SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_id_isar0),
7143c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
7153c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
7163c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
7170113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_id_isar4),
7183c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
7193c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
7208e3747beSAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR6_EL1, ftr_id_isar6),
7213c739b57SSuzuki K. Poulose 
7223c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 3 */
72385f15063SAmit Daniel Kachhap 	ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_mvfr0),
72485f15063SAmit Daniel Kachhap 	ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_mvfr1),
7253c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
72616824085SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_PFR2_EL1, ftr_id_pfr2),
727dd35ec07SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_DFR1_EL1, ftr_id_dfr1),
728152accf8SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_MMFR5_EL1, ftr_id_mmfr5),
7293c739b57SSuzuki K. Poulose 
7303c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 4 */
731504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0,
732504ee236SMarc Zyngier 			       &id_aa64pfr0_override),
73393ad55b7SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR1_EL1, ftr_id_aa64pfr1,
73493ad55b7SMarc Zyngier 			       &id_aa64pfr1_override),
735504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ZFR0_EL1, ftr_id_aa64zfr0,
736504ee236SMarc Zyngier 			       &id_aa64zfr0_override),
737b3000e21SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64SMFR0_EL1, ftr_id_aa64smfr0,
738b3000e21SMarc Zyngier 			       &id_aa64smfr0_override),
7393c739b57SSuzuki K. Poulose 
7403c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 5 */
7413c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
742eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz),
7433c739b57SSuzuki K. Poulose 
7443c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 6 */
7453c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
746f8da5752SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1,
747f8da5752SMarc Zyngier 			       &id_aa64isar1_override),
748def8c222SVladimir Murzin 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR2_EL1, ftr_id_aa64isar2,
749def8c222SVladimir Murzin 			       &id_aa64isar2_override),
7503c739b57SSuzuki K. Poulose 
7513c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 7 */
7523c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
753361db0fcSMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1,
754361db0fcSMarc Zyngier 			       &id_aa64mmfr1_override),
755406e3087SJames Morse 	ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
756edc25898SJoey Gouly 	ARM64_FTR_REG(SYS_ID_AA64MMFR3_EL1, ftr_id_aa64mmfr3),
7573c739b57SSuzuki K. Poulose 
75821047e91SCatalin Marinas 	/* Op1 = 1, CRn = 0, CRm = 0 */
75921047e91SCatalin Marinas 	ARM64_FTR_REG(SYS_GMID_EL1, ftr_gmid),
76021047e91SCatalin Marinas 
7613c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 0, CRm = 0 */
762675b0563SArd Biesheuvel 	{ SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
7633c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
7643c739b57SSuzuki K. Poulose 
7653c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 14, CRm = 0 */
766eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32),
7673c739b57SSuzuki K. Poulose };
7683c739b57SSuzuki K. Poulose 
7693c739b57SSuzuki K. Poulose static int search_cmp_ftr_reg(const void *id, const void *regp)
7703c739b57SSuzuki K. Poulose {
7716f2b7eefSArd Biesheuvel 	return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
7723c739b57SSuzuki K. Poulose }
7733c739b57SSuzuki K. Poulose 
7743c739b57SSuzuki K. Poulose /*
7753577dd37SAnshuman Khandual  * get_arm64_ftr_reg_nowarn - Looks up a feature register entry using
7763577dd37SAnshuman Khandual  * its sys_reg() encoding. With the array arm64_ftr_regs sorted in the
7773c739b57SSuzuki K. Poulose  * ascending order of sys_id, we use binary search to find a matching
7783c739b57SSuzuki K. Poulose  * entry.
7793c739b57SSuzuki K. Poulose  *
7803c739b57SSuzuki K. Poulose  * returns - Upon success,  matching ftr_reg entry for id.
7813c739b57SSuzuki K. Poulose  *         - NULL on failure. It is upto the caller to decide
7823c739b57SSuzuki K. Poulose  *	     the impact of a failure.
7833c739b57SSuzuki K. Poulose  */
7843577dd37SAnshuman Khandual static struct arm64_ftr_reg *get_arm64_ftr_reg_nowarn(u32 sys_id)
7853c739b57SSuzuki K. Poulose {
7866f2b7eefSArd Biesheuvel 	const struct __ftr_reg_entry *ret;
7876f2b7eefSArd Biesheuvel 
7886f2b7eefSArd Biesheuvel 	ret = bsearch((const void *)(unsigned long)sys_id,
7893c739b57SSuzuki K. Poulose 			arm64_ftr_regs,
7903c739b57SSuzuki K. Poulose 			ARRAY_SIZE(arm64_ftr_regs),
7913c739b57SSuzuki K. Poulose 			sizeof(arm64_ftr_regs[0]),
7923c739b57SSuzuki K. Poulose 			search_cmp_ftr_reg);
7936f2b7eefSArd Biesheuvel 	if (ret)
7946f2b7eefSArd Biesheuvel 		return ret->reg;
7956f2b7eefSArd Biesheuvel 	return NULL;
7963c739b57SSuzuki K. Poulose }
7973c739b57SSuzuki K. Poulose 
7983577dd37SAnshuman Khandual /*
7993577dd37SAnshuman Khandual  * get_arm64_ftr_reg - Looks up a feature register entry using
8003577dd37SAnshuman Khandual  * its sys_reg() encoding. This calls get_arm64_ftr_reg_nowarn().
8013577dd37SAnshuman Khandual  *
8023577dd37SAnshuman Khandual  * returns - Upon success,  matching ftr_reg entry for id.
8033577dd37SAnshuman Khandual  *         - NULL on failure but with an WARN_ON().
8043577dd37SAnshuman Khandual  */
805445c953eSJames Morse struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
8063577dd37SAnshuman Khandual {
8073577dd37SAnshuman Khandual 	struct arm64_ftr_reg *reg;
8083577dd37SAnshuman Khandual 
8093577dd37SAnshuman Khandual 	reg = get_arm64_ftr_reg_nowarn(sys_id);
8103577dd37SAnshuman Khandual 
8113577dd37SAnshuman Khandual 	/*
8123577dd37SAnshuman Khandual 	 * Requesting a non-existent register search is an error. Warn
8133577dd37SAnshuman Khandual 	 * and let the caller handle it.
8143577dd37SAnshuman Khandual 	 */
8153577dd37SAnshuman Khandual 	WARN_ON(!reg);
8163577dd37SAnshuman Khandual 	return reg;
8173577dd37SAnshuman Khandual }
8183577dd37SAnshuman Khandual 
8195e49d73cSArd Biesheuvel static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
8205e49d73cSArd Biesheuvel 			       s64 ftr_val)
8213c739b57SSuzuki K. Poulose {
8223c739b57SSuzuki K. Poulose 	u64 mask = arm64_ftr_mask(ftrp);
8233c739b57SSuzuki K. Poulose 
8243c739b57SSuzuki K. Poulose 	reg &= ~mask;
8253c739b57SSuzuki K. Poulose 	reg |= (ftr_val << ftrp->shift) & mask;
8263c739b57SSuzuki K. Poulose 	return reg;
8273c739b57SSuzuki K. Poulose }
8283c739b57SSuzuki K. Poulose 
8292e8bf0cbSJing Zhang s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
8305e49d73cSArd Biesheuvel 				s64 cur)
8313c739b57SSuzuki K. Poulose {
8323c739b57SSuzuki K. Poulose 	s64 ret = 0;
8333c739b57SSuzuki K. Poulose 
8343c739b57SSuzuki K. Poulose 	switch (ftrp->type) {
8353c739b57SSuzuki K. Poulose 	case FTR_EXACT:
8363c739b57SSuzuki K. Poulose 		ret = ftrp->safe_val;
8373c739b57SSuzuki K. Poulose 		break;
8383c739b57SSuzuki K. Poulose 	case FTR_LOWER_SAFE:
839f6334b17Skernel test robot 		ret = min(new, cur);
8403c739b57SSuzuki K. Poulose 		break;
841147b9635SWill Deacon 	case FTR_HIGHER_OR_ZERO_SAFE:
842147b9635SWill Deacon 		if (!cur || !new)
843147b9635SWill Deacon 			break;
844df561f66SGustavo A. R. Silva 		fallthrough;
8453c739b57SSuzuki K. Poulose 	case FTR_HIGHER_SAFE:
846f6334b17Skernel test robot 		ret = max(new, cur);
8473c739b57SSuzuki K. Poulose 		break;
8483c739b57SSuzuki K. Poulose 	default:
8493c739b57SSuzuki K. Poulose 		BUG();
8503c739b57SSuzuki K. Poulose 	}
8513c739b57SSuzuki K. Poulose 
8523c739b57SSuzuki K. Poulose 	return ret;
8533c739b57SSuzuki K. Poulose }
8543c739b57SSuzuki K. Poulose 
8553c739b57SSuzuki K. Poulose static void __init sort_ftr_regs(void)
8563c739b57SSuzuki K. Poulose {
857c6c83d75SAnshuman Khandual 	unsigned int i;
8586f2b7eefSArd Biesheuvel 
859c6c83d75SAnshuman Khandual 	for (i = 0; i < ARRAY_SIZE(arm64_ftr_regs); i++) {
860c6c83d75SAnshuman Khandual 		const struct arm64_ftr_reg *ftr_reg = arm64_ftr_regs[i].reg;
861c6c83d75SAnshuman Khandual 		const struct arm64_ftr_bits *ftr_bits = ftr_reg->ftr_bits;
862c6c83d75SAnshuman Khandual 		unsigned int j = 0;
863c6c83d75SAnshuman Khandual 
864c6c83d75SAnshuman Khandual 		/*
865c6c83d75SAnshuman Khandual 		 * Features here must be sorted in descending order with respect
866c6c83d75SAnshuman Khandual 		 * to their shift values and should not overlap with each other.
867c6c83d75SAnshuman Khandual 		 */
868c6c83d75SAnshuman Khandual 		for (; ftr_bits->width != 0; ftr_bits++, j++) {
869c6c83d75SAnshuman Khandual 			unsigned int width = ftr_reg->ftr_bits[j].width;
870c6c83d75SAnshuman Khandual 			unsigned int shift = ftr_reg->ftr_bits[j].shift;
871c6c83d75SAnshuman Khandual 			unsigned int prev_shift;
872c6c83d75SAnshuman Khandual 
873c6c83d75SAnshuman Khandual 			WARN((shift  + width) > 64,
874c6c83d75SAnshuman Khandual 				"%s has invalid feature at shift %d\n",
875c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
876c6c83d75SAnshuman Khandual 
877c6c83d75SAnshuman Khandual 			/*
878c6c83d75SAnshuman Khandual 			 * Skip the first feature. There is nothing to
879c6c83d75SAnshuman Khandual 			 * compare against for now.
880c6c83d75SAnshuman Khandual 			 */
881c6c83d75SAnshuman Khandual 			if (j == 0)
882c6c83d75SAnshuman Khandual 				continue;
883c6c83d75SAnshuman Khandual 
884c6c83d75SAnshuman Khandual 			prev_shift = ftr_reg->ftr_bits[j - 1].shift;
885c6c83d75SAnshuman Khandual 			WARN((shift + width) > prev_shift,
886c6c83d75SAnshuman Khandual 				"%s has feature overlap at shift %d\n",
887c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
888c6c83d75SAnshuman Khandual 		}
889c6c83d75SAnshuman Khandual 
890c6c83d75SAnshuman Khandual 		/*
891c6c83d75SAnshuman Khandual 		 * Skip the first register. There is nothing to
892c6c83d75SAnshuman Khandual 		 * compare against for now.
893c6c83d75SAnshuman Khandual 		 */
894c6c83d75SAnshuman Khandual 		if (i == 0)
895c6c83d75SAnshuman Khandual 			continue;
896c6c83d75SAnshuman Khandual 		/*
897c6c83d75SAnshuman Khandual 		 * Registers here must be sorted in ascending order with respect
898c6c83d75SAnshuman Khandual 		 * to sys_id for subsequent binary search in get_arm64_ftr_reg()
899c6c83d75SAnshuman Khandual 		 * to work correctly.
900c6c83d75SAnshuman Khandual 		 */
9012de7689cSKristina Martsenko 		BUG_ON(arm64_ftr_regs[i].sys_id <= arm64_ftr_regs[i - 1].sys_id);
9023c739b57SSuzuki K. Poulose 	}
903c6c83d75SAnshuman Khandual }
9043c739b57SSuzuki K. Poulose 
9053c739b57SSuzuki K. Poulose /*
9063c739b57SSuzuki K. Poulose  * Initialise the CPU feature register from Boot CPU values.
9073c739b57SSuzuki K. Poulose  * Also initiliases the strict_mask for the register.
908b389d799SMark Rutland  * Any bits that are not covered by an arm64_ftr_bits entry are considered
909b389d799SMark Rutland  * RES0 for the system-wide value, and must strictly match.
9103c739b57SSuzuki K. Poulose  */
9112122a833SWill Deacon static void init_cpu_ftr_reg(u32 sys_reg, u64 new)
9123c739b57SSuzuki K. Poulose {
9133c739b57SSuzuki K. Poulose 	u64 val = 0;
9143c739b57SSuzuki K. Poulose 	u64 strict_mask = ~0x0ULL;
915fe4fbdbcSSuzuki K Poulose 	u64 user_mask = 0;
916b389d799SMark Rutland 	u64 valid_mask = 0;
917b389d799SMark Rutland 
9185e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
9193c739b57SSuzuki K. Poulose 	struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
9203c739b57SSuzuki K. Poulose 
9213577dd37SAnshuman Khandual 	if (!reg)
9223577dd37SAnshuman Khandual 		return;
9233c739b57SSuzuki K. Poulose 
9243c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
925b389d799SMark Rutland 		u64 ftr_mask = arm64_ftr_mask(ftrp);
9263c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
9278f266a5dSMarc Zyngier 		s64 ftr_ovr = arm64_ftr_value(ftrp, reg->override->val);
9288f266a5dSMarc Zyngier 
9298f266a5dSMarc Zyngier 		if ((ftr_mask & reg->override->mask) == ftr_mask) {
9308f266a5dSMarc Zyngier 			s64 tmp = arm64_ftr_safe_value(ftrp, ftr_ovr, ftr_new);
9318f266a5dSMarc Zyngier 			char *str = NULL;
9328f266a5dSMarc Zyngier 
9338f266a5dSMarc Zyngier 			if (ftr_ovr != tmp) {
9348f266a5dSMarc Zyngier 				/* Unsafe, remove the override */
9358f266a5dSMarc Zyngier 				reg->override->mask &= ~ftr_mask;
9368f266a5dSMarc Zyngier 				reg->override->val &= ~ftr_mask;
9378f266a5dSMarc Zyngier 				tmp = ftr_ovr;
9388f266a5dSMarc Zyngier 				str = "ignoring override";
9398f266a5dSMarc Zyngier 			} else if (ftr_new != tmp) {
9408f266a5dSMarc Zyngier 				/* Override was valid */
9418f266a5dSMarc Zyngier 				ftr_new = tmp;
9428f266a5dSMarc Zyngier 				str = "forced";
9438f266a5dSMarc Zyngier 			} else if (ftr_ovr == tmp) {
9448f266a5dSMarc Zyngier 				/* Override was the safe value */
9458f266a5dSMarc Zyngier 				str = "already set";
9468f266a5dSMarc Zyngier 			}
9478f266a5dSMarc Zyngier 
9488f266a5dSMarc Zyngier 			if (str)
9498f266a5dSMarc Zyngier 				pr_warn("%s[%d:%d]: %s to %llx\n",
9508f266a5dSMarc Zyngier 					reg->name,
9518f266a5dSMarc Zyngier 					ftrp->shift + ftrp->width - 1,
952*d42bf63fSMarc Zyngier 					ftrp->shift, str,
953*d42bf63fSMarc Zyngier 					tmp & (BIT(ftrp->width) - 1));
954cac642c1SMarc Zyngier 		} else if ((ftr_mask & reg->override->val) == ftr_mask) {
955cac642c1SMarc Zyngier 			reg->override->val &= ~ftr_mask;
956cac642c1SMarc Zyngier 			pr_warn("%s[%d:%d]: impossible override, ignored\n",
957cac642c1SMarc Zyngier 				reg->name,
958cac642c1SMarc Zyngier 				ftrp->shift + ftrp->width - 1,
959cac642c1SMarc Zyngier 				ftrp->shift);
9608f266a5dSMarc Zyngier 		}
9613c739b57SSuzuki K. Poulose 
9623c739b57SSuzuki K. Poulose 		val = arm64_ftr_set_value(ftrp, val, ftr_new);
963b389d799SMark Rutland 
964b389d799SMark Rutland 		valid_mask |= ftr_mask;
9653c739b57SSuzuki K. Poulose 		if (!ftrp->strict)
966b389d799SMark Rutland 			strict_mask &= ~ftr_mask;
967fe4fbdbcSSuzuki K Poulose 		if (ftrp->visible)
968fe4fbdbcSSuzuki K Poulose 			user_mask |= ftr_mask;
969fe4fbdbcSSuzuki K Poulose 		else
970fe4fbdbcSSuzuki K Poulose 			reg->user_val = arm64_ftr_set_value(ftrp,
971fe4fbdbcSSuzuki K Poulose 							    reg->user_val,
972fe4fbdbcSSuzuki K Poulose 							    ftrp->safe_val);
9733c739b57SSuzuki K. Poulose 	}
974b389d799SMark Rutland 
975b389d799SMark Rutland 	val &= valid_mask;
976b389d799SMark Rutland 
9773c739b57SSuzuki K. Poulose 	reg->sys_val = val;
9783c739b57SSuzuki K. Poulose 	reg->strict_mask = strict_mask;
979fe4fbdbcSSuzuki K Poulose 	reg->user_mask = user_mask;
9803c739b57SSuzuki K. Poulose }
9813c739b57SSuzuki K. Poulose 
9821e89baedSSuzuki K Poulose extern const struct arm64_cpu_capabilities arm64_errata[];
98382a3a21bSSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_features[];
98482a3a21bSSuzuki K Poulose 
98582a3a21bSSuzuki K Poulose static void __init
9861c8ae429SMark Rutland init_cpucap_indirect_list_from_array(const struct arm64_cpu_capabilities *caps)
98782a3a21bSSuzuki K Poulose {
98882a3a21bSSuzuki K Poulose 	for (; caps->matches; caps++) {
98982a3a21bSSuzuki K Poulose 		if (WARN(caps->capability >= ARM64_NCAPS,
99082a3a21bSSuzuki K Poulose 			"Invalid capability %d\n", caps->capability))
99182a3a21bSSuzuki K Poulose 			continue;
9921c8ae429SMark Rutland 		if (WARN(cpucap_ptrs[caps->capability],
99382a3a21bSSuzuki K Poulose 			"Duplicate entry for capability %d\n",
99482a3a21bSSuzuki K Poulose 			caps->capability))
99582a3a21bSSuzuki K Poulose 			continue;
9961c8ae429SMark Rutland 		cpucap_ptrs[caps->capability] = caps;
99782a3a21bSSuzuki K Poulose 	}
99882a3a21bSSuzuki K Poulose }
99982a3a21bSSuzuki K Poulose 
10001c8ae429SMark Rutland static void __init init_cpucap_indirect_list(void)
100182a3a21bSSuzuki K Poulose {
10021c8ae429SMark Rutland 	init_cpucap_indirect_list_from_array(arm64_features);
10031c8ae429SMark Rutland 	init_cpucap_indirect_list_from_array(arm64_errata);
100482a3a21bSSuzuki K Poulose }
100582a3a21bSSuzuki K Poulose 
1006fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void);
10071e89baedSSuzuki K Poulose 
10082122a833SWill Deacon static void init_32bit_cpu_features(struct cpuinfo_32bit *info)
10093c739b57SSuzuki K. Poulose {
10103c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
1011dd35ec07SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_DFR1_EL1, info->reg_id_dfr1);
10123c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
10133c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
10143c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
10153c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
10163c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
10173c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
10188e3747beSAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_ISAR6_EL1, info->reg_id_isar6);
10193c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
10203c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
10213c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
10223c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
1023858b8a80SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR4_EL1, info->reg_id_mmfr4);
1024152accf8SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR5_EL1, info->reg_id_mmfr5);
10253c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
10263c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
102716824085SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_PFR2_EL1, info->reg_id_pfr2);
10283c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
10293c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
10303c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
10313c739b57SSuzuki K. Poulose }
10323c739b57SSuzuki K. Poulose 
10331d816ba1SDouglas Anderson #ifdef CONFIG_ARM64_PSEUDO_NMI
10341d816ba1SDouglas Anderson static bool enable_pseudo_nmi;
10351d816ba1SDouglas Anderson 
10361d816ba1SDouglas Anderson static int __init early_enable_pseudo_nmi(char *p)
10371d816ba1SDouglas Anderson {
10381d816ba1SDouglas Anderson 	return kstrtobool(p, &enable_pseudo_nmi);
10391d816ba1SDouglas Anderson }
10401d816ba1SDouglas Anderson early_param("irqchip.gicv3_pseudo_nmi", early_enable_pseudo_nmi);
10411d816ba1SDouglas Anderson 
10421d816ba1SDouglas Anderson static __init void detect_system_supports_pseudo_nmi(void)
10431d816ba1SDouglas Anderson {
10441d816ba1SDouglas Anderson 	struct device_node *np;
10451d816ba1SDouglas Anderson 
10461d816ba1SDouglas Anderson 	if (!enable_pseudo_nmi)
10471d816ba1SDouglas Anderson 		return;
10481d816ba1SDouglas Anderson 
10491d816ba1SDouglas Anderson 	/*
10501d816ba1SDouglas Anderson 	 * Detect broken MediaTek firmware that doesn't properly save and
10511d816ba1SDouglas Anderson 	 * restore GIC priorities.
10521d816ba1SDouglas Anderson 	 */
10531d816ba1SDouglas Anderson 	np = of_find_compatible_node(NULL, NULL, "arm,gic-v3");
10541d816ba1SDouglas Anderson 	if (np && of_property_read_bool(np, "mediatek,broken-save-restore-fw")) {
10551d816ba1SDouglas Anderson 		pr_info("Pseudo-NMI disabled due to MediaTek Chromebook GICR save problem\n");
10561d816ba1SDouglas Anderson 		enable_pseudo_nmi = false;
10571d816ba1SDouglas Anderson 	}
10581d816ba1SDouglas Anderson 	of_node_put(np);
10591d816ba1SDouglas Anderson }
10601d816ba1SDouglas Anderson #else /* CONFIG_ARM64_PSEUDO_NMI */
10611d816ba1SDouglas Anderson static inline void detect_system_supports_pseudo_nmi(void) { }
10621d816ba1SDouglas Anderson #endif
10631d816ba1SDouglas Anderson 
1064930a58b4SWill Deacon void __init init_cpu_features(struct cpuinfo_arm64 *info)
1065930a58b4SWill Deacon {
1066930a58b4SWill Deacon 	/* Before we start using the tables, make sure it is sorted */
1067930a58b4SWill Deacon 	sort_ftr_regs();
1068930a58b4SWill Deacon 
1069930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
1070930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
1071930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
1072930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
1073930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
1074930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
1075930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
10769e45365fSJoey Gouly 	init_cpu_ftr_reg(SYS_ID_AA64ISAR2_EL1, info->reg_id_aa64isar2);
1077930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
1078930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
1079930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
1080edc25898SJoey Gouly 	init_cpu_ftr_reg(SYS_ID_AA64MMFR3_EL1, info->reg_id_aa64mmfr3);
1081930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
1082930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
1083930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0);
10845e64b862SMark Brown 	init_cpu_ftr_reg(SYS_ID_AA64SMFR0_EL1, info->reg_id_aa64smfr0);
1085930a58b4SWill Deacon 
1086930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0))
1087930a58b4SWill Deacon 		init_32bit_cpu_features(&info->aarch32);
1088930a58b4SWill Deacon 
1089892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1090892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1091bc9bbb78SMark Rutland 		unsigned long cpacr = cpacr_save_enable_kernel_sve();
1092bc9bbb78SMark Rutland 
1093b5bc00ffSMark Brown 		vec_init_vq_map(ARM64_VEC_SVE);
1094bc9bbb78SMark Rutland 
1095bc9bbb78SMark Rutland 		cpacr_restore(cpacr);
10962e0f2478SDave Martin 	}
10975e91107bSSuzuki K Poulose 
1098892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1099892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1100bc9bbb78SMark Rutland 		unsigned long cpacr = cpacr_save_enable_kernel_sme();
110139120848SMark Brown 
1102892f7237SMarc Zyngier 		/*
1103892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1104892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1105892f7237SMarc Zyngier 		 * and we block access to them.
1106892f7237SMarc Zyngier 		 */
1107892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1108b42990d3SMark Brown 		vec_init_vq_map(ARM64_VEC_SME);
1109bc9bbb78SMark Rutland 
1110bc9bbb78SMark Rutland 		cpacr_restore(cpacr);
1111b42990d3SMark Brown 	}
1112b42990d3SMark Brown 
111321047e91SCatalin Marinas 	if (id_aa64pfr1_mte(info->reg_id_aa64pfr1))
111421047e91SCatalin Marinas 		init_cpu_ftr_reg(SYS_GMID_EL1, info->reg_gmid);
1115a6dc3cd7SSuzuki K Poulose }
1116a6dc3cd7SSuzuki K Poulose 
11173086d391SSuzuki K. Poulose static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
11183c739b57SSuzuki K. Poulose {
11195e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
11203c739b57SSuzuki K. Poulose 
11213c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
11223c739b57SSuzuki K. Poulose 		s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
11233c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
11243c739b57SSuzuki K. Poulose 
11253c739b57SSuzuki K. Poulose 		if (ftr_cur == ftr_new)
11263c739b57SSuzuki K. Poulose 			continue;
11273c739b57SSuzuki K. Poulose 		/* Find a safe value */
11283c739b57SSuzuki K. Poulose 		ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
11293c739b57SSuzuki K. Poulose 		reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
11303c739b57SSuzuki K. Poulose 	}
11313c739b57SSuzuki K. Poulose 
11323c739b57SSuzuki K. Poulose }
11333c739b57SSuzuki K. Poulose 
11343086d391SSuzuki K. Poulose static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
1135cdcf817bSSuzuki K. Poulose {
11363086d391SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
11373086d391SSuzuki K. Poulose 
11383577dd37SAnshuman Khandual 	if (!regp)
11393577dd37SAnshuman Khandual 		return 0;
11403577dd37SAnshuman Khandual 
11413086d391SSuzuki K. Poulose 	update_cpu_ftr_reg(regp, val);
11423086d391SSuzuki K. Poulose 	if ((boot & regp->strict_mask) == (val & regp->strict_mask))
11433086d391SSuzuki K. Poulose 		return 0;
11443086d391SSuzuki K. Poulose 	pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
11453086d391SSuzuki K. Poulose 			regp->name, boot, cpu, val);
11463086d391SSuzuki K. Poulose 	return 1;
11473086d391SSuzuki K. Poulose }
11483086d391SSuzuki K. Poulose 
1149eab2f926SWill Deacon static void relax_cpu_ftr_reg(u32 sys_id, int field)
1150eab2f926SWill Deacon {
1151eab2f926SWill Deacon 	const struct arm64_ftr_bits *ftrp;
1152eab2f926SWill Deacon 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
1153eab2f926SWill Deacon 
11543577dd37SAnshuman Khandual 	if (!regp)
1155eab2f926SWill Deacon 		return;
1156eab2f926SWill Deacon 
1157eab2f926SWill Deacon 	for (ftrp = regp->ftr_bits; ftrp->width; ftrp++) {
1158eab2f926SWill Deacon 		if (ftrp->shift == field) {
1159eab2f926SWill Deacon 			regp->strict_mask &= ~arm64_ftr_mask(ftrp);
1160eab2f926SWill Deacon 			break;
1161eab2f926SWill Deacon 		}
1162eab2f926SWill Deacon 	}
1163eab2f926SWill Deacon 
1164eab2f926SWill Deacon 	/* Bogus field? */
1165eab2f926SWill Deacon 	WARN_ON(!ftrp->width);
1166eab2f926SWill Deacon }
1167eab2f926SWill Deacon 
11682122a833SWill Deacon static void lazy_init_32bit_cpu_features(struct cpuinfo_arm64 *info,
11692122a833SWill Deacon 					 struct cpuinfo_arm64 *boot)
11702122a833SWill Deacon {
11712122a833SWill Deacon 	static bool boot_cpu_32bit_regs_overridden = false;
11722122a833SWill Deacon 
11732122a833SWill Deacon 	if (!allow_mismatched_32bit_el0 || boot_cpu_32bit_regs_overridden)
11742122a833SWill Deacon 		return;
11752122a833SWill Deacon 
11762122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(boot->reg_id_aa64pfr0))
11772122a833SWill Deacon 		return;
11782122a833SWill Deacon 
11792122a833SWill Deacon 	boot->aarch32 = info->aarch32;
11802122a833SWill Deacon 	init_32bit_cpu_features(&boot->aarch32);
11812122a833SWill Deacon 	boot_cpu_32bit_regs_overridden = true;
11822122a833SWill Deacon }
11832122a833SWill Deacon 
1184930a58b4SWill Deacon static int update_32bit_cpu_features(int cpu, struct cpuinfo_32bit *info,
1185930a58b4SWill Deacon 				     struct cpuinfo_32bit *boot)
11861efcfe79SWill Deacon {
11871efcfe79SWill Deacon 	int taint = 0;
11881efcfe79SWill Deacon 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
11891efcfe79SWill Deacon 
11901efcfe79SWill Deacon 	/*
1191eab2f926SWill Deacon 	 * If we don't have AArch32 at EL1, then relax the strictness of
1192eab2f926SWill Deacon 	 * EL1-dependent register fields to avoid spurious sanity check fails.
1193eab2f926SWill Deacon 	 */
1194eab2f926SWill Deacon 	if (!id_aa64pfr0_32bit_el1(pfr0)) {
11953f08e378SJames Morse 		relax_cpu_ftr_reg(SYS_ID_ISAR4_EL1, ID_ISAR4_EL1_SMC_SHIFT);
11960a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Virt_frac_SHIFT);
11970a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Sec_frac_SHIFT);
11980a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Virtualization_SHIFT);
11990a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Security_SHIFT);
12000a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_ProgMod_SHIFT);
1201eab2f926SWill Deacon 	}
1202eab2f926SWill Deacon 
12031efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
12041efcfe79SWill Deacon 				      info->reg_id_dfr0, boot->reg_id_dfr0);
1205dd35ec07SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_DFR1_EL1, cpu,
1206dd35ec07SAnshuman Khandual 				      info->reg_id_dfr1, boot->reg_id_dfr1);
12071efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
12081efcfe79SWill Deacon 				      info->reg_id_isar0, boot->reg_id_isar0);
12091efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
12101efcfe79SWill Deacon 				      info->reg_id_isar1, boot->reg_id_isar1);
12111efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
12121efcfe79SWill Deacon 				      info->reg_id_isar2, boot->reg_id_isar2);
12131efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
12141efcfe79SWill Deacon 				      info->reg_id_isar3, boot->reg_id_isar3);
12151efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
12161efcfe79SWill Deacon 				      info->reg_id_isar4, boot->reg_id_isar4);
12171efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
12181efcfe79SWill Deacon 				      info->reg_id_isar5, boot->reg_id_isar5);
12191efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR6_EL1, cpu,
12201efcfe79SWill Deacon 				      info->reg_id_isar6, boot->reg_id_isar6);
12211efcfe79SWill Deacon 
12221efcfe79SWill Deacon 	/*
12231efcfe79SWill Deacon 	 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
12241efcfe79SWill Deacon 	 * ACTLR formats could differ across CPUs and therefore would have to
12251efcfe79SWill Deacon 	 * be trapped for virtualization anyway.
12261efcfe79SWill Deacon 	 */
12271efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
12281efcfe79SWill Deacon 				      info->reg_id_mmfr0, boot->reg_id_mmfr0);
12291efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
12301efcfe79SWill Deacon 				      info->reg_id_mmfr1, boot->reg_id_mmfr1);
12311efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
12321efcfe79SWill Deacon 				      info->reg_id_mmfr2, boot->reg_id_mmfr2);
12331efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
12341efcfe79SWill Deacon 				      info->reg_id_mmfr3, boot->reg_id_mmfr3);
1235858b8a80SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR4_EL1, cpu,
1236858b8a80SAnshuman Khandual 				      info->reg_id_mmfr4, boot->reg_id_mmfr4);
1237152accf8SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR5_EL1, cpu,
1238152accf8SAnshuman Khandual 				      info->reg_id_mmfr5, boot->reg_id_mmfr5);
12391efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
12401efcfe79SWill Deacon 				      info->reg_id_pfr0, boot->reg_id_pfr0);
12411efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
12421efcfe79SWill Deacon 				      info->reg_id_pfr1, boot->reg_id_pfr1);
124316824085SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_PFR2_EL1, cpu,
124416824085SAnshuman Khandual 				      info->reg_id_pfr2, boot->reg_id_pfr2);
12451efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
12461efcfe79SWill Deacon 				      info->reg_mvfr0, boot->reg_mvfr0);
12471efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
12481efcfe79SWill Deacon 				      info->reg_mvfr1, boot->reg_mvfr1);
12491efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
12501efcfe79SWill Deacon 				      info->reg_mvfr2, boot->reg_mvfr2);
12511efcfe79SWill Deacon 
12521efcfe79SWill Deacon 	return taint;
12531efcfe79SWill Deacon }
12541efcfe79SWill Deacon 
12553086d391SSuzuki K. Poulose /*
12563086d391SSuzuki K. Poulose  * Update system wide CPU feature registers with the values from a
12573086d391SSuzuki K. Poulose  * non-boot CPU. Also performs SANITY checks to make sure that there
12583086d391SSuzuki K. Poulose  * aren't any insane variations from that of the boot CPU.
12593086d391SSuzuki K. Poulose  */
12603086d391SSuzuki K. Poulose void update_cpu_features(int cpu,
12613086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *info,
12623086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *boot)
12633086d391SSuzuki K. Poulose {
12643086d391SSuzuki K. Poulose 	int taint = 0;
12653086d391SSuzuki K. Poulose 
12663086d391SSuzuki K. Poulose 	/*
12673086d391SSuzuki K. Poulose 	 * The kernel can handle differing I-cache policies, but otherwise
12683086d391SSuzuki K. Poulose 	 * caches should look identical. Userspace JITs will make use of
12693086d391SSuzuki K. Poulose 	 * *minLine.
12703086d391SSuzuki K. Poulose 	 */
12713086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
12723086d391SSuzuki K. Poulose 				      info->reg_ctr, boot->reg_ctr);
12733086d391SSuzuki K. Poulose 
12743086d391SSuzuki K. Poulose 	/*
12753086d391SSuzuki K. Poulose 	 * Userspace may perform DC ZVA instructions. Mismatched block sizes
12763086d391SSuzuki K. Poulose 	 * could result in too much or too little memory being zeroed if a
12773086d391SSuzuki K. Poulose 	 * process is preempted and migrated between CPUs.
12783086d391SSuzuki K. Poulose 	 */
12793086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
12803086d391SSuzuki K. Poulose 				      info->reg_dczid, boot->reg_dczid);
12813086d391SSuzuki K. Poulose 
12823086d391SSuzuki K. Poulose 	/* If different, timekeeping will be broken (especially with KVM) */
12833086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
12843086d391SSuzuki K. Poulose 				      info->reg_cntfrq, boot->reg_cntfrq);
12853086d391SSuzuki K. Poulose 
12863086d391SSuzuki K. Poulose 	/*
12873086d391SSuzuki K. Poulose 	 * The kernel uses self-hosted debug features and expects CPUs to
12883086d391SSuzuki K. Poulose 	 * support identical debug features. We presently need CTX_CMPs, WRPs,
12893086d391SSuzuki K. Poulose 	 * and BRPs to be identical.
12903086d391SSuzuki K. Poulose 	 * ID_AA64DFR1 is currently RES0.
12913086d391SSuzuki K. Poulose 	 */
12923086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
12933086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
12943086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
12953086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
12963086d391SSuzuki K. Poulose 	/*
12973086d391SSuzuki K. Poulose 	 * Even in big.LITTLE, processors should be identical instruction-set
12983086d391SSuzuki K. Poulose 	 * wise.
12993086d391SSuzuki K. Poulose 	 */
13003086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
13013086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
13023086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
13033086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
13049e45365fSJoey Gouly 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR2_EL1, cpu,
13059e45365fSJoey Gouly 				      info->reg_id_aa64isar2, boot->reg_id_aa64isar2);
13063086d391SSuzuki K. Poulose 
13073086d391SSuzuki K. Poulose 	/*
13083086d391SSuzuki K. Poulose 	 * Differing PARange support is fine as long as all peripherals and
13093086d391SSuzuki K. Poulose 	 * memory are mapped within the minimum PARange of all CPUs.
13103086d391SSuzuki K. Poulose 	 * Linux should not care about secure memory.
13113086d391SSuzuki K. Poulose 	 */
13123086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
13133086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
13143086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
13153086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
1316406e3087SJames Morse 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
1317406e3087SJames Morse 				      info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
1318edc25898SJoey Gouly 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR3_EL1, cpu,
1319edc25898SJoey Gouly 				      info->reg_id_aa64mmfr3, boot->reg_id_aa64mmfr3);
13203086d391SSuzuki K. Poulose 
13213086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
13223086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
13233086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
13243086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
13253086d391SSuzuki K. Poulose 
13262e0f2478SDave Martin 	taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu,
13272e0f2478SDave Martin 				      info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0);
13282e0f2478SDave Martin 
1329b42990d3SMark Brown 	taint |= check_update_ftr_reg(SYS_ID_AA64SMFR0_EL1, cpu,
1330b42990d3SMark Brown 				      info->reg_id_aa64smfr0, boot->reg_id_aa64smfr0);
1331b42990d3SMark Brown 
1332abef0695SMark Brown 	/* Probe vector lengths */
1333892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1334892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1335abef0695SMark Brown 		if (!system_capabilities_finalized()) {
1336bc9bbb78SMark Rutland 			unsigned long cpacr = cpacr_save_enable_kernel_sve();
1337bc9bbb78SMark Rutland 
1338b5bc00ffSMark Brown 			vec_update_vq_map(ARM64_VEC_SVE);
1339bc9bbb78SMark Rutland 
1340bc9bbb78SMark Rutland 			cpacr_restore(cpacr);
13412e0f2478SDave Martin 		}
1342abef0695SMark Brown 	}
13432e0f2478SDave Martin 
1344892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1345892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1346bc9bbb78SMark Rutland 		unsigned long cpacr = cpacr_save_enable_kernel_sme();
134739120848SMark Brown 
1348892f7237SMarc Zyngier 		/*
1349892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1350892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1351892f7237SMarc Zyngier 		 * and we block access to them.
1352892f7237SMarc Zyngier 		 */
1353892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1354b42990d3SMark Brown 
1355892f7237SMarc Zyngier 		/* Probe vector lengths */
1356892f7237SMarc Zyngier 		if (!system_capabilities_finalized())
1357b42990d3SMark Brown 			vec_update_vq_map(ARM64_VEC_SME);
1358bc9bbb78SMark Rutland 
1359bc9bbb78SMark Rutland 		cpacr_restore(cpacr);
1360b42990d3SMark Brown 	}
1361b42990d3SMark Brown 
13623086d391SSuzuki K. Poulose 	/*
136321047e91SCatalin Marinas 	 * The kernel uses the LDGM/STGM instructions and the number of tags
136421047e91SCatalin Marinas 	 * they read/write depends on the GMID_EL1.BS field. Check that the
136521047e91SCatalin Marinas 	 * value is the same on all CPUs.
136621047e91SCatalin Marinas 	 */
136721047e91SCatalin Marinas 	if (IS_ENABLED(CONFIG_ARM64_MTE) &&
1368930a58b4SWill Deacon 	    id_aa64pfr1_mte(info->reg_id_aa64pfr1)) {
136921047e91SCatalin Marinas 		taint |= check_update_ftr_reg(SYS_GMID_EL1, cpu,
137021047e91SCatalin Marinas 					      info->reg_gmid, boot->reg_gmid);
1371930a58b4SWill Deacon 	}
137221047e91SCatalin Marinas 
137321047e91SCatalin Marinas 	/*
1374930a58b4SWill Deacon 	 * If we don't have AArch32 at all then skip the checks entirely
1375930a58b4SWill Deacon 	 * as the register values may be UNKNOWN and we're not going to be
1376930a58b4SWill Deacon 	 * using them for anything.
1377930a58b4SWill Deacon 	 *
13781efcfe79SWill Deacon 	 * This relies on a sanitised view of the AArch64 ID registers
13791efcfe79SWill Deacon 	 * (e.g. SYS_ID_AA64PFR0_EL1), so we call it last.
13801efcfe79SWill Deacon 	 */
1381930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
13822122a833SWill Deacon 		lazy_init_32bit_cpu_features(info, boot);
1383930a58b4SWill Deacon 		taint |= update_32bit_cpu_features(cpu, &info->aarch32,
1384930a58b4SWill Deacon 						   &boot->aarch32);
1385930a58b4SWill Deacon 	}
13861efcfe79SWill Deacon 
13871efcfe79SWill Deacon 	/*
13883086d391SSuzuki K. Poulose 	 * Mismatched CPU features are a recipe for disaster. Don't even
13893086d391SSuzuki K. Poulose 	 * pretend to support them.
13903086d391SSuzuki K. Poulose 	 */
13918dd0ee65SWill Deacon 	if (taint) {
13923fde2999SWill Deacon 		pr_warn_once("Unsupported CPU feature variation detected.\n");
13933fde2999SWill Deacon 		add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
1394cdcf817bSSuzuki K. Poulose 	}
13958dd0ee65SWill Deacon }
1396cdcf817bSSuzuki K. Poulose 
139746823dd1SDave Martin u64 read_sanitised_ftr_reg(u32 id)
1398b3f15378SSuzuki K. Poulose {
1399b3f15378SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
1400b3f15378SSuzuki K. Poulose 
14013577dd37SAnshuman Khandual 	if (!regp)
14023577dd37SAnshuman Khandual 		return 0;
1403b3f15378SSuzuki K. Poulose 	return regp->sys_val;
1404b3f15378SSuzuki K. Poulose }
14056f3c4afaSJean-Philippe Brucker EXPORT_SYMBOL_GPL(read_sanitised_ftr_reg);
1406359b7064SMarc Zyngier 
1407965861d6SMark Rutland #define read_sysreg_case(r)	\
1408b3341ae0SMarc Zyngier 	case r:		val = read_sysreg_s(r); break;
1409965861d6SMark Rutland 
141092406f0cSSuzuki K Poulose /*
141146823dd1SDave Martin  * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated.
141292406f0cSSuzuki K Poulose  * Read the system register on the current CPU
141392406f0cSSuzuki K Poulose  */
1414b3341ae0SMarc Zyngier u64 __read_sysreg_by_encoding(u32 sys_id)
141592406f0cSSuzuki K Poulose {
1416b3341ae0SMarc Zyngier 	struct arm64_ftr_reg *regp;
1417b3341ae0SMarc Zyngier 	u64 val;
1418b3341ae0SMarc Zyngier 
141992406f0cSSuzuki K Poulose 	switch (sys_id) {
1420965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR0_EL1);
1421965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR1_EL1);
142216824085SAnshuman Khandual 	read_sysreg_case(SYS_ID_PFR2_EL1);
1423965861d6SMark Rutland 	read_sysreg_case(SYS_ID_DFR0_EL1);
1424dd35ec07SAnshuman Khandual 	read_sysreg_case(SYS_ID_DFR1_EL1);
1425965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR0_EL1);
1426965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR1_EL1);
1427965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR2_EL1);
1428965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR3_EL1);
1429858b8a80SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR4_EL1);
1430152accf8SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR5_EL1);
1431965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR0_EL1);
1432965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR1_EL1);
1433965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR2_EL1);
1434965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR3_EL1);
1435965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR4_EL1);
1436965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR5_EL1);
14378e3747beSAnshuman Khandual 	read_sysreg_case(SYS_ID_ISAR6_EL1);
1438965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR0_EL1);
1439965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR1_EL1);
1440965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR2_EL1);
144192406f0cSSuzuki K Poulose 
1442965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR0_EL1);
1443965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR1_EL1);
144478ed70bfSDave Martin 	read_sysreg_case(SYS_ID_AA64ZFR0_EL1);
14458a58bcd0SMark Brown 	read_sysreg_case(SYS_ID_AA64SMFR0_EL1);
1446965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR0_EL1);
1447965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR1_EL1);
1448965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR0_EL1);
1449965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR1_EL1);
1450965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR2_EL1);
1451edc25898SJoey Gouly 	read_sysreg_case(SYS_ID_AA64MMFR3_EL1);
1452965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR0_EL1);
1453965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR1_EL1);
14549e45365fSJoey Gouly 	read_sysreg_case(SYS_ID_AA64ISAR2_EL1);
145592406f0cSSuzuki K Poulose 
1456965861d6SMark Rutland 	read_sysreg_case(SYS_CNTFRQ_EL0);
1457965861d6SMark Rutland 	read_sysreg_case(SYS_CTR_EL0);
1458965861d6SMark Rutland 	read_sysreg_case(SYS_DCZID_EL0);
1459965861d6SMark Rutland 
146092406f0cSSuzuki K Poulose 	default:
146192406f0cSSuzuki K Poulose 		BUG();
146292406f0cSSuzuki K Poulose 		return 0;
146392406f0cSSuzuki K Poulose 	}
1464b3341ae0SMarc Zyngier 
1465b3341ae0SMarc Zyngier 	regp  = get_arm64_ftr_reg(sys_id);
1466b3341ae0SMarc Zyngier 	if (regp) {
1467b3341ae0SMarc Zyngier 		val &= ~regp->override->mask;
1468b3341ae0SMarc Zyngier 		val |= (regp->override->val & regp->override->mask);
1469b3341ae0SMarc Zyngier 	}
1470b3341ae0SMarc Zyngier 
1471b3341ae0SMarc Zyngier 	return val;
147292406f0cSSuzuki K Poulose }
147392406f0cSSuzuki K Poulose 
1474963fcd40SMarc Zyngier #include <linux/irqchip/arm-gic-v3.h>
1475963fcd40SMarc Zyngier 
147694a9e04aSMarc Zyngier static bool
14774c0bd995SMark Rutland has_always(const struct arm64_cpu_capabilities *entry, int scope)
14784c0bd995SMark Rutland {
14794c0bd995SMark Rutland 	return true;
14804c0bd995SMark Rutland }
14814c0bd995SMark Rutland 
14824c0bd995SMark Rutland static bool
148318ffa046SJames Morse feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
148418ffa046SJames Morse {
1485d9a06591SMarc Zyngier 	int val, min, max;
1486d9a06591SMarc Zyngier 	u64 tmp;
1487d9a06591SMarc Zyngier 
1488d9a06591SMarc Zyngier 	val = cpuid_feature_extract_field_width(reg, entry->field_pos,
14890a2eec83SMark Brown 						entry->field_width,
14900a2eec83SMark Brown 						entry->sign);
149118ffa046SJames Morse 
1492d9a06591SMarc Zyngier 	tmp = entry->min_field_value;
1493d9a06591SMarc Zyngier 	tmp <<= entry->field_pos;
1494d9a06591SMarc Zyngier 
1495d9a06591SMarc Zyngier 	min = cpuid_feature_extract_field_width(tmp, entry->field_pos,
1496d9a06591SMarc Zyngier 						entry->field_width,
1497d9a06591SMarc Zyngier 						entry->sign);
1498d9a06591SMarc Zyngier 
1499d9a06591SMarc Zyngier 	tmp = entry->max_field_value;
1500d9a06591SMarc Zyngier 	tmp <<= entry->field_pos;
1501d9a06591SMarc Zyngier 
1502d9a06591SMarc Zyngier 	max = cpuid_feature_extract_field_width(tmp, entry->field_pos,
1503d9a06591SMarc Zyngier 						entry->field_width,
1504d9a06591SMarc Zyngier 						entry->sign);
1505d9a06591SMarc Zyngier 
1506d9a06591SMarc Zyngier 	return val >= min && val <= max;
150718ffa046SJames Morse }
150818ffa046SJames Morse 
1509237405ebSJames Morse static u64
1510237405ebSJames Morse read_scoped_sysreg(const struct arm64_cpu_capabilities *entry, int scope)
1511237405ebSJames Morse {
1512237405ebSJames Morse 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
1513237405ebSJames Morse 	if (scope == SCOPE_SYSTEM)
1514237405ebSJames Morse 		return read_sanitised_ftr_reg(entry->sys_reg);
1515237405ebSJames Morse 	else
1516237405ebSJames Morse 		return __read_sysreg_by_encoding(entry->sys_reg);
1517237405ebSJames Morse }
1518237405ebSJames Morse 
1519237405ebSJames Morse static bool
1520237405ebSJames Morse has_user_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
1521237405ebSJames Morse {
1522237405ebSJames Morse 	int mask;
1523237405ebSJames Morse 	struct arm64_ftr_reg *regp;
1524237405ebSJames Morse 	u64 val = read_scoped_sysreg(entry, scope);
1525237405ebSJames Morse 
1526237405ebSJames Morse 	regp = get_arm64_ftr_reg(entry->sys_reg);
1527237405ebSJames Morse 	if (!regp)
1528237405ebSJames Morse 		return false;
1529237405ebSJames Morse 
1530237405ebSJames Morse 	mask = cpuid_feature_extract_unsigned_field_width(regp->user_mask,
1531237405ebSJames Morse 							  entry->field_pos,
1532237405ebSJames Morse 							  entry->field_width);
1533237405ebSJames Morse 	if (!mask)
1534237405ebSJames Morse 		return false;
1535237405ebSJames Morse 
1536237405ebSJames Morse 	return feature_matches(val, entry);
1537237405ebSJames Morse }
1538237405ebSJames Morse 
1539da8d02d1SSuzuki K. Poulose static bool
154092406f0cSSuzuki K Poulose has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
1541da8d02d1SSuzuki K. Poulose {
1542237405ebSJames Morse 	u64 val = read_scoped_sysreg(entry, scope);
1543da8d02d1SSuzuki K. Poulose 	return feature_matches(val, entry);
1544da8d02d1SSuzuki K. Poulose }
1545338d4f49SJames Morse 
15462122a833SWill Deacon const struct cpumask *system_32bit_el0_cpumask(void)
15472122a833SWill Deacon {
15482122a833SWill Deacon 	if (!system_supports_32bit_el0())
15492122a833SWill Deacon 		return cpu_none_mask;
15502122a833SWill Deacon 
15512122a833SWill Deacon 	if (static_branch_unlikely(&arm64_mismatched_32bit_el0))
15522122a833SWill Deacon 		return cpu_32bit_el0_mask;
15532122a833SWill Deacon 
15542122a833SWill Deacon 	return cpu_possible_mask;
15552122a833SWill Deacon }
15562122a833SWill Deacon 
1557ead7de46SWill Deacon static int __init parse_32bit_el0_param(char *str)
1558ead7de46SWill Deacon {
1559ead7de46SWill Deacon 	allow_mismatched_32bit_el0 = true;
1560ead7de46SWill Deacon 	return 0;
1561ead7de46SWill Deacon }
1562ead7de46SWill Deacon early_param("allow_mismatched_32bit_el0", parse_32bit_el0_param);
1563ead7de46SWill Deacon 
15647af33504SWill Deacon static ssize_t aarch32_el0_show(struct device *dev,
15657af33504SWill Deacon 				struct device_attribute *attr, char *buf)
15667af33504SWill Deacon {
15677af33504SWill Deacon 	const struct cpumask *mask = system_32bit_el0_cpumask();
15687af33504SWill Deacon 
15697af33504SWill Deacon 	return sysfs_emit(buf, "%*pbl\n", cpumask_pr_args(mask));
15707af33504SWill Deacon }
15717af33504SWill Deacon static const DEVICE_ATTR_RO(aarch32_el0);
15727af33504SWill Deacon 
15737af33504SWill Deacon static int __init aarch32_el0_sysfs_init(void)
15747af33504SWill Deacon {
1575cb6b0cbaSGreg Kroah-Hartman 	struct device *dev_root;
1576cb6b0cbaSGreg Kroah-Hartman 	int ret = 0;
1577cb6b0cbaSGreg Kroah-Hartman 
15787af33504SWill Deacon 	if (!allow_mismatched_32bit_el0)
15797af33504SWill Deacon 		return 0;
15807af33504SWill Deacon 
1581cb6b0cbaSGreg Kroah-Hartman 	dev_root = bus_get_dev_root(&cpu_subsys);
1582cb6b0cbaSGreg Kroah-Hartman 	if (dev_root) {
1583cb6b0cbaSGreg Kroah-Hartman 		ret = device_create_file(dev_root, &dev_attr_aarch32_el0);
1584cb6b0cbaSGreg Kroah-Hartman 		put_device(dev_root);
1585cb6b0cbaSGreg Kroah-Hartman 	}
1586cb6b0cbaSGreg Kroah-Hartman 	return ret;
15877af33504SWill Deacon }
15887af33504SWill Deacon device_initcall(aarch32_el0_sysfs_init);
15897af33504SWill Deacon 
15902122a833SWill Deacon static bool has_32bit_el0(const struct arm64_cpu_capabilities *entry, int scope)
15912122a833SWill Deacon {
15922122a833SWill Deacon 	if (!has_cpuid_feature(entry, scope))
15932122a833SWill Deacon 		return allow_mismatched_32bit_el0;
15942122a833SWill Deacon 
15952122a833SWill Deacon 	if (scope == SCOPE_SYSTEM)
15962122a833SWill Deacon 		pr_info("detected: 32-bit EL0 Support\n");
15972122a833SWill Deacon 
15982122a833SWill Deacon 	return true;
15992122a833SWill Deacon }
16002122a833SWill Deacon 
160192406f0cSSuzuki K Poulose static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
1602963fcd40SMarc Zyngier {
1603963fcd40SMarc Zyngier 	bool has_sre;
1604963fcd40SMarc Zyngier 
160592406f0cSSuzuki K Poulose 	if (!has_cpuid_feature(entry, scope))
1606963fcd40SMarc Zyngier 		return false;
1607963fcd40SMarc Zyngier 
1608963fcd40SMarc Zyngier 	has_sre = gic_enable_sre();
1609963fcd40SMarc Zyngier 	if (!has_sre)
1610963fcd40SMarc Zyngier 		pr_warn_once("%s present but disabled by higher exception level\n",
1611963fcd40SMarc Zyngier 			     entry->desc);
1612963fcd40SMarc Zyngier 
1613963fcd40SMarc Zyngier 	return has_sre;
1614963fcd40SMarc Zyngier }
1615963fcd40SMarc Zyngier 
16166ae4b6e0SShanker Donthineni static bool has_cache_idc(const struct arm64_cpu_capabilities *entry,
16178ab66cbeSSuzuki K Poulose 			  int scope)
16186ae4b6e0SShanker Donthineni {
16198ab66cbeSSuzuki K Poulose 	u64 ctr;
16208ab66cbeSSuzuki K Poulose 
16218ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
16228ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
16238ab66cbeSSuzuki K Poulose 	else
16241602df02SSuzuki K Poulose 		ctr = read_cpuid_effective_cachetype();
16258ab66cbeSSuzuki K Poulose 
16265b345e39SMark Brown 	return ctr & BIT(CTR_EL0_IDC_SHIFT);
16276ae4b6e0SShanker Donthineni }
16286ae4b6e0SShanker Donthineni 
16291602df02SSuzuki K Poulose static void cpu_emulate_effective_ctr(const struct arm64_cpu_capabilities *__unused)
16301602df02SSuzuki K Poulose {
16311602df02SSuzuki K Poulose 	/*
16321602df02SSuzuki K Poulose 	 * If the CPU exposes raw CTR_EL0.IDC = 0, while effectively
16331602df02SSuzuki K Poulose 	 * CTR_EL0.IDC = 1 (from CLIDR values), we need to trap accesses
16341602df02SSuzuki K Poulose 	 * to the CTR_EL0 on this CPU and emulate it with the real/safe
16351602df02SSuzuki K Poulose 	 * value.
16361602df02SSuzuki K Poulose 	 */
16375b345e39SMark Brown 	if (!(read_cpuid_cachetype() & BIT(CTR_EL0_IDC_SHIFT)))
16381602df02SSuzuki K Poulose 		sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0);
16391602df02SSuzuki K Poulose }
16401602df02SSuzuki K Poulose 
16416ae4b6e0SShanker Donthineni static bool has_cache_dic(const struct arm64_cpu_capabilities *entry,
16428ab66cbeSSuzuki K Poulose 			  int scope)
16436ae4b6e0SShanker Donthineni {
16448ab66cbeSSuzuki K Poulose 	u64 ctr;
16458ab66cbeSSuzuki K Poulose 
16468ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
16478ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
16488ab66cbeSSuzuki K Poulose 	else
16498ab66cbeSSuzuki K Poulose 		ctr = read_cpuid_cachetype();
16508ab66cbeSSuzuki K Poulose 
16515b345e39SMark Brown 	return ctr & BIT(CTR_EL0_DIC_SHIFT);
16526ae4b6e0SShanker Donthineni }
16536ae4b6e0SShanker Donthineni 
16545ffdfaedSVladimir Murzin static bool __maybe_unused
16555ffdfaedSVladimir Murzin has_useable_cnp(const struct arm64_cpu_capabilities *entry, int scope)
16565ffdfaedSVladimir Murzin {
16575ffdfaedSVladimir Murzin 	/*
16585ffdfaedSVladimir Murzin 	 * Kdump isn't guaranteed to power-off all secondary CPUs, CNP
16595ffdfaedSVladimir Murzin 	 * may share TLB entries with a CPU stuck in the crashed
16605ffdfaedSVladimir Murzin 	 * kernel.
16615ffdfaedSVladimir Murzin 	 */
16625ffdfaedSVladimir Murzin 	if (is_kdump_kernel())
166320109a85SRich Wiley 		return false;
166420109a85SRich Wiley 
16650d48058eSMark Rutland 	if (cpus_have_cap(ARM64_WORKAROUND_NVIDIA_CARMEL_CNP))
16665ffdfaedSVladimir Murzin 		return false;
16675ffdfaedSVladimir Murzin 
16685ffdfaedSVladimir Murzin 	return has_cpuid_feature(entry, scope);
16695ffdfaedSVladimir Murzin }
16705ffdfaedSVladimir Murzin 
167109e3c22aSMark Brown /*
167209e3c22aSMark Brown  * This check is triggered during the early boot before the cpufeature
167309e3c22aSMark Brown  * is initialised. Checking the status on the local CPU allows the boot
167409e3c22aSMark Brown  * CPU to detect the need for non-global mappings and thus avoiding a
167509e3c22aSMark Brown  * pagetable re-write after all the CPUs are booted. This check will be
167609e3c22aSMark Brown  * anyway run on individual CPUs, allowing us to get the consistent
167709e3c22aSMark Brown  * state once the SMP CPUs are up and thus make the switch to non-global
167809e3c22aSMark Brown  * mappings if required.
167909e3c22aSMark Brown  */
168009e3c22aSMark Brown bool kaslr_requires_kpti(void)
168109e3c22aSMark Brown {
168209e3c22aSMark Brown 	if (!IS_ENABLED(CONFIG_RANDOMIZE_BASE))
168309e3c22aSMark Brown 		return false;
168409e3c22aSMark Brown 
168509e3c22aSMark Brown 	/*
168609e3c22aSMark Brown 	 * E0PD does a similar job to KPTI so can be used instead
168709e3c22aSMark Brown 	 * where available.
168809e3c22aSMark Brown 	 */
168909e3c22aSMark Brown 	if (IS_ENABLED(CONFIG_ARM64_E0PD)) {
1690a569f5f3SWill Deacon 		u64 mmfr2 = read_sysreg_s(SYS_ID_AA64MMFR2_EL1);
1691a569f5f3SWill Deacon 		if (cpuid_feature_extract_unsigned_field(mmfr2,
1692a957c6beSMark Brown 						ID_AA64MMFR2_EL1_E0PD_SHIFT))
169309e3c22aSMark Brown 			return false;
169409e3c22aSMark Brown 	}
169509e3c22aSMark Brown 
169609e3c22aSMark Brown 	/*
169709e3c22aSMark Brown 	 * Systems affected by Cavium erratum 24756 are incompatible
169809e3c22aSMark Brown 	 * with KPTI.
169909e3c22aSMark Brown 	 */
1700ebac96edSWill Deacon 	if (IS_ENABLED(CONFIG_CAVIUM_ERRATUM_27456)) {
170109e3c22aSMark Brown 		extern const struct midr_range cavium_erratum_27456_cpus[];
170209e3c22aSMark Brown 
1703ebac96edSWill Deacon 		if (is_midr_in_range_list(read_cpuid_id(),
1704ebac96edSWill Deacon 					  cavium_erratum_27456_cpus))
170509e3c22aSMark Brown 			return false;
1706ebac96edSWill Deacon 	}
170709e3c22aSMark Brown 
1708010338d7SArd Biesheuvel 	return kaslr_enabled();
170909e3c22aSMark Brown }
171009e3c22aSMark Brown 
17111b3ccf4bSJeremy Linton static bool __meltdown_safe = true;
1712ea1e3de8SWill Deacon static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
1713ea1e3de8SWill Deacon 
1714ea1e3de8SWill Deacon static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
1715d3aec8a2SSuzuki K Poulose 				int scope)
1716ea1e3de8SWill Deacon {
1717be5b2998SSuzuki K Poulose 	/* List of CPUs that are not vulnerable and don't need KPTI */
1718be5b2998SSuzuki K Poulose 	static const struct midr_range kpti_safe_list[] = {
1719be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
1720be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
172131d868c4SFlorian Fainelli 		MIDR_ALL_VERSIONS(MIDR_BRAHMA_B53),
17222a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A35),
17232a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A53),
17242a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
17252a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
17262a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
17272a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
17280ecc471aSHanjun Guo 		MIDR_ALL_VERSIONS(MIDR_HISI_TSV110),
1729918e1946SRich Wiley 		MIDR_ALL_VERSIONS(MIDR_NVIDIA_CARMEL),
1730e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_GOLD),
1731e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_SILVER),
1732f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_3XX_SILVER),
1733f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_4XX_SILVER),
173471c751f2SMark Rutland 		{ /* sentinel */ }
1735be5b2998SSuzuki K Poulose 	};
1736a111b7c0SJosh Poimboeuf 	char const *str = "kpti command line option";
17371b3ccf4bSJeremy Linton 	bool meltdown_safe;
17381b3ccf4bSJeremy Linton 
17391b3ccf4bSJeremy Linton 	meltdown_safe = is_midr_in_range_list(read_cpuid_id(), kpti_safe_list);
17401b3ccf4bSJeremy Linton 
17411b3ccf4bSJeremy Linton 	/* Defer to CPU feature registers */
17421b3ccf4bSJeremy Linton 	if (has_cpuid_feature(entry, scope))
17431b3ccf4bSJeremy Linton 		meltdown_safe = true;
17441b3ccf4bSJeremy Linton 
17451b3ccf4bSJeremy Linton 	if (!meltdown_safe)
17461b3ccf4bSJeremy Linton 		__meltdown_safe = false;
1747179a56f6SWill Deacon 
17486dc52b15SMarc Zyngier 	/*
17496dc52b15SMarc Zyngier 	 * For reasons that aren't entirely clear, enabling KPTI on Cavium
17506dc52b15SMarc Zyngier 	 * ThunderX leads to apparent I-cache corruption of kernel text, which
175122b70e6fSdann frazier 	 * ends as well as you might imagine. Don't even try. We cannot rely
175222b70e6fSdann frazier 	 * on the cpus_have_*cap() helpers here to detect the CPU erratum
175322b70e6fSdann frazier 	 * because cpucap detection order may change. However, since we know
175422b70e6fSdann frazier 	 * affected CPUs are always in a homogeneous configuration, it is
175522b70e6fSdann frazier 	 * safe to rely on this_cpu_has_cap() here.
17566dc52b15SMarc Zyngier 	 */
175722b70e6fSdann frazier 	if (this_cpu_has_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
17586dc52b15SMarc Zyngier 		str = "ARM64_WORKAROUND_CAVIUM_27456";
17596dc52b15SMarc Zyngier 		__kpti_forced = -1;
17606dc52b15SMarc Zyngier 	}
17616dc52b15SMarc Zyngier 
17621b3ccf4bSJeremy Linton 	/* Useful for KASLR robustness */
1763c2d92353SMark Brown 	if (kaslr_requires_kpti()) {
17641b3ccf4bSJeremy Linton 		if (!__kpti_forced) {
17651b3ccf4bSJeremy Linton 			str = "KASLR";
17661b3ccf4bSJeremy Linton 			__kpti_forced = 1;
17671b3ccf4bSJeremy Linton 		}
17681b3ccf4bSJeremy Linton 	}
17691b3ccf4bSJeremy Linton 
1770a111b7c0SJosh Poimboeuf 	if (cpu_mitigations_off() && !__kpti_forced) {
1771a111b7c0SJosh Poimboeuf 		str = "mitigations=off";
1772a111b7c0SJosh Poimboeuf 		__kpti_forced = -1;
1773a111b7c0SJosh Poimboeuf 	}
1774a111b7c0SJosh Poimboeuf 
17751b3ccf4bSJeremy Linton 	if (!IS_ENABLED(CONFIG_UNMAP_KERNEL_AT_EL0)) {
17761b3ccf4bSJeremy Linton 		pr_info_once("kernel page table isolation disabled by kernel configuration\n");
17771b3ccf4bSJeremy Linton 		return false;
17781b3ccf4bSJeremy Linton 	}
17791b3ccf4bSJeremy Linton 
17806dc52b15SMarc Zyngier 	/* Forced? */
1781ea1e3de8SWill Deacon 	if (__kpti_forced) {
17826dc52b15SMarc Zyngier 		pr_info_once("kernel page table isolation forced %s by %s\n",
17836dc52b15SMarc Zyngier 			     __kpti_forced > 0 ? "ON" : "OFF", str);
1784ea1e3de8SWill Deacon 		return __kpti_forced > 0;
1785ea1e3de8SWill Deacon 	}
1786ea1e3de8SWill Deacon 
17871b3ccf4bSJeremy Linton 	return !meltdown_safe;
1788ea1e3de8SWill Deacon }
1789ea1e3de8SWill Deacon 
1790b1366d21SRyan Roberts #if defined(ID_AA64MMFR0_EL1_TGRAN_LPA2) && defined(ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_LPA2)
1791b1366d21SRyan Roberts static bool has_lpa2_at_stage1(u64 mmfr0)
1792b1366d21SRyan Roberts {
1793b1366d21SRyan Roberts 	unsigned int tgran;
1794b1366d21SRyan Roberts 
1795b1366d21SRyan Roberts 	tgran = cpuid_feature_extract_unsigned_field(mmfr0,
1796b1366d21SRyan Roberts 					ID_AA64MMFR0_EL1_TGRAN_SHIFT);
1797b1366d21SRyan Roberts 	return tgran == ID_AA64MMFR0_EL1_TGRAN_LPA2;
1798b1366d21SRyan Roberts }
1799b1366d21SRyan Roberts 
1800b1366d21SRyan Roberts static bool has_lpa2_at_stage2(u64 mmfr0)
1801b1366d21SRyan Roberts {
1802b1366d21SRyan Roberts 	unsigned int tgran;
1803b1366d21SRyan Roberts 
1804b1366d21SRyan Roberts 	tgran = cpuid_feature_extract_unsigned_field(mmfr0,
1805b1366d21SRyan Roberts 					ID_AA64MMFR0_EL1_TGRAN_2_SHIFT);
1806b1366d21SRyan Roberts 	return tgran == ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_LPA2;
1807b1366d21SRyan Roberts }
1808b1366d21SRyan Roberts 
1809b1366d21SRyan Roberts static bool has_lpa2(const struct arm64_cpu_capabilities *entry, int scope)
1810b1366d21SRyan Roberts {
1811b1366d21SRyan Roberts 	u64 mmfr0;
1812b1366d21SRyan Roberts 
1813b1366d21SRyan Roberts 	mmfr0 = read_sanitised_ftr_reg(SYS_ID_AA64MMFR0_EL1);
1814b1366d21SRyan Roberts 	return has_lpa2_at_stage1(mmfr0) && has_lpa2_at_stage2(mmfr0);
1815b1366d21SRyan Roberts }
1816b1366d21SRyan Roberts #else
1817b1366d21SRyan Roberts static bool has_lpa2(const struct arm64_cpu_capabilities *entry, int scope)
1818b1366d21SRyan Roberts {
1819b1366d21SRyan Roberts 	return false;
1820b1366d21SRyan Roberts }
1821b1366d21SRyan Roberts #endif
1822b1366d21SRyan Roberts 
18231b3ccf4bSJeremy Linton #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
182447546a19SArd Biesheuvel #define KPTI_NG_TEMP_VA		(-(1UL << PMD_SHIFT))
182547546a19SArd Biesheuvel 
182647546a19SArd Biesheuvel extern
182747546a19SArd Biesheuvel void create_kpti_ng_temp_pgd(pgd_t *pgdir, phys_addr_t phys, unsigned long virt,
182847546a19SArd Biesheuvel 			     phys_addr_t size, pgprot_t prot,
182947546a19SArd Biesheuvel 			     phys_addr_t (*pgtable_alloc)(int), int flags);
183047546a19SArd Biesheuvel 
183142c5a3b0SMark Rutland static phys_addr_t __initdata kpti_ng_temp_alloc;
183247546a19SArd Biesheuvel 
183342c5a3b0SMark Rutland static phys_addr_t __init kpti_ng_pgd_alloc(int shift)
183447546a19SArd Biesheuvel {
183547546a19SArd Biesheuvel 	kpti_ng_temp_alloc -= PAGE_SIZE;
183647546a19SArd Biesheuvel 	return kpti_ng_temp_alloc;
183747546a19SArd Biesheuvel }
183847546a19SArd Biesheuvel 
183942c5a3b0SMark Rutland static int __init __kpti_install_ng_mappings(void *__unused)
1840f992b4dfSWill Deacon {
184147546a19SArd Biesheuvel 	typedef void (kpti_remap_fn)(int, int, phys_addr_t, unsigned long);
1842f992b4dfSWill Deacon 	extern kpti_remap_fn idmap_kpti_install_ng_mappings;
1843f992b4dfSWill Deacon 	kpti_remap_fn *remap_fn;
1844f992b4dfSWill Deacon 
1845f992b4dfSWill Deacon 	int cpu = smp_processor_id();
184647546a19SArd Biesheuvel 	int levels = CONFIG_PGTABLE_LEVELS;
184747546a19SArd Biesheuvel 	int order = order_base_2(levels);
184847546a19SArd Biesheuvel 	u64 kpti_ng_temp_pgd_pa = 0;
184947546a19SArd Biesheuvel 	pgd_t *kpti_ng_temp_pgd;
185047546a19SArd Biesheuvel 	u64 alloc = 0;
1851f992b4dfSWill Deacon 
1852607289a7SSami Tolvanen 	remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
1853f992b4dfSWill Deacon 
185447546a19SArd Biesheuvel 	if (!cpu) {
185547546a19SArd Biesheuvel 		alloc = __get_free_pages(GFP_ATOMIC | __GFP_ZERO, order);
185647546a19SArd Biesheuvel 		kpti_ng_temp_pgd = (pgd_t *)(alloc + (levels - 1) * PAGE_SIZE);
185747546a19SArd Biesheuvel 		kpti_ng_temp_alloc = kpti_ng_temp_pgd_pa = __pa(kpti_ng_temp_pgd);
185847546a19SArd Biesheuvel 
185947546a19SArd Biesheuvel 		//
186047546a19SArd Biesheuvel 		// Create a minimal page table hierarchy that permits us to map
186147546a19SArd Biesheuvel 		// the swapper page tables temporarily as we traverse them.
186247546a19SArd Biesheuvel 		//
186347546a19SArd Biesheuvel 		// The physical pages are laid out as follows:
186447546a19SArd Biesheuvel 		//
186547546a19SArd Biesheuvel 		// +--------+-/-------+-/------ +-\\--------+
186647546a19SArd Biesheuvel 		// :  PTE[] : | PMD[] : | PUD[] : || PGD[]  :
186747546a19SArd Biesheuvel 		// +--------+-\-------+-\------ +-//--------+
186847546a19SArd Biesheuvel 		//      ^
186947546a19SArd Biesheuvel 		// The first page is mapped into this hierarchy at a PMD_SHIFT
187047546a19SArd Biesheuvel 		// aligned virtual address, so that we can manipulate the PTE
187147546a19SArd Biesheuvel 		// level entries while the mapping is active. The first entry
187247546a19SArd Biesheuvel 		// covers the PTE[] page itself, the remaining entries are free
187347546a19SArd Biesheuvel 		// to be used as a ad-hoc fixmap.
187447546a19SArd Biesheuvel 		//
187547546a19SArd Biesheuvel 		create_kpti_ng_temp_pgd(kpti_ng_temp_pgd, __pa(alloc),
187647546a19SArd Biesheuvel 					KPTI_NG_TEMP_VA, PAGE_SIZE, PAGE_KERNEL,
187747546a19SArd Biesheuvel 					kpti_ng_pgd_alloc, 0);
187847546a19SArd Biesheuvel 	}
187947546a19SArd Biesheuvel 
1880f992b4dfSWill Deacon 	cpu_install_idmap();
188147546a19SArd Biesheuvel 	remap_fn(cpu, num_online_cpus(), kpti_ng_temp_pgd_pa, KPTI_NG_TEMP_VA);
1882f992b4dfSWill Deacon 	cpu_uninstall_idmap();
1883f992b4dfSWill Deacon 
188447546a19SArd Biesheuvel 	if (!cpu) {
188547546a19SArd Biesheuvel 		free_pages(alloc, order);
188609e3c22aSMark Brown 		arm64_use_ng_mappings = true;
1887f992b4dfSWill Deacon 	}
188842c5a3b0SMark Rutland 
188942c5a3b0SMark Rutland 	return 0;
189047546a19SArd Biesheuvel }
189142c5a3b0SMark Rutland 
189242c5a3b0SMark Rutland static void __init kpti_install_ng_mappings(void)
189342c5a3b0SMark Rutland {
1894f5259997SArd Biesheuvel 	/* Check whether KPTI is going to be used */
1895db32cf8eSWill Deacon 	if (!arm64_kernel_unmapped_at_el0())
1896f5259997SArd Biesheuvel 		return;
1897f5259997SArd Biesheuvel 
189842c5a3b0SMark Rutland 	/*
189942c5a3b0SMark Rutland 	 * We don't need to rewrite the page-tables if either we've done
190042c5a3b0SMark Rutland 	 * it already or we have KASLR enabled and therefore have not
190142c5a3b0SMark Rutland 	 * created any global mappings at all.
190242c5a3b0SMark Rutland 	 */
190342c5a3b0SMark Rutland 	if (arm64_use_ng_mappings)
190442c5a3b0SMark Rutland 		return;
190542c5a3b0SMark Rutland 
190642c5a3b0SMark Rutland 	stop_machine(__kpti_install_ng_mappings, NULL, cpu_online_mask);
190742c5a3b0SMark Rutland }
190842c5a3b0SMark Rutland 
19091b3ccf4bSJeremy Linton #else
191042c5a3b0SMark Rutland static inline void kpti_install_ng_mappings(void)
19111b3ccf4bSJeremy Linton {
19121b3ccf4bSJeremy Linton }
19131b3ccf4bSJeremy Linton #endif	/* CONFIG_UNMAP_KERNEL_AT_EL0 */
1914f992b4dfSWill Deacon 
191542c5a3b0SMark Rutland static void cpu_enable_kpti(struct arm64_cpu_capabilities const *cap)
191642c5a3b0SMark Rutland {
191742c5a3b0SMark Rutland 	if (__this_cpu_read(this_cpu_vector) == vectors) {
191842c5a3b0SMark Rutland 		const char *v = arm64_get_bp_hardening_vector(EL1_VECTOR_KPTI);
191942c5a3b0SMark Rutland 
192042c5a3b0SMark Rutland 		__this_cpu_write(this_cpu_vector, v);
192142c5a3b0SMark Rutland 	}
192242c5a3b0SMark Rutland 
192342c5a3b0SMark Rutland }
192442c5a3b0SMark Rutland 
1925ea1e3de8SWill Deacon static int __init parse_kpti(char *str)
1926ea1e3de8SWill Deacon {
1927ea1e3de8SWill Deacon 	bool enabled;
19281a920c92SChristophe JAILLET 	int ret = kstrtobool(str, &enabled);
1929ea1e3de8SWill Deacon 
1930ea1e3de8SWill Deacon 	if (ret)
1931ea1e3de8SWill Deacon 		return ret;
1932ea1e3de8SWill Deacon 
1933ea1e3de8SWill Deacon 	__kpti_forced = enabled ? 1 : -1;
1934ea1e3de8SWill Deacon 	return 0;
1935ea1e3de8SWill Deacon }
1936b5b7dd64SWill Deacon early_param("kpti", parse_kpti);
1937ea1e3de8SWill Deacon 
193805abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
193904d402a4SJeremy Linton static struct cpumask dbm_cpus __read_mostly;
194004d402a4SJeremy Linton 
194105abb595SSuzuki K Poulose static inline void __cpu_enable_hw_dbm(void)
194205abb595SSuzuki K Poulose {
194305abb595SSuzuki K Poulose 	u64 tcr = read_sysreg(tcr_el1) | TCR_HD;
194405abb595SSuzuki K Poulose 
194505abb595SSuzuki K Poulose 	write_sysreg(tcr, tcr_el1);
194605abb595SSuzuki K Poulose 	isb();
194780d6b466SWill Deacon 	local_flush_tlb_all();
194805abb595SSuzuki K Poulose }
194905abb595SSuzuki K Poulose 
1950ece1397cSSuzuki K Poulose static bool cpu_has_broken_dbm(void)
1951ece1397cSSuzuki K Poulose {
1952ece1397cSSuzuki K Poulose 	/* List of CPUs which have broken DBM support. */
1953ece1397cSSuzuki K Poulose 	static const struct midr_range cpus[] = {
1954ece1397cSSuzuki K Poulose #ifdef CONFIG_ARM64_ERRATUM_1024718
1955c0b15c25SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
19569b23d95cSSai Prakash Ranjan 		/* Kryo4xx Silver (rdpe => r1p0) */
19579b23d95cSSai Prakash Ranjan 		MIDR_REV(MIDR_QCOM_KRYO_4XX_SILVER, 0xd, 0xe),
1958ece1397cSSuzuki K Poulose #endif
1959297ae1ebSJames Morse #ifdef CONFIG_ARM64_ERRATUM_2051678
1960297ae1ebSJames Morse 		MIDR_REV_RANGE(MIDR_CORTEX_A510, 0, 0, 2),
1961297ae1ebSJames Morse #endif
1962ece1397cSSuzuki K Poulose 		{},
1963ece1397cSSuzuki K Poulose 	};
1964ece1397cSSuzuki K Poulose 
1965ece1397cSSuzuki K Poulose 	return is_midr_in_range_list(read_cpuid_id(), cpus);
1966ece1397cSSuzuki K Poulose }
1967ece1397cSSuzuki K Poulose 
196805abb595SSuzuki K Poulose static bool cpu_can_use_dbm(const struct arm64_cpu_capabilities *cap)
196905abb595SSuzuki K Poulose {
1970ece1397cSSuzuki K Poulose 	return has_cpuid_feature(cap, SCOPE_LOCAL_CPU) &&
1971ece1397cSSuzuki K Poulose 	       !cpu_has_broken_dbm();
197205abb595SSuzuki K Poulose }
197305abb595SSuzuki K Poulose 
197405abb595SSuzuki K Poulose static void cpu_enable_hw_dbm(struct arm64_cpu_capabilities const *cap)
197505abb595SSuzuki K Poulose {
197604d402a4SJeremy Linton 	if (cpu_can_use_dbm(cap)) {
197705abb595SSuzuki K Poulose 		__cpu_enable_hw_dbm();
197804d402a4SJeremy Linton 		cpumask_set_cpu(smp_processor_id(), &dbm_cpus);
197904d402a4SJeremy Linton 	}
198005abb595SSuzuki K Poulose }
198105abb595SSuzuki K Poulose 
198205abb595SSuzuki K Poulose static bool has_hw_dbm(const struct arm64_cpu_capabilities *cap,
198305abb595SSuzuki K Poulose 		       int __unused)
198405abb595SSuzuki K Poulose {
198505abb595SSuzuki K Poulose 	/*
198605abb595SSuzuki K Poulose 	 * DBM is a non-conflicting feature. i.e, the kernel can safely
198705abb595SSuzuki K Poulose 	 * run a mix of CPUs with and without the feature. So, we
198805abb595SSuzuki K Poulose 	 * unconditionally enable the capability to allow any late CPU
198905abb595SSuzuki K Poulose 	 * to use the feature. We only enable the control bits on the
199004d402a4SJeremy Linton 	 * CPU, if it is supported.
199105abb595SSuzuki K Poulose 	 */
199205abb595SSuzuki K Poulose 
199305abb595SSuzuki K Poulose 	return true;
199405abb595SSuzuki K Poulose }
199505abb595SSuzuki K Poulose 
199605abb595SSuzuki K Poulose #endif
199705abb595SSuzuki K Poulose 
19982c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
19992c9d45b4SIonela Voinescu 
20002c9d45b4SIonela Voinescu /*
20012c9d45b4SIonela Voinescu  * The "amu_cpus" cpumask only signals that the CPU implementation for the
20022c9d45b4SIonela Voinescu  * flagged CPUs supports the Activity Monitors Unit (AMU) but does not provide
20032c9d45b4SIonela Voinescu  * information regarding all the events that it supports. When a CPU bit is
20042c9d45b4SIonela Voinescu  * set in the cpumask, the user of this feature can only rely on the presence
20052c9d45b4SIonela Voinescu  * of the 4 fixed counters for that CPU. But this does not guarantee that the
20062c9d45b4SIonela Voinescu  * counters are enabled or access to these counters is enabled by code
20072c9d45b4SIonela Voinescu  * executed at higher exception levels (firmware).
20082c9d45b4SIonela Voinescu  */
20092c9d45b4SIonela Voinescu static struct cpumask amu_cpus __read_mostly;
20102c9d45b4SIonela Voinescu 
20112c9d45b4SIonela Voinescu bool cpu_has_amu_feat(int cpu)
20122c9d45b4SIonela Voinescu {
20132c9d45b4SIonela Voinescu 	return cpumask_test_cpu(cpu, &amu_cpus);
20142c9d45b4SIonela Voinescu }
20152c9d45b4SIonela Voinescu 
201668c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
201768c5debcSIonela Voinescu {
201868c5debcSIonela Voinescu 	return cpumask_any(&amu_cpus);
201968c5debcSIonela Voinescu }
2020cd0ed03aSIonela Voinescu 
20212c9d45b4SIonela Voinescu static void cpu_amu_enable(struct arm64_cpu_capabilities const *cap)
20222c9d45b4SIonela Voinescu {
20232c9d45b4SIonela Voinescu 	if (has_cpuid_feature(cap, SCOPE_LOCAL_CPU)) {
20242c9d45b4SIonela Voinescu 		cpumask_set_cpu(smp_processor_id(), &amu_cpus);
2025e89d120cSIonela Voinescu 
2026e89d120cSIonela Voinescu 		/* 0 reference values signal broken/disabled counters */
2027e89d120cSIonela Voinescu 		if (!this_cpu_has_cap(ARM64_WORKAROUND_2457168))
20284b9cf23cSIonela Voinescu 			update_freq_counters_refs();
20292c9d45b4SIonela Voinescu 	}
20302c9d45b4SIonela Voinescu }
20312c9d45b4SIonela Voinescu 
20322c9d45b4SIonela Voinescu static bool has_amu(const struct arm64_cpu_capabilities *cap,
20332c9d45b4SIonela Voinescu 		    int __unused)
20342c9d45b4SIonela Voinescu {
20352c9d45b4SIonela Voinescu 	/*
20362c9d45b4SIonela Voinescu 	 * The AMU extension is a non-conflicting feature: the kernel can
20372c9d45b4SIonela Voinescu 	 * safely run a mix of CPUs with and without support for the
20382c9d45b4SIonela Voinescu 	 * activity monitors extension. Therefore, unconditionally enable
20392c9d45b4SIonela Voinescu 	 * the capability to allow any late CPU to use the feature.
20402c9d45b4SIonela Voinescu 	 *
20412c9d45b4SIonela Voinescu 	 * With this feature unconditionally enabled, the cpu_enable
20422c9d45b4SIonela Voinescu 	 * function will be called for all CPUs that match the criteria,
20432c9d45b4SIonela Voinescu 	 * including secondary and hotplugged, marking this feature as
20442c9d45b4SIonela Voinescu 	 * present on that respective CPU. The enable function will also
20452c9d45b4SIonela Voinescu 	 * print a detection message.
20462c9d45b4SIonela Voinescu 	 */
20472c9d45b4SIonela Voinescu 
20482c9d45b4SIonela Voinescu 	return true;
20492c9d45b4SIonela Voinescu }
205068c5debcSIonela Voinescu #else
205168c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
205268c5debcSIonela Voinescu {
205368c5debcSIonela Voinescu 	return nr_cpu_ids;
205468c5debcSIonela Voinescu }
20552c9d45b4SIonela Voinescu #endif
20562c9d45b4SIonela Voinescu 
205712eb3691SWill Deacon static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
205812eb3691SWill Deacon {
205912eb3691SWill Deacon 	return is_kernel_in_hyp_mode();
206012eb3691SWill Deacon }
206112eb3691SWill Deacon 
2062c0cda3b8SDave Martin static void cpu_copy_el2regs(const struct arm64_cpu_capabilities *__unused)
20636d99b689SJames Morse {
20646d99b689SJames Morse 	/*
20656d99b689SJames Morse 	 * Copy register values that aren't redirected by hardware.
20666d99b689SJames Morse 	 *
20676d99b689SJames Morse 	 * Before code patching, we only set tpidr_el1, all CPUs need to copy
20686d99b689SJames Morse 	 * this value to tpidr_el2 before we patch the code. Once we've done
20696d99b689SJames Morse 	 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
20706d99b689SJames Morse 	 * do anything here.
20716d99b689SJames Morse 	 */
2072e9ab7a2eSJulien Thierry 	if (!alternative_is_applied(ARM64_HAS_VIRT_HOST_EXTN))
20736d99b689SJames Morse 		write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
20746d99b689SJames Morse }
20756d99b689SJames Morse 
2076675cabc8SJintack Lim static bool has_nested_virt_support(const struct arm64_cpu_capabilities *cap,
2077675cabc8SJintack Lim 				    int scope)
2078675cabc8SJintack Lim {
2079675cabc8SJintack Lim 	if (kvm_get_mode() != KVM_MODE_NV)
2080675cabc8SJintack Lim 		return false;
2081675cabc8SJintack Lim 
2082675cabc8SJintack Lim 	if (!has_cpuid_feature(cap, scope)) {
2083675cabc8SJintack Lim 		pr_warn("unavailable: %s\n", cap->desc);
2084675cabc8SJintack Lim 		return false;
2085675cabc8SJintack Lim 	}
2086675cabc8SJintack Lim 
2087675cabc8SJintack Lim 	return true;
2088675cabc8SJintack Lim }
2089675cabc8SJintack Lim 
2090e2d6c906SMarc Zyngier static bool hvhe_possible(const struct arm64_cpu_capabilities *entry,
2091e2d6c906SMarc Zyngier 			  int __unused)
2092e2d6c906SMarc Zyngier {
2093e2d6c906SMarc Zyngier 	u64 val;
2094e2d6c906SMarc Zyngier 
2095e2d6c906SMarc Zyngier 	val = read_sysreg(id_aa64mmfr1_el1);
2096e2d6c906SMarc Zyngier 	if (!cpuid_feature_extract_unsigned_field(val, ID_AA64MMFR1_EL1_VH_SHIFT))
2097e2d6c906SMarc Zyngier 		return false;
2098e2d6c906SMarc Zyngier 
2099e2d6c906SMarc Zyngier 	val = arm64_sw_feature_override.val & arm64_sw_feature_override.mask;
2100e2d6c906SMarc Zyngier 	return cpuid_feature_extract_unsigned_field(val, ARM64_SW_FEATURE_OVERRIDE_HVHE);
2101e2d6c906SMarc Zyngier }
2102e2d6c906SMarc Zyngier 
2103b8925ee2SWill Deacon #ifdef CONFIG_ARM64_PAN
2104b8925ee2SWill Deacon static void cpu_enable_pan(const struct arm64_cpu_capabilities *__unused)
2105b8925ee2SWill Deacon {
2106b8925ee2SWill Deacon 	/*
2107b8925ee2SWill Deacon 	 * We modify PSTATE. This won't work from irq context as the PSTATE
2108b8925ee2SWill Deacon 	 * is discarded once we return from the exception.
2109b8925ee2SWill Deacon 	 */
2110b8925ee2SWill Deacon 	WARN_ON_ONCE(in_interrupt());
2111b8925ee2SWill Deacon 
2112b8925ee2SWill Deacon 	sysreg_clear_set(sctlr_el1, SCTLR_EL1_SPAN, 0);
2113515d5c8aSMark Rutland 	set_pstate_pan(1);
2114b8925ee2SWill Deacon }
2115b8925ee2SWill Deacon #endif /* CONFIG_ARM64_PAN */
2116b8925ee2SWill Deacon 
2117b8925ee2SWill Deacon #ifdef CONFIG_ARM64_RAS_EXTN
2118b8925ee2SWill Deacon static void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused)
2119b8925ee2SWill Deacon {
2120b8925ee2SWill Deacon 	/* Firmware may have left a deferred SError in this register. */
2121b8925ee2SWill Deacon 	write_sysreg_s(0, SYS_DISR_EL1);
2122b8925ee2SWill Deacon }
2123b8925ee2SWill Deacon #endif /* CONFIG_ARM64_RAS_EXTN */
2124b8925ee2SWill Deacon 
21256984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
2126ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_cpucap(const struct arm64_cpu_capabilities *entry, int scope)
212775031975SMark Rutland {
2128ba9d1d3eSAmit Daniel Kachhap 	int boot_val, sec_val;
2129ba9d1d3eSAmit Daniel Kachhap 
2130ba9d1d3eSAmit Daniel Kachhap 	/* We don't expect to be called with SCOPE_SYSTEM */
2131ba9d1d3eSAmit Daniel Kachhap 	WARN_ON(scope == SCOPE_SYSTEM);
2132ba9d1d3eSAmit Daniel Kachhap 	/*
2133ba9d1d3eSAmit Daniel Kachhap 	 * The ptr-auth feature levels are not intercompatible with lower
2134ba9d1d3eSAmit Daniel Kachhap 	 * levels. Hence we must match ptr-auth feature level of the secondary
2135ba9d1d3eSAmit Daniel Kachhap 	 * CPUs with that of the boot CPU. The level of boot cpu is fetched
2136ba9d1d3eSAmit Daniel Kachhap 	 * from the sanitised register whereas direct register read is done for
2137ba9d1d3eSAmit Daniel Kachhap 	 * the secondary CPUs.
2138ba9d1d3eSAmit Daniel Kachhap 	 * The sanitised feature state is guaranteed to match that of the
2139ba9d1d3eSAmit Daniel Kachhap 	 * boot CPU as a mismatched secondary CPU is parked before it gets
2140ba9d1d3eSAmit Daniel Kachhap 	 * a chance to update the state, with the capability.
2141ba9d1d3eSAmit Daniel Kachhap 	 */
2142ba9d1d3eSAmit Daniel Kachhap 	boot_val = cpuid_feature_extract_field(read_sanitised_ftr_reg(entry->sys_reg),
2143ba9d1d3eSAmit Daniel Kachhap 					       entry->field_pos, entry->sign);
2144ba9d1d3eSAmit Daniel Kachhap 	if (scope & SCOPE_BOOT_CPU)
2145ba9d1d3eSAmit Daniel Kachhap 		return boot_val >= entry->min_field_value;
2146ba9d1d3eSAmit Daniel Kachhap 	/* Now check for the secondary CPUs with SCOPE_LOCAL_CPU scope */
2147ba9d1d3eSAmit Daniel Kachhap 	sec_val = cpuid_feature_extract_field(__read_sysreg_by_encoding(entry->sys_reg),
2148ba9d1d3eSAmit Daniel Kachhap 					      entry->field_pos, entry->sign);
2149da844bebSVladimir Murzin 	return (sec_val >= entry->min_field_value) && (sec_val == boot_val);
2150ba9d1d3eSAmit Daniel Kachhap }
2151ba9d1d3eSAmit Daniel Kachhap 
2152ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_metacap(const struct arm64_cpu_capabilities *entry,
2153ba9d1d3eSAmit Daniel Kachhap 				     int scope)
2154ba9d1d3eSAmit Daniel Kachhap {
21551c8ae429SMark Rutland 	bool api = has_address_auth_cpucap(cpucap_ptrs[ARM64_HAS_ADDRESS_AUTH_IMP_DEF], scope);
21561c8ae429SMark Rutland 	bool apa = has_address_auth_cpucap(cpucap_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5], scope);
21571c8ae429SMark Rutland 	bool apa3 = has_address_auth_cpucap(cpucap_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3], scope);
2158be3256a0SVladimir Murzin 
2159def8c222SVladimir Murzin 	return apa || apa3 || api;
2160cfef06bdSKristina Martsenko }
2161cfef06bdSKristina Martsenko 
2162cfef06bdSKristina Martsenko static bool has_generic_auth(const struct arm64_cpu_capabilities *entry,
2163cfef06bdSKristina Martsenko 			     int __unused)
2164cfef06bdSKristina Martsenko {
2165be3256a0SVladimir Murzin 	bool gpi = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_IMP_DEF);
2166be3256a0SVladimir Murzin 	bool gpa = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5);
2167def8c222SVladimir Murzin 	bool gpa3 = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3);
2168be3256a0SVladimir Murzin 
2169def8c222SVladimir Murzin 	return gpa || gpa3 || gpi;
217075031975SMark Rutland }
21716984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
21726984eb47SMark Rutland 
21733e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
21743e6c69a0SMark Brown static void cpu_enable_e0pd(struct arm64_cpu_capabilities const *cap)
21753e6c69a0SMark Brown {
21763e6c69a0SMark Brown 	if (this_cpu_has_cap(ARM64_HAS_E0PD))
21773e6c69a0SMark Brown 		sysreg_clear_set(tcr_el1, 0, TCR_E0PD1);
21783e6c69a0SMark Brown }
21793e6c69a0SMark Brown #endif /* CONFIG_ARM64_E0PD */
21803e6c69a0SMark Brown 
2181b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2182b90d2b22SJulien Thierry static bool can_use_gic_priorities(const struct arm64_cpu_capabilities *entry,
2183b90d2b22SJulien Thierry 				   int scope)
2184b90d2b22SJulien Thierry {
21854b43f1cdSMark Rutland 	/*
21864b43f1cdSMark Rutland 	 * ARM64_HAS_GIC_CPUIF_SYSREGS has a lower index, and is a boot CPU
21874b43f1cdSMark Rutland 	 * feature, so will be detected earlier.
21884b43f1cdSMark Rutland 	 */
21894b43f1cdSMark Rutland 	BUILD_BUG_ON(ARM64_HAS_GIC_PRIO_MASKING <= ARM64_HAS_GIC_CPUIF_SYSREGS);
21904b43f1cdSMark Rutland 	if (!cpus_have_cap(ARM64_HAS_GIC_CPUIF_SYSREGS))
21914b43f1cdSMark Rutland 		return false;
21924b43f1cdSMark Rutland 
21934b43f1cdSMark Rutland 	return enable_pseudo_nmi;
2194b90d2b22SJulien Thierry }
21958bf0a804SMark Rutland 
21968bf0a804SMark Rutland static bool has_gic_prio_relaxed_sync(const struct arm64_cpu_capabilities *entry,
21978bf0a804SMark Rutland 				      int scope)
21988bf0a804SMark Rutland {
21998bf0a804SMark Rutland 	/*
22008bf0a804SMark Rutland 	 * If we're not using priority masking then we won't be poking PMR_EL1,
22018bf0a804SMark Rutland 	 * and there's no need to relax synchronization of writes to it, and
22028bf0a804SMark Rutland 	 * ICC_CTLR_EL1 might not be accessible and we must avoid reads from
22038bf0a804SMark Rutland 	 * that.
22048bf0a804SMark Rutland 	 *
22058bf0a804SMark Rutland 	 * ARM64_HAS_GIC_PRIO_MASKING has a lower index, and is a boot CPU
22068bf0a804SMark Rutland 	 * feature, so will be detected earlier.
22078bf0a804SMark Rutland 	 */
22088bf0a804SMark Rutland 	BUILD_BUG_ON(ARM64_HAS_GIC_PRIO_RELAXED_SYNC <= ARM64_HAS_GIC_PRIO_MASKING);
22098bf0a804SMark Rutland 	if (!cpus_have_cap(ARM64_HAS_GIC_PRIO_MASKING))
22108bf0a804SMark Rutland 		return false;
22118bf0a804SMark Rutland 
22128bf0a804SMark Rutland 	/*
22138bf0a804SMark Rutland 	 * When Priority Mask Hint Enable (PMHE) == 0b0, PMR is not used as a
22148bf0a804SMark Rutland 	 * hint for interrupt distribution, a DSB is not necessary when
22158bf0a804SMark Rutland 	 * unmasking IRQs via PMR, and we can relax the barrier to a NOP.
22168bf0a804SMark Rutland 	 *
22178bf0a804SMark Rutland 	 * Linux itself doesn't use 1:N distribution, so has no need to
22188bf0a804SMark Rutland 	 * set PMHE. The only reason to have it set is if EL3 requires it
22198bf0a804SMark Rutland 	 * (and we can't change it).
22208bf0a804SMark Rutland 	 */
22218bf0a804SMark Rutland 	return (gic_read_ctlr() & ICC_CTLR_EL1_PMHE_MASK) == 0;
2222b90d2b22SJulien Thierry }
2223b90d2b22SJulien Thierry #endif
2224b90d2b22SJulien Thierry 
22258ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
22268ef8f360SDave Martin static void bti_enable(const struct arm64_cpu_capabilities *__unused)
22278ef8f360SDave Martin {
22288ef8f360SDave Martin 	/*
22298ef8f360SDave Martin 	 * Use of X16/X17 for tail-calls and trampolines that jump to
22308ef8f360SDave Martin 	 * function entry points using BR is a requirement for
22318ef8f360SDave Martin 	 * marking binaries with GNU_PROPERTY_AARCH64_FEATURE_1_BTI.
22328ef8f360SDave Martin 	 * So, be strict and forbid other BRs using other registers to
22338ef8f360SDave Martin 	 * jump onto a PACIxSP instruction:
22348ef8f360SDave Martin 	 */
22358ef8f360SDave Martin 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_BT0 | SCTLR_EL1_BT1);
22368ef8f360SDave Martin 	isb();
22378ef8f360SDave Martin }
22388ef8f360SDave Martin #endif /* CONFIG_ARM64_BTI */
22398ef8f360SDave Martin 
224034bfeea4SCatalin Marinas #ifdef CONFIG_ARM64_MTE
224134bfeea4SCatalin Marinas static void cpu_enable_mte(struct arm64_cpu_capabilities const *cap)
224234bfeea4SCatalin Marinas {
22437a062ce3SYee Lee 	sysreg_clear_set(sctlr_el1, 0, SCTLR_ELx_ATA | SCTLR_EL1_ATA0);
2244973b9e37SPeter Collingbourne 
2245973b9e37SPeter Collingbourne 	mte_cpu_setup();
22467a062ce3SYee Lee 
224734bfeea4SCatalin Marinas 	/*
224834bfeea4SCatalin Marinas 	 * Clear the tags in the zero page. This needs to be done via the
224934bfeea4SCatalin Marinas 	 * linear map which has the Tagged attribute.
225034bfeea4SCatalin Marinas 	 */
2251d77e59a8SCatalin Marinas 	if (try_page_mte_tagging(ZERO_PAGE(0))) {
225234bfeea4SCatalin Marinas 		mte_clear_page_tags(lm_alias(empty_zero_page));
2253e059853dSCatalin Marinas 		set_page_mte_tagged(ZERO_PAGE(0));
2254e059853dSCatalin Marinas 	}
22552e903b91SAndrey Konovalov 
22562e903b91SAndrey Konovalov 	kasan_init_hw_tags_cpu();
225734bfeea4SCatalin Marinas }
225834bfeea4SCatalin Marinas #endif /* CONFIG_ARM64_MTE */
225934bfeea4SCatalin Marinas 
22607f632d33SMark Rutland static void user_feature_fixup(void)
22617f632d33SMark Rutland {
22627f632d33SMark Rutland 	if (cpus_have_cap(ARM64_WORKAROUND_2658417)) {
22637f632d33SMark Rutland 		struct arm64_ftr_reg *regp;
22647f632d33SMark Rutland 
22657f632d33SMark Rutland 		regp = get_arm64_ftr_reg(SYS_ID_AA64ISAR1_EL1);
22667f632d33SMark Rutland 		if (regp)
22677f632d33SMark Rutland 			regp->user_mask &= ~ID_AA64ISAR1_EL1_BF16_MASK;
22687f632d33SMark Rutland 	}
22697f632d33SMark Rutland }
22707f632d33SMark Rutland 
227144b3834bSJames Morse static void elf_hwcap_fixup(void)
227244b3834bSJames Morse {
227348b57d91SMark Rutland #ifdef CONFIG_COMPAT
227448b57d91SMark Rutland 	if (cpus_have_cap(ARM64_WORKAROUND_1742098))
227544b3834bSJames Morse 		compat_elf_hwcap2 &= ~COMPAT_HWCAP2_AES;
227648b57d91SMark Rutland #endif /* CONFIG_COMPAT */
227744b3834bSJames Morse }
227844b3834bSJames Morse 
22793eb681fbSDavid Brazdil #ifdef CONFIG_KVM
22803eb681fbSDavid Brazdil static bool is_kvm_protected_mode(const struct arm64_cpu_capabilities *entry, int __unused)
22813eb681fbSDavid Brazdil {
2282cde5042aSWill Deacon 	return kvm_get_mode() == KVM_MODE_PROTECTED;
22833eb681fbSDavid Brazdil }
22843eb681fbSDavid Brazdil #endif /* CONFIG_KVM */
22853eb681fbSDavid Brazdil 
22863a46b352SKristina Martsenko static void cpu_trap_el0_impdef(const struct arm64_cpu_capabilities *__unused)
22873a46b352SKristina Martsenko {
22883a46b352SKristina Martsenko 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_TIDCP);
22893a46b352SKristina Martsenko }
22903a46b352SKristina Martsenko 
229101ab991fSArd Biesheuvel static void cpu_enable_dit(const struct arm64_cpu_capabilities *__unused)
229201ab991fSArd Biesheuvel {
229301ab991fSArd Biesheuvel 	set_pstate_dit(1);
229401ab991fSArd Biesheuvel }
229501ab991fSArd Biesheuvel 
2296b7564127SKristina Martsenko static void cpu_enable_mops(const struct arm64_cpu_capabilities *__unused)
2297b7564127SKristina Martsenko {
2298b7564127SKristina Martsenko 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_MSCEn);
2299b7564127SKristina Martsenko }
2300b7564127SKristina Martsenko 
23018c176e16SAmit Daniel Kachhap /* Internal helper functions to match cpu capability type */
23028c176e16SAmit Daniel Kachhap static bool
23038c176e16SAmit Daniel Kachhap cpucap_late_cpu_optional(const struct arm64_cpu_capabilities *cap)
23048c176e16SAmit Daniel Kachhap {
23058c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_OPTIONAL_FOR_LATE_CPU);
23068c176e16SAmit Daniel Kachhap }
23078c176e16SAmit Daniel Kachhap 
23088c176e16SAmit Daniel Kachhap static bool
23098c176e16SAmit Daniel Kachhap cpucap_late_cpu_permitted(const struct arm64_cpu_capabilities *cap)
23108c176e16SAmit Daniel Kachhap {
23118c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_PERMITTED_FOR_LATE_CPU);
23128c176e16SAmit Daniel Kachhap }
23138c176e16SAmit Daniel Kachhap 
2314deeaac51SKristina Martsenko static bool
2315deeaac51SKristina Martsenko cpucap_panic_on_conflict(const struct arm64_cpu_capabilities *cap)
2316deeaac51SKristina Martsenko {
2317deeaac51SKristina Martsenko 	return !!(cap->type & ARM64_CPUCAP_PANIC_ON_CONFLICT);
2318deeaac51SKristina Martsenko }
2319deeaac51SKristina Martsenko 
2320359b7064SMarc Zyngier static const struct arm64_cpu_capabilities arm64_features[] = {
232194a9e04aSMarc Zyngier 	{
23224c0bd995SMark Rutland 		.capability = ARM64_ALWAYS_BOOT,
23234c0bd995SMark Rutland 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
23244c0bd995SMark Rutland 		.matches = has_always,
23254c0bd995SMark Rutland 	},
23264c0bd995SMark Rutland 	{
23274c0bd995SMark Rutland 		.capability = ARM64_ALWAYS_SYSTEM,
23284c0bd995SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
23294c0bd995SMark Rutland 		.matches = has_always,
23304c0bd995SMark Rutland 	},
23314c0bd995SMark Rutland 	{
233294a9e04aSMarc Zyngier 		.desc = "GIC system register CPU interface",
23330e62ccb9SMark Rutland 		.capability = ARM64_HAS_GIC_CPUIF_SYSREGS,
2334c9bfdf73SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2335963fcd40SMarc Zyngier 		.matches = has_useable_gicv3_cpuif,
2336863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, GIC, IMP)
233794a9e04aSMarc Zyngier 	},
2338fdf86598SMarc Zyngier 	{
2339fdf86598SMarc Zyngier 		.desc = "Enhanced Counter Virtualization",
2340fdf86598SMarc Zyngier 		.capability = ARM64_HAS_ECV,
2341fdf86598SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2342fdf86598SMarc Zyngier 		.matches = has_cpuid_feature,
2343863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR0_EL1, ECV, IMP)
2344fdf86598SMarc Zyngier 	},
234532634994SMarc Zyngier 	{
234632634994SMarc Zyngier 		.desc = "Enhanced Counter Virtualization (CNTPOFF)",
234732634994SMarc Zyngier 		.capability = ARM64_HAS_ECV_CNTPOFF,
234832634994SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
234932634994SMarc Zyngier 		.matches = has_cpuid_feature,
2350e34f78b9SMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR0_EL1, ECV, CNTPOFF)
235132634994SMarc Zyngier 	},
2352338d4f49SJames Morse #ifdef CONFIG_ARM64_PAN
2353338d4f49SJames Morse 	{
2354338d4f49SJames Morse 		.desc = "Privileged Access Never",
2355338d4f49SJames Morse 		.capability = ARM64_HAS_PAN,
23565b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2357da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2358c0cda3b8SDave Martin 		.cpu_enable = cpu_enable_pan,
2359863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, PAN, IMP)
2360338d4f49SJames Morse 	},
2361338d4f49SJames Morse #endif /* CONFIG_ARM64_PAN */
236218107f8aSVladimir Murzin #ifdef CONFIG_ARM64_EPAN
236318107f8aSVladimir Murzin 	{
236418107f8aSVladimir Murzin 		.desc = "Enhanced Privileged Access Never",
236518107f8aSVladimir Murzin 		.capability = ARM64_HAS_EPAN,
236618107f8aSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
236718107f8aSVladimir Murzin 		.matches = has_cpuid_feature,
2368863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, PAN, PAN3)
236918107f8aSVladimir Murzin 	},
237018107f8aSVladimir Murzin #endif /* CONFIG_ARM64_EPAN */
2371395af861SCatalin Marinas #ifdef CONFIG_ARM64_LSE_ATOMICS
23722e94da13SWill Deacon 	{
23732e94da13SWill Deacon 		.desc = "LSE atomic instructions",
23742e94da13SWill Deacon 		.capability = ARM64_HAS_LSE_ATOMICS,
23755b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2376da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2377863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, ATOMIC, IMP)
23782e94da13SWill Deacon 	},
2379395af861SCatalin Marinas #endif /* CONFIG_ARM64_LSE_ATOMICS */
2380d88701beSMarc Zyngier 	{
2381d88701beSMarc Zyngier 		.desc = "Virtualization Host Extensions",
2382d88701beSMarc Zyngier 		.capability = ARM64_HAS_VIRT_HOST_EXTN,
2383830dcc9fSSuzuki K Poulose 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2384d88701beSMarc Zyngier 		.matches = runs_at_el2,
2385c0cda3b8SDave Martin 		.cpu_enable = cpu_copy_el2regs,
2386d88701beSMarc Zyngier 	},
2387042446a3SSuzuki K Poulose 	{
2388675cabc8SJintack Lim 		.desc = "Nested Virtualization Support",
2389675cabc8SJintack Lim 		.capability = ARM64_HAS_NESTED_VIRT,
2390675cabc8SJintack Lim 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2391675cabc8SJintack Lim 		.matches = has_nested_virt_support,
23922bfc654bSMarc Zyngier 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, NV, NV2)
2393675cabc8SJintack Lim 	},
2394675cabc8SJintack Lim 	{
23952122a833SWill Deacon 		.capability = ARM64_HAS_32BIT_EL0_DO_NOT_USE,
23965b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
23972122a833SWill Deacon 		.matches = has_32bit_el0,
2398863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, EL0, AARCH32)
2399042446a3SSuzuki K Poulose 	},
2400540f76d1SWill Deacon #ifdef CONFIG_KVM
2401540f76d1SWill Deacon 	{
2402540f76d1SWill Deacon 		.desc = "32-bit EL1 Support",
2403540f76d1SWill Deacon 		.capability = ARM64_HAS_32BIT_EL1,
2404540f76d1SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2405540f76d1SWill Deacon 		.matches = has_cpuid_feature,
2406863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, EL1, AARCH32)
2407540f76d1SWill Deacon 	},
24083eb681fbSDavid Brazdil 	{
24093eb681fbSDavid Brazdil 		.desc = "Protected KVM",
24103eb681fbSDavid Brazdil 		.capability = ARM64_KVM_PROTECTED_MODE,
24113eb681fbSDavid Brazdil 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24123eb681fbSDavid Brazdil 		.matches = is_kvm_protected_mode,
24133eb681fbSDavid Brazdil 	},
2414b0c756feSKristina Martsenko 	{
2415b0c756feSKristina Martsenko 		.desc = "HCRX_EL2 register",
2416b0c756feSKristina Martsenko 		.capability = ARM64_HAS_HCX,
2417b0c756feSKristina Martsenko 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2418b0c756feSKristina Martsenko 		.matches = has_cpuid_feature,
2419b0c756feSKristina Martsenko 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, HCX, IMP)
2420b0c756feSKristina Martsenko 	},
2421540f76d1SWill Deacon #endif
2422ea1e3de8SWill Deacon 	{
2423179a56f6SWill Deacon 		.desc = "Kernel page table isolation (KPTI)",
2424ea1e3de8SWill Deacon 		.capability = ARM64_UNMAP_KERNEL_AT_EL0,
2425d3aec8a2SSuzuki K Poulose 		.type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
242642c5a3b0SMark Rutland 		.cpu_enable = cpu_enable_kpti,
2427863da0bdSMark Brown 		.matches = unmap_kernel_at_el0,
2428d3aec8a2SSuzuki K Poulose 		/*
2429d3aec8a2SSuzuki K Poulose 		 * The ID feature fields below are used to indicate that
2430d3aec8a2SSuzuki K Poulose 		 * the CPU doesn't need KPTI. See unmap_kernel_at_el0 for
2431d3aec8a2SSuzuki K Poulose 		 * more details.
2432d3aec8a2SSuzuki K Poulose 		 */
2433863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, CSV3, IMP)
2434ea1e3de8SWill Deacon 	},
243582e0191aSSuzuki K Poulose 	{
243634f66c4cSMark Rutland 		.capability = ARM64_HAS_FPSIMD,
243734f66c4cSMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
243834f66c4cSMark Rutland 		.matches = has_cpuid_feature,
243934f66c4cSMark Rutland 		.cpu_enable = cpu_enable_fpsimd,
244034f66c4cSMark Rutland 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, FP, IMP)
244182e0191aSSuzuki K Poulose 	},
2442d50e071fSRobin Murphy #ifdef CONFIG_ARM64_PMEM
2443d50e071fSRobin Murphy 	{
2444d50e071fSRobin Murphy 		.desc = "Data cache clean to Point of Persistence",
2445d50e071fSRobin Murphy 		.capability = ARM64_HAS_DCPOP,
24465b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2447d50e071fSRobin Murphy 		.matches = has_cpuid_feature,
2448863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, DPB, IMP)
2449d50e071fSRobin Murphy 	},
2450b9585f53SAndrew Murray 	{
2451b9585f53SAndrew Murray 		.desc = "Data cache clean to Point of Deep Persistence",
2452b9585f53SAndrew Murray 		.capability = ARM64_HAS_DCPODP,
2453b9585f53SAndrew Murray 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2454b9585f53SAndrew Murray 		.matches = has_cpuid_feature,
2455863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, DPB, DPB2)
2456b9585f53SAndrew Murray 	},
2457d50e071fSRobin Murphy #endif
245843994d82SDave Martin #ifdef CONFIG_ARM64_SVE
245943994d82SDave Martin 	{
246043994d82SDave Martin 		.desc = "Scalable Vector Extension",
24615b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
246243994d82SDave Martin 		.capability = ARM64_SVE,
246314567ba4SMark Rutland 		.cpu_enable = cpu_enable_sve,
2464863da0bdSMark Brown 		.matches = has_cpuid_feature,
2465863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, SVE, IMP)
246643994d82SDave Martin 	},
246743994d82SDave Martin #endif /* CONFIG_ARM64_SVE */
246864c02720SXie XiuQi #ifdef CONFIG_ARM64_RAS_EXTN
246964c02720SXie XiuQi 	{
247064c02720SXie XiuQi 		.desc = "RAS Extension Support",
247164c02720SXie XiuQi 		.capability = ARM64_HAS_RAS_EXTN,
24725b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
247364c02720SXie XiuQi 		.matches = has_cpuid_feature,
2474c0cda3b8SDave Martin 		.cpu_enable = cpu_clear_disr,
2475863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, RAS, IMP)
247664c02720SXie XiuQi 	},
247764c02720SXie XiuQi #endif /* CONFIG_ARM64_RAS_EXTN */
24782c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
24792c9d45b4SIonela Voinescu 	{
248023b727dcSJeremy Linton 		.desc = "Activity Monitors Unit (AMU)",
24812c9d45b4SIonela Voinescu 		.capability = ARM64_HAS_AMU_EXTN,
24822c9d45b4SIonela Voinescu 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
24832c9d45b4SIonela Voinescu 		.matches = has_amu,
24842c9d45b4SIonela Voinescu 		.cpu_enable = cpu_amu_enable,
248523b727dcSJeremy Linton 		.cpus = &amu_cpus,
2486863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, AMU, IMP)
24872c9d45b4SIonela Voinescu 	},
24882c9d45b4SIonela Voinescu #endif /* CONFIG_ARM64_AMU_EXTN */
24896ae4b6e0SShanker Donthineni 	{
24906ae4b6e0SShanker Donthineni 		.desc = "Data cache clean to the PoU not required for I/D coherence",
24916ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_IDC,
24925b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24936ae4b6e0SShanker Donthineni 		.matches = has_cache_idc,
24941602df02SSuzuki K Poulose 		.cpu_enable = cpu_emulate_effective_ctr,
24956ae4b6e0SShanker Donthineni 	},
24966ae4b6e0SShanker Donthineni 	{
24976ae4b6e0SShanker Donthineni 		.desc = "Instruction cache invalidation not required for I/D coherence",
24986ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_DIC,
24995b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25006ae4b6e0SShanker Donthineni 		.matches = has_cache_dic,
25016ae4b6e0SShanker Donthineni 	},
2502e48d53a9SMarc Zyngier 	{
2503e48d53a9SMarc Zyngier 		.desc = "Stage-2 Force Write-Back",
2504e48d53a9SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2505e48d53a9SMarc Zyngier 		.capability = ARM64_HAS_STAGE2_FWB,
2506e48d53a9SMarc Zyngier 		.matches = has_cpuid_feature,
2507863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, FWB, IMP)
2508e48d53a9SMarc Zyngier 	},
2509552ae76fSMarc Zyngier 	{
2510552ae76fSMarc Zyngier 		.desc = "ARMv8.4 Translation Table Level",
2511552ae76fSMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2512552ae76fSMarc Zyngier 		.capability = ARM64_HAS_ARMv8_4_TTL,
2513552ae76fSMarc Zyngier 		.matches = has_cpuid_feature,
2514863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, TTL, IMP)
2515552ae76fSMarc Zyngier 	},
2516b620ba54SZhenyu Ye 	{
2517b620ba54SZhenyu Ye 		.desc = "TLB range maintenance instructions",
2518b620ba54SZhenyu Ye 		.capability = ARM64_HAS_TLB_RANGE,
2519b620ba54SZhenyu Ye 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2520b620ba54SZhenyu Ye 		.matches = has_cpuid_feature,
2521863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, TLB, RANGE)
2522b620ba54SZhenyu Ye 	},
252305abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
252405abb595SSuzuki K Poulose 	{
252504d402a4SJeremy Linton 		.desc = "Hardware dirty bit management",
252605abb595SSuzuki K Poulose 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
252705abb595SSuzuki K Poulose 		.capability = ARM64_HW_DBM,
252805abb595SSuzuki K Poulose 		.matches = has_hw_dbm,
252905abb595SSuzuki K Poulose 		.cpu_enable = cpu_enable_hw_dbm,
253004d402a4SJeremy Linton 		.cpus = &dbm_cpus,
2531863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, HAFDBS, DBM)
253205abb595SSuzuki K Poulose 	},
253305abb595SSuzuki K Poulose #endif
253486d0dd34SArd Biesheuvel 	{
253586d0dd34SArd Biesheuvel 		.desc = "CRC32 instructions",
253686d0dd34SArd Biesheuvel 		.capability = ARM64_HAS_CRC32,
253786d0dd34SArd Biesheuvel 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
253886d0dd34SArd Biesheuvel 		.matches = has_cpuid_feature,
2539863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, CRC32, IMP)
254086d0dd34SArd Biesheuvel 	},
2541d71be2b6SWill Deacon 	{
2542d71be2b6SWill Deacon 		.desc = "Speculative Store Bypassing Safe (SSBS)",
2543d71be2b6SWill Deacon 		.capability = ARM64_SSBS,
2544532d5815SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2545d71be2b6SWill Deacon 		.matches = has_cpuid_feature,
2546863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, SSBS, IMP)
2547d71be2b6SWill Deacon 	},
25485ffdfaedSVladimir Murzin #ifdef CONFIG_ARM64_CNP
25495ffdfaedSVladimir Murzin 	{
25505ffdfaedSVladimir Murzin 		.desc = "Common not Private translations",
25515ffdfaedSVladimir Murzin 		.capability = ARM64_HAS_CNP,
25525ffdfaedSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25535ffdfaedSVladimir Murzin 		.matches = has_useable_cnp,
25545ffdfaedSVladimir Murzin 		.cpu_enable = cpu_enable_cnp,
2555863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, CnP, IMP)
25565ffdfaedSVladimir Murzin 	},
25575ffdfaedSVladimir Murzin #endif
2558bd4fb6d2SWill Deacon 	{
2559bd4fb6d2SWill Deacon 		.desc = "Speculation barrier (SB)",
2560bd4fb6d2SWill Deacon 		.capability = ARM64_HAS_SB,
2561bd4fb6d2SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2562bd4fb6d2SWill Deacon 		.matches = has_cpuid_feature,
2563863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, SB, IMP)
2564bd4fb6d2SWill Deacon 	},
25656984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
25666984eb47SMark Rutland 	{
2567be3256a0SVladimir Murzin 		.desc = "Address authentication (architected QARMA5 algorithm)",
2568be3256a0SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5,
25696982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2570ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
2571863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, APA, PAuth)
25726984eb47SMark Rutland 	},
25736984eb47SMark Rutland 	{
2574def8c222SVladimir Murzin 		.desc = "Address authentication (architected QARMA3 algorithm)",
2575def8c222SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3,
2576def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2577def8c222SVladimir Murzin 		.matches = has_address_auth_cpucap,
2578863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, APA3, PAuth)
2579def8c222SVladimir Murzin 	},
2580def8c222SVladimir Murzin 	{
25816984eb47SMark Rutland 		.desc = "Address authentication (IMP DEF algorithm)",
25826984eb47SMark Rutland 		.capability = ARM64_HAS_ADDRESS_AUTH_IMP_DEF,
25836982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2584ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
2585863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, API, PAuth)
2586cfef06bdSKristina Martsenko 	},
2587cfef06bdSKristina Martsenko 	{
2588cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_ADDRESS_AUTH,
25896982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2590ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_metacap,
25916984eb47SMark Rutland 	},
25926984eb47SMark Rutland 	{
2593be3256a0SVladimir Murzin 		.desc = "Generic authentication (architected QARMA5 algorithm)",
2594be3256a0SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5,
25956984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25966984eb47SMark Rutland 		.matches = has_cpuid_feature,
2597863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, GPA, IMP)
25986984eb47SMark Rutland 	},
25996984eb47SMark Rutland 	{
2600def8c222SVladimir Murzin 		.desc = "Generic authentication (architected QARMA3 algorithm)",
2601def8c222SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3,
2602def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2603def8c222SVladimir Murzin 		.matches = has_cpuid_feature,
2604863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, GPA3, IMP)
2605def8c222SVladimir Murzin 	},
2606def8c222SVladimir Murzin 	{
26076984eb47SMark Rutland 		.desc = "Generic authentication (IMP DEF algorithm)",
26086984eb47SMark Rutland 		.capability = ARM64_HAS_GENERIC_AUTH_IMP_DEF,
26096984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26106984eb47SMark Rutland 		.matches = has_cpuid_feature,
2611863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, GPI, IMP)
26126984eb47SMark Rutland 	},
2613cfef06bdSKristina Martsenko 	{
2614cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_GENERIC_AUTH,
2615cfef06bdSKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2616cfef06bdSKristina Martsenko 		.matches = has_generic_auth,
2617cfef06bdSKristina Martsenko 	},
26186984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
2619b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2620b90d2b22SJulien Thierry 	{
2621b90d2b22SJulien Thierry 		/*
2622b90d2b22SJulien Thierry 		 * Depends on having GICv3
2623b90d2b22SJulien Thierry 		 */
2624b90d2b22SJulien Thierry 		.desc = "IRQ priority masking",
2625c888b7bdSMark Rutland 		.capability = ARM64_HAS_GIC_PRIO_MASKING,
2626b90d2b22SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2627b90d2b22SJulien Thierry 		.matches = can_use_gic_priorities,
2628b90d2b22SJulien Thierry 	},
26298bf0a804SMark Rutland 	{
26308bf0a804SMark Rutland 		/*
26318bf0a804SMark Rutland 		 * Depends on ARM64_HAS_GIC_PRIO_MASKING
26328bf0a804SMark Rutland 		 */
26338bf0a804SMark Rutland 		.capability = ARM64_HAS_GIC_PRIO_RELAXED_SYNC,
26348bf0a804SMark Rutland 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
26358bf0a804SMark Rutland 		.matches = has_gic_prio_relaxed_sync,
2636b90d2b22SJulien Thierry 	},
2637b90d2b22SJulien Thierry #endif
26383e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
26393e6c69a0SMark Brown 	{
26403e6c69a0SMark Brown 		.desc = "E0PD",
26413e6c69a0SMark Brown 		.capability = ARM64_HAS_E0PD,
26423e6c69a0SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26433e6c69a0SMark Brown 		.cpu_enable = cpu_enable_e0pd,
2644863da0bdSMark Brown 		.matches = has_cpuid_feature,
2645863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, E0PD, IMP)
26463e6c69a0SMark Brown 	},
26473e6c69a0SMark Brown #endif
26481a50ec0bSRichard Henderson 	{
26491a50ec0bSRichard Henderson 		.desc = "Random Number Generator",
26501a50ec0bSRichard Henderson 		.capability = ARM64_HAS_RNG,
26511a50ec0bSRichard Henderson 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26521a50ec0bSRichard Henderson 		.matches = has_cpuid_feature,
2653863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, RNDR, IMP)
26541a50ec0bSRichard Henderson 	},
26558ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
26568ef8f360SDave Martin 	{
26578ef8f360SDave Martin 		.desc = "Branch Target Identification",
26588ef8f360SDave Martin 		.capability = ARM64_BTI,
2659c8027285SMark Brown #ifdef CONFIG_ARM64_BTI_KERNEL
2660c8027285SMark Brown 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2661c8027285SMark Brown #else
26628ef8f360SDave Martin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2663c8027285SMark Brown #endif
26648ef8f360SDave Martin 		.matches = has_cpuid_feature,
26658ef8f360SDave Martin 		.cpu_enable = bti_enable,
2666863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, BT, IMP)
26678ef8f360SDave Martin 	},
26688ef8f360SDave Martin #endif
26693b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
26703b714d24SVincenzo Frascino 	{
26713b714d24SVincenzo Frascino 		.desc = "Memory Tagging Extension",
26723b714d24SVincenzo Frascino 		.capability = ARM64_MTE,
26733b714d24SVincenzo Frascino 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
26743b714d24SVincenzo Frascino 		.matches = has_cpuid_feature,
267534bfeea4SCatalin Marinas 		.cpu_enable = cpu_enable_mte,
2676863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, MTE, MTE2)
26773b714d24SVincenzo Frascino 	},
2678d73c162eSVincenzo Frascino 	{
2679d73c162eSVincenzo Frascino 		.desc = "Asymmetric MTE Tag Check Fault",
2680d73c162eSVincenzo Frascino 		.capability = ARM64_MTE_ASYMM,
2681d73c162eSVincenzo Frascino 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2682d73c162eSVincenzo Frascino 		.matches = has_cpuid_feature,
2683863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, MTE, MTE3)
2684d73c162eSVincenzo Frascino 	},
26853b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
2686364a5a8aSWill Deacon 	{
2687364a5a8aSWill Deacon 		.desc = "RCpc load-acquire (LDAPR)",
2688364a5a8aSWill Deacon 		.capability = ARM64_HAS_LDAPR,
2689364a5a8aSWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2690364a5a8aSWill Deacon 		.matches = has_cpuid_feature,
2691863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, LRCPC, IMP)
2692364a5a8aSWill Deacon 	},
2693b206a708SMark Brown 	{
2694b206a708SMark Brown 		.desc = "Fine Grained Traps",
2695b206a708SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2696b206a708SMark Brown 		.capability = ARM64_HAS_FGT,
2697b206a708SMark Brown 		.matches = has_cpuid_feature,
2698b206a708SMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR0_EL1, FGT, IMP)
2699b206a708SMark Brown 	},
27005e64b862SMark Brown #ifdef CONFIG_ARM64_SME
27015e64b862SMark Brown 	{
27025e64b862SMark Brown 		.desc = "Scalable Matrix Extension",
27035e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
27045e64b862SMark Brown 		.capability = ARM64_SME,
27055e64b862SMark Brown 		.matches = has_cpuid_feature,
270614567ba4SMark Rutland 		.cpu_enable = cpu_enable_sme,
2707863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, SME, IMP)
27085e64b862SMark Brown 	},
27095e64b862SMark Brown 	/* FA64 should be sorted after the base SME capability */
27105e64b862SMark Brown 	{
27115e64b862SMark Brown 		.desc = "FA64",
27125e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
27135e64b862SMark Brown 		.capability = ARM64_SME_FA64,
27145e64b862SMark Brown 		.matches = has_cpuid_feature,
271514567ba4SMark Rutland 		.cpu_enable = cpu_enable_fa64,
2716863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64SMFR0_EL1, FA64, IMP)
27175e64b862SMark Brown 	},
2718d4913eeeSMark Brown 	{
2719d4913eeeSMark Brown 		.desc = "SME2",
2720d4913eeeSMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2721d4913eeeSMark Brown 		.capability = ARM64_SME2,
2722d4913eeeSMark Brown 		.matches = has_cpuid_feature,
272314567ba4SMark Rutland 		.cpu_enable = cpu_enable_sme2,
2724863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, SME, SME2)
2725d4913eeeSMark Brown 	},
27265e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
272706e0b802SMarc Zyngier 	{
272806e0b802SMarc Zyngier 		.desc = "WFx with timeout",
272906e0b802SMarc Zyngier 		.capability = ARM64_HAS_WFXT,
273006e0b802SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
273106e0b802SMarc Zyngier 		.matches = has_cpuid_feature,
2732863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, WFxT, IMP)
273306e0b802SMarc Zyngier 	},
27343a46b352SKristina Martsenko 	{
27353a46b352SKristina Martsenko 		.desc = "Trap EL0 IMPLEMENTATION DEFINED functionality",
27363a46b352SKristina Martsenko 		.capability = ARM64_HAS_TIDCP1,
27373a46b352SKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
27383a46b352SKristina Martsenko 		.matches = has_cpuid_feature,
27393a46b352SKristina Martsenko 		.cpu_enable = cpu_trap_el0_impdef,
2740863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, TIDCP1, IMP)
27413a46b352SKristina Martsenko 	},
274201ab991fSArd Biesheuvel 	{
274301ab991fSArd Biesheuvel 		.desc = "Data independent timing control (DIT)",
274401ab991fSArd Biesheuvel 		.capability = ARM64_HAS_DIT,
274501ab991fSArd Biesheuvel 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
274601ab991fSArd Biesheuvel 		.matches = has_cpuid_feature,
274701ab991fSArd Biesheuvel 		.cpu_enable = cpu_enable_dit,
2748863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, DIT, IMP)
274901ab991fSArd Biesheuvel 	},
2750b7564127SKristina Martsenko 	{
2751b7564127SKristina Martsenko 		.desc = "Memory Copy and Memory Set instructions",
2752b7564127SKristina Martsenko 		.capability = ARM64_HAS_MOPS,
2753b7564127SKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2754b7564127SKristina Martsenko 		.matches = has_cpuid_feature,
2755b7564127SKristina Martsenko 		.cpu_enable = cpu_enable_mops,
2756b7564127SKristina Martsenko 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, MOPS, IMP)
2757b7564127SKristina Martsenko 	},
27582b760046SJoey Gouly 	{
27592b760046SJoey Gouly 		.capability = ARM64_HAS_TCR2,
27602b760046SJoey Gouly 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
27612b760046SJoey Gouly 		.matches = has_cpuid_feature,
27622b760046SJoey Gouly 		ARM64_CPUID_FIELDS(ID_AA64MMFR3_EL1, TCRX, IMP)
27632b760046SJoey Gouly 	},
2764e43454c4SJoey Gouly 	{
2765e43454c4SJoey Gouly 		.desc = "Stage-1 Permission Indirection Extension (S1PIE)",
2766e43454c4SJoey Gouly 		.capability = ARM64_HAS_S1PIE,
2767e43454c4SJoey Gouly 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2768e43454c4SJoey Gouly 		.matches = has_cpuid_feature,
2769e43454c4SJoey Gouly 		ARM64_CPUID_FIELDS(ID_AA64MMFR3_EL1, S1PIE, IMP)
2770e43454c4SJoey Gouly 	},
2771e8069f5aSLinus Torvalds 	{
2772e2d6c906SMarc Zyngier 		.desc = "VHE for hypervisor only",
2773e2d6c906SMarc Zyngier 		.capability = ARM64_KVM_HVHE,
2774e2d6c906SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2775e2d6c906SMarc Zyngier 		.matches = hvhe_possible,
2776e2d6c906SMarc Zyngier 	},
2777e1e315c4SOliver Upton 	{
2778c876c3f1SMarc Zyngier 		.desc = "Enhanced Virtualization Traps",
2779c876c3f1SMarc Zyngier 		.capability = ARM64_HAS_EVT,
2780c876c3f1SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2781c876c3f1SMarc Zyngier 		.matches = has_cpuid_feature,
2782ce33cea5SMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, EVT, IMP)
2783c876c3f1SMarc Zyngier 	},
2784b1366d21SRyan Roberts 	{
2785b1366d21SRyan Roberts 		.desc = "52-bit Virtual Addressing for KVM (LPA2)",
2786b1366d21SRyan Roberts 		.capability = ARM64_HAS_LPA2,
2787b1366d21SRyan Roberts 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2788b1366d21SRyan Roberts 		.matches = has_lpa2,
2789b1366d21SRyan Roberts 	},
2790359b7064SMarc Zyngier 	{},
2791359b7064SMarc Zyngier };
2792359b7064SMarc Zyngier 
2793bfffd469SMark Brown #define HWCAP_CPUID_MATCH(reg, field, min_value)			\
2794237405ebSJames Morse 		.matches = has_user_cpuid_feature,			\
2795876e3c8eSMark Brown 		ARM64_CPUID_FIELDS(reg, field, min_value)
27961e013d06SWill Deacon 
27971e013d06SWill Deacon #define __HWCAP_CAP(name, cap_type, cap)					\
27981e013d06SWill Deacon 		.desc = name,							\
27991e013d06SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,				\
2800143ba05dSSuzuki K Poulose 		.hwcap_type = cap_type,						\
280137b01d53SSuzuki K. Poulose 		.hwcap = cap,							\
28021e013d06SWill Deacon 
2803bfffd469SMark Brown #define HWCAP_CAP(reg, field, min_value, cap_type, cap)		\
28041e013d06SWill Deacon 	{									\
28051e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
2806bfffd469SMark Brown 		HWCAP_CPUID_MATCH(reg, field, min_value) 		\
280737b01d53SSuzuki K. Poulose 	}
280837b01d53SSuzuki K. Poulose 
28091e013d06SWill Deacon #define HWCAP_MULTI_CAP(list, cap_type, cap)					\
28101e013d06SWill Deacon 	{									\
28111e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
28121e013d06SWill Deacon 		.matches = cpucap_multi_entry_cap_matches,			\
28131e013d06SWill Deacon 		.match_list = list,						\
28141e013d06SWill Deacon 	}
28151e013d06SWill Deacon 
28167559950aSSuzuki K Poulose #define HWCAP_CAP_MATCH(match, cap_type, cap)					\
28177559950aSSuzuki K Poulose 	{									\
28187559950aSSuzuki K Poulose 		__HWCAP_CAP(#cap, cap_type, cap)				\
28197559950aSSuzuki K Poulose 		.matches = match,						\
28207559950aSSuzuki K Poulose 	}
28217559950aSSuzuki K Poulose 
28221e013d06SWill Deacon #ifdef CONFIG_ARM64_PTR_AUTH
28231e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_addr_matches[] = {
28241e013d06SWill Deacon 	{
2825eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, APA, PAuth)
28261e013d06SWill Deacon 	},
28271e013d06SWill Deacon 	{
2828eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR2_EL1, APA3, PAuth)
2829def8c222SVladimir Murzin 	},
2830def8c222SVladimir Murzin 	{
2831eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, API, PAuth)
28321e013d06SWill Deacon 	},
28331e013d06SWill Deacon 	{},
28341e013d06SWill Deacon };
28351e013d06SWill Deacon 
28361e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_gen_matches[] = {
28371e013d06SWill Deacon 	{
2838eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, GPA, IMP)
28391e013d06SWill Deacon 	},
28401e013d06SWill Deacon 	{
2841eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR2_EL1, GPA3, IMP)
2842def8c222SVladimir Murzin 	},
2843def8c222SVladimir Murzin 	{
2844eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, GPI, IMP)
28451e013d06SWill Deacon 	},
28461e013d06SWill Deacon 	{},
28471e013d06SWill Deacon };
28481e013d06SWill Deacon #endif
28491e013d06SWill Deacon 
2850f3efb675SSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
2851bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, AES, PMULL, CAP_HWCAP, KERNEL_HWCAP_PMULL),
2852bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, AES, AES, CAP_HWCAP, KERNEL_HWCAP_AES),
2853bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA1, IMP, CAP_HWCAP, KERNEL_HWCAP_SHA1),
2854bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA2, SHA256, CAP_HWCAP, KERNEL_HWCAP_SHA2),
2855bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA2, SHA512, CAP_HWCAP, KERNEL_HWCAP_SHA512),
2856bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, CRC32, IMP, CAP_HWCAP, KERNEL_HWCAP_CRC32),
2857bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, ATOMIC, IMP, CAP_HWCAP, KERNEL_HWCAP_ATOMICS),
285894d0657fSJoey Gouly 	HWCAP_CAP(ID_AA64ISAR0_EL1, ATOMIC, FEAT_LSE128, CAP_HWCAP, KERNEL_HWCAP_LSE128),
2859bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, RDM, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMDRDM),
2860bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA3, IMP, CAP_HWCAP, KERNEL_HWCAP_SHA3),
2861bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SM3, IMP, CAP_HWCAP, KERNEL_HWCAP_SM3),
2862bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SM4, IMP, CAP_HWCAP, KERNEL_HWCAP_SM4),
2863bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, DP, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMDDP),
2864bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, FHM, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMDFHM),
2865bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, TS, FLAGM, CAP_HWCAP, KERNEL_HWCAP_FLAGM),
2866bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, TS, FLAGM2, CAP_HWCAP, KERNEL_HWCAP_FLAGM2),
2867bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, RNDR, IMP, CAP_HWCAP, KERNEL_HWCAP_RNG),
2868bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, FP, IMP, CAP_HWCAP, KERNEL_HWCAP_FP),
2869bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, FP, FP16, CAP_HWCAP, KERNEL_HWCAP_FPHP),
2870bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, AdvSIMD, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMD),
2871bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, AdvSIMD, FP16, CAP_HWCAP, KERNEL_HWCAP_ASIMDHP),
2872bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, DIT, IMP, CAP_HWCAP, KERNEL_HWCAP_DIT),
2873bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, DPB, IMP, CAP_HWCAP, KERNEL_HWCAP_DCPOP),
2874bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, DPB, DPB2, CAP_HWCAP, KERNEL_HWCAP_DCPODP),
2875bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, JSCVT, IMP, CAP_HWCAP, KERNEL_HWCAP_JSCVT),
2876bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, FCMA, IMP, CAP_HWCAP, KERNEL_HWCAP_FCMA),
2877bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, LRCPC, IMP, CAP_HWCAP, KERNEL_HWCAP_LRCPC),
2878bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, LRCPC, LRCPC2, CAP_HWCAP, KERNEL_HWCAP_ILRCPC),
2879338a835fSJoey Gouly 	HWCAP_CAP(ID_AA64ISAR1_EL1, LRCPC, LRCPC3, CAP_HWCAP, KERNEL_HWCAP_LRCPC3),
2880bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, FRINTTS, IMP, CAP_HWCAP, KERNEL_HWCAP_FRINT),
2881bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, SB, IMP, CAP_HWCAP, KERNEL_HWCAP_SB),
2882bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, BF16, IMP, CAP_HWCAP, KERNEL_HWCAP_BF16),
2883bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, BF16, EBF16, CAP_HWCAP, KERNEL_HWCAP_EBF16),
2884bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, DGH, IMP, CAP_HWCAP, KERNEL_HWCAP_DGH),
2885bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, I8MM, IMP, CAP_HWCAP, KERNEL_HWCAP_I8MM),
2886bfffd469SMark Brown 	HWCAP_CAP(ID_AA64MMFR2_EL1, AT, IMP, CAP_HWCAP, KERNEL_HWCAP_USCAT),
288743994d82SDave Martin #ifdef CONFIG_ARM64_SVE
2888bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, SVE, IMP, CAP_HWCAP, KERNEL_HWCAP_SVE),
2889bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SVEver, SVE2p1, CAP_HWCAP, KERNEL_HWCAP_SVE2P1),
2890bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SVEver, SVE2, CAP_HWCAP, KERNEL_HWCAP_SVE2),
2891bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, AES, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEAES),
2892bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, AES, PMULL128, CAP_HWCAP, KERNEL_HWCAP_SVEPMULL),
2893bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, BitPerm, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBITPERM),
28945d5b4e8cSMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, B16B16, IMP, CAP_HWCAP, KERNEL_HWCAP_SVE_B16B16),
2895bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, BF16, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBF16),
2896bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, BF16, EBF16, CAP_HWCAP, KERNEL_HWCAP_SVE_EBF16),
2897bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SHA3, IMP, CAP_HWCAP, KERNEL_HWCAP_SVESHA3),
2898bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SM4, IMP, CAP_HWCAP, KERNEL_HWCAP_SVESM4),
2899bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, I8MM, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEI8MM),
2900bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, F32MM, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF32MM),
2901bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, F64MM, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF64MM),
290243994d82SDave Martin #endif
2903bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, SSBS, SSBS2, CAP_HWCAP, KERNEL_HWCAP_SSBS),
29048ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
2905bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, BT, IMP, CAP_HWCAP, KERNEL_HWCAP_BTI),
29068ef8f360SDave Martin #endif
290775031975SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
2908aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_addr_matches, CAP_HWCAP, KERNEL_HWCAP_PACA),
2909aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_gen_matches, CAP_HWCAP, KERNEL_HWCAP_PACG),
291075031975SMark Rutland #endif
29113b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
2912bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, MTE, MTE2, CAP_HWCAP, KERNEL_HWCAP_MTE),
2913bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, MTE, MTE3, CAP_HWCAP, KERNEL_HWCAP_MTE3),
29143b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
2915bfffd469SMark Brown 	HWCAP_CAP(ID_AA64MMFR0_EL1, ECV, IMP, CAP_HWCAP, KERNEL_HWCAP_ECV),
2916bfffd469SMark Brown 	HWCAP_CAP(ID_AA64MMFR1_EL1, AFP, IMP, CAP_HWCAP, KERNEL_HWCAP_AFP),
2917bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, CSSC, IMP, CAP_HWCAP, KERNEL_HWCAP_CSSC),
2918bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, RPRFM, IMP, CAP_HWCAP, KERNEL_HWCAP_RPRFM),
2919bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, RPRES, IMP, CAP_HWCAP, KERNEL_HWCAP_RPRES),
2920bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, WFxT, IMP, CAP_HWCAP, KERNEL_HWCAP_WFXT),
2921b7564127SKristina Martsenko 	HWCAP_CAP(ID_AA64ISAR2_EL1, MOPS, IMP, CAP_HWCAP, KERNEL_HWCAP_MOPS),
29227f86d128SJoey Gouly 	HWCAP_CAP(ID_AA64ISAR2_EL1, BC, IMP, CAP_HWCAP, KERNEL_HWCAP_HBC),
29235e64b862SMark Brown #ifdef CONFIG_ARM64_SME
2924bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, SME, IMP, CAP_HWCAP, KERNEL_HWCAP_SME),
2925bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, FA64, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_FA64),
2926bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, SMEver, SME2p1, CAP_HWCAP, KERNEL_HWCAP_SME2P1),
2927bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, SMEver, SME2, CAP_HWCAP, KERNEL_HWCAP_SME2),
2928bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, I16I64, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I16I64),
2929bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F64F64, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F64F64),
2930bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, I16I32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I16I32),
2931bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, B16B16, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_B16B16),
2932bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F16F16, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F16F16),
2933bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, I8I32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I8I32),
2934bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F16F32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F16F32),
2935bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, B16F32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_B16F32),
2936bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, BI32I32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_BI32I32),
2937bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F32F32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F32F32),
29385e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
293975283501SSuzuki K Poulose 	{},
294075283501SSuzuki K Poulose };
294175283501SSuzuki K Poulose 
29427559950aSSuzuki K Poulose #ifdef CONFIG_COMPAT
29437559950aSSuzuki K Poulose static bool compat_has_neon(const struct arm64_cpu_capabilities *cap, int scope)
29447559950aSSuzuki K Poulose {
29457559950aSSuzuki K Poulose 	/*
29467559950aSSuzuki K Poulose 	 * Check that all of MVFR1_EL1.{SIMDSP, SIMDInt, SIMDLS} are available,
29477559950aSSuzuki K Poulose 	 * in line with that of arm32 as in vfp_init(). We make sure that the
29487559950aSSuzuki K Poulose 	 * check is future proof, by making sure value is non-zero.
29497559950aSSuzuki K Poulose 	 */
29507559950aSSuzuki K Poulose 	u32 mvfr1;
29517559950aSSuzuki K Poulose 
29527559950aSSuzuki K Poulose 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
29537559950aSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
29547559950aSSuzuki K Poulose 		mvfr1 = read_sanitised_ftr_reg(SYS_MVFR1_EL1);
29557559950aSSuzuki K Poulose 	else
29567559950aSSuzuki K Poulose 		mvfr1 = read_sysreg_s(SYS_MVFR1_EL1);
29577559950aSSuzuki K Poulose 
2958d3e1aa85SJames Morse 	return cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDSP_SHIFT) &&
2959d3e1aa85SJames Morse 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDInt_SHIFT) &&
2960d3e1aa85SJames Morse 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDLS_SHIFT);
29617559950aSSuzuki K Poulose }
29627559950aSSuzuki K Poulose #endif
29637559950aSSuzuki K Poulose 
296475283501SSuzuki K Poulose static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
296537b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
29667559950aSSuzuki K Poulose 	HWCAP_CAP_MATCH(compat_has_neon, CAP_COMPAT_HWCAP, COMPAT_HWCAP_NEON),
2967bfffd469SMark Brown 	HWCAP_CAP(MVFR1_EL1, SIMDFMAC, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv4),
29687559950aSSuzuki K Poulose 	/* Arm v8 mandates MVFR0.FPDP == {0, 2}. So, piggy back on this for the presence of VFP support */
2969bfffd469SMark Brown 	HWCAP_CAP(MVFR0_EL1, FPDP, VFPv3, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFP),
2970bfffd469SMark Brown 	HWCAP_CAP(MVFR0_EL1, FPDP, VFPv3, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv3),
2971bfffd469SMark Brown 	HWCAP_CAP(MVFR1_EL1, FPHP, FP16, CAP_COMPAT_HWCAP, COMPAT_HWCAP_FPHP),
2972bfffd469SMark Brown 	HWCAP_CAP(MVFR1_EL1, SIMDHP, SIMDHP_FLOAT, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDHP),
2973bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, AES, VMULL, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
2974bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, AES, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
2975bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, SHA1, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
2976bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, SHA2, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
2977bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, CRC32, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
2978bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, DP, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDDP),
2979bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, FHM, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDFHM),
2980bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, SB, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SB),
2981bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, BF16, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDBF16),
2982bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, I8MM, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_I8MM),
2983bfffd469SMark Brown 	HWCAP_CAP(ID_PFR2_EL1, SSBS, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SSBS),
298437b01d53SSuzuki K. Poulose #endif
298537b01d53SSuzuki K. Poulose 	{},
298637b01d53SSuzuki K. Poulose };
298737b01d53SSuzuki K. Poulose 
29882122a833SWill Deacon static void cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
298937b01d53SSuzuki K. Poulose {
299037b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
299137b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
2992aaba098fSAndrew Murray 		cpu_set_feature(cap->hwcap);
299337b01d53SSuzuki K. Poulose 		break;
299437b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
299537b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
299637b01d53SSuzuki K. Poulose 		compat_elf_hwcap |= (u32)cap->hwcap;
299737b01d53SSuzuki K. Poulose 		break;
299837b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
299937b01d53SSuzuki K. Poulose 		compat_elf_hwcap2 |= (u32)cap->hwcap;
300037b01d53SSuzuki K. Poulose 		break;
300137b01d53SSuzuki K. Poulose #endif
300237b01d53SSuzuki K. Poulose 	default:
300337b01d53SSuzuki K. Poulose 		WARN_ON(1);
300437b01d53SSuzuki K. Poulose 		break;
300537b01d53SSuzuki K. Poulose 	}
300637b01d53SSuzuki K. Poulose }
300737b01d53SSuzuki K. Poulose 
300837b01d53SSuzuki K. Poulose /* Check if we have a particular HWCAP enabled */
3009f3efb675SSuzuki K Poulose static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
301037b01d53SSuzuki K. Poulose {
301137b01d53SSuzuki K. Poulose 	bool rc;
301237b01d53SSuzuki K. Poulose 
301337b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
301437b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
3015aaba098fSAndrew Murray 		rc = cpu_have_feature(cap->hwcap);
301637b01d53SSuzuki K. Poulose 		break;
301737b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
301837b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
301937b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
302037b01d53SSuzuki K. Poulose 		break;
302137b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
302237b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
302337b01d53SSuzuki K. Poulose 		break;
302437b01d53SSuzuki K. Poulose #endif
302537b01d53SSuzuki K. Poulose 	default:
302637b01d53SSuzuki K. Poulose 		WARN_ON(1);
302737b01d53SSuzuki K. Poulose 		rc = false;
302837b01d53SSuzuki K. Poulose 	}
302937b01d53SSuzuki K. Poulose 
303037b01d53SSuzuki K. Poulose 	return rc;
303137b01d53SSuzuki K. Poulose }
303237b01d53SSuzuki K. Poulose 
30332122a833SWill Deacon static void setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
303437b01d53SSuzuki K. Poulose {
303577c97b4eSSuzuki K Poulose 	/* We support emulation of accesses to CPU ID feature registers */
3036aaba098fSAndrew Murray 	cpu_set_named_feature(CPUID);
303775283501SSuzuki K Poulose 	for (; hwcaps->matches; hwcaps++)
3038143ba05dSSuzuki K Poulose 		if (hwcaps->matches(hwcaps, cpucap_default_scope(hwcaps)))
303975283501SSuzuki K Poulose 			cap_set_elf_hwcap(hwcaps);
304037b01d53SSuzuki K. Poulose }
304137b01d53SSuzuki K. Poulose 
3042606f8e7bSSuzuki K Poulose static void update_cpu_capabilities(u16 scope_mask)
304367948af4SSuzuki K Poulose {
3044606f8e7bSSuzuki K Poulose 	int i;
304567948af4SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
304667948af4SSuzuki K Poulose 
3047cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
3048606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
30491c8ae429SMark Rutland 		caps = cpucap_ptrs[i];
3050606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask) ||
3051606f8e7bSSuzuki K Poulose 		    cpus_have_cap(caps->capability) ||
3052cce360b5SSuzuki K Poulose 		    !caps->matches(caps, cpucap_default_scope(caps)))
3053359b7064SMarc Zyngier 			continue;
3054359b7064SMarc Zyngier 
305523b727dcSJeremy Linton 		if (caps->desc && !caps->cpus)
3056606f8e7bSSuzuki K Poulose 			pr_info("detected: %s\n", caps->desc);
30577dae5f08SMark Rutland 
30587dae5f08SMark Rutland 		__set_bit(caps->capability, system_cpucaps);
30590ceb0d56SDaniel Thompson 
30600ceb0d56SDaniel Thompson 		if ((scope_mask & SCOPE_BOOT_CPU) && (caps->type & SCOPE_BOOT_CPU))
30617f242982SMark Rutland 			set_bit(caps->capability, boot_cpucaps);
3062359b7064SMarc Zyngier 	}
3063359b7064SMarc Zyngier }
3064359b7064SMarc Zyngier 
30650b587c84SSuzuki K Poulose /*
30660b587c84SSuzuki K Poulose  * Enable all the available capabilities on this CPU. The capabilities
30670b587c84SSuzuki K Poulose  * with BOOT_CPU scope are handled separately and hence skipped here.
30680b587c84SSuzuki K Poulose  */
30690b587c84SSuzuki K Poulose static int cpu_enable_non_boot_scope_capabilities(void *__unused)
3070ed478b3fSSuzuki K Poulose {
30710b587c84SSuzuki K Poulose 	int i;
30720b587c84SSuzuki K Poulose 	u16 non_boot_scope = SCOPE_ALL & ~SCOPE_BOOT_CPU;
3073ed478b3fSSuzuki K Poulose 
30740b587c84SSuzuki K Poulose 	for_each_available_cap(i) {
30751c8ae429SMark Rutland 		const struct arm64_cpu_capabilities *cap = cpucap_ptrs[i];
3076c0cda3b8SDave Martin 
30770b587c84SSuzuki K Poulose 		if (WARN_ON(!cap))
30780b587c84SSuzuki K Poulose 			continue;
30790b587c84SSuzuki K Poulose 
30800b587c84SSuzuki K Poulose 		if (!(cap->type & non_boot_scope))
30810b587c84SSuzuki K Poulose 			continue;
30820b587c84SSuzuki K Poulose 
30830b587c84SSuzuki K Poulose 		if (cap->cpu_enable)
3084c0cda3b8SDave Martin 			cap->cpu_enable(cap);
30850b587c84SSuzuki K Poulose 	}
3086c0cda3b8SDave Martin 	return 0;
3087c0cda3b8SDave Martin }
3088c0cda3b8SDave Martin 
3089ce8b602cSSuzuki K. Poulose /*
3090dbb4e152SSuzuki K. Poulose  * Run through the enabled capabilities and enable() it on all active
3091dbb4e152SSuzuki K. Poulose  * CPUs
3092ce8b602cSSuzuki K. Poulose  */
30930b587c84SSuzuki K Poulose static void __init enable_cpu_capabilities(u16 scope_mask)
3094359b7064SMarc Zyngier {
30950b587c84SSuzuki K Poulose 	int i;
30960b587c84SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
30970b587c84SSuzuki K Poulose 	bool boot_scope;
309863a1e1c9SMark Rutland 
30990b587c84SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
31000b587c84SSuzuki K Poulose 	boot_scope = !!(scope_mask & SCOPE_BOOT_CPU);
31010b587c84SSuzuki K Poulose 
31020b587c84SSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
31030b587c84SSuzuki K Poulose 		unsigned int num;
31040b587c84SSuzuki K Poulose 
31051c8ae429SMark Rutland 		caps = cpucap_ptrs[i];
31060b587c84SSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
31070b587c84SSuzuki K Poulose 			continue;
31080b587c84SSuzuki K Poulose 		num = caps->capability;
31090b587c84SSuzuki K Poulose 		if (!cpus_have_cap(num))
311063a1e1c9SMark Rutland 			continue;
311163a1e1c9SMark Rutland 
31120b587c84SSuzuki K Poulose 		if (boot_scope && caps->cpu_enable)
31132a6dcb2bSJames Morse 			/*
3114fd9d63daSSuzuki K Poulose 			 * Capabilities with SCOPE_BOOT_CPU scope are finalised
3115fd9d63daSSuzuki K Poulose 			 * before any secondary CPU boots. Thus, each secondary
3116fd9d63daSSuzuki K Poulose 			 * will enable the capability as appropriate via
3117fd9d63daSSuzuki K Poulose 			 * check_local_cpu_capabilities(). The only exception is
3118fd9d63daSSuzuki K Poulose 			 * the boot CPU, for which the capability must be
3119fd9d63daSSuzuki K Poulose 			 * enabled here. This approach avoids costly
3120fd9d63daSSuzuki K Poulose 			 * stop_machine() calls for this case.
31212a6dcb2bSJames Morse 			 */
3122fd9d63daSSuzuki K Poulose 			caps->cpu_enable(caps);
312363a1e1c9SMark Rutland 	}
3124dbb4e152SSuzuki K. Poulose 
31250b587c84SSuzuki K Poulose 	/*
31260b587c84SSuzuki K Poulose 	 * For all non-boot scope capabilities, use stop_machine()
31270b587c84SSuzuki K Poulose 	 * as it schedules the work allowing us to modify PSTATE,
31280b587c84SSuzuki K Poulose 	 * instead of on_each_cpu() which uses an IPI, giving us a
31290b587c84SSuzuki K Poulose 	 * PSTATE that disappears when we return.
31300b587c84SSuzuki K Poulose 	 */
31310b587c84SSuzuki K Poulose 	if (!boot_scope)
31320b587c84SSuzuki K Poulose 		stop_machine(cpu_enable_non_boot_scope_capabilities,
31330b587c84SSuzuki K Poulose 			     NULL, cpu_online_mask);
3134ed478b3fSSuzuki K Poulose }
3135ed478b3fSSuzuki K Poulose 
3136dbb4e152SSuzuki K. Poulose /*
3137eaac4d83SSuzuki K Poulose  * Run through the list of capabilities to check for conflicts.
3138eaac4d83SSuzuki K Poulose  * If the system has already detected a capability, take necessary
3139eaac4d83SSuzuki K Poulose  * action on this CPU.
3140eaac4d83SSuzuki K Poulose  */
3141deeaac51SKristina Martsenko static void verify_local_cpu_caps(u16 scope_mask)
3142eaac4d83SSuzuki K Poulose {
3143606f8e7bSSuzuki K Poulose 	int i;
3144eaac4d83SSuzuki K Poulose 	bool cpu_has_cap, system_has_cap;
3145606f8e7bSSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
3146eaac4d83SSuzuki K Poulose 
3147cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
3148cce360b5SSuzuki K Poulose 
3149606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
31501c8ae429SMark Rutland 		caps = cpucap_ptrs[i];
3151606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
3152cce360b5SSuzuki K Poulose 			continue;
3153cce360b5SSuzuki K Poulose 
3154ba7d9233SSuzuki K Poulose 		cpu_has_cap = caps->matches(caps, SCOPE_LOCAL_CPU);
3155eaac4d83SSuzuki K Poulose 		system_has_cap = cpus_have_cap(caps->capability);
3156eaac4d83SSuzuki K Poulose 
3157eaac4d83SSuzuki K Poulose 		if (system_has_cap) {
3158eaac4d83SSuzuki K Poulose 			/*
3159eaac4d83SSuzuki K Poulose 			 * Check if the new CPU misses an advertised feature,
3160eaac4d83SSuzuki K Poulose 			 * which is not safe to miss.
3161eaac4d83SSuzuki K Poulose 			 */
3162eaac4d83SSuzuki K Poulose 			if (!cpu_has_cap && !cpucap_late_cpu_optional(caps))
3163eaac4d83SSuzuki K Poulose 				break;
3164eaac4d83SSuzuki K Poulose 			/*
3165eaac4d83SSuzuki K Poulose 			 * We have to issue cpu_enable() irrespective of
3166eaac4d83SSuzuki K Poulose 			 * whether the CPU has it or not, as it is enabeld
3167eaac4d83SSuzuki K Poulose 			 * system wide. It is upto the call back to take
3168eaac4d83SSuzuki K Poulose 			 * appropriate action on this CPU.
3169eaac4d83SSuzuki K Poulose 			 */
3170eaac4d83SSuzuki K Poulose 			if (caps->cpu_enable)
3171eaac4d83SSuzuki K Poulose 				caps->cpu_enable(caps);
3172eaac4d83SSuzuki K Poulose 		} else {
3173eaac4d83SSuzuki K Poulose 			/*
3174eaac4d83SSuzuki K Poulose 			 * Check if the CPU has this capability if it isn't
3175eaac4d83SSuzuki K Poulose 			 * safe to have when the system doesn't.
3176eaac4d83SSuzuki K Poulose 			 */
3177eaac4d83SSuzuki K Poulose 			if (cpu_has_cap && !cpucap_late_cpu_permitted(caps))
3178eaac4d83SSuzuki K Poulose 				break;
3179eaac4d83SSuzuki K Poulose 		}
3180eaac4d83SSuzuki K Poulose 	}
3181eaac4d83SSuzuki K Poulose 
3182606f8e7bSSuzuki K Poulose 	if (i < ARM64_NCAPS) {
3183eaac4d83SSuzuki K Poulose 		pr_crit("CPU%d: Detected conflict for capability %d (%s), System: %d, CPU: %d\n",
3184eaac4d83SSuzuki K Poulose 			smp_processor_id(), caps->capability,
3185eaac4d83SSuzuki K Poulose 			caps->desc, system_has_cap, cpu_has_cap);
3186eaac4d83SSuzuki K Poulose 
3187deeaac51SKristina Martsenko 		if (cpucap_panic_on_conflict(caps))
3188deeaac51SKristina Martsenko 			cpu_panic_kernel();
3189deeaac51SKristina Martsenko 		else
3190deeaac51SKristina Martsenko 			cpu_die_early();
3191deeaac51SKristina Martsenko 	}
3192eaac4d83SSuzuki K Poulose }
3193eaac4d83SSuzuki K Poulose 
3194eaac4d83SSuzuki K Poulose /*
319513f417f3SSuzuki K Poulose  * Check for CPU features that are used in early boot
319613f417f3SSuzuki K Poulose  * based on the Boot CPU value.
3197dbb4e152SSuzuki K. Poulose  */
319813f417f3SSuzuki K Poulose static void check_early_cpu_features(void)
3199dbb4e152SSuzuki K. Poulose {
320013f417f3SSuzuki K Poulose 	verify_cpu_asid_bits();
3201deeaac51SKristina Martsenko 
3202deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_BOOT_CPU);
3203dbb4e152SSuzuki K. Poulose }
3204dbb4e152SSuzuki K. Poulose 
320575283501SSuzuki K Poulose static void
32062122a833SWill Deacon __verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
320775283501SSuzuki K Poulose {
320875283501SSuzuki K Poulose 
320992406f0cSSuzuki K Poulose 	for (; caps->matches; caps++)
321092406f0cSSuzuki K Poulose 		if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
321175283501SSuzuki K Poulose 			pr_crit("CPU%d: missing HWCAP: %s\n",
321275283501SSuzuki K Poulose 					smp_processor_id(), caps->desc);
321375283501SSuzuki K Poulose 			cpu_die_early();
321475283501SSuzuki K Poulose 		}
321575283501SSuzuki K Poulose }
321675283501SSuzuki K Poulose 
32172122a833SWill Deacon static void verify_local_elf_hwcaps(void)
32182122a833SWill Deacon {
32192122a833SWill Deacon 	__verify_local_elf_hwcaps(arm64_elf_hwcaps);
32202122a833SWill Deacon 
32212122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(read_cpuid(ID_AA64PFR0_EL1)))
32222122a833SWill Deacon 		__verify_local_elf_hwcaps(compat_elf_hwcaps);
32232122a833SWill Deacon }
32242122a833SWill Deacon 
32252e0f2478SDave Martin static void verify_sve_features(void)
32262e0f2478SDave Martin {
3227bc9bbb78SMark Rutland 	unsigned long cpacr = cpacr_save_enable_kernel_sve();
3228bc9bbb78SMark Rutland 
3229abef0695SMark Brown 	if (vec_verify_vq_map(ARM64_VEC_SVE)) {
3230d06b76beSDave Martin 		pr_crit("CPU%d: SVE: vector length support mismatch\n",
32312e0f2478SDave Martin 			smp_processor_id());
32322e0f2478SDave Martin 		cpu_die_early();
32332e0f2478SDave Martin 	}
32342e0f2478SDave Martin 
3235bc9bbb78SMark Rutland 	cpacr_restore(cpacr);
32362e0f2478SDave Martin }
32372e0f2478SDave Martin 
3238b42990d3SMark Brown static void verify_sme_features(void)
3239b42990d3SMark Brown {
3240bc9bbb78SMark Rutland 	unsigned long cpacr = cpacr_save_enable_kernel_sme();
3241bc9bbb78SMark Rutland 
324239120848SMark Brown 	if (vec_verify_vq_map(ARM64_VEC_SME)) {
3243b42990d3SMark Brown 		pr_crit("CPU%d: SME: vector length support mismatch\n",
3244b42990d3SMark Brown 			smp_processor_id());
3245b42990d3SMark Brown 		cpu_die_early();
3246b42990d3SMark Brown 	}
3247b42990d3SMark Brown 
3248bc9bbb78SMark Rutland 	cpacr_restore(cpacr);
3249b42990d3SMark Brown }
3250b42990d3SMark Brown 
3251c73433fcSAnshuman Khandual static void verify_hyp_capabilities(void)
3252c73433fcSAnshuman Khandual {
3253c73433fcSAnshuman Khandual 	u64 safe_mmfr1, mmfr0, mmfr1;
3254c73433fcSAnshuman Khandual 	int parange, ipa_max;
3255c73433fcSAnshuman Khandual 	unsigned int safe_vmid_bits, vmid_bits;
3256c73433fcSAnshuman Khandual 
325745ba7b19SShannon Zhao 	if (!IS_ENABLED(CONFIG_KVM))
3258c73433fcSAnshuman Khandual 		return;
3259c73433fcSAnshuman Khandual 
3260c73433fcSAnshuman Khandual 	safe_mmfr1 = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1);
3261c73433fcSAnshuman Khandual 	mmfr0 = read_cpuid(ID_AA64MMFR0_EL1);
3262c73433fcSAnshuman Khandual 	mmfr1 = read_cpuid(ID_AA64MMFR1_EL1);
3263c73433fcSAnshuman Khandual 
3264c73433fcSAnshuman Khandual 	/* Verify VMID bits */
3265c73433fcSAnshuman Khandual 	safe_vmid_bits = get_vmid_bits(safe_mmfr1);
3266c73433fcSAnshuman Khandual 	vmid_bits = get_vmid_bits(mmfr1);
3267c73433fcSAnshuman Khandual 	if (vmid_bits < safe_vmid_bits) {
3268c73433fcSAnshuman Khandual 		pr_crit("CPU%d: VMID width mismatch\n", smp_processor_id());
3269c73433fcSAnshuman Khandual 		cpu_die_early();
3270c73433fcSAnshuman Khandual 	}
3271c73433fcSAnshuman Khandual 
3272c73433fcSAnshuman Khandual 	/* Verify IPA range */
3273f73531f0SAnshuman Khandual 	parange = cpuid_feature_extract_unsigned_field(mmfr0,
32742d987e64SMark Brown 				ID_AA64MMFR0_EL1_PARANGE_SHIFT);
3275c73433fcSAnshuman Khandual 	ipa_max = id_aa64mmfr0_parange_to_phys_shift(parange);
3276c73433fcSAnshuman Khandual 	if (ipa_max < get_kvm_ipa_limit()) {
3277c73433fcSAnshuman Khandual 		pr_crit("CPU%d: IPA range mismatch\n", smp_processor_id());
3278c73433fcSAnshuman Khandual 		cpu_die_early();
3279c73433fcSAnshuman Khandual 	}
3280c73433fcSAnshuman Khandual }
32811e89baedSSuzuki K Poulose 
32821e89baedSSuzuki K Poulose /*
3283dbb4e152SSuzuki K. Poulose  * Run through the enabled system capabilities and enable() it on this CPU.
3284dbb4e152SSuzuki K. Poulose  * The capabilities were decided based on the available CPUs at the boot time.
3285dbb4e152SSuzuki K. Poulose  * Any new CPU should match the system wide status of the capability. If the
3286dbb4e152SSuzuki K. Poulose  * new CPU doesn't have a capability which the system now has enabled, we
3287dbb4e152SSuzuki K. Poulose  * cannot do anything to fix it up and could cause unexpected failures. So
3288dbb4e152SSuzuki K. Poulose  * we park the CPU.
3289dbb4e152SSuzuki K. Poulose  */
3290c47a1900SSuzuki K Poulose static void verify_local_cpu_capabilities(void)
3291dbb4e152SSuzuki K. Poulose {
3292fd9d63daSSuzuki K Poulose 	/*
3293fd9d63daSSuzuki K Poulose 	 * The capabilities with SCOPE_BOOT_CPU are checked from
3294fd9d63daSSuzuki K Poulose 	 * check_early_cpu_features(), as they need to be verified
3295fd9d63daSSuzuki K Poulose 	 * on all secondary CPUs.
3296fd9d63daSSuzuki K Poulose 	 */
3297deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_ALL & ~SCOPE_BOOT_CPU);
32982122a833SWill Deacon 	verify_local_elf_hwcaps();
32992e0f2478SDave Martin 
33002e0f2478SDave Martin 	if (system_supports_sve())
33012e0f2478SDave Martin 		verify_sve_features();
3302c73433fcSAnshuman Khandual 
3303b42990d3SMark Brown 	if (system_supports_sme())
3304b42990d3SMark Brown 		verify_sme_features();
3305b42990d3SMark Brown 
3306c73433fcSAnshuman Khandual 	if (is_hyp_mode_available())
3307c73433fcSAnshuman Khandual 		verify_hyp_capabilities();
3308dbb4e152SSuzuki K. Poulose }
3309dbb4e152SSuzuki K. Poulose 
3310c47a1900SSuzuki K Poulose void check_local_cpu_capabilities(void)
3311c47a1900SSuzuki K Poulose {
3312c47a1900SSuzuki K Poulose 	/*
3313c47a1900SSuzuki K Poulose 	 * All secondary CPUs should conform to the early CPU features
3314c47a1900SSuzuki K Poulose 	 * in use by the kernel based on boot CPU.
3315c47a1900SSuzuki K Poulose 	 */
3316c47a1900SSuzuki K Poulose 	check_early_cpu_features();
3317c47a1900SSuzuki K Poulose 
3318c47a1900SSuzuki K Poulose 	/*
3319c47a1900SSuzuki K Poulose 	 * If we haven't finalised the system capabilities, this CPU gets
3320fbd890b9SSuzuki K Poulose 	 * a chance to update the errata work arounds and local features.
3321c47a1900SSuzuki K Poulose 	 * Otherwise, this CPU should verify that it has all the system
3322c47a1900SSuzuki K Poulose 	 * advertised capabilities.
3323c47a1900SSuzuki K Poulose 	 */
3324b51c6ac2SSuzuki K Poulose 	if (!system_capabilities_finalized())
3325ed478b3fSSuzuki K Poulose 		update_cpu_capabilities(SCOPE_LOCAL_CPU);
3326ed478b3fSSuzuki K Poulose 	else
3327c47a1900SSuzuki K Poulose 		verify_local_cpu_capabilities();
3328c47a1900SSuzuki K Poulose }
3329c47a1900SSuzuki K Poulose 
3330f7bfc14aSSuzuki K Poulose bool this_cpu_has_cap(unsigned int n)
33318f413758SMarc Zyngier {
3332f7bfc14aSSuzuki K Poulose 	if (!WARN_ON(preemptible()) && n < ARM64_NCAPS) {
33331c8ae429SMark Rutland 		const struct arm64_cpu_capabilities *cap = cpucap_ptrs[n];
3334f7bfc14aSSuzuki K Poulose 
3335f7bfc14aSSuzuki K Poulose 		if (cap)
3336f7bfc14aSSuzuki K Poulose 			return cap->matches(cap, SCOPE_LOCAL_CPU);
3337f7bfc14aSSuzuki K Poulose 	}
3338f7bfc14aSSuzuki K Poulose 
3339f7bfc14aSSuzuki K Poulose 	return false;
33408f413758SMarc Zyngier }
334120b02fe3SArnd Bergmann EXPORT_SYMBOL_GPL(this_cpu_has_cap);
33428f413758SMarc Zyngier 
33433ff047f6SAmit Daniel Kachhap /*
33443ff047f6SAmit Daniel Kachhap  * This helper function is used in a narrow window when,
33453ff047f6SAmit Daniel Kachhap  * - The system wide safe registers are set with all the SMP CPUs and,
33467f242982SMark Rutland  * - The SYSTEM_FEATURE system_cpucaps may not have been set.
33473ff047f6SAmit Daniel Kachhap  */
3348701f4906SMark Rutland static bool __maybe_unused __system_matches_cap(unsigned int n)
33493ff047f6SAmit Daniel Kachhap {
33503ff047f6SAmit Daniel Kachhap 	if (n < ARM64_NCAPS) {
33511c8ae429SMark Rutland 		const struct arm64_cpu_capabilities *cap = cpucap_ptrs[n];
33523ff047f6SAmit Daniel Kachhap 
33533ff047f6SAmit Daniel Kachhap 		if (cap)
33543ff047f6SAmit Daniel Kachhap 			return cap->matches(cap, SCOPE_SYSTEM);
33553ff047f6SAmit Daniel Kachhap 	}
33563ff047f6SAmit Daniel Kachhap 	return false;
33573ff047f6SAmit Daniel Kachhap }
33583ff047f6SAmit Daniel Kachhap 
3359aec0bff7SAndrew Murray void cpu_set_feature(unsigned int num)
3360aec0bff7SAndrew Murray {
336160c868efSMark Brown 	set_bit(num, elf_hwcap);
3362aec0bff7SAndrew Murray }
3363aec0bff7SAndrew Murray 
3364aec0bff7SAndrew Murray bool cpu_have_feature(unsigned int num)
3365aec0bff7SAndrew Murray {
336660c868efSMark Brown 	return test_bit(num, elf_hwcap);
3367aec0bff7SAndrew Murray }
3368aec0bff7SAndrew Murray EXPORT_SYMBOL_GPL(cpu_have_feature);
3369aec0bff7SAndrew Murray 
3370aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap(void)
3371aec0bff7SAndrew Murray {
3372aec0bff7SAndrew Murray 	/*
3373aec0bff7SAndrew Murray 	 * We currently only populate the first 32 bits of AT_HWCAP. Please
3374aec0bff7SAndrew Murray 	 * note that for userspace compatibility we guarantee that bits 62
3375aec0bff7SAndrew Murray 	 * and 63 will always be returned as 0.
3376aec0bff7SAndrew Murray 	 */
337760c868efSMark Brown 	return elf_hwcap[0];
3378aec0bff7SAndrew Murray }
3379aec0bff7SAndrew Murray 
3380aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap2(void)
3381aec0bff7SAndrew Murray {
338260c868efSMark Brown 	return elf_hwcap[1];
3383aec0bff7SAndrew Murray }
3384aec0bff7SAndrew Murray 
3385eb15d707SMark Rutland static void __init setup_boot_cpu_capabilities(void)
3386eb15d707SMark Rutland {
3387eb15d707SMark Rutland 	/*
3388eb15d707SMark Rutland 	 * The boot CPU's feature register values have been recorded. Detect
3389eb15d707SMark Rutland 	 * boot cpucaps and local cpucaps for the boot CPU, then enable and
3390eb15d707SMark Rutland 	 * patch alternatives for the available boot cpucaps.
3391eb15d707SMark Rutland 	 */
3392eb15d707SMark Rutland 	update_cpu_capabilities(SCOPE_BOOT_CPU | SCOPE_LOCAL_CPU);
3393eb15d707SMark Rutland 	enable_cpu_capabilities(SCOPE_BOOT_CPU);
3394eb15d707SMark Rutland 	apply_boot_alternatives();
3395eb15d707SMark Rutland }
3396eb15d707SMark Rutland 
3397eb15d707SMark Rutland void __init setup_boot_cpu_features(void)
3398eb15d707SMark Rutland {
3399eb15d707SMark Rutland 	/*
3400eb15d707SMark Rutland 	 * Initialize the indirect array of CPU capabilities pointers before we
3401eb15d707SMark Rutland 	 * handle the boot CPU.
3402eb15d707SMark Rutland 	 */
3403eb15d707SMark Rutland 	init_cpucap_indirect_list();
3404eb15d707SMark Rutland 
3405eb15d707SMark Rutland 	/*
3406eb15d707SMark Rutland 	 * Detect broken pseudo-NMI. Must be called _before_ the call to
3407eb15d707SMark Rutland 	 * setup_boot_cpu_capabilities() since it interacts with
3408eb15d707SMark Rutland 	 * can_use_gic_priorities().
3409eb15d707SMark Rutland 	 */
3410eb15d707SMark Rutland 	detect_system_supports_pseudo_nmi();
3411eb15d707SMark Rutland 
3412eb15d707SMark Rutland 	setup_boot_cpu_capabilities();
3413eb15d707SMark Rutland }
3414eb15d707SMark Rutland 
341563a2d92eSMark Rutland static void __init setup_system_capabilities(void)
3416ed478b3fSSuzuki K Poulose {
3417ed478b3fSSuzuki K Poulose 	/*
341863a2d92eSMark Rutland 	 * The system-wide safe feature register values have been finalized.
341963a2d92eSMark Rutland 	 * Detect, enable, and patch alternatives for the available system
342063a2d92eSMark Rutland 	 * cpucaps.
3421ed478b3fSSuzuki K Poulose 	 */
3422ed478b3fSSuzuki K Poulose 	update_cpu_capabilities(SCOPE_SYSTEM);
342363a2d92eSMark Rutland 	enable_cpu_capabilities(SCOPE_ALL & ~SCOPE_BOOT_CPU);
342463a2d92eSMark Rutland 	apply_alternatives_all();
3425075f48c9SMark Rutland 
3426075f48c9SMark Rutland 	/*
342763a2d92eSMark Rutland 	 * Log any cpucaps with a cpumask as these aren't logged by
342863a2d92eSMark Rutland 	 * update_cpu_capabilities().
3429075f48c9SMark Rutland 	 */
343063a2d92eSMark Rutland 	for (int i = 0; i < ARM64_NCAPS; i++) {
343163a2d92eSMark Rutland 		const struct arm64_cpu_capabilities *caps = cpucap_ptrs[i];
343263a2d92eSMark Rutland 
343363a2d92eSMark Rutland 		if (caps && caps->cpus && caps->desc &&
343463a2d92eSMark Rutland 			cpumask_any(caps->cpus) < nr_cpu_ids)
343563a2d92eSMark Rutland 			pr_info("detected: %s on CPU%*pbl\n",
343663a2d92eSMark Rutland 				caps->desc, cpumask_pr_args(caps->cpus));
343763a2d92eSMark Rutland 	}
343863a2d92eSMark Rutland 
343963a2d92eSMark Rutland 	/*
344063a2d92eSMark Rutland 	 * TTBR0 PAN doesn't have its own cpucap, so log it manually.
344163a2d92eSMark Rutland 	 */
344263a2d92eSMark Rutland 	if (system_uses_ttbr0_pan())
344363a2d92eSMark Rutland 		pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n");
344463a2d92eSMark Rutland }
344563a2d92eSMark Rutland 
344663a2d92eSMark Rutland void __init setup_system_features(void)
344763a2d92eSMark Rutland {
344863a2d92eSMark Rutland 	setup_system_capabilities();
344923b727dcSJeremy Linton 
345042c5a3b0SMark Rutland 	kpti_install_ng_mappings();
345142c5a3b0SMark Rutland 
3452075f48c9SMark Rutland 	sve_setup();
3453075f48c9SMark Rutland 	sme_setup();
3454075f48c9SMark Rutland 
3455075f48c9SMark Rutland 	/*
3456075f48c9SMark Rutland 	 * Check for sane CTR_EL0.CWG value.
3457075f48c9SMark Rutland 	 */
3458075f48c9SMark Rutland 	if (!cache_type_cwg())
3459075f48c9SMark Rutland 		pr_warn("No Cache Writeback Granule information, assuming %d\n",
3460075f48c9SMark Rutland 			ARCH_DMA_MINALIGN);
3461ed478b3fSSuzuki K Poulose }
3462ed478b3fSSuzuki K Poulose 
3463075f48c9SMark Rutland void __init setup_user_features(void)
34649cdf8ec4SSuzuki K. Poulose {
34657f632d33SMark Rutland 	user_feature_fixup();
34669cdf8ec4SSuzuki K. Poulose 
346775283501SSuzuki K Poulose 	setup_elf_hwcaps(arm64_elf_hwcaps);
3468643d703dSSuzuki K Poulose 
346944b3834bSJames Morse 	if (system_supports_32bit_el0()) {
347075283501SSuzuki K Poulose 		setup_elf_hwcaps(compat_elf_hwcaps);
347144b3834bSJames Morse 		elf_hwcap_fixup();
347244b3834bSJames Morse 	}
3473dbb4e152SSuzuki K. Poulose 
347494b07c1fSDave Martin 	minsigstksz_setup();
3475359b7064SMarc Zyngier }
347670544196SJames Morse 
34772122a833SWill Deacon static int enable_mismatched_32bit_el0(unsigned int cpu)
34782122a833SWill Deacon {
3479df950811SWill Deacon 	/*
3480df950811SWill Deacon 	 * The first 32-bit-capable CPU we detected and so can no longer
3481df950811SWill Deacon 	 * be offlined by userspace. -1 indicates we haven't yet onlined
3482df950811SWill Deacon 	 * a 32-bit-capable CPU.
3483df950811SWill Deacon 	 */
3484df950811SWill Deacon 	static int lucky_winner = -1;
3485df950811SWill Deacon 
34862122a833SWill Deacon 	struct cpuinfo_arm64 *info = &per_cpu(cpu_data, cpu);
34872122a833SWill Deacon 	bool cpu_32bit = id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0);
34882122a833SWill Deacon 
34892122a833SWill Deacon 	if (cpu_32bit) {
34902122a833SWill Deacon 		cpumask_set_cpu(cpu, cpu_32bit_el0_mask);
34912122a833SWill Deacon 		static_branch_enable_cpuslocked(&arm64_mismatched_32bit_el0);
34922122a833SWill Deacon 	}
34932122a833SWill Deacon 
3494df950811SWill Deacon 	if (cpumask_test_cpu(0, cpu_32bit_el0_mask) == cpu_32bit)
3495df950811SWill Deacon 		return 0;
3496df950811SWill Deacon 
3497df950811SWill Deacon 	if (lucky_winner >= 0)
3498df950811SWill Deacon 		return 0;
3499df950811SWill Deacon 
3500df950811SWill Deacon 	/*
3501df950811SWill Deacon 	 * We've detected a mismatch. We need to keep one of our CPUs with
3502df950811SWill Deacon 	 * 32-bit EL0 online so that is_cpu_allowed() doesn't end up rejecting
3503df950811SWill Deacon 	 * every CPU in the system for a 32-bit task.
3504df950811SWill Deacon 	 */
3505df950811SWill Deacon 	lucky_winner = cpu_32bit ? cpu : cpumask_any_and(cpu_32bit_el0_mask,
3506df950811SWill Deacon 							 cpu_active_mask);
3507df950811SWill Deacon 	get_cpu_device(lucky_winner)->offline_disabled = true;
3508df950811SWill Deacon 	setup_elf_hwcaps(compat_elf_hwcaps);
350944b3834bSJames Morse 	elf_hwcap_fixup();
3510df950811SWill Deacon 	pr_info("Asymmetric 32-bit EL0 support detected on CPU %u; CPU hot-unplug disabled on CPU %u\n",
3511df950811SWill Deacon 		cpu, lucky_winner);
35122122a833SWill Deacon 	return 0;
35132122a833SWill Deacon }
35142122a833SWill Deacon 
35152122a833SWill Deacon static int __init init_32bit_el0_mask(void)
35162122a833SWill Deacon {
35172122a833SWill Deacon 	if (!allow_mismatched_32bit_el0)
35182122a833SWill Deacon 		return 0;
35192122a833SWill Deacon 
35202122a833SWill Deacon 	if (!zalloc_cpumask_var(&cpu_32bit_el0_mask, GFP_KERNEL))
35212122a833SWill Deacon 		return -ENOMEM;
35222122a833SWill Deacon 
35232122a833SWill Deacon 	return cpuhp_setup_state(CPUHP_AP_ONLINE_DYN,
35242122a833SWill Deacon 				 "arm64/mismatched_32bit_el0:online",
35252122a833SWill Deacon 				 enable_mismatched_32bit_el0, NULL);
35262122a833SWill Deacon }
35272122a833SWill Deacon subsys_initcall_sync(init_32bit_el0_mask);
35282122a833SWill Deacon 
35295ffdfaedSVladimir Murzin static void __maybe_unused cpu_enable_cnp(struct arm64_cpu_capabilities const *cap)
35305ffdfaedSVladimir Murzin {
353154c8818aSMark Rutland 	cpu_enable_swapper_cnp();
35325ffdfaedSVladimir Murzin }
35335ffdfaedSVladimir Murzin 
353477c97b4eSSuzuki K Poulose /*
353577c97b4eSSuzuki K Poulose  * We emulate only the following system register space.
353685f15063SAmit Daniel Kachhap  * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 2 - 7]
353777c97b4eSSuzuki K Poulose  * See Table C5-6 System instruction encodings for System register accesses,
353877c97b4eSSuzuki K Poulose  * ARMv8 ARM(ARM DDI 0487A.f) for more details.
353977c97b4eSSuzuki K Poulose  */
354077c97b4eSSuzuki K Poulose static inline bool __attribute_const__ is_emulated(u32 id)
354177c97b4eSSuzuki K Poulose {
354277c97b4eSSuzuki K Poulose 	return (sys_reg_Op0(id) == 0x3 &&
354377c97b4eSSuzuki K Poulose 		sys_reg_CRn(id) == 0x0 &&
354477c97b4eSSuzuki K Poulose 		sys_reg_Op1(id) == 0x0 &&
354577c97b4eSSuzuki K Poulose 		(sys_reg_CRm(id) == 0 ||
354685f15063SAmit Daniel Kachhap 		 ((sys_reg_CRm(id) >= 2) && (sys_reg_CRm(id) <= 7))));
354777c97b4eSSuzuki K Poulose }
354877c97b4eSSuzuki K Poulose 
354977c97b4eSSuzuki K Poulose /*
355077c97b4eSSuzuki K Poulose  * With CRm == 0, reg should be one of :
355177c97b4eSSuzuki K Poulose  * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1.
355277c97b4eSSuzuki K Poulose  */
355377c97b4eSSuzuki K Poulose static inline int emulate_id_reg(u32 id, u64 *valp)
355477c97b4eSSuzuki K Poulose {
355577c97b4eSSuzuki K Poulose 	switch (id) {
355677c97b4eSSuzuki K Poulose 	case SYS_MIDR_EL1:
355777c97b4eSSuzuki K Poulose 		*valp = read_cpuid_id();
355877c97b4eSSuzuki K Poulose 		break;
355977c97b4eSSuzuki K Poulose 	case SYS_MPIDR_EL1:
356077c97b4eSSuzuki K Poulose 		*valp = SYS_MPIDR_SAFE_VAL;
356177c97b4eSSuzuki K Poulose 		break;
356277c97b4eSSuzuki K Poulose 	case SYS_REVIDR_EL1:
356377c97b4eSSuzuki K Poulose 		/* IMPLEMENTATION DEFINED values are emulated with 0 */
356477c97b4eSSuzuki K Poulose 		*valp = 0;
356577c97b4eSSuzuki K Poulose 		break;
356677c97b4eSSuzuki K Poulose 	default:
356777c97b4eSSuzuki K Poulose 		return -EINVAL;
356877c97b4eSSuzuki K Poulose 	}
356977c97b4eSSuzuki K Poulose 
357077c97b4eSSuzuki K Poulose 	return 0;
357177c97b4eSSuzuki K Poulose }
357277c97b4eSSuzuki K Poulose 
357377c97b4eSSuzuki K Poulose static int emulate_sys_reg(u32 id, u64 *valp)
357477c97b4eSSuzuki K Poulose {
357577c97b4eSSuzuki K Poulose 	struct arm64_ftr_reg *regp;
357677c97b4eSSuzuki K Poulose 
357777c97b4eSSuzuki K Poulose 	if (!is_emulated(id))
357877c97b4eSSuzuki K Poulose 		return -EINVAL;
357977c97b4eSSuzuki K Poulose 
358077c97b4eSSuzuki K Poulose 	if (sys_reg_CRm(id) == 0)
358177c97b4eSSuzuki K Poulose 		return emulate_id_reg(id, valp);
358277c97b4eSSuzuki K Poulose 
35833577dd37SAnshuman Khandual 	regp = get_arm64_ftr_reg_nowarn(id);
358477c97b4eSSuzuki K Poulose 	if (regp)
358577c97b4eSSuzuki K Poulose 		*valp = arm64_ftr_reg_user_value(regp);
358677c97b4eSSuzuki K Poulose 	else
358777c97b4eSSuzuki K Poulose 		/*
358877c97b4eSSuzuki K Poulose 		 * The untracked registers are either IMPLEMENTATION DEFINED
358977c97b4eSSuzuki K Poulose 		 * (e.g, ID_AFR0_EL1) or reserved RAZ.
359077c97b4eSSuzuki K Poulose 		 */
359177c97b4eSSuzuki K Poulose 		*valp = 0;
359277c97b4eSSuzuki K Poulose 	return 0;
359377c97b4eSSuzuki K Poulose }
359477c97b4eSSuzuki K Poulose 
3595520ad988SAnshuman Khandual int do_emulate_mrs(struct pt_regs *regs, u32 sys_reg, u32 rt)
359677c97b4eSSuzuki K Poulose {
359777c97b4eSSuzuki K Poulose 	int rc;
359877c97b4eSSuzuki K Poulose 	u64 val;
359977c97b4eSSuzuki K Poulose 
3600520ad988SAnshuman Khandual 	rc = emulate_sys_reg(sys_reg, &val);
3601520ad988SAnshuman Khandual 	if (!rc) {
3602520ad988SAnshuman Khandual 		pt_regs_write_reg(regs, rt, val);
3603520ad988SAnshuman Khandual 		arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
3604520ad988SAnshuman Khandual 	}
3605520ad988SAnshuman Khandual 	return rc;
3606520ad988SAnshuman Khandual }
3607520ad988SAnshuman Khandual 
3608f5962addSMark Rutland bool try_emulate_mrs(struct pt_regs *regs, u32 insn)
3609520ad988SAnshuman Khandual {
3610520ad988SAnshuman Khandual 	u32 sys_reg, rt;
3611520ad988SAnshuman Khandual 
3612f5962addSMark Rutland 	if (compat_user_mode(regs) || !aarch64_insn_is_mrs(insn))
3613f5962addSMark Rutland 		return false;
3614f5962addSMark Rutland 
361577c97b4eSSuzuki K Poulose 	/*
361677c97b4eSSuzuki K Poulose 	 * sys_reg values are defined as used in mrs/msr instruction.
361777c97b4eSSuzuki K Poulose 	 * shift the imm value to get the encoding.
361877c97b4eSSuzuki K Poulose 	 */
361977c97b4eSSuzuki K Poulose 	sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5;
3620520ad988SAnshuman Khandual 	rt = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn);
3621f5962addSMark Rutland 	return do_emulate_mrs(regs, sys_reg, rt) == 0;
362277c97b4eSSuzuki K Poulose }
362377c97b4eSSuzuki K Poulose 
36247f43c201SMarc Zyngier enum mitigation_state arm64_get_meltdown_state(void)
36257f43c201SMarc Zyngier {
36267f43c201SMarc Zyngier 	if (__meltdown_safe)
36277f43c201SMarc Zyngier 		return SPECTRE_UNAFFECTED;
36287f43c201SMarc Zyngier 
36297f43c201SMarc Zyngier 	if (arm64_kernel_unmapped_at_el0())
36307f43c201SMarc Zyngier 		return SPECTRE_MITIGATED;
36317f43c201SMarc Zyngier 
36327f43c201SMarc Zyngier 	return SPECTRE_VULNERABLE;
36337f43c201SMarc Zyngier }
36347f43c201SMarc Zyngier 
36351b3ccf4bSJeremy Linton ssize_t cpu_show_meltdown(struct device *dev, struct device_attribute *attr,
36361b3ccf4bSJeremy Linton 			  char *buf)
36371b3ccf4bSJeremy Linton {
36387f43c201SMarc Zyngier 	switch (arm64_get_meltdown_state()) {
36397f43c201SMarc Zyngier 	case SPECTRE_UNAFFECTED:
36401b3ccf4bSJeremy Linton 		return sprintf(buf, "Not affected\n");
36411b3ccf4bSJeremy Linton 
36427f43c201SMarc Zyngier 	case SPECTRE_MITIGATED:
36431b3ccf4bSJeremy Linton 		return sprintf(buf, "Mitigation: PTI\n");
36441b3ccf4bSJeremy Linton 
36457f43c201SMarc Zyngier 	default:
36461b3ccf4bSJeremy Linton 		return sprintf(buf, "Vulnerable\n");
36471b3ccf4bSJeremy Linton 	}
36487f43c201SMarc Zyngier }
3649