xref: /linux/arch/arm64/kernel/cpufeature.c (revision b206a708cbfb352f2191089678ab595d24563011)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2359b7064SMarc Zyngier /*
3359b7064SMarc Zyngier  * Contains CPU feature definitions
4359b7064SMarc Zyngier  *
5359b7064SMarc Zyngier  * Copyright (C) 2015 ARM Ltd.
6a2a69963SWill Deacon  *
7a2a69963SWill Deacon  * A note for the weary kernel hacker: the code here is confusing and hard to
8a2a69963SWill Deacon  * follow! That's partly because it's solving a nasty problem, but also because
9a2a69963SWill Deacon  * there's a little bit of over-abstraction that tends to obscure what's going
10a2a69963SWill Deacon  * on behind a maze of helper functions and macros.
11a2a69963SWill Deacon  *
12a2a69963SWill Deacon  * The basic problem is that hardware folks have started gluing together CPUs
13a2a69963SWill Deacon  * with distinct architectural features; in some cases even creating SoCs where
14a2a69963SWill Deacon  * user-visible instructions are available only on a subset of the available
15a2a69963SWill Deacon  * cores. We try to address this by snapshotting the feature registers of the
16a2a69963SWill Deacon  * boot CPU and comparing these with the feature registers of each secondary
17a2a69963SWill Deacon  * CPU when bringing them up. If there is a mismatch, then we update the
18a2a69963SWill Deacon  * snapshot state to indicate the lowest-common denominator of the feature,
19a2a69963SWill Deacon  * known as the "safe" value. This snapshot state can be queried to view the
20a2a69963SWill Deacon  * "sanitised" value of a feature register.
21a2a69963SWill Deacon  *
22a2a69963SWill Deacon  * The sanitised register values are used to decide which capabilities we
23a2a69963SWill Deacon  * have in the system. These may be in the form of traditional "hwcaps"
24a2a69963SWill Deacon  * advertised to userspace or internal "cpucaps" which are used to configure
25a2a69963SWill Deacon  * things like alternative patching and static keys. While a feature mismatch
26a2a69963SWill Deacon  * may result in a TAINT_CPU_OUT_OF_SPEC kernel taint, a capability mismatch
27a2a69963SWill Deacon  * may prevent a CPU from being onlined at all.
28a2a69963SWill Deacon  *
29a2a69963SWill Deacon  * Some implementation details worth remembering:
30a2a69963SWill Deacon  *
31a2a69963SWill Deacon  * - Mismatched features are *always* sanitised to a "safe" value, which
32a2a69963SWill Deacon  *   usually indicates that the feature is not supported.
33a2a69963SWill Deacon  *
34a2a69963SWill Deacon  * - A mismatched feature marked with FTR_STRICT will cause a "SANITY CHECK"
35a2a69963SWill Deacon  *   warning when onlining an offending CPU and the kernel will be tainted
36a2a69963SWill Deacon  *   with TAINT_CPU_OUT_OF_SPEC.
37a2a69963SWill Deacon  *
38a2a69963SWill Deacon  * - Features marked as FTR_VISIBLE have their sanitised value visible to
39a2a69963SWill Deacon  *   userspace. FTR_VISIBLE features in registers that are only visible
40a2a69963SWill Deacon  *   to EL0 by trapping *must* have a corresponding HWCAP so that late
41a2a69963SWill Deacon  *   onlining of CPUs cannot lead to features disappearing at runtime.
42a2a69963SWill Deacon  *
43a2a69963SWill Deacon  * - A "feature" is typically a 4-bit register field. A "capability" is the
44a2a69963SWill Deacon  *   high-level description derived from the sanitised field value.
45a2a69963SWill Deacon  *
46a2a69963SWill Deacon  * - Read the Arm ARM (DDI 0487F.a) section D13.1.3 ("Principles of the ID
47a2a69963SWill Deacon  *   scheme for fields in ID registers") to understand when feature fields
48a2a69963SWill Deacon  *   may be signed or unsigned (FTR_SIGNED and FTR_UNSIGNED accordingly).
49a2a69963SWill Deacon  *
50a2a69963SWill Deacon  * - KVM exposes its own view of the feature registers to guest operating
51a2a69963SWill Deacon  *   systems regardless of FTR_VISIBLE. This is typically driven from the
52a2a69963SWill Deacon  *   sanitised register values to allow virtual CPUs to be migrated between
53a2a69963SWill Deacon  *   arbitrary physical CPUs, but some features not present on the host are
54a2a69963SWill Deacon  *   also advertised and emulated. Look at sys_reg_descs[] for the gory
55a2a69963SWill Deacon  *   details.
56433022b5SWill Deacon  *
57433022b5SWill Deacon  * - If the arm64_ftr_bits[] for a register has a missing field, then this
58433022b5SWill Deacon  *   field is treated as STRICT RES0, including for read_sanitised_ftr_reg().
59433022b5SWill Deacon  *   This is stronger than FTR_HIDDEN and can be used to hide features from
60433022b5SWill Deacon  *   KVM guests.
61359b7064SMarc Zyngier  */
62359b7064SMarc Zyngier 
639cdf8ec4SSuzuki K. Poulose #define pr_fmt(fmt) "CPU features: " fmt
64359b7064SMarc Zyngier 
653c739b57SSuzuki K. Poulose #include <linux/bsearch.h>
662a6dcb2bSJames Morse #include <linux/cpumask.h>
675ffdfaedSVladimir Murzin #include <linux/crash_dump.h>
681a920c92SChristophe JAILLET #include <linux/kstrtox.h>
693c739b57SSuzuki K. Poulose #include <linux/sort.h>
702a6dcb2bSJames Morse #include <linux/stop_machine.h>
717af33504SWill Deacon #include <linux/sysfs.h>
72359b7064SMarc Zyngier #include <linux/types.h>
73f6334b17Skernel test robot #include <linux/minmax.h>
742077be67SLaura Abbott #include <linux/mm.h>
75a111b7c0SJosh Poimboeuf #include <linux/cpu.h>
762e903b91SAndrey Konovalov #include <linux/kasan.h>
77bd09128dSJames Morse #include <linux/percpu.h>
78bd09128dSJames Morse 
79359b7064SMarc Zyngier #include <asm/cpu.h>
80359b7064SMarc Zyngier #include <asm/cpufeature.h>
81dbb4e152SSuzuki K. Poulose #include <asm/cpu_ops.h>
822e0f2478SDave Martin #include <asm/fpsimd.h>
8344b3834bSJames Morse #include <asm/hwcap.h>
843e00e39dSMark Rutland #include <asm/insn.h>
853eb681fbSDavid Brazdil #include <asm/kvm_host.h>
8613f417f3SSuzuki K Poulose #include <asm/mmu_context.h>
8734bfeea4SCatalin Marinas #include <asm/mte.h>
88338d4f49SJames Morse #include <asm/processor.h>
89e62e0748SCarlos Bilbao #include <asm/smp.h>
90cdcf817bSSuzuki K. Poulose #include <asm/sysreg.h>
9177c97b4eSSuzuki K Poulose #include <asm/traps.h>
92bd09128dSJames Morse #include <asm/vectors.h>
93d88701beSMarc Zyngier #include <asm/virt.h>
94359b7064SMarc Zyngier 
95aec0bff7SAndrew Murray /* Kernel representation of AT_HWCAP and AT_HWCAP2 */
9660c868efSMark Brown static DECLARE_BITMAP(elf_hwcap, MAX_CPU_FEATURES) __read_mostly;
979cdf8ec4SSuzuki K. Poulose 
989cdf8ec4SSuzuki K. Poulose #ifdef CONFIG_COMPAT
999cdf8ec4SSuzuki K. Poulose #define COMPAT_ELF_HWCAP_DEFAULT	\
1009cdf8ec4SSuzuki K. Poulose 				(COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
1019cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
1027559950aSSuzuki K Poulose 				 COMPAT_HWCAP_TLS|COMPAT_HWCAP_IDIV|\
1039cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_LPAE)
1049cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
1059cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap2 __read_mostly;
1069cdf8ec4SSuzuki K. Poulose #endif
1079cdf8ec4SSuzuki K. Poulose 
1087f242982SMark Rutland DECLARE_BITMAP(system_cpucaps, ARM64_NCAPS);
1097f242982SMark Rutland EXPORT_SYMBOL(system_cpucaps);
1101c8ae429SMark Rutland static struct arm64_cpu_capabilities const __ro_after_init *cpucap_ptrs[ARM64_NCAPS];
1119cdf8ec4SSuzuki K. Poulose 
1127f242982SMark Rutland DECLARE_BITMAP(boot_cpucaps, ARM64_NCAPS);
1130ceb0d56SDaniel Thompson 
11409e3c22aSMark Brown bool arm64_use_ng_mappings = false;
11509e3c22aSMark Brown EXPORT_SYMBOL(arm64_use_ng_mappings);
11609e3c22aSMark Brown 
117bd09128dSJames Morse DEFINE_PER_CPU_READ_MOSTLY(const char *, this_cpu_vector) = vectors;
118bd09128dSJames Morse 
1198f1eec57SDave Martin /*
1202122a833SWill Deacon  * Permit PER_LINUX32 and execve() of 32-bit binaries even if not all CPUs
1212122a833SWill Deacon  * support it?
1222122a833SWill Deacon  */
1232122a833SWill Deacon static bool __read_mostly allow_mismatched_32bit_el0;
1242122a833SWill Deacon 
1252122a833SWill Deacon /*
1262122a833SWill Deacon  * Static branch enabled only if allow_mismatched_32bit_el0 is set and we have
1272122a833SWill Deacon  * seen at least one CPU capable of 32-bit EL0.
1282122a833SWill Deacon  */
1292122a833SWill Deacon DEFINE_STATIC_KEY_FALSE(arm64_mismatched_32bit_el0);
1302122a833SWill Deacon 
1312122a833SWill Deacon /*
1322122a833SWill Deacon  * Mask of CPUs supporting 32-bit EL0.
1332122a833SWill Deacon  * Only valid if arm64_mismatched_32bit_el0 is enabled.
1342122a833SWill Deacon  */
1352122a833SWill Deacon static cpumask_var_t cpu_32bit_el0_mask __cpumask_var_read_mostly;
1362122a833SWill Deacon 
137638d5031SAnshuman Khandual void dump_cpu_features(void)
1388effeaafSMark Rutland {
1398effeaafSMark Rutland 	/* file-wide pr_fmt adds "CPU features: " prefix */
1407f242982SMark Rutland 	pr_emerg("0x%*pb\n", ARM64_NCAPS, &system_cpucaps);
1418effeaafSMark Rutland }
1428effeaafSMark Rutland 
143876e3c8eSMark Brown #define ARM64_CPUID_FIELDS(reg, field, min_value)			\
144876e3c8eSMark Brown 		.sys_reg = SYS_##reg,							\
145876e3c8eSMark Brown 		.field_pos = reg##_##field##_SHIFT,						\
146876e3c8eSMark Brown 		.field_width = reg##_##field##_WIDTH,						\
147876e3c8eSMark Brown 		.sign = reg##_##field##_SIGNED,							\
148876e3c8eSMark Brown 		.min_field_value = reg##_##field##_##min_value,
149876e3c8eSMark Brown 
150fe4fbdbcSSuzuki K Poulose #define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
1513c739b57SSuzuki K. Poulose 	{						\
1524f0a606bSSuzuki K. Poulose 		.sign = SIGNED,				\
153fe4fbdbcSSuzuki K Poulose 		.visible = VISIBLE,			\
1543c739b57SSuzuki K. Poulose 		.strict = STRICT,			\
1553c739b57SSuzuki K. Poulose 		.type = TYPE,				\
1563c739b57SSuzuki K. Poulose 		.shift = SHIFT,				\
1573c739b57SSuzuki K. Poulose 		.width = WIDTH,				\
1583c739b57SSuzuki K. Poulose 		.safe_val = SAFE_VAL,			\
1593c739b57SSuzuki K. Poulose 	}
1603c739b57SSuzuki K. Poulose 
1610710cfdbSSuzuki K Poulose /* Define a feature with unsigned values */
162fe4fbdbcSSuzuki K Poulose #define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
163fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1644f0a606bSSuzuki K. Poulose 
1650710cfdbSSuzuki K Poulose /* Define a feature with a signed value */
166fe4fbdbcSSuzuki K Poulose #define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
167fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1680710cfdbSSuzuki K Poulose 
1693c739b57SSuzuki K. Poulose #define ARM64_FTR_END					\
1703c739b57SSuzuki K. Poulose 	{						\
1713c739b57SSuzuki K. Poulose 		.width = 0,				\
1723c739b57SSuzuki K. Poulose 	}
1733c739b57SSuzuki K. Poulose 
1745ffdfaedSVladimir Murzin static void cpu_enable_cnp(struct arm64_cpu_capabilities const *cap);
17570544196SJames Morse 
1763ff047f6SAmit Daniel Kachhap static bool __system_matches_cap(unsigned int n);
1773ff047f6SAmit Daniel Kachhap 
1784aa8a472SSuzuki K Poulose /*
1794aa8a472SSuzuki K Poulose  * NOTE: Any changes to the visibility of features should be kept in
1804aa8a472SSuzuki K Poulose  * sync with the documentation of the CPU feature register ABI.
1814aa8a472SSuzuki K Poulose  */
1825e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
1830eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RNDR_SHIFT, 4, 0),
1840eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TLB_SHIFT, 4, 0),
1850eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TS_SHIFT, 4, 0),
1860eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_FHM_SHIFT, 4, 0),
1870eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_DP_SHIFT, 4, 0),
1880eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM4_SHIFT, 4, 0),
1890eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM3_SHIFT, 4, 0),
1900eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA3_SHIFT, 4, 0),
1910eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RDM_SHIFT, 4, 0),
1920eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 4, 0),
1930eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_CRC32_SHIFT, 4, 0),
1940eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, 0),
1950eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA1_SHIFT, 4, 0),
1960eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_AES_SHIFT, 4, 0),
1973c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
1983c739b57SSuzuki K. Poulose };
1993c739b57SSuzuki K. Poulose 
200c8c3798dSSuzuki K Poulose static const struct arm64_ftr_bits ftr_id_aa64isar1[] = {
201aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_I8MM_SHIFT, 4, 0),
202aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DGH_SHIFT, 4, 0),
203aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, 0),
204aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SPECRES_SHIFT, 4, 0),
205aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SB_SHIFT, 4, 0),
206aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FRINTTS_SHIFT, 4, 0),
2076984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
208aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPI_SHIFT, 4, 0),
2096984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
210aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPA_SHIFT, 4, 0),
211aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, 0),
212aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FCMA_SHIFT, 4, 0),
213aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_JSCVT_SHIFT, 4, 0),
2146984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
215aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_API_SHIFT, 4, 0),
2166984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
217aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_APA_SHIFT, 4, 0),
218aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, 0),
219c8c3798dSSuzuki K Poulose 	ARM64_FTR_END,
220c8c3798dSSuzuki K Poulose };
221c8c3798dSSuzuki K Poulose 
2229e45365fSJoey Gouly static const struct arm64_ftr_bits ftr_id_aa64isar2[] = {
22395aa6860SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_CSSC_SHIFT, 4, 0),
224939e4649SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRFM_SHIFT, 4, 0),
225b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64ISAR2_EL1_BC_SHIFT, 4, 0),
226b7564127SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_MOPS_SHIFT, 4, 0),
227def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
228b2d71f27SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR2_EL1_APA3_SHIFT, 4, 0),
229def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
230b2d71f27SMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_GPA3_SHIFT, 4, 0),
231b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRES_SHIFT, 4, 0),
232b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_WFxT_SHIFT, 4, 0),
2339e45365fSJoey Gouly 	ARM64_FTR_END,
2349e45365fSJoey Gouly };
2359e45365fSJoey Gouly 
2365e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
23755adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV3_SHIFT, 4, 0),
23855adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV2_SHIFT, 4, 0),
23955adc08dSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_DIT_SHIFT, 4, 0),
24055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AMU_SHIFT, 4, 0),
24155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_MPAM_SHIFT, 4, 0),
24255adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SEL2_SHIFT, 4, 0),
2433fab3999SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
24455adc08dSMark Brown 				   FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SVE_SHIFT, 4, 0),
24555adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_RAS_SHIFT, 4, 0),
24655adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_GIC_SHIFT, 4, 0),
2475620b4b0SMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, ID_AA64PFR0_EL1_AdvSIMD_NI),
24855adc08dSMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_FP_SHIFT, 4, ID_AA64PFR0_EL1_FP_NI),
24955adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL3_SHIFT, 4, 0),
25055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL2_SHIFT, 4, 0),
25155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL1_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
25255adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL0_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
2533c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2543c739b57SSuzuki K. Poulose };
2553c739b57SSuzuki K. Poulose 
256d71be2b6SWill Deacon static const struct arm64_ftr_bits ftr_id_aa64pfr1[] = {
2575e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
2586ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SME_SHIFT, 4, 0),
259cf7fdbbeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MPAM_frac_SHIFT, 4, 0),
260cf7fdbbeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_RAS_frac_SHIFT, 4, 0),
2613b714d24SVincenzo Frascino 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_MTE),
2626ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MTE_SHIFT, 4, ID_AA64PFR1_EL1_MTE_NI),
26353275da8SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SSBS_SHIFT, 4, ID_AA64PFR1_EL1_SSBS_NI),
2648ef8f360SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_BTI),
2656ca2b9caSMark Brown 				    FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_BT_SHIFT, 4, 0),
266d71be2b6SWill Deacon 	ARM64_FTR_END,
267d71be2b6SWill Deacon };
268d71be2b6SWill Deacon 
26906a916feSDave Martin static const struct arm64_ftr_bits ftr_id_aa64zfr0[] = {
270ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2718d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F64MM_SHIFT, 4, 0),
272d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2738d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F32MM_SHIFT, 4, 0),
274d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2758d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_I8MM_SHIFT, 4, 0),
276d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2778d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SM4_SHIFT, 4, 0),
278ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2798d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SHA3_SHIFT, 4, 0),
280ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2818d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, 0),
282d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2838d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BitPerm_SHIFT, 4, 0),
284ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2858d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_AES_SHIFT, 4, 0),
286ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2878d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, 0),
28806a916feSDave Martin 	ARM64_FTR_END,
28906a916feSDave Martin };
29006a916feSDave Martin 
2915e64b862SMark Brown static const struct arm64_ftr_bits ftr_id_aa64smfr0[] = {
2925e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
293f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_FA64_SHIFT, 1, 0),
2945e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
295d4913eeeSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_SMEver_SHIFT, 4, 0),
296d4913eeeSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
297f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I16I64_SHIFT, 4, 0),
2985e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
299f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F64F64_SHIFT, 1, 0),
3005e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3017d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I16I32_SHIFT, 4, 0),
3027d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3037d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_B16B16_SHIFT, 1, 0),
3047d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3057d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F16F16_SHIFT, 1, 0),
3067d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
307f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I8I32_SHIFT, 4, 0),
3085e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
309f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F16F32_SHIFT, 1, 0),
3105e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
311f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_B16F32_SHIFT, 1, 0),
3125e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3137d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_BI32I32_SHIFT, 1, 0),
3147d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
315f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F32F32_SHIFT, 1, 0),
3165e64b862SMark Brown 	ARM64_FTR_END,
3175e64b862SMark Brown };
3185e64b862SMark Brown 
3195e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
3202d987e64SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ECV_SHIFT, 4, 0),
3212d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_FGT_SHIFT, 4, 0),
3222d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_EXS_SHIFT, 4, 0),
3235717fe5aSWill Deacon 	/*
324b130a8f7SMarc Zyngier 	 * Page size not being supported at Stage-2 is not fatal. You
325b130a8f7SMarc Zyngier 	 * just give up KVM if PAGE_SIZE isn't supported there. Go fix
326b130a8f7SMarc Zyngier 	 * your favourite nesting hypervisor.
327b130a8f7SMarc Zyngier 	 *
328b130a8f7SMarc Zyngier 	 * There is a small corner case where the hypervisor explicitly
329b130a8f7SMarc Zyngier 	 * advertises a given granule size at Stage-2 (value 2) on some
330b130a8f7SMarc Zyngier 	 * vCPUs, and uses the fallback to Stage-1 (value 0) for other
331b130a8f7SMarc Zyngier 	 * vCPUs. Although this is not forbidden by the architecture, it
332b130a8f7SMarc Zyngier 	 * indicates that the hypervisor is being silly (or buggy).
333b130a8f7SMarc Zyngier 	 *
334b130a8f7SMarc Zyngier 	 * We make no effort to cope with this and pretend that if these
335b130a8f7SMarc Zyngier 	 * fields are inconsistent across vCPUs, then it isn't worth
336b130a8f7SMarc Zyngier 	 * trying to bring KVM up.
337b130a8f7SMarc Zyngier 	 */
3382d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT, 4, 1),
3392d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT, 4, 1),
3402d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT, 4, 1),
341b130a8f7SMarc Zyngier 	/*
3425717fe5aSWill Deacon 	 * We already refuse to boot CPUs that don't support our configured
3435717fe5aSWill Deacon 	 * page size, so we can only detect mismatches for a page size other
3445717fe5aSWill Deacon 	 * than the one we're currently using. Unfortunately, SoCs like this
3455717fe5aSWill Deacon 	 * exist in the wild so, even though we don't like it, we'll have to go
3465717fe5aSWill Deacon 	 * along with it and treat them as non-strict.
3475717fe5aSWill Deacon 	 */
3482d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN4_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN4_NI),
3492d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN64_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN64_NI),
3502d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN16_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN16_NI),
3515717fe5aSWill Deacon 
3522d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGENDEL0_SHIFT, 4, 0),
3533c739b57SSuzuki K. Poulose 	/* Linux shouldn't care about secure memory */
3542d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_SNSMEM_SHIFT, 4, 0),
355ed7c138dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGEND_SHIFT, 4, 0),
35607d7d848SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ASIDBITS_SHIFT, 4, 0),
3573c739b57SSuzuki K. Poulose 	/*
3583c739b57SSuzuki K. Poulose 	 * Differing PARange is fine as long as all peripherals and memory are mapped
3593c739b57SSuzuki K. Poulose 	 * within the minimum PARange of all CPUs
3603c739b57SSuzuki K. Poulose 	 */
3612d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_PARANGE_SHIFT, 4, 0),
3623c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3633c739b57SSuzuki K. Poulose };
3643c739b57SSuzuki K. Poulose 
3655e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
3666fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TIDCP1_SHIFT, 4, 0),
3676fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_AFP_SHIFT, 4, 0),
368b0c756feSKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HCX_SHIFT, 4, 0),
3696fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_ETS_SHIFT, 4, 0),
3706fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TWED_SHIFT, 4, 0),
3716fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_XNX_SHIFT, 4, 0),
3726fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64MMFR1_EL1_SpecSEI_SHIFT, 4, 0),
3736fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_PAN_SHIFT, 4, 0),
3746fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_LO_SHIFT, 4, 0),
3756fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HPDS_SHIFT, 4, 0),
3766fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VH_SHIFT, 4, 0),
3776fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VMIDBits_SHIFT, 4, 0),
3786fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HAFDBS_SHIFT, 4, 0),
3793c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3803c739b57SSuzuki K. Poulose };
3813c739b57SSuzuki K. Poulose 
3825e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
383a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_E0PD_SHIFT, 4, 0),
384a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_EVT_SHIFT, 4, 0),
385a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_BBM_SHIFT, 4, 0),
386a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_TTL_SHIFT, 4, 0),
387a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_FWB_SHIFT, 4, 0),
388a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IDS_SHIFT, 4, 0),
389a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_AT_SHIFT, 4, 0),
390a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_ST_SHIFT, 4, 0),
391a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_NV_SHIFT, 4, 0),
392a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CCIDX_SHIFT, 4, 0),
3938f40badeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_VARange_SHIFT, 4, 0),
394a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IESB_SHIFT, 4, 0),
395a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_LSM_SHIFT, 4, 0),
396a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_UAO_SHIFT, 4, 0),
397ca951862SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CnP_SHIFT, 4, 0),
398406e3087SJames Morse 	ARM64_FTR_END,
399406e3087SJames Morse };
400406e3087SJames Morse 
401edc25898SJoey Gouly static const struct arm64_ftr_bits ftr_id_aa64mmfr3[] = {
402edc25898SJoey Gouly 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR3_EL1_S1PIE_SHIFT, 4, 0),
403edc25898SJoey Gouly 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR3_EL1_TCRX_SHIFT, 4, 0),
404edc25898SJoey Gouly 	ARM64_FTR_END,
405edc25898SJoey Gouly };
406edc25898SJoey Gouly 
4075e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_ctr[] = {
408be68a8aaSWill Deacon 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
4095b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DIC_SHIFT, 1, 1),
4105b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IDC_SHIFT, 1, 1),
4115b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_CWG_SHIFT, 4, 0),
4125b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_ERG_SHIFT, 4, 0),
4135b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DminLine_SHIFT, 4, 1),
4143c739b57SSuzuki K. Poulose 	/*
4153c739b57SSuzuki K. Poulose 	 * Linux can handle differing I-cache policies. Userspace JITs will
416ee7bc638SSuzuki K Poulose 	 * make use of *minLine.
417155433cbSWill Deacon 	 * If we have differing I-cache policies, report it as the weakest - VIPT.
4183c739b57SSuzuki K. Poulose 	 */
4195b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, CTR_EL0_L1Ip_SHIFT, 2, CTR_EL0_L1Ip_VIPT),	/* L1Ip */
4205b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IminLine_SHIFT, 4, 0),
4213c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4223c739b57SSuzuki K. Poulose };
4233c739b57SSuzuki K. Poulose 
4248f266a5dSMarc Zyngier static struct arm64_ftr_override __ro_after_init no_override = { };
4258f266a5dSMarc Zyngier 
426675b0563SArd Biesheuvel struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
427675b0563SArd Biesheuvel 	.name		= "SYS_CTR_EL0",
4288f266a5dSMarc Zyngier 	.ftr_bits	= ftr_ctr,
4298f266a5dSMarc Zyngier 	.override	= &no_override,
430675b0563SArd Biesheuvel };
431675b0563SArd Biesheuvel 
4325e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
43337622baeSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_InnerShr_SHIFT, 4, 0xf),
43437622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_FCSE_SHIFT, 4, 0),
43537622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_AuxReg_SHIFT, 4, 0),
43637622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_TCM_SHIFT, 4, 0),
43737622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_ShareLvl_SHIFT, 4, 0),
43837622baeSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_OuterShr_SHIFT, 4, 0xf),
43937622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_PMSA_SHIFT, 4, 0),
44037622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_VMSA_SHIFT, 4, 0),
4413c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4423c739b57SSuzuki K. Poulose };
4433c739b57SSuzuki K. Poulose 
4445e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
445fcf37b38SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_DoubleLock_SHIFT, 4, 0),
446fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_PMSVer_SHIFT, 4, 0),
447fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_CTX_CMPs_SHIFT, 4, 0),
448fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_WRPs_SHIFT, 4, 0),
449fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_BRPs_SHIFT, 4, 0),
450b20d1ba3SWill Deacon 	/*
451b20d1ba3SWill Deacon 	 * We can instantiate multiple PMU instances with different levels
452b20d1ba3SWill Deacon 	 * of support.
453fe4fbdbcSSuzuki K Poulose 	 */
454fcf37b38SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_EL1_PMUVer_SHIFT, 4, 0),
455fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_EL1_DebugVer_SHIFT, 4, 0x6),
4563c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4573c739b57SSuzuki K. Poulose };
4583c739b57SSuzuki K. Poulose 
45985f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr0[] = {
460a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPRound_SHIFT, 4, 0),
461a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPShVec_SHIFT, 4, 0),
462a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPSqrt_SHIFT, 4, 0),
463a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPDivide_SHIFT, 4, 0),
464a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPTrap_SHIFT, 4, 0),
465a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPDP_SHIFT, 4, 0),
466a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPSP_SHIFT, 4, 0),
467a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_SIMDReg_SHIFT, 4, 0),
46885f15063SAmit Daniel Kachhap 	ARM64_FTR_END,
46985f15063SAmit Daniel Kachhap };
47085f15063SAmit Daniel Kachhap 
47185f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr1[] = {
472d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDFMAC_SHIFT, 4, 0),
473846b73a4SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPHP_SHIFT, 4, 0),
474846b73a4SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDHP_SHIFT, 4, 0),
475d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDSP_SHIFT, 4, 0),
476d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDInt_SHIFT, 4, 0),
477d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDLS_SHIFT, 4, 0),
478d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPDNaN_SHIFT, 4, 0),
479d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPFtZ_SHIFT, 4, 0),
48085f15063SAmit Daniel Kachhap 	ARM64_FTR_END,
48185f15063SAmit Daniel Kachhap };
48285f15063SAmit Daniel Kachhap 
4835e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_mvfr2[] = {
484c6e155e8SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_EL1_FPMisc_SHIFT, 4, 0),
485c6e155e8SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_EL1_SIMDMisc_SHIFT, 4, 0),
4863c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4873c739b57SSuzuki K. Poulose };
4883c739b57SSuzuki K. Poulose 
4895e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_dczid[] = {
490bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, DCZID_EL0_DZP_SHIFT, 1, 1),
491bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, DCZID_EL0_BS_SHIFT, 4, 0),
4923c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4933c739b57SSuzuki K. Poulose };
4943c739b57SSuzuki K. Poulose 
49521047e91SCatalin Marinas static const struct arm64_ftr_bits ftr_gmid[] = {
496e9757553SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, GMID_EL1_BS_SHIFT, 4, 0),
49721047e91SCatalin Marinas 	ARM64_FTR_END,
49821047e91SCatalin Marinas };
49921047e91SCatalin Marinas 
5002a5bc6c4SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar0[] = {
50152b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Divide_SHIFT, 4, 0),
50252b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Debug_SHIFT, 4, 0),
50352b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Coproc_SHIFT, 4, 0),
50452b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_CmpBranch_SHIFT, 4, 0),
50552b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitField_SHIFT, 4, 0),
50652b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitCount_SHIFT, 4, 0),
50752b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Swap_SHIFT, 4, 0),
5082a5bc6c4SAnshuman Khandual 	ARM64_FTR_END,
5092a5bc6c4SAnshuman Khandual };
5103c739b57SSuzuki K. Poulose 
5115e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_isar5[] = {
512816c8638SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_RDM_SHIFT, 4, 0),
513816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_CRC32_SHIFT, 4, 0),
514816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA2_SHIFT, 4, 0),
515816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA1_SHIFT, 4, 0),
516816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_AES_SHIFT, 4, 0),
517816c8638SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SEVL_SHIFT, 4, 0),
5183c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5193c739b57SSuzuki K. Poulose };
5203c739b57SSuzuki K. Poulose 
5215e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
5225ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_EVT_SHIFT, 4, 0),
5235ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CCIDX_SHIFT, 4, 0),
5245ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_LSM_SHIFT, 4, 0),
5255ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_HPDS_SHIFT, 4, 0),
5265ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CnP_SHIFT, 4, 0),
5275ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_XNX_SHIFT, 4, 0),
5285ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_AC2_SHIFT, 4, 0),
5298d3154afSAnshuman Khandual 
530fcd65353SAnshuman Khandual 	/*
531fcd65353SAnshuman Khandual 	 * SpecSEI = 1 indicates that the PE might generate an SError on an
532fcd65353SAnshuman Khandual 	 * external abort on speculative read. It is safe to assume that an
533fcd65353SAnshuman Khandual 	 * SError might be generated than it will not be. Hence it has been
534fcd65353SAnshuman Khandual 	 * classified as FTR_HIGHER_SAFE.
535fcd65353SAnshuman Khandual 	 */
5365ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_MMFR4_EL1_SpecSEI_SHIFT, 4, 0),
5373c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5383c739b57SSuzuki K. Poulose };
5393c739b57SSuzuki K. Poulose 
5400113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_isar4[] = {
5413f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SWP_frac_SHIFT, 4, 0),
5423f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_PSR_M_SHIFT, 4, 0),
5433f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SynchPrim_frac_SHIFT, 4, 0),
5443f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Barrier_SHIFT, 4, 0),
5453f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SMC_SHIFT, 4, 0),
5463f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Writeback_SHIFT, 4, 0),
5473f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_WithShifts_SHIFT, 4, 0),
5483f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Unpriv_SHIFT, 4, 0),
5490113340eSWill Deacon 	ARM64_FTR_END,
5500113340eSWill Deacon };
5510113340eSWill Deacon 
552152accf8SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_mmfr5[] = {
5537b24177cSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR5_EL1_ETS_SHIFT, 4, 0),
554152accf8SAnshuman Khandual 	ARM64_FTR_END,
555152accf8SAnshuman Khandual };
556152accf8SAnshuman Khandual 
5578e3747beSAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar6[] = {
5580864d1e4SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_I8MM_SHIFT, 4, 0),
559f64234faSAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_BF16_SHIFT, 4, 0),
560eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SPECRES_SHIFT, 4, 0),
5612d602aa9SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SB_SHIFT, 4, 0),
5624a87be25SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_FHM_SHIFT, 4, 0),
56327addd40SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_DP_SHIFT, 4, 0),
564eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_JSCVT_SHIFT, 4, 0),
5658e3747beSAnshuman Khandual 	ARM64_FTR_END,
5668e3747beSAnshuman Khandual };
5678e3747beSAnshuman Khandual 
5685e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_pfr0[] = {
569e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_DIT_SHIFT, 4, 0),
570e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_CSV2_SHIFT, 4, 0),
571e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State3_SHIFT, 4, 0),
572e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State2_SHIFT, 4, 0),
573e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State1_SHIFT, 4, 0),
574e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State0_SHIFT, 4, 0),
5753c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5763c739b57SSuzuki K. Poulose };
5773c739b57SSuzuki K. Poulose 
5780113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_pfr1[] = {
5790a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_GIC_SHIFT, 4, 0),
5800a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Virt_frac_SHIFT, 4, 0),
5810a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Sec_frac_SHIFT, 4, 0),
5820a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_GenTimer_SHIFT, 4, 0),
5830a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Virtualization_SHIFT, 4, 0),
5840a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_MProgMod_SHIFT, 4, 0),
5850a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Security_SHIFT, 4, 0),
5860a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_ProgMod_SHIFT, 4, 0),
5870113340eSWill Deacon 	ARM64_FTR_END,
5880113340eSWill Deacon };
5890113340eSWill Deacon 
59016824085SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_pfr2[] = {
5914f2c9bf1SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_EL1_SSBS_SHIFT, 4, 0),
5921ecf3dcbSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_EL1_CSV3_SHIFT, 4, 0),
59316824085SAnshuman Khandual 	ARM64_FTR_END,
59416824085SAnshuman Khandual };
59516824085SAnshuman Khandual 
5965e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_dfr0[] = {
5971ed1b90aSAnshuman Khandual 	/* [31:28] TraceFilt */
598f4f5969eSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_DFR0_EL1_PerfMon_SHIFT, 4, 0),
599f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MProfDbg_SHIFT, 4, 0),
600f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MMapTrc_SHIFT, 4, 0),
601f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopTrc_SHIFT, 4, 0),
602f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MMapDbg_SHIFT, 4, 0),
603f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopSDbg_SHIFT, 4, 0),
604f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopDbg_SHIFT, 4, 0),
605e5343503SSuzuki K Poulose 	ARM64_FTR_END,
606e5343503SSuzuki K Poulose };
607e5343503SSuzuki K Poulose 
608dd35ec07SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_dfr1[] = {
609d092106dSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR1_EL1_MTPMU_SHIFT, 4, 0),
610dd35ec07SAnshuman Khandual 	ARM64_FTR_END,
611dd35ec07SAnshuman Khandual };
612dd35ec07SAnshuman Khandual 
6132e0f2478SDave Martin static const struct arm64_ftr_bits ftr_zcr[] = {
6142e0f2478SDave Martin 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
6155b06dcfdSMark Brown 		ZCR_ELx_LEN_SHIFT, ZCR_ELx_LEN_WIDTH, 0),	/* LEN */
6162e0f2478SDave Martin 	ARM64_FTR_END,
6172e0f2478SDave Martin };
6182e0f2478SDave Martin 
619b42990d3SMark Brown static const struct arm64_ftr_bits ftr_smcr[] = {
620b42990d3SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
6215b06dcfdSMark Brown 		SMCR_ELx_LEN_SHIFT, SMCR_ELx_LEN_WIDTH, 0),	/* LEN */
6223c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6233c739b57SSuzuki K. Poulose };
6243c739b57SSuzuki K. Poulose 
6253c739b57SSuzuki K. Poulose /*
6263c739b57SSuzuki K. Poulose  * Common ftr bits for a 32bit register with all hidden, strict
6273c739b57SSuzuki K. Poulose  * attributes, with 4bit feature fields and a default safe value of
6283c739b57SSuzuki K. Poulose  * 0. Covers the following 32bit registers:
62985f15063SAmit Daniel Kachhap  * id_isar[1-3], id_mmfr[1-3]
6303c739b57SSuzuki K. Poulose  */
6315e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_generic_32bits[] = {
632fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
633fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
634fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
635fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
636fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
637fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
638fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
639fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
6403c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6413c739b57SSuzuki K. Poulose };
6423c739b57SSuzuki K. Poulose 
643eab43e88SSuzuki K Poulose /* Table for a single 32bit feature value */
644eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_single32[] = {
645fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0),
6463c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6473c739b57SSuzuki K. Poulose };
6483c739b57SSuzuki K. Poulose 
649eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_raz[] = {
6503c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6513c739b57SSuzuki K. Poulose };
6523c739b57SSuzuki K. Poulose 
6539dc232a8SReiji Watanabe #define __ARM64_FTR_REG_OVERRIDE(id_str, id, table, ovr) {	\
6543c739b57SSuzuki K. Poulose 		.sys_id = id,					\
6556f2b7eefSArd Biesheuvel 		.reg = 	&(struct arm64_ftr_reg){		\
6569dc232a8SReiji Watanabe 			.name = id_str,				\
6578f266a5dSMarc Zyngier 			.override = (ovr),			\
6583c739b57SSuzuki K. Poulose 			.ftr_bits = &((table)[0]),		\
6596f2b7eefSArd Biesheuvel 	}}
6603c739b57SSuzuki K. Poulose 
6619dc232a8SReiji Watanabe #define ARM64_FTR_REG_OVERRIDE(id, table, ovr)	\
6629dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, ovr)
6639dc232a8SReiji Watanabe 
6649dc232a8SReiji Watanabe #define ARM64_FTR_REG(id, table)		\
6659dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, &no_override)
6668f266a5dSMarc Zyngier 
667361db0fcSMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64mmfr1_override;
668504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr0_override;
66993ad55b7SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr1_override;
670504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64zfr0_override;
671b3000e21SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64smfr0_override;
672f8da5752SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64isar1_override;
673def8c222SVladimir Murzin struct arm64_ftr_override __ro_after_init id_aa64isar2_override;
674361db0fcSMarc Zyngier 
6750ddc312bSMarc Zyngier struct arm64_ftr_override arm64_sw_feature_override;
6760ddc312bSMarc Zyngier 
6776f2b7eefSArd Biesheuvel static const struct __ftr_reg_entry {
6786f2b7eefSArd Biesheuvel 	u32			sys_id;
6796f2b7eefSArd Biesheuvel 	struct arm64_ftr_reg 	*reg;
6806f2b7eefSArd Biesheuvel } arm64_ftr_regs[] = {
6813c739b57SSuzuki K. Poulose 
6823c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 1 */
6833c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
6840113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_id_pfr1),
685e5343503SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
6863c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
6873c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
6883c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
6893c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
6903c739b57SSuzuki K. Poulose 
6913c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 2 */
6922a5bc6c4SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_id_isar0),
6933c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
6943c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
6953c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
6960113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_id_isar4),
6973c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
6983c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
6998e3747beSAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR6_EL1, ftr_id_isar6),
7003c739b57SSuzuki K. Poulose 
7013c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 3 */
70285f15063SAmit Daniel Kachhap 	ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_mvfr0),
70385f15063SAmit Daniel Kachhap 	ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_mvfr1),
7043c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
70516824085SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_PFR2_EL1, ftr_id_pfr2),
706dd35ec07SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_DFR1_EL1, ftr_id_dfr1),
707152accf8SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_MMFR5_EL1, ftr_id_mmfr5),
7083c739b57SSuzuki K. Poulose 
7093c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 4 */
710504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0,
711504ee236SMarc Zyngier 			       &id_aa64pfr0_override),
71293ad55b7SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR1_EL1, ftr_id_aa64pfr1,
71393ad55b7SMarc Zyngier 			       &id_aa64pfr1_override),
714504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ZFR0_EL1, ftr_id_aa64zfr0,
715504ee236SMarc Zyngier 			       &id_aa64zfr0_override),
716b3000e21SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64SMFR0_EL1, ftr_id_aa64smfr0,
717b3000e21SMarc Zyngier 			       &id_aa64smfr0_override),
7183c739b57SSuzuki K. Poulose 
7193c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 5 */
7203c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
721eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz),
7223c739b57SSuzuki K. Poulose 
7233c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 6 */
7243c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
725f8da5752SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1,
726f8da5752SMarc Zyngier 			       &id_aa64isar1_override),
727def8c222SVladimir Murzin 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR2_EL1, ftr_id_aa64isar2,
728def8c222SVladimir Murzin 			       &id_aa64isar2_override),
7293c739b57SSuzuki K. Poulose 
7303c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 7 */
7313c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
732361db0fcSMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1,
733361db0fcSMarc Zyngier 			       &id_aa64mmfr1_override),
734406e3087SJames Morse 	ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
735edc25898SJoey Gouly 	ARM64_FTR_REG(SYS_ID_AA64MMFR3_EL1, ftr_id_aa64mmfr3),
7363c739b57SSuzuki K. Poulose 
7372e0f2478SDave Martin 	/* Op1 = 0, CRn = 1, CRm = 2 */
7382e0f2478SDave Martin 	ARM64_FTR_REG(SYS_ZCR_EL1, ftr_zcr),
739b42990d3SMark Brown 	ARM64_FTR_REG(SYS_SMCR_EL1, ftr_smcr),
7402e0f2478SDave Martin 
74121047e91SCatalin Marinas 	/* Op1 = 1, CRn = 0, CRm = 0 */
74221047e91SCatalin Marinas 	ARM64_FTR_REG(SYS_GMID_EL1, ftr_gmid),
74321047e91SCatalin Marinas 
7443c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 0, CRm = 0 */
745675b0563SArd Biesheuvel 	{ SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
7463c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
7473c739b57SSuzuki K. Poulose 
7483c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 14, CRm = 0 */
749eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32),
7503c739b57SSuzuki K. Poulose };
7513c739b57SSuzuki K. Poulose 
7523c739b57SSuzuki K. Poulose static int search_cmp_ftr_reg(const void *id, const void *regp)
7533c739b57SSuzuki K. Poulose {
7546f2b7eefSArd Biesheuvel 	return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
7553c739b57SSuzuki K. Poulose }
7563c739b57SSuzuki K. Poulose 
7573c739b57SSuzuki K. Poulose /*
7583577dd37SAnshuman Khandual  * get_arm64_ftr_reg_nowarn - Looks up a feature register entry using
7593577dd37SAnshuman Khandual  * its sys_reg() encoding. With the array arm64_ftr_regs sorted in the
7603c739b57SSuzuki K. Poulose  * ascending order of sys_id, we use binary search to find a matching
7613c739b57SSuzuki K. Poulose  * entry.
7623c739b57SSuzuki K. Poulose  *
7633c739b57SSuzuki K. Poulose  * returns - Upon success,  matching ftr_reg entry for id.
7643c739b57SSuzuki K. Poulose  *         - NULL on failure. It is upto the caller to decide
7653c739b57SSuzuki K. Poulose  *	     the impact of a failure.
7663c739b57SSuzuki K. Poulose  */
7673577dd37SAnshuman Khandual static struct arm64_ftr_reg *get_arm64_ftr_reg_nowarn(u32 sys_id)
7683c739b57SSuzuki K. Poulose {
7696f2b7eefSArd Biesheuvel 	const struct __ftr_reg_entry *ret;
7706f2b7eefSArd Biesheuvel 
7716f2b7eefSArd Biesheuvel 	ret = bsearch((const void *)(unsigned long)sys_id,
7723c739b57SSuzuki K. Poulose 			arm64_ftr_regs,
7733c739b57SSuzuki K. Poulose 			ARRAY_SIZE(arm64_ftr_regs),
7743c739b57SSuzuki K. Poulose 			sizeof(arm64_ftr_regs[0]),
7753c739b57SSuzuki K. Poulose 			search_cmp_ftr_reg);
7766f2b7eefSArd Biesheuvel 	if (ret)
7776f2b7eefSArd Biesheuvel 		return ret->reg;
7786f2b7eefSArd Biesheuvel 	return NULL;
7793c739b57SSuzuki K. Poulose }
7803c739b57SSuzuki K. Poulose 
7813577dd37SAnshuman Khandual /*
7823577dd37SAnshuman Khandual  * get_arm64_ftr_reg - Looks up a feature register entry using
7833577dd37SAnshuman Khandual  * its sys_reg() encoding. This calls get_arm64_ftr_reg_nowarn().
7843577dd37SAnshuman Khandual  *
7853577dd37SAnshuman Khandual  * returns - Upon success,  matching ftr_reg entry for id.
7863577dd37SAnshuman Khandual  *         - NULL on failure but with an WARN_ON().
7873577dd37SAnshuman Khandual  */
788445c953eSJames Morse struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
7893577dd37SAnshuman Khandual {
7903577dd37SAnshuman Khandual 	struct arm64_ftr_reg *reg;
7913577dd37SAnshuman Khandual 
7923577dd37SAnshuman Khandual 	reg = get_arm64_ftr_reg_nowarn(sys_id);
7933577dd37SAnshuman Khandual 
7943577dd37SAnshuman Khandual 	/*
7953577dd37SAnshuman Khandual 	 * Requesting a non-existent register search is an error. Warn
7963577dd37SAnshuman Khandual 	 * and let the caller handle it.
7973577dd37SAnshuman Khandual 	 */
7983577dd37SAnshuman Khandual 	WARN_ON(!reg);
7993577dd37SAnshuman Khandual 	return reg;
8003577dd37SAnshuman Khandual }
8013577dd37SAnshuman Khandual 
8025e49d73cSArd Biesheuvel static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
8035e49d73cSArd Biesheuvel 			       s64 ftr_val)
8043c739b57SSuzuki K. Poulose {
8053c739b57SSuzuki K. Poulose 	u64 mask = arm64_ftr_mask(ftrp);
8063c739b57SSuzuki K. Poulose 
8073c739b57SSuzuki K. Poulose 	reg &= ~mask;
8083c739b57SSuzuki K. Poulose 	reg |= (ftr_val << ftrp->shift) & mask;
8093c739b57SSuzuki K. Poulose 	return reg;
8103c739b57SSuzuki K. Poulose }
8113c739b57SSuzuki K. Poulose 
8122e8bf0cbSJing Zhang s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
8135e49d73cSArd Biesheuvel 				s64 cur)
8143c739b57SSuzuki K. Poulose {
8153c739b57SSuzuki K. Poulose 	s64 ret = 0;
8163c739b57SSuzuki K. Poulose 
8173c739b57SSuzuki K. Poulose 	switch (ftrp->type) {
8183c739b57SSuzuki K. Poulose 	case FTR_EXACT:
8193c739b57SSuzuki K. Poulose 		ret = ftrp->safe_val;
8203c739b57SSuzuki K. Poulose 		break;
8213c739b57SSuzuki K. Poulose 	case FTR_LOWER_SAFE:
822f6334b17Skernel test robot 		ret = min(new, cur);
8233c739b57SSuzuki K. Poulose 		break;
824147b9635SWill Deacon 	case FTR_HIGHER_OR_ZERO_SAFE:
825147b9635SWill Deacon 		if (!cur || !new)
826147b9635SWill Deacon 			break;
827df561f66SGustavo A. R. Silva 		fallthrough;
8283c739b57SSuzuki K. Poulose 	case FTR_HIGHER_SAFE:
829f6334b17Skernel test robot 		ret = max(new, cur);
8303c739b57SSuzuki K. Poulose 		break;
8313c739b57SSuzuki K. Poulose 	default:
8323c739b57SSuzuki K. Poulose 		BUG();
8333c739b57SSuzuki K. Poulose 	}
8343c739b57SSuzuki K. Poulose 
8353c739b57SSuzuki K. Poulose 	return ret;
8363c739b57SSuzuki K. Poulose }
8373c739b57SSuzuki K. Poulose 
8383c739b57SSuzuki K. Poulose static void __init sort_ftr_regs(void)
8393c739b57SSuzuki K. Poulose {
840c6c83d75SAnshuman Khandual 	unsigned int i;
8416f2b7eefSArd Biesheuvel 
842c6c83d75SAnshuman Khandual 	for (i = 0; i < ARRAY_SIZE(arm64_ftr_regs); i++) {
843c6c83d75SAnshuman Khandual 		const struct arm64_ftr_reg *ftr_reg = arm64_ftr_regs[i].reg;
844c6c83d75SAnshuman Khandual 		const struct arm64_ftr_bits *ftr_bits = ftr_reg->ftr_bits;
845c6c83d75SAnshuman Khandual 		unsigned int j = 0;
846c6c83d75SAnshuman Khandual 
847c6c83d75SAnshuman Khandual 		/*
848c6c83d75SAnshuman Khandual 		 * Features here must be sorted in descending order with respect
849c6c83d75SAnshuman Khandual 		 * to their shift values and should not overlap with each other.
850c6c83d75SAnshuman Khandual 		 */
851c6c83d75SAnshuman Khandual 		for (; ftr_bits->width != 0; ftr_bits++, j++) {
852c6c83d75SAnshuman Khandual 			unsigned int width = ftr_reg->ftr_bits[j].width;
853c6c83d75SAnshuman Khandual 			unsigned int shift = ftr_reg->ftr_bits[j].shift;
854c6c83d75SAnshuman Khandual 			unsigned int prev_shift;
855c6c83d75SAnshuman Khandual 
856c6c83d75SAnshuman Khandual 			WARN((shift  + width) > 64,
857c6c83d75SAnshuman Khandual 				"%s has invalid feature at shift %d\n",
858c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
859c6c83d75SAnshuman Khandual 
860c6c83d75SAnshuman Khandual 			/*
861c6c83d75SAnshuman Khandual 			 * Skip the first feature. There is nothing to
862c6c83d75SAnshuman Khandual 			 * compare against for now.
863c6c83d75SAnshuman Khandual 			 */
864c6c83d75SAnshuman Khandual 			if (j == 0)
865c6c83d75SAnshuman Khandual 				continue;
866c6c83d75SAnshuman Khandual 
867c6c83d75SAnshuman Khandual 			prev_shift = ftr_reg->ftr_bits[j - 1].shift;
868c6c83d75SAnshuman Khandual 			WARN((shift + width) > prev_shift,
869c6c83d75SAnshuman Khandual 				"%s has feature overlap at shift %d\n",
870c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
871c6c83d75SAnshuman Khandual 		}
872c6c83d75SAnshuman Khandual 
873c6c83d75SAnshuman Khandual 		/*
874c6c83d75SAnshuman Khandual 		 * Skip the first register. There is nothing to
875c6c83d75SAnshuman Khandual 		 * compare against for now.
876c6c83d75SAnshuman Khandual 		 */
877c6c83d75SAnshuman Khandual 		if (i == 0)
878c6c83d75SAnshuman Khandual 			continue;
879c6c83d75SAnshuman Khandual 		/*
880c6c83d75SAnshuman Khandual 		 * Registers here must be sorted in ascending order with respect
881c6c83d75SAnshuman Khandual 		 * to sys_id for subsequent binary search in get_arm64_ftr_reg()
882c6c83d75SAnshuman Khandual 		 * to work correctly.
883c6c83d75SAnshuman Khandual 		 */
8842de7689cSKristina Martsenko 		BUG_ON(arm64_ftr_regs[i].sys_id <= arm64_ftr_regs[i - 1].sys_id);
8853c739b57SSuzuki K. Poulose 	}
886c6c83d75SAnshuman Khandual }
8873c739b57SSuzuki K. Poulose 
8883c739b57SSuzuki K. Poulose /*
8893c739b57SSuzuki K. Poulose  * Initialise the CPU feature register from Boot CPU values.
8903c739b57SSuzuki K. Poulose  * Also initiliases the strict_mask for the register.
891b389d799SMark Rutland  * Any bits that are not covered by an arm64_ftr_bits entry are considered
892b389d799SMark Rutland  * RES0 for the system-wide value, and must strictly match.
8933c739b57SSuzuki K. Poulose  */
8942122a833SWill Deacon static void init_cpu_ftr_reg(u32 sys_reg, u64 new)
8953c739b57SSuzuki K. Poulose {
8963c739b57SSuzuki K. Poulose 	u64 val = 0;
8973c739b57SSuzuki K. Poulose 	u64 strict_mask = ~0x0ULL;
898fe4fbdbcSSuzuki K Poulose 	u64 user_mask = 0;
899b389d799SMark Rutland 	u64 valid_mask = 0;
900b389d799SMark Rutland 
9015e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
9023c739b57SSuzuki K. Poulose 	struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
9033c739b57SSuzuki K. Poulose 
9043577dd37SAnshuman Khandual 	if (!reg)
9053577dd37SAnshuman Khandual 		return;
9063c739b57SSuzuki K. Poulose 
9073c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
908b389d799SMark Rutland 		u64 ftr_mask = arm64_ftr_mask(ftrp);
9093c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
9108f266a5dSMarc Zyngier 		s64 ftr_ovr = arm64_ftr_value(ftrp, reg->override->val);
9118f266a5dSMarc Zyngier 
9128f266a5dSMarc Zyngier 		if ((ftr_mask & reg->override->mask) == ftr_mask) {
9138f266a5dSMarc Zyngier 			s64 tmp = arm64_ftr_safe_value(ftrp, ftr_ovr, ftr_new);
9148f266a5dSMarc Zyngier 			char *str = NULL;
9158f266a5dSMarc Zyngier 
9168f266a5dSMarc Zyngier 			if (ftr_ovr != tmp) {
9178f266a5dSMarc Zyngier 				/* Unsafe, remove the override */
9188f266a5dSMarc Zyngier 				reg->override->mask &= ~ftr_mask;
9198f266a5dSMarc Zyngier 				reg->override->val &= ~ftr_mask;
9208f266a5dSMarc Zyngier 				tmp = ftr_ovr;
9218f266a5dSMarc Zyngier 				str = "ignoring override";
9228f266a5dSMarc Zyngier 			} else if (ftr_new != tmp) {
9238f266a5dSMarc Zyngier 				/* Override was valid */
9248f266a5dSMarc Zyngier 				ftr_new = tmp;
9258f266a5dSMarc Zyngier 				str = "forced";
9268f266a5dSMarc Zyngier 			} else if (ftr_ovr == tmp) {
9278f266a5dSMarc Zyngier 				/* Override was the safe value */
9288f266a5dSMarc Zyngier 				str = "already set";
9298f266a5dSMarc Zyngier 			}
9308f266a5dSMarc Zyngier 
9318f266a5dSMarc Zyngier 			if (str)
9328f266a5dSMarc Zyngier 				pr_warn("%s[%d:%d]: %s to %llx\n",
9338f266a5dSMarc Zyngier 					reg->name,
9348f266a5dSMarc Zyngier 					ftrp->shift + ftrp->width - 1,
9358f266a5dSMarc Zyngier 					ftrp->shift, str, tmp);
936cac642c1SMarc Zyngier 		} else if ((ftr_mask & reg->override->val) == ftr_mask) {
937cac642c1SMarc Zyngier 			reg->override->val &= ~ftr_mask;
938cac642c1SMarc Zyngier 			pr_warn("%s[%d:%d]: impossible override, ignored\n",
939cac642c1SMarc Zyngier 				reg->name,
940cac642c1SMarc Zyngier 				ftrp->shift + ftrp->width - 1,
941cac642c1SMarc Zyngier 				ftrp->shift);
9428f266a5dSMarc Zyngier 		}
9433c739b57SSuzuki K. Poulose 
9443c739b57SSuzuki K. Poulose 		val = arm64_ftr_set_value(ftrp, val, ftr_new);
945b389d799SMark Rutland 
946b389d799SMark Rutland 		valid_mask |= ftr_mask;
9473c739b57SSuzuki K. Poulose 		if (!ftrp->strict)
948b389d799SMark Rutland 			strict_mask &= ~ftr_mask;
949fe4fbdbcSSuzuki K Poulose 		if (ftrp->visible)
950fe4fbdbcSSuzuki K Poulose 			user_mask |= ftr_mask;
951fe4fbdbcSSuzuki K Poulose 		else
952fe4fbdbcSSuzuki K Poulose 			reg->user_val = arm64_ftr_set_value(ftrp,
953fe4fbdbcSSuzuki K Poulose 							    reg->user_val,
954fe4fbdbcSSuzuki K Poulose 							    ftrp->safe_val);
9553c739b57SSuzuki K. Poulose 	}
956b389d799SMark Rutland 
957b389d799SMark Rutland 	val &= valid_mask;
958b389d799SMark Rutland 
9593c739b57SSuzuki K. Poulose 	reg->sys_val = val;
9603c739b57SSuzuki K. Poulose 	reg->strict_mask = strict_mask;
961fe4fbdbcSSuzuki K Poulose 	reg->user_mask = user_mask;
9623c739b57SSuzuki K. Poulose }
9633c739b57SSuzuki K. Poulose 
9641e89baedSSuzuki K Poulose extern const struct arm64_cpu_capabilities arm64_errata[];
96582a3a21bSSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_features[];
96682a3a21bSSuzuki K Poulose 
96782a3a21bSSuzuki K Poulose static void __init
9681c8ae429SMark Rutland init_cpucap_indirect_list_from_array(const struct arm64_cpu_capabilities *caps)
96982a3a21bSSuzuki K Poulose {
97082a3a21bSSuzuki K Poulose 	for (; caps->matches; caps++) {
97182a3a21bSSuzuki K Poulose 		if (WARN(caps->capability >= ARM64_NCAPS,
97282a3a21bSSuzuki K Poulose 			"Invalid capability %d\n", caps->capability))
97382a3a21bSSuzuki K Poulose 			continue;
9741c8ae429SMark Rutland 		if (WARN(cpucap_ptrs[caps->capability],
97582a3a21bSSuzuki K Poulose 			"Duplicate entry for capability %d\n",
97682a3a21bSSuzuki K Poulose 			caps->capability))
97782a3a21bSSuzuki K Poulose 			continue;
9781c8ae429SMark Rutland 		cpucap_ptrs[caps->capability] = caps;
97982a3a21bSSuzuki K Poulose 	}
98082a3a21bSSuzuki K Poulose }
98182a3a21bSSuzuki K Poulose 
9821c8ae429SMark Rutland static void __init init_cpucap_indirect_list(void)
98382a3a21bSSuzuki K Poulose {
9841c8ae429SMark Rutland 	init_cpucap_indirect_list_from_array(arm64_features);
9851c8ae429SMark Rutland 	init_cpucap_indirect_list_from_array(arm64_errata);
98682a3a21bSSuzuki K Poulose }
98782a3a21bSSuzuki K Poulose 
988fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void);
9891e89baedSSuzuki K Poulose 
9902122a833SWill Deacon static void init_32bit_cpu_features(struct cpuinfo_32bit *info)
9913c739b57SSuzuki K. Poulose {
9923c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
993dd35ec07SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_DFR1_EL1, info->reg_id_dfr1);
9943c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
9953c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
9963c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
9973c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
9983c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
9993c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
10008e3747beSAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_ISAR6_EL1, info->reg_id_isar6);
10013c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
10023c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
10033c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
10043c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
1005858b8a80SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR4_EL1, info->reg_id_mmfr4);
1006152accf8SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR5_EL1, info->reg_id_mmfr5);
10073c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
10083c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
100916824085SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_PFR2_EL1, info->reg_id_pfr2);
10103c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
10113c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
10123c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
10133c739b57SSuzuki K. Poulose }
10143c739b57SSuzuki K. Poulose 
1015930a58b4SWill Deacon void __init init_cpu_features(struct cpuinfo_arm64 *info)
1016930a58b4SWill Deacon {
1017930a58b4SWill Deacon 	/* Before we start using the tables, make sure it is sorted */
1018930a58b4SWill Deacon 	sort_ftr_regs();
1019930a58b4SWill Deacon 
1020930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
1021930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
1022930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
1023930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
1024930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
1025930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
1026930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
10279e45365fSJoey Gouly 	init_cpu_ftr_reg(SYS_ID_AA64ISAR2_EL1, info->reg_id_aa64isar2);
1028930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
1029930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
1030930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
1031edc25898SJoey Gouly 	init_cpu_ftr_reg(SYS_ID_AA64MMFR3_EL1, info->reg_id_aa64mmfr3);
1032930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
1033930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
1034930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0);
10355e64b862SMark Brown 	init_cpu_ftr_reg(SYS_ID_AA64SMFR0_EL1, info->reg_id_aa64smfr0);
1036930a58b4SWill Deacon 
1037930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0))
1038930a58b4SWill Deacon 		init_32bit_cpu_features(&info->aarch32);
1039930a58b4SWill Deacon 
1040892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1041892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1042892f7237SMarc Zyngier 		info->reg_zcr = read_zcr_features();
10432e0f2478SDave Martin 		init_cpu_ftr_reg(SYS_ZCR_EL1, info->reg_zcr);
1044b5bc00ffSMark Brown 		vec_init_vq_map(ARM64_VEC_SVE);
10452e0f2478SDave Martin 	}
10465e91107bSSuzuki K Poulose 
1047892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1048892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1049892f7237SMarc Zyngier 		info->reg_smcr = read_smcr_features();
1050892f7237SMarc Zyngier 		/*
1051892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1052892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1053892f7237SMarc Zyngier 		 * and we block access to them.
1054892f7237SMarc Zyngier 		 */
1055892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1056b42990d3SMark Brown 		init_cpu_ftr_reg(SYS_SMCR_EL1, info->reg_smcr);
1057b42990d3SMark Brown 		vec_init_vq_map(ARM64_VEC_SME);
1058b42990d3SMark Brown 	}
1059b42990d3SMark Brown 
106021047e91SCatalin Marinas 	if (id_aa64pfr1_mte(info->reg_id_aa64pfr1))
106121047e91SCatalin Marinas 		init_cpu_ftr_reg(SYS_GMID_EL1, info->reg_gmid);
106221047e91SCatalin Marinas 
10635e91107bSSuzuki K Poulose 	/*
10641c8ae429SMark Rutland 	 * Initialize the indirect array of CPU capabilities pointers before we
10651c8ae429SMark Rutland 	 * handle the boot CPU below.
106682a3a21bSSuzuki K Poulose 	 */
10671c8ae429SMark Rutland 	init_cpucap_indirect_list();
106882a3a21bSSuzuki K Poulose 
106982a3a21bSSuzuki K Poulose 	/*
1070fd9d63daSSuzuki K Poulose 	 * Detect and enable early CPU capabilities based on the boot CPU,
1071fd9d63daSSuzuki K Poulose 	 * after we have initialised the CPU feature infrastructure.
10725e91107bSSuzuki K Poulose 	 */
1073fd9d63daSSuzuki K Poulose 	setup_boot_cpu_capabilities();
1074a6dc3cd7SSuzuki K Poulose }
1075a6dc3cd7SSuzuki K Poulose 
10763086d391SSuzuki K. Poulose static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
10773c739b57SSuzuki K. Poulose {
10785e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
10793c739b57SSuzuki K. Poulose 
10803c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
10813c739b57SSuzuki K. Poulose 		s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
10823c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
10833c739b57SSuzuki K. Poulose 
10843c739b57SSuzuki K. Poulose 		if (ftr_cur == ftr_new)
10853c739b57SSuzuki K. Poulose 			continue;
10863c739b57SSuzuki K. Poulose 		/* Find a safe value */
10873c739b57SSuzuki K. Poulose 		ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
10883c739b57SSuzuki K. Poulose 		reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
10893c739b57SSuzuki K. Poulose 	}
10903c739b57SSuzuki K. Poulose 
10913c739b57SSuzuki K. Poulose }
10923c739b57SSuzuki K. Poulose 
10933086d391SSuzuki K. Poulose static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
1094cdcf817bSSuzuki K. Poulose {
10953086d391SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
10963086d391SSuzuki K. Poulose 
10973577dd37SAnshuman Khandual 	if (!regp)
10983577dd37SAnshuman Khandual 		return 0;
10993577dd37SAnshuman Khandual 
11003086d391SSuzuki K. Poulose 	update_cpu_ftr_reg(regp, val);
11013086d391SSuzuki K. Poulose 	if ((boot & regp->strict_mask) == (val & regp->strict_mask))
11023086d391SSuzuki K. Poulose 		return 0;
11033086d391SSuzuki K. Poulose 	pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
11043086d391SSuzuki K. Poulose 			regp->name, boot, cpu, val);
11053086d391SSuzuki K. Poulose 	return 1;
11063086d391SSuzuki K. Poulose }
11073086d391SSuzuki K. Poulose 
1108eab2f926SWill Deacon static void relax_cpu_ftr_reg(u32 sys_id, int field)
1109eab2f926SWill Deacon {
1110eab2f926SWill Deacon 	const struct arm64_ftr_bits *ftrp;
1111eab2f926SWill Deacon 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
1112eab2f926SWill Deacon 
11133577dd37SAnshuman Khandual 	if (!regp)
1114eab2f926SWill Deacon 		return;
1115eab2f926SWill Deacon 
1116eab2f926SWill Deacon 	for (ftrp = regp->ftr_bits; ftrp->width; ftrp++) {
1117eab2f926SWill Deacon 		if (ftrp->shift == field) {
1118eab2f926SWill Deacon 			regp->strict_mask &= ~arm64_ftr_mask(ftrp);
1119eab2f926SWill Deacon 			break;
1120eab2f926SWill Deacon 		}
1121eab2f926SWill Deacon 	}
1122eab2f926SWill Deacon 
1123eab2f926SWill Deacon 	/* Bogus field? */
1124eab2f926SWill Deacon 	WARN_ON(!ftrp->width);
1125eab2f926SWill Deacon }
1126eab2f926SWill Deacon 
11272122a833SWill Deacon static void lazy_init_32bit_cpu_features(struct cpuinfo_arm64 *info,
11282122a833SWill Deacon 					 struct cpuinfo_arm64 *boot)
11292122a833SWill Deacon {
11302122a833SWill Deacon 	static bool boot_cpu_32bit_regs_overridden = false;
11312122a833SWill Deacon 
11322122a833SWill Deacon 	if (!allow_mismatched_32bit_el0 || boot_cpu_32bit_regs_overridden)
11332122a833SWill Deacon 		return;
11342122a833SWill Deacon 
11352122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(boot->reg_id_aa64pfr0))
11362122a833SWill Deacon 		return;
11372122a833SWill Deacon 
11382122a833SWill Deacon 	boot->aarch32 = info->aarch32;
11392122a833SWill Deacon 	init_32bit_cpu_features(&boot->aarch32);
11402122a833SWill Deacon 	boot_cpu_32bit_regs_overridden = true;
11412122a833SWill Deacon }
11422122a833SWill Deacon 
1143930a58b4SWill Deacon static int update_32bit_cpu_features(int cpu, struct cpuinfo_32bit *info,
1144930a58b4SWill Deacon 				     struct cpuinfo_32bit *boot)
11451efcfe79SWill Deacon {
11461efcfe79SWill Deacon 	int taint = 0;
11471efcfe79SWill Deacon 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
11481efcfe79SWill Deacon 
11491efcfe79SWill Deacon 	/*
1150eab2f926SWill Deacon 	 * If we don't have AArch32 at EL1, then relax the strictness of
1151eab2f926SWill Deacon 	 * EL1-dependent register fields to avoid spurious sanity check fails.
1152eab2f926SWill Deacon 	 */
1153eab2f926SWill Deacon 	if (!id_aa64pfr0_32bit_el1(pfr0)) {
11543f08e378SJames Morse 		relax_cpu_ftr_reg(SYS_ID_ISAR4_EL1, ID_ISAR4_EL1_SMC_SHIFT);
11550a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Virt_frac_SHIFT);
11560a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Sec_frac_SHIFT);
11570a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Virtualization_SHIFT);
11580a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Security_SHIFT);
11590a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_ProgMod_SHIFT);
1160eab2f926SWill Deacon 	}
1161eab2f926SWill Deacon 
11621efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
11631efcfe79SWill Deacon 				      info->reg_id_dfr0, boot->reg_id_dfr0);
1164dd35ec07SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_DFR1_EL1, cpu,
1165dd35ec07SAnshuman Khandual 				      info->reg_id_dfr1, boot->reg_id_dfr1);
11661efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
11671efcfe79SWill Deacon 				      info->reg_id_isar0, boot->reg_id_isar0);
11681efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
11691efcfe79SWill Deacon 				      info->reg_id_isar1, boot->reg_id_isar1);
11701efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
11711efcfe79SWill Deacon 				      info->reg_id_isar2, boot->reg_id_isar2);
11721efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
11731efcfe79SWill Deacon 				      info->reg_id_isar3, boot->reg_id_isar3);
11741efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
11751efcfe79SWill Deacon 				      info->reg_id_isar4, boot->reg_id_isar4);
11761efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
11771efcfe79SWill Deacon 				      info->reg_id_isar5, boot->reg_id_isar5);
11781efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR6_EL1, cpu,
11791efcfe79SWill Deacon 				      info->reg_id_isar6, boot->reg_id_isar6);
11801efcfe79SWill Deacon 
11811efcfe79SWill Deacon 	/*
11821efcfe79SWill Deacon 	 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
11831efcfe79SWill Deacon 	 * ACTLR formats could differ across CPUs and therefore would have to
11841efcfe79SWill Deacon 	 * be trapped for virtualization anyway.
11851efcfe79SWill Deacon 	 */
11861efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
11871efcfe79SWill Deacon 				      info->reg_id_mmfr0, boot->reg_id_mmfr0);
11881efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
11891efcfe79SWill Deacon 				      info->reg_id_mmfr1, boot->reg_id_mmfr1);
11901efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
11911efcfe79SWill Deacon 				      info->reg_id_mmfr2, boot->reg_id_mmfr2);
11921efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
11931efcfe79SWill Deacon 				      info->reg_id_mmfr3, boot->reg_id_mmfr3);
1194858b8a80SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR4_EL1, cpu,
1195858b8a80SAnshuman Khandual 				      info->reg_id_mmfr4, boot->reg_id_mmfr4);
1196152accf8SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR5_EL1, cpu,
1197152accf8SAnshuman Khandual 				      info->reg_id_mmfr5, boot->reg_id_mmfr5);
11981efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
11991efcfe79SWill Deacon 				      info->reg_id_pfr0, boot->reg_id_pfr0);
12001efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
12011efcfe79SWill Deacon 				      info->reg_id_pfr1, boot->reg_id_pfr1);
120216824085SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_PFR2_EL1, cpu,
120316824085SAnshuman Khandual 				      info->reg_id_pfr2, boot->reg_id_pfr2);
12041efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
12051efcfe79SWill Deacon 				      info->reg_mvfr0, boot->reg_mvfr0);
12061efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
12071efcfe79SWill Deacon 				      info->reg_mvfr1, boot->reg_mvfr1);
12081efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
12091efcfe79SWill Deacon 				      info->reg_mvfr2, boot->reg_mvfr2);
12101efcfe79SWill Deacon 
12111efcfe79SWill Deacon 	return taint;
12121efcfe79SWill Deacon }
12131efcfe79SWill Deacon 
12143086d391SSuzuki K. Poulose /*
12153086d391SSuzuki K. Poulose  * Update system wide CPU feature registers with the values from a
12163086d391SSuzuki K. Poulose  * non-boot CPU. Also performs SANITY checks to make sure that there
12173086d391SSuzuki K. Poulose  * aren't any insane variations from that of the boot CPU.
12183086d391SSuzuki K. Poulose  */
12193086d391SSuzuki K. Poulose void update_cpu_features(int cpu,
12203086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *info,
12213086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *boot)
12223086d391SSuzuki K. Poulose {
12233086d391SSuzuki K. Poulose 	int taint = 0;
12243086d391SSuzuki K. Poulose 
12253086d391SSuzuki K. Poulose 	/*
12263086d391SSuzuki K. Poulose 	 * The kernel can handle differing I-cache policies, but otherwise
12273086d391SSuzuki K. Poulose 	 * caches should look identical. Userspace JITs will make use of
12283086d391SSuzuki K. Poulose 	 * *minLine.
12293086d391SSuzuki K. Poulose 	 */
12303086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
12313086d391SSuzuki K. Poulose 				      info->reg_ctr, boot->reg_ctr);
12323086d391SSuzuki K. Poulose 
12333086d391SSuzuki K. Poulose 	/*
12343086d391SSuzuki K. Poulose 	 * Userspace may perform DC ZVA instructions. Mismatched block sizes
12353086d391SSuzuki K. Poulose 	 * could result in too much or too little memory being zeroed if a
12363086d391SSuzuki K. Poulose 	 * process is preempted and migrated between CPUs.
12373086d391SSuzuki K. Poulose 	 */
12383086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
12393086d391SSuzuki K. Poulose 				      info->reg_dczid, boot->reg_dczid);
12403086d391SSuzuki K. Poulose 
12413086d391SSuzuki K. Poulose 	/* If different, timekeeping will be broken (especially with KVM) */
12423086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
12433086d391SSuzuki K. Poulose 				      info->reg_cntfrq, boot->reg_cntfrq);
12443086d391SSuzuki K. Poulose 
12453086d391SSuzuki K. Poulose 	/*
12463086d391SSuzuki K. Poulose 	 * The kernel uses self-hosted debug features and expects CPUs to
12473086d391SSuzuki K. Poulose 	 * support identical debug features. We presently need CTX_CMPs, WRPs,
12483086d391SSuzuki K. Poulose 	 * and BRPs to be identical.
12493086d391SSuzuki K. Poulose 	 * ID_AA64DFR1 is currently RES0.
12503086d391SSuzuki K. Poulose 	 */
12513086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
12523086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
12533086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
12543086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
12553086d391SSuzuki K. Poulose 	/*
12563086d391SSuzuki K. Poulose 	 * Even in big.LITTLE, processors should be identical instruction-set
12573086d391SSuzuki K. Poulose 	 * wise.
12583086d391SSuzuki K. Poulose 	 */
12593086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
12603086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
12613086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
12623086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
12639e45365fSJoey Gouly 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR2_EL1, cpu,
12649e45365fSJoey Gouly 				      info->reg_id_aa64isar2, boot->reg_id_aa64isar2);
12653086d391SSuzuki K. Poulose 
12663086d391SSuzuki K. Poulose 	/*
12673086d391SSuzuki K. Poulose 	 * Differing PARange support is fine as long as all peripherals and
12683086d391SSuzuki K. Poulose 	 * memory are mapped within the minimum PARange of all CPUs.
12693086d391SSuzuki K. Poulose 	 * Linux should not care about secure memory.
12703086d391SSuzuki K. Poulose 	 */
12713086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
12723086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
12733086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
12743086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
1275406e3087SJames Morse 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
1276406e3087SJames Morse 				      info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
1277edc25898SJoey Gouly 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR3_EL1, cpu,
1278edc25898SJoey Gouly 				      info->reg_id_aa64mmfr3, boot->reg_id_aa64mmfr3);
12793086d391SSuzuki K. Poulose 
12803086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
12813086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
12823086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
12833086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
12843086d391SSuzuki K. Poulose 
12852e0f2478SDave Martin 	taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu,
12862e0f2478SDave Martin 				      info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0);
12872e0f2478SDave Martin 
1288b42990d3SMark Brown 	taint |= check_update_ftr_reg(SYS_ID_AA64SMFR0_EL1, cpu,
1289b42990d3SMark Brown 				      info->reg_id_aa64smfr0, boot->reg_id_aa64smfr0);
1290b42990d3SMark Brown 
1291892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1292892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1293892f7237SMarc Zyngier 		info->reg_zcr = read_zcr_features();
12942e0f2478SDave Martin 		taint |= check_update_ftr_reg(SYS_ZCR_EL1, cpu,
12952e0f2478SDave Martin 					info->reg_zcr, boot->reg_zcr);
12962e0f2478SDave Martin 
1297892f7237SMarc Zyngier 		/* Probe vector lengths */
1298892f7237SMarc Zyngier 		if (!system_capabilities_finalized())
1299b5bc00ffSMark Brown 			vec_update_vq_map(ARM64_VEC_SVE);
13002e0f2478SDave Martin 	}
13012e0f2478SDave Martin 
1302892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1303892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1304892f7237SMarc Zyngier 		info->reg_smcr = read_smcr_features();
1305892f7237SMarc Zyngier 		/*
1306892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1307892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1308892f7237SMarc Zyngier 		 * and we block access to them.
1309892f7237SMarc Zyngier 		 */
1310892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1311b42990d3SMark Brown 		taint |= check_update_ftr_reg(SYS_SMCR_EL1, cpu,
1312b42990d3SMark Brown 					info->reg_smcr, boot->reg_smcr);
1313b42990d3SMark Brown 
1314892f7237SMarc Zyngier 		/* Probe vector lengths */
1315892f7237SMarc Zyngier 		if (!system_capabilities_finalized())
1316b42990d3SMark Brown 			vec_update_vq_map(ARM64_VEC_SME);
1317b42990d3SMark Brown 	}
1318b42990d3SMark Brown 
13193086d391SSuzuki K. Poulose 	/*
132021047e91SCatalin Marinas 	 * The kernel uses the LDGM/STGM instructions and the number of tags
132121047e91SCatalin Marinas 	 * they read/write depends on the GMID_EL1.BS field. Check that the
132221047e91SCatalin Marinas 	 * value is the same on all CPUs.
132321047e91SCatalin Marinas 	 */
132421047e91SCatalin Marinas 	if (IS_ENABLED(CONFIG_ARM64_MTE) &&
1325930a58b4SWill Deacon 	    id_aa64pfr1_mte(info->reg_id_aa64pfr1)) {
132621047e91SCatalin Marinas 		taint |= check_update_ftr_reg(SYS_GMID_EL1, cpu,
132721047e91SCatalin Marinas 					      info->reg_gmid, boot->reg_gmid);
1328930a58b4SWill Deacon 	}
132921047e91SCatalin Marinas 
133021047e91SCatalin Marinas 	/*
1331930a58b4SWill Deacon 	 * If we don't have AArch32 at all then skip the checks entirely
1332930a58b4SWill Deacon 	 * as the register values may be UNKNOWN and we're not going to be
1333930a58b4SWill Deacon 	 * using them for anything.
1334930a58b4SWill Deacon 	 *
13351efcfe79SWill Deacon 	 * This relies on a sanitised view of the AArch64 ID registers
13361efcfe79SWill Deacon 	 * (e.g. SYS_ID_AA64PFR0_EL1), so we call it last.
13371efcfe79SWill Deacon 	 */
1338930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
13392122a833SWill Deacon 		lazy_init_32bit_cpu_features(info, boot);
1340930a58b4SWill Deacon 		taint |= update_32bit_cpu_features(cpu, &info->aarch32,
1341930a58b4SWill Deacon 						   &boot->aarch32);
1342930a58b4SWill Deacon 	}
13431efcfe79SWill Deacon 
13441efcfe79SWill Deacon 	/*
13453086d391SSuzuki K. Poulose 	 * Mismatched CPU features are a recipe for disaster. Don't even
13463086d391SSuzuki K. Poulose 	 * pretend to support them.
13473086d391SSuzuki K. Poulose 	 */
13488dd0ee65SWill Deacon 	if (taint) {
13493fde2999SWill Deacon 		pr_warn_once("Unsupported CPU feature variation detected.\n");
13503fde2999SWill Deacon 		add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
1351cdcf817bSSuzuki K. Poulose 	}
13528dd0ee65SWill Deacon }
1353cdcf817bSSuzuki K. Poulose 
135446823dd1SDave Martin u64 read_sanitised_ftr_reg(u32 id)
1355b3f15378SSuzuki K. Poulose {
1356b3f15378SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
1357b3f15378SSuzuki K. Poulose 
13583577dd37SAnshuman Khandual 	if (!regp)
13593577dd37SAnshuman Khandual 		return 0;
1360b3f15378SSuzuki K. Poulose 	return regp->sys_val;
1361b3f15378SSuzuki K. Poulose }
13626f3c4afaSJean-Philippe Brucker EXPORT_SYMBOL_GPL(read_sanitised_ftr_reg);
1363359b7064SMarc Zyngier 
1364965861d6SMark Rutland #define read_sysreg_case(r)	\
1365b3341ae0SMarc Zyngier 	case r:		val = read_sysreg_s(r); break;
1366965861d6SMark Rutland 
136792406f0cSSuzuki K Poulose /*
136846823dd1SDave Martin  * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated.
136992406f0cSSuzuki K Poulose  * Read the system register on the current CPU
137092406f0cSSuzuki K Poulose  */
1371b3341ae0SMarc Zyngier u64 __read_sysreg_by_encoding(u32 sys_id)
137292406f0cSSuzuki K Poulose {
1373b3341ae0SMarc Zyngier 	struct arm64_ftr_reg *regp;
1374b3341ae0SMarc Zyngier 	u64 val;
1375b3341ae0SMarc Zyngier 
137692406f0cSSuzuki K Poulose 	switch (sys_id) {
1377965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR0_EL1);
1378965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR1_EL1);
137916824085SAnshuman Khandual 	read_sysreg_case(SYS_ID_PFR2_EL1);
1380965861d6SMark Rutland 	read_sysreg_case(SYS_ID_DFR0_EL1);
1381dd35ec07SAnshuman Khandual 	read_sysreg_case(SYS_ID_DFR1_EL1);
1382965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR0_EL1);
1383965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR1_EL1);
1384965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR2_EL1);
1385965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR3_EL1);
1386858b8a80SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR4_EL1);
1387152accf8SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR5_EL1);
1388965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR0_EL1);
1389965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR1_EL1);
1390965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR2_EL1);
1391965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR3_EL1);
1392965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR4_EL1);
1393965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR5_EL1);
13948e3747beSAnshuman Khandual 	read_sysreg_case(SYS_ID_ISAR6_EL1);
1395965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR0_EL1);
1396965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR1_EL1);
1397965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR2_EL1);
139892406f0cSSuzuki K Poulose 
1399965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR0_EL1);
1400965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR1_EL1);
140178ed70bfSDave Martin 	read_sysreg_case(SYS_ID_AA64ZFR0_EL1);
14028a58bcd0SMark Brown 	read_sysreg_case(SYS_ID_AA64SMFR0_EL1);
1403965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR0_EL1);
1404965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR1_EL1);
1405965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR0_EL1);
1406965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR1_EL1);
1407965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR2_EL1);
1408edc25898SJoey Gouly 	read_sysreg_case(SYS_ID_AA64MMFR3_EL1);
1409965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR0_EL1);
1410965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR1_EL1);
14119e45365fSJoey Gouly 	read_sysreg_case(SYS_ID_AA64ISAR2_EL1);
141292406f0cSSuzuki K Poulose 
1413965861d6SMark Rutland 	read_sysreg_case(SYS_CNTFRQ_EL0);
1414965861d6SMark Rutland 	read_sysreg_case(SYS_CTR_EL0);
1415965861d6SMark Rutland 	read_sysreg_case(SYS_DCZID_EL0);
1416965861d6SMark Rutland 
141792406f0cSSuzuki K Poulose 	default:
141892406f0cSSuzuki K Poulose 		BUG();
141992406f0cSSuzuki K Poulose 		return 0;
142092406f0cSSuzuki K Poulose 	}
1421b3341ae0SMarc Zyngier 
1422b3341ae0SMarc Zyngier 	regp  = get_arm64_ftr_reg(sys_id);
1423b3341ae0SMarc Zyngier 	if (regp) {
1424b3341ae0SMarc Zyngier 		val &= ~regp->override->mask;
1425b3341ae0SMarc Zyngier 		val |= (regp->override->val & regp->override->mask);
1426b3341ae0SMarc Zyngier 	}
1427b3341ae0SMarc Zyngier 
1428b3341ae0SMarc Zyngier 	return val;
142992406f0cSSuzuki K Poulose }
143092406f0cSSuzuki K Poulose 
1431963fcd40SMarc Zyngier #include <linux/irqchip/arm-gic-v3.h>
1432963fcd40SMarc Zyngier 
143394a9e04aSMarc Zyngier static bool
14344c0bd995SMark Rutland has_always(const struct arm64_cpu_capabilities *entry, int scope)
14354c0bd995SMark Rutland {
14364c0bd995SMark Rutland 	return true;
14374c0bd995SMark Rutland }
14384c0bd995SMark Rutland 
14394c0bd995SMark Rutland static bool
144018ffa046SJames Morse feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
144118ffa046SJames Morse {
14420a2eec83SMark Brown 	int val = cpuid_feature_extract_field_width(reg, entry->field_pos,
14430a2eec83SMark Brown 						    entry->field_width,
14440a2eec83SMark Brown 						    entry->sign);
144518ffa046SJames Morse 
144618ffa046SJames Morse 	return val >= entry->min_field_value;
144718ffa046SJames Morse }
144818ffa046SJames Morse 
1449237405ebSJames Morse static u64
1450237405ebSJames Morse read_scoped_sysreg(const struct arm64_cpu_capabilities *entry, int scope)
1451237405ebSJames Morse {
1452237405ebSJames Morse 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
1453237405ebSJames Morse 	if (scope == SCOPE_SYSTEM)
1454237405ebSJames Morse 		return read_sanitised_ftr_reg(entry->sys_reg);
1455237405ebSJames Morse 	else
1456237405ebSJames Morse 		return __read_sysreg_by_encoding(entry->sys_reg);
1457237405ebSJames Morse }
1458237405ebSJames Morse 
1459237405ebSJames Morse static bool
1460237405ebSJames Morse has_user_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
1461237405ebSJames Morse {
1462237405ebSJames Morse 	int mask;
1463237405ebSJames Morse 	struct arm64_ftr_reg *regp;
1464237405ebSJames Morse 	u64 val = read_scoped_sysreg(entry, scope);
1465237405ebSJames Morse 
1466237405ebSJames Morse 	regp = get_arm64_ftr_reg(entry->sys_reg);
1467237405ebSJames Morse 	if (!regp)
1468237405ebSJames Morse 		return false;
1469237405ebSJames Morse 
1470237405ebSJames Morse 	mask = cpuid_feature_extract_unsigned_field_width(regp->user_mask,
1471237405ebSJames Morse 							  entry->field_pos,
1472237405ebSJames Morse 							  entry->field_width);
1473237405ebSJames Morse 	if (!mask)
1474237405ebSJames Morse 		return false;
1475237405ebSJames Morse 
1476237405ebSJames Morse 	return feature_matches(val, entry);
1477237405ebSJames Morse }
1478237405ebSJames Morse 
1479da8d02d1SSuzuki K. Poulose static bool
148092406f0cSSuzuki K Poulose has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
1481da8d02d1SSuzuki K. Poulose {
1482237405ebSJames Morse 	u64 val = read_scoped_sysreg(entry, scope);
1483da8d02d1SSuzuki K. Poulose 	return feature_matches(val, entry);
1484da8d02d1SSuzuki K. Poulose }
1485338d4f49SJames Morse 
14862122a833SWill Deacon const struct cpumask *system_32bit_el0_cpumask(void)
14872122a833SWill Deacon {
14882122a833SWill Deacon 	if (!system_supports_32bit_el0())
14892122a833SWill Deacon 		return cpu_none_mask;
14902122a833SWill Deacon 
14912122a833SWill Deacon 	if (static_branch_unlikely(&arm64_mismatched_32bit_el0))
14922122a833SWill Deacon 		return cpu_32bit_el0_mask;
14932122a833SWill Deacon 
14942122a833SWill Deacon 	return cpu_possible_mask;
14952122a833SWill Deacon }
14962122a833SWill Deacon 
1497ead7de46SWill Deacon static int __init parse_32bit_el0_param(char *str)
1498ead7de46SWill Deacon {
1499ead7de46SWill Deacon 	allow_mismatched_32bit_el0 = true;
1500ead7de46SWill Deacon 	return 0;
1501ead7de46SWill Deacon }
1502ead7de46SWill Deacon early_param("allow_mismatched_32bit_el0", parse_32bit_el0_param);
1503ead7de46SWill Deacon 
15047af33504SWill Deacon static ssize_t aarch32_el0_show(struct device *dev,
15057af33504SWill Deacon 				struct device_attribute *attr, char *buf)
15067af33504SWill Deacon {
15077af33504SWill Deacon 	const struct cpumask *mask = system_32bit_el0_cpumask();
15087af33504SWill Deacon 
15097af33504SWill Deacon 	return sysfs_emit(buf, "%*pbl\n", cpumask_pr_args(mask));
15107af33504SWill Deacon }
15117af33504SWill Deacon static const DEVICE_ATTR_RO(aarch32_el0);
15127af33504SWill Deacon 
15137af33504SWill Deacon static int __init aarch32_el0_sysfs_init(void)
15147af33504SWill Deacon {
1515cb6b0cbaSGreg Kroah-Hartman 	struct device *dev_root;
1516cb6b0cbaSGreg Kroah-Hartman 	int ret = 0;
1517cb6b0cbaSGreg Kroah-Hartman 
15187af33504SWill Deacon 	if (!allow_mismatched_32bit_el0)
15197af33504SWill Deacon 		return 0;
15207af33504SWill Deacon 
1521cb6b0cbaSGreg Kroah-Hartman 	dev_root = bus_get_dev_root(&cpu_subsys);
1522cb6b0cbaSGreg Kroah-Hartman 	if (dev_root) {
1523cb6b0cbaSGreg Kroah-Hartman 		ret = device_create_file(dev_root, &dev_attr_aarch32_el0);
1524cb6b0cbaSGreg Kroah-Hartman 		put_device(dev_root);
1525cb6b0cbaSGreg Kroah-Hartman 	}
1526cb6b0cbaSGreg Kroah-Hartman 	return ret;
15277af33504SWill Deacon }
15287af33504SWill Deacon device_initcall(aarch32_el0_sysfs_init);
15297af33504SWill Deacon 
15302122a833SWill Deacon static bool has_32bit_el0(const struct arm64_cpu_capabilities *entry, int scope)
15312122a833SWill Deacon {
15322122a833SWill Deacon 	if (!has_cpuid_feature(entry, scope))
15332122a833SWill Deacon 		return allow_mismatched_32bit_el0;
15342122a833SWill Deacon 
15352122a833SWill Deacon 	if (scope == SCOPE_SYSTEM)
15362122a833SWill Deacon 		pr_info("detected: 32-bit EL0 Support\n");
15372122a833SWill Deacon 
15382122a833SWill Deacon 	return true;
15392122a833SWill Deacon }
15402122a833SWill Deacon 
154192406f0cSSuzuki K Poulose static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
1542963fcd40SMarc Zyngier {
1543963fcd40SMarc Zyngier 	bool has_sre;
1544963fcd40SMarc Zyngier 
154592406f0cSSuzuki K Poulose 	if (!has_cpuid_feature(entry, scope))
1546963fcd40SMarc Zyngier 		return false;
1547963fcd40SMarc Zyngier 
1548963fcd40SMarc Zyngier 	has_sre = gic_enable_sre();
1549963fcd40SMarc Zyngier 	if (!has_sre)
1550963fcd40SMarc Zyngier 		pr_warn_once("%s present but disabled by higher exception level\n",
1551963fcd40SMarc Zyngier 			     entry->desc);
1552963fcd40SMarc Zyngier 
1553963fcd40SMarc Zyngier 	return has_sre;
1554963fcd40SMarc Zyngier }
1555963fcd40SMarc Zyngier 
155692406f0cSSuzuki K Poulose static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
1557d5370f75SWill Deacon {
1558d5370f75SWill Deacon 	u32 midr = read_cpuid_id();
1559d5370f75SWill Deacon 
1560d5370f75SWill Deacon 	/* Cavium ThunderX pass 1.x and 2.x */
1561b99286b0SQian Cai 	return midr_is_cpu_model_range(midr, MIDR_THUNDERX,
1562fa5ce3d1SRobert Richter 		MIDR_CPU_VAR_REV(0, 0),
1563fa5ce3d1SRobert Richter 		MIDR_CPU_VAR_REV(1, MIDR_REVISION_MASK));
1564d5370f75SWill Deacon }
1565d5370f75SWill Deacon 
156682e0191aSSuzuki K Poulose static bool has_no_fpsimd(const struct arm64_cpu_capabilities *entry, int __unused)
156782e0191aSSuzuki K Poulose {
156846823dd1SDave Martin 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
156982e0191aSSuzuki K Poulose 
157082e0191aSSuzuki K Poulose 	return cpuid_feature_extract_signed_field(pfr0,
157155adc08dSMark Brown 					ID_AA64PFR0_EL1_FP_SHIFT) < 0;
157282e0191aSSuzuki K Poulose }
157382e0191aSSuzuki K Poulose 
15746ae4b6e0SShanker Donthineni static bool has_cache_idc(const struct arm64_cpu_capabilities *entry,
15758ab66cbeSSuzuki K Poulose 			  int scope)
15766ae4b6e0SShanker Donthineni {
15778ab66cbeSSuzuki K Poulose 	u64 ctr;
15788ab66cbeSSuzuki K Poulose 
15798ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
15808ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
15818ab66cbeSSuzuki K Poulose 	else
15821602df02SSuzuki K Poulose 		ctr = read_cpuid_effective_cachetype();
15838ab66cbeSSuzuki K Poulose 
15845b345e39SMark Brown 	return ctr & BIT(CTR_EL0_IDC_SHIFT);
15856ae4b6e0SShanker Donthineni }
15866ae4b6e0SShanker Donthineni 
15871602df02SSuzuki K Poulose static void cpu_emulate_effective_ctr(const struct arm64_cpu_capabilities *__unused)
15881602df02SSuzuki K Poulose {
15891602df02SSuzuki K Poulose 	/*
15901602df02SSuzuki K Poulose 	 * If the CPU exposes raw CTR_EL0.IDC = 0, while effectively
15911602df02SSuzuki K Poulose 	 * CTR_EL0.IDC = 1 (from CLIDR values), we need to trap accesses
15921602df02SSuzuki K Poulose 	 * to the CTR_EL0 on this CPU and emulate it with the real/safe
15931602df02SSuzuki K Poulose 	 * value.
15941602df02SSuzuki K Poulose 	 */
15955b345e39SMark Brown 	if (!(read_cpuid_cachetype() & BIT(CTR_EL0_IDC_SHIFT)))
15961602df02SSuzuki K Poulose 		sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0);
15971602df02SSuzuki K Poulose }
15981602df02SSuzuki K Poulose 
15996ae4b6e0SShanker Donthineni static bool has_cache_dic(const struct arm64_cpu_capabilities *entry,
16008ab66cbeSSuzuki K Poulose 			  int scope)
16016ae4b6e0SShanker Donthineni {
16028ab66cbeSSuzuki K Poulose 	u64 ctr;
16038ab66cbeSSuzuki K Poulose 
16048ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
16058ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
16068ab66cbeSSuzuki K Poulose 	else
16078ab66cbeSSuzuki K Poulose 		ctr = read_cpuid_cachetype();
16088ab66cbeSSuzuki K Poulose 
16095b345e39SMark Brown 	return ctr & BIT(CTR_EL0_DIC_SHIFT);
16106ae4b6e0SShanker Donthineni }
16116ae4b6e0SShanker Donthineni 
16125ffdfaedSVladimir Murzin static bool __maybe_unused
16135ffdfaedSVladimir Murzin has_useable_cnp(const struct arm64_cpu_capabilities *entry, int scope)
16145ffdfaedSVladimir Murzin {
16155ffdfaedSVladimir Murzin 	/*
16165ffdfaedSVladimir Murzin 	 * Kdump isn't guaranteed to power-off all secondary CPUs, CNP
16175ffdfaedSVladimir Murzin 	 * may share TLB entries with a CPU stuck in the crashed
16185ffdfaedSVladimir Murzin 	 * kernel.
16195ffdfaedSVladimir Murzin 	 */
16205ffdfaedSVladimir Murzin 	if (is_kdump_kernel())
162120109a85SRich Wiley 		return false;
162220109a85SRich Wiley 
162320109a85SRich Wiley 	if (cpus_have_const_cap(ARM64_WORKAROUND_NVIDIA_CARMEL_CNP))
16245ffdfaedSVladimir Murzin 		return false;
16255ffdfaedSVladimir Murzin 
16265ffdfaedSVladimir Murzin 	return has_cpuid_feature(entry, scope);
16275ffdfaedSVladimir Murzin }
16285ffdfaedSVladimir Murzin 
162909e3c22aSMark Brown /*
163009e3c22aSMark Brown  * This check is triggered during the early boot before the cpufeature
163109e3c22aSMark Brown  * is initialised. Checking the status on the local CPU allows the boot
163209e3c22aSMark Brown  * CPU to detect the need for non-global mappings and thus avoiding a
163309e3c22aSMark Brown  * pagetable re-write after all the CPUs are booted. This check will be
163409e3c22aSMark Brown  * anyway run on individual CPUs, allowing us to get the consistent
163509e3c22aSMark Brown  * state once the SMP CPUs are up and thus make the switch to non-global
163609e3c22aSMark Brown  * mappings if required.
163709e3c22aSMark Brown  */
163809e3c22aSMark Brown bool kaslr_requires_kpti(void)
163909e3c22aSMark Brown {
164009e3c22aSMark Brown 	if (!IS_ENABLED(CONFIG_RANDOMIZE_BASE))
164109e3c22aSMark Brown 		return false;
164209e3c22aSMark Brown 
164309e3c22aSMark Brown 	/*
164409e3c22aSMark Brown 	 * E0PD does a similar job to KPTI so can be used instead
164509e3c22aSMark Brown 	 * where available.
164609e3c22aSMark Brown 	 */
164709e3c22aSMark Brown 	if (IS_ENABLED(CONFIG_ARM64_E0PD)) {
1648a569f5f3SWill Deacon 		u64 mmfr2 = read_sysreg_s(SYS_ID_AA64MMFR2_EL1);
1649a569f5f3SWill Deacon 		if (cpuid_feature_extract_unsigned_field(mmfr2,
1650a957c6beSMark Brown 						ID_AA64MMFR2_EL1_E0PD_SHIFT))
165109e3c22aSMark Brown 			return false;
165209e3c22aSMark Brown 	}
165309e3c22aSMark Brown 
165409e3c22aSMark Brown 	/*
165509e3c22aSMark Brown 	 * Systems affected by Cavium erratum 24756 are incompatible
165609e3c22aSMark Brown 	 * with KPTI.
165709e3c22aSMark Brown 	 */
1658ebac96edSWill Deacon 	if (IS_ENABLED(CONFIG_CAVIUM_ERRATUM_27456)) {
165909e3c22aSMark Brown 		extern const struct midr_range cavium_erratum_27456_cpus[];
166009e3c22aSMark Brown 
1661ebac96edSWill Deacon 		if (is_midr_in_range_list(read_cpuid_id(),
1662ebac96edSWill Deacon 					  cavium_erratum_27456_cpus))
166309e3c22aSMark Brown 			return false;
1664ebac96edSWill Deacon 	}
166509e3c22aSMark Brown 
1666010338d7SArd Biesheuvel 	return kaslr_enabled();
166709e3c22aSMark Brown }
166809e3c22aSMark Brown 
16691b3ccf4bSJeremy Linton static bool __meltdown_safe = true;
1670ea1e3de8SWill Deacon static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
1671ea1e3de8SWill Deacon 
1672ea1e3de8SWill Deacon static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
1673d3aec8a2SSuzuki K Poulose 				int scope)
1674ea1e3de8SWill Deacon {
1675be5b2998SSuzuki K Poulose 	/* List of CPUs that are not vulnerable and don't need KPTI */
1676be5b2998SSuzuki K Poulose 	static const struct midr_range kpti_safe_list[] = {
1677be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
1678be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
167931d868c4SFlorian Fainelli 		MIDR_ALL_VERSIONS(MIDR_BRAHMA_B53),
16802a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A35),
16812a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A53),
16822a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
16832a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
16842a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
16852a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
16860ecc471aSHanjun Guo 		MIDR_ALL_VERSIONS(MIDR_HISI_TSV110),
1687918e1946SRich Wiley 		MIDR_ALL_VERSIONS(MIDR_NVIDIA_CARMEL),
1688e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_GOLD),
1689e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_SILVER),
1690f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_3XX_SILVER),
1691f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_4XX_SILVER),
169271c751f2SMark Rutland 		{ /* sentinel */ }
1693be5b2998SSuzuki K Poulose 	};
1694a111b7c0SJosh Poimboeuf 	char const *str = "kpti command line option";
16951b3ccf4bSJeremy Linton 	bool meltdown_safe;
16961b3ccf4bSJeremy Linton 
16971b3ccf4bSJeremy Linton 	meltdown_safe = is_midr_in_range_list(read_cpuid_id(), kpti_safe_list);
16981b3ccf4bSJeremy Linton 
16991b3ccf4bSJeremy Linton 	/* Defer to CPU feature registers */
17001b3ccf4bSJeremy Linton 	if (has_cpuid_feature(entry, scope))
17011b3ccf4bSJeremy Linton 		meltdown_safe = true;
17021b3ccf4bSJeremy Linton 
17031b3ccf4bSJeremy Linton 	if (!meltdown_safe)
17041b3ccf4bSJeremy Linton 		__meltdown_safe = false;
1705179a56f6SWill Deacon 
17066dc52b15SMarc Zyngier 	/*
17076dc52b15SMarc Zyngier 	 * For reasons that aren't entirely clear, enabling KPTI on Cavium
17086dc52b15SMarc Zyngier 	 * ThunderX leads to apparent I-cache corruption of kernel text, which
170922b70e6fSdann frazier 	 * ends as well as you might imagine. Don't even try. We cannot rely
171022b70e6fSdann frazier 	 * on the cpus_have_*cap() helpers here to detect the CPU erratum
171122b70e6fSdann frazier 	 * because cpucap detection order may change. However, since we know
171222b70e6fSdann frazier 	 * affected CPUs are always in a homogeneous configuration, it is
171322b70e6fSdann frazier 	 * safe to rely on this_cpu_has_cap() here.
17146dc52b15SMarc Zyngier 	 */
171522b70e6fSdann frazier 	if (this_cpu_has_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
17166dc52b15SMarc Zyngier 		str = "ARM64_WORKAROUND_CAVIUM_27456";
17176dc52b15SMarc Zyngier 		__kpti_forced = -1;
17186dc52b15SMarc Zyngier 	}
17196dc52b15SMarc Zyngier 
17201b3ccf4bSJeremy Linton 	/* Useful for KASLR robustness */
1721c2d92353SMark Brown 	if (kaslr_requires_kpti()) {
17221b3ccf4bSJeremy Linton 		if (!__kpti_forced) {
17231b3ccf4bSJeremy Linton 			str = "KASLR";
17241b3ccf4bSJeremy Linton 			__kpti_forced = 1;
17251b3ccf4bSJeremy Linton 		}
17261b3ccf4bSJeremy Linton 	}
17271b3ccf4bSJeremy Linton 
1728a111b7c0SJosh Poimboeuf 	if (cpu_mitigations_off() && !__kpti_forced) {
1729a111b7c0SJosh Poimboeuf 		str = "mitigations=off";
1730a111b7c0SJosh Poimboeuf 		__kpti_forced = -1;
1731a111b7c0SJosh Poimboeuf 	}
1732a111b7c0SJosh Poimboeuf 
17331b3ccf4bSJeremy Linton 	if (!IS_ENABLED(CONFIG_UNMAP_KERNEL_AT_EL0)) {
17341b3ccf4bSJeremy Linton 		pr_info_once("kernel page table isolation disabled by kernel configuration\n");
17351b3ccf4bSJeremy Linton 		return false;
17361b3ccf4bSJeremy Linton 	}
17371b3ccf4bSJeremy Linton 
17386dc52b15SMarc Zyngier 	/* Forced? */
1739ea1e3de8SWill Deacon 	if (__kpti_forced) {
17406dc52b15SMarc Zyngier 		pr_info_once("kernel page table isolation forced %s by %s\n",
17416dc52b15SMarc Zyngier 			     __kpti_forced > 0 ? "ON" : "OFF", str);
1742ea1e3de8SWill Deacon 		return __kpti_forced > 0;
1743ea1e3de8SWill Deacon 	}
1744ea1e3de8SWill Deacon 
17451b3ccf4bSJeremy Linton 	return !meltdown_safe;
1746ea1e3de8SWill Deacon }
1747ea1e3de8SWill Deacon 
17481b3ccf4bSJeremy Linton #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
174947546a19SArd Biesheuvel #define KPTI_NG_TEMP_VA		(-(1UL << PMD_SHIFT))
175047546a19SArd Biesheuvel 
175147546a19SArd Biesheuvel extern
175247546a19SArd Biesheuvel void create_kpti_ng_temp_pgd(pgd_t *pgdir, phys_addr_t phys, unsigned long virt,
175347546a19SArd Biesheuvel 			     phys_addr_t size, pgprot_t prot,
175447546a19SArd Biesheuvel 			     phys_addr_t (*pgtable_alloc)(int), int flags);
175547546a19SArd Biesheuvel 
175647546a19SArd Biesheuvel static phys_addr_t kpti_ng_temp_alloc;
175747546a19SArd Biesheuvel 
175847546a19SArd Biesheuvel static phys_addr_t kpti_ng_pgd_alloc(int shift)
175947546a19SArd Biesheuvel {
176047546a19SArd Biesheuvel 	kpti_ng_temp_alloc -= PAGE_SIZE;
176147546a19SArd Biesheuvel 	return kpti_ng_temp_alloc;
176247546a19SArd Biesheuvel }
176347546a19SArd Biesheuvel 
17645f20997cSSami Tolvanen static void
1765c0cda3b8SDave Martin kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused)
1766f992b4dfSWill Deacon {
176747546a19SArd Biesheuvel 	typedef void (kpti_remap_fn)(int, int, phys_addr_t, unsigned long);
1768f992b4dfSWill Deacon 	extern kpti_remap_fn idmap_kpti_install_ng_mappings;
1769f992b4dfSWill Deacon 	kpti_remap_fn *remap_fn;
1770f992b4dfSWill Deacon 
1771f992b4dfSWill Deacon 	int cpu = smp_processor_id();
177247546a19SArd Biesheuvel 	int levels = CONFIG_PGTABLE_LEVELS;
177347546a19SArd Biesheuvel 	int order = order_base_2(levels);
177447546a19SArd Biesheuvel 	u64 kpti_ng_temp_pgd_pa = 0;
177547546a19SArd Biesheuvel 	pgd_t *kpti_ng_temp_pgd;
177647546a19SArd Biesheuvel 	u64 alloc = 0;
1777f992b4dfSWill Deacon 
1778bd09128dSJames Morse 	if (__this_cpu_read(this_cpu_vector) == vectors) {
1779bd09128dSJames Morse 		const char *v = arm64_get_bp_hardening_vector(EL1_VECTOR_KPTI);
1780bd09128dSJames Morse 
1781bd09128dSJames Morse 		__this_cpu_write(this_cpu_vector, v);
1782bd09128dSJames Morse 	}
1783bd09128dSJames Morse 
1784b89d82efSWill Deacon 	/*
1785b89d82efSWill Deacon 	 * We don't need to rewrite the page-tables if either we've done
1786b89d82efSWill Deacon 	 * it already or we have KASLR enabled and therefore have not
1787b89d82efSWill Deacon 	 * created any global mappings at all.
1788b89d82efSWill Deacon 	 */
178909e3c22aSMark Brown 	if (arm64_use_ng_mappings)
1790c0cda3b8SDave Martin 		return;
1791f992b4dfSWill Deacon 
1792607289a7SSami Tolvanen 	remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
1793f992b4dfSWill Deacon 
179447546a19SArd Biesheuvel 	if (!cpu) {
179547546a19SArd Biesheuvel 		alloc = __get_free_pages(GFP_ATOMIC | __GFP_ZERO, order);
179647546a19SArd Biesheuvel 		kpti_ng_temp_pgd = (pgd_t *)(alloc + (levels - 1) * PAGE_SIZE);
179747546a19SArd Biesheuvel 		kpti_ng_temp_alloc = kpti_ng_temp_pgd_pa = __pa(kpti_ng_temp_pgd);
179847546a19SArd Biesheuvel 
179947546a19SArd Biesheuvel 		//
180047546a19SArd Biesheuvel 		// Create a minimal page table hierarchy that permits us to map
180147546a19SArd Biesheuvel 		// the swapper page tables temporarily as we traverse them.
180247546a19SArd Biesheuvel 		//
180347546a19SArd Biesheuvel 		// The physical pages are laid out as follows:
180447546a19SArd Biesheuvel 		//
180547546a19SArd Biesheuvel 		// +--------+-/-------+-/------ +-\\--------+
180647546a19SArd Biesheuvel 		// :  PTE[] : | PMD[] : | PUD[] : || PGD[]  :
180747546a19SArd Biesheuvel 		// +--------+-\-------+-\------ +-//--------+
180847546a19SArd Biesheuvel 		//      ^
180947546a19SArd Biesheuvel 		// The first page is mapped into this hierarchy at a PMD_SHIFT
181047546a19SArd Biesheuvel 		// aligned virtual address, so that we can manipulate the PTE
181147546a19SArd Biesheuvel 		// level entries while the mapping is active. The first entry
181247546a19SArd Biesheuvel 		// covers the PTE[] page itself, the remaining entries are free
181347546a19SArd Biesheuvel 		// to be used as a ad-hoc fixmap.
181447546a19SArd Biesheuvel 		//
181547546a19SArd Biesheuvel 		create_kpti_ng_temp_pgd(kpti_ng_temp_pgd, __pa(alloc),
181647546a19SArd Biesheuvel 					KPTI_NG_TEMP_VA, PAGE_SIZE, PAGE_KERNEL,
181747546a19SArd Biesheuvel 					kpti_ng_pgd_alloc, 0);
181847546a19SArd Biesheuvel 	}
181947546a19SArd Biesheuvel 
1820f992b4dfSWill Deacon 	cpu_install_idmap();
182147546a19SArd Biesheuvel 	remap_fn(cpu, num_online_cpus(), kpti_ng_temp_pgd_pa, KPTI_NG_TEMP_VA);
1822f992b4dfSWill Deacon 	cpu_uninstall_idmap();
1823f992b4dfSWill Deacon 
182447546a19SArd Biesheuvel 	if (!cpu) {
182547546a19SArd Biesheuvel 		free_pages(alloc, order);
182609e3c22aSMark Brown 		arm64_use_ng_mappings = true;
1827f992b4dfSWill Deacon 	}
182847546a19SArd Biesheuvel }
18291b3ccf4bSJeremy Linton #else
18301b3ccf4bSJeremy Linton static void
18311b3ccf4bSJeremy Linton kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused)
18321b3ccf4bSJeremy Linton {
18331b3ccf4bSJeremy Linton }
18341b3ccf4bSJeremy Linton #endif	/* CONFIG_UNMAP_KERNEL_AT_EL0 */
1835f992b4dfSWill Deacon 
1836ea1e3de8SWill Deacon static int __init parse_kpti(char *str)
1837ea1e3de8SWill Deacon {
1838ea1e3de8SWill Deacon 	bool enabled;
18391a920c92SChristophe JAILLET 	int ret = kstrtobool(str, &enabled);
1840ea1e3de8SWill Deacon 
1841ea1e3de8SWill Deacon 	if (ret)
1842ea1e3de8SWill Deacon 		return ret;
1843ea1e3de8SWill Deacon 
1844ea1e3de8SWill Deacon 	__kpti_forced = enabled ? 1 : -1;
1845ea1e3de8SWill Deacon 	return 0;
1846ea1e3de8SWill Deacon }
1847b5b7dd64SWill Deacon early_param("kpti", parse_kpti);
1848ea1e3de8SWill Deacon 
184905abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
185005abb595SSuzuki K Poulose static inline void __cpu_enable_hw_dbm(void)
185105abb595SSuzuki K Poulose {
185205abb595SSuzuki K Poulose 	u64 tcr = read_sysreg(tcr_el1) | TCR_HD;
185305abb595SSuzuki K Poulose 
185405abb595SSuzuki K Poulose 	write_sysreg(tcr, tcr_el1);
185505abb595SSuzuki K Poulose 	isb();
185680d6b466SWill Deacon 	local_flush_tlb_all();
185705abb595SSuzuki K Poulose }
185805abb595SSuzuki K Poulose 
1859ece1397cSSuzuki K Poulose static bool cpu_has_broken_dbm(void)
1860ece1397cSSuzuki K Poulose {
1861ece1397cSSuzuki K Poulose 	/* List of CPUs which have broken DBM support. */
1862ece1397cSSuzuki K Poulose 	static const struct midr_range cpus[] = {
1863ece1397cSSuzuki K Poulose #ifdef CONFIG_ARM64_ERRATUM_1024718
1864c0b15c25SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
18659b23d95cSSai Prakash Ranjan 		/* Kryo4xx Silver (rdpe => r1p0) */
18669b23d95cSSai Prakash Ranjan 		MIDR_REV(MIDR_QCOM_KRYO_4XX_SILVER, 0xd, 0xe),
1867ece1397cSSuzuki K Poulose #endif
1868297ae1ebSJames Morse #ifdef CONFIG_ARM64_ERRATUM_2051678
1869297ae1ebSJames Morse 		MIDR_REV_RANGE(MIDR_CORTEX_A510, 0, 0, 2),
1870297ae1ebSJames Morse #endif
1871ece1397cSSuzuki K Poulose 		{},
1872ece1397cSSuzuki K Poulose 	};
1873ece1397cSSuzuki K Poulose 
1874ece1397cSSuzuki K Poulose 	return is_midr_in_range_list(read_cpuid_id(), cpus);
1875ece1397cSSuzuki K Poulose }
1876ece1397cSSuzuki K Poulose 
187705abb595SSuzuki K Poulose static bool cpu_can_use_dbm(const struct arm64_cpu_capabilities *cap)
187805abb595SSuzuki K Poulose {
1879ece1397cSSuzuki K Poulose 	return has_cpuid_feature(cap, SCOPE_LOCAL_CPU) &&
1880ece1397cSSuzuki K Poulose 	       !cpu_has_broken_dbm();
188105abb595SSuzuki K Poulose }
188205abb595SSuzuki K Poulose 
188305abb595SSuzuki K Poulose static void cpu_enable_hw_dbm(struct arm64_cpu_capabilities const *cap)
188405abb595SSuzuki K Poulose {
188505abb595SSuzuki K Poulose 	if (cpu_can_use_dbm(cap))
188605abb595SSuzuki K Poulose 		__cpu_enable_hw_dbm();
188705abb595SSuzuki K Poulose }
188805abb595SSuzuki K Poulose 
188905abb595SSuzuki K Poulose static bool has_hw_dbm(const struct arm64_cpu_capabilities *cap,
189005abb595SSuzuki K Poulose 		       int __unused)
189105abb595SSuzuki K Poulose {
189205abb595SSuzuki K Poulose 	static bool detected = false;
189305abb595SSuzuki K Poulose 	/*
189405abb595SSuzuki K Poulose 	 * DBM is a non-conflicting feature. i.e, the kernel can safely
189505abb595SSuzuki K Poulose 	 * run a mix of CPUs with and without the feature. So, we
189605abb595SSuzuki K Poulose 	 * unconditionally enable the capability to allow any late CPU
189705abb595SSuzuki K Poulose 	 * to use the feature. We only enable the control bits on the
189805abb595SSuzuki K Poulose 	 * CPU, if it actually supports.
189905abb595SSuzuki K Poulose 	 *
190005abb595SSuzuki K Poulose 	 * We have to make sure we print the "feature" detection only
190105abb595SSuzuki K Poulose 	 * when at least one CPU actually uses it. So check if this CPU
190205abb595SSuzuki K Poulose 	 * can actually use it and print the message exactly once.
190305abb595SSuzuki K Poulose 	 *
190405abb595SSuzuki K Poulose 	 * This is safe as all CPUs (including secondary CPUs - due to the
190505abb595SSuzuki K Poulose 	 * LOCAL_CPU scope - and the hotplugged CPUs - via verification)
190605abb595SSuzuki K Poulose 	 * goes through the "matches" check exactly once. Also if a CPU
190705abb595SSuzuki K Poulose 	 * matches the criteria, it is guaranteed that the CPU will turn
190805abb595SSuzuki K Poulose 	 * the DBM on, as the capability is unconditionally enabled.
190905abb595SSuzuki K Poulose 	 */
191005abb595SSuzuki K Poulose 	if (!detected && cpu_can_use_dbm(cap)) {
191105abb595SSuzuki K Poulose 		detected = true;
191205abb595SSuzuki K Poulose 		pr_info("detected: Hardware dirty bit management\n");
191305abb595SSuzuki K Poulose 	}
191405abb595SSuzuki K Poulose 
191505abb595SSuzuki K Poulose 	return true;
191605abb595SSuzuki K Poulose }
191705abb595SSuzuki K Poulose 
191805abb595SSuzuki K Poulose #endif
191905abb595SSuzuki K Poulose 
19202c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
19212c9d45b4SIonela Voinescu 
19222c9d45b4SIonela Voinescu /*
19232c9d45b4SIonela Voinescu  * The "amu_cpus" cpumask only signals that the CPU implementation for the
19242c9d45b4SIonela Voinescu  * flagged CPUs supports the Activity Monitors Unit (AMU) but does not provide
19252c9d45b4SIonela Voinescu  * information regarding all the events that it supports. When a CPU bit is
19262c9d45b4SIonela Voinescu  * set in the cpumask, the user of this feature can only rely on the presence
19272c9d45b4SIonela Voinescu  * of the 4 fixed counters for that CPU. But this does not guarantee that the
19282c9d45b4SIonela Voinescu  * counters are enabled or access to these counters is enabled by code
19292c9d45b4SIonela Voinescu  * executed at higher exception levels (firmware).
19302c9d45b4SIonela Voinescu  */
19312c9d45b4SIonela Voinescu static struct cpumask amu_cpus __read_mostly;
19322c9d45b4SIonela Voinescu 
19332c9d45b4SIonela Voinescu bool cpu_has_amu_feat(int cpu)
19342c9d45b4SIonela Voinescu {
19352c9d45b4SIonela Voinescu 	return cpumask_test_cpu(cpu, &amu_cpus);
19362c9d45b4SIonela Voinescu }
19372c9d45b4SIonela Voinescu 
193868c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
193968c5debcSIonela Voinescu {
194068c5debcSIonela Voinescu 	return cpumask_any(&amu_cpus);
194168c5debcSIonela Voinescu }
1942cd0ed03aSIonela Voinescu 
19432c9d45b4SIonela Voinescu static void cpu_amu_enable(struct arm64_cpu_capabilities const *cap)
19442c9d45b4SIonela Voinescu {
19452c9d45b4SIonela Voinescu 	if (has_cpuid_feature(cap, SCOPE_LOCAL_CPU)) {
19462c9d45b4SIonela Voinescu 		pr_info("detected CPU%d: Activity Monitors Unit (AMU)\n",
19472c9d45b4SIonela Voinescu 			smp_processor_id());
19482c9d45b4SIonela Voinescu 		cpumask_set_cpu(smp_processor_id(), &amu_cpus);
1949e89d120cSIonela Voinescu 
1950e89d120cSIonela Voinescu 		/* 0 reference values signal broken/disabled counters */
1951e89d120cSIonela Voinescu 		if (!this_cpu_has_cap(ARM64_WORKAROUND_2457168))
19524b9cf23cSIonela Voinescu 			update_freq_counters_refs();
19532c9d45b4SIonela Voinescu 	}
19542c9d45b4SIonela Voinescu }
19552c9d45b4SIonela Voinescu 
19562c9d45b4SIonela Voinescu static bool has_amu(const struct arm64_cpu_capabilities *cap,
19572c9d45b4SIonela Voinescu 		    int __unused)
19582c9d45b4SIonela Voinescu {
19592c9d45b4SIonela Voinescu 	/*
19602c9d45b4SIonela Voinescu 	 * The AMU extension is a non-conflicting feature: the kernel can
19612c9d45b4SIonela Voinescu 	 * safely run a mix of CPUs with and without support for the
19622c9d45b4SIonela Voinescu 	 * activity monitors extension. Therefore, unconditionally enable
19632c9d45b4SIonela Voinescu 	 * the capability to allow any late CPU to use the feature.
19642c9d45b4SIonela Voinescu 	 *
19652c9d45b4SIonela Voinescu 	 * With this feature unconditionally enabled, the cpu_enable
19662c9d45b4SIonela Voinescu 	 * function will be called for all CPUs that match the criteria,
19672c9d45b4SIonela Voinescu 	 * including secondary and hotplugged, marking this feature as
19682c9d45b4SIonela Voinescu 	 * present on that respective CPU. The enable function will also
19692c9d45b4SIonela Voinescu 	 * print a detection message.
19702c9d45b4SIonela Voinescu 	 */
19712c9d45b4SIonela Voinescu 
19722c9d45b4SIonela Voinescu 	return true;
19732c9d45b4SIonela Voinescu }
197468c5debcSIonela Voinescu #else
197568c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
197668c5debcSIonela Voinescu {
197768c5debcSIonela Voinescu 	return nr_cpu_ids;
197868c5debcSIonela Voinescu }
19792c9d45b4SIonela Voinescu #endif
19802c9d45b4SIonela Voinescu 
198112eb3691SWill Deacon static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
198212eb3691SWill Deacon {
198312eb3691SWill Deacon 	return is_kernel_in_hyp_mode();
198412eb3691SWill Deacon }
198512eb3691SWill Deacon 
1986c0cda3b8SDave Martin static void cpu_copy_el2regs(const struct arm64_cpu_capabilities *__unused)
19876d99b689SJames Morse {
19886d99b689SJames Morse 	/*
19896d99b689SJames Morse 	 * Copy register values that aren't redirected by hardware.
19906d99b689SJames Morse 	 *
19916d99b689SJames Morse 	 * Before code patching, we only set tpidr_el1, all CPUs need to copy
19926d99b689SJames Morse 	 * this value to tpidr_el2 before we patch the code. Once we've done
19936d99b689SJames Morse 	 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
19946d99b689SJames Morse 	 * do anything here.
19956d99b689SJames Morse 	 */
1996e9ab7a2eSJulien Thierry 	if (!alternative_is_applied(ARM64_HAS_VIRT_HOST_EXTN))
19976d99b689SJames Morse 		write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
19986d99b689SJames Morse }
19996d99b689SJames Morse 
2000675cabc8SJintack Lim static bool has_nested_virt_support(const struct arm64_cpu_capabilities *cap,
2001675cabc8SJintack Lim 				    int scope)
2002675cabc8SJintack Lim {
2003675cabc8SJintack Lim 	if (kvm_get_mode() != KVM_MODE_NV)
2004675cabc8SJintack Lim 		return false;
2005675cabc8SJintack Lim 
2006675cabc8SJintack Lim 	if (!has_cpuid_feature(cap, scope)) {
2007675cabc8SJintack Lim 		pr_warn("unavailable: %s\n", cap->desc);
2008675cabc8SJintack Lim 		return false;
2009675cabc8SJintack Lim 	}
2010675cabc8SJintack Lim 
2011675cabc8SJintack Lim 	return true;
2012675cabc8SJintack Lim }
2013675cabc8SJintack Lim 
2014e2d6c906SMarc Zyngier static bool hvhe_possible(const struct arm64_cpu_capabilities *entry,
2015e2d6c906SMarc Zyngier 			  int __unused)
2016e2d6c906SMarc Zyngier {
2017e2d6c906SMarc Zyngier 	u64 val;
2018e2d6c906SMarc Zyngier 
2019e2d6c906SMarc Zyngier 	val = read_sysreg(id_aa64mmfr1_el1);
2020e2d6c906SMarc Zyngier 	if (!cpuid_feature_extract_unsigned_field(val, ID_AA64MMFR1_EL1_VH_SHIFT))
2021e2d6c906SMarc Zyngier 		return false;
2022e2d6c906SMarc Zyngier 
2023e2d6c906SMarc Zyngier 	val = arm64_sw_feature_override.val & arm64_sw_feature_override.mask;
2024e2d6c906SMarc Zyngier 	return cpuid_feature_extract_unsigned_field(val, ARM64_SW_FEATURE_OVERRIDE_HVHE);
2025e2d6c906SMarc Zyngier }
2026e2d6c906SMarc Zyngier 
2027b8925ee2SWill Deacon #ifdef CONFIG_ARM64_PAN
2028b8925ee2SWill Deacon static void cpu_enable_pan(const struct arm64_cpu_capabilities *__unused)
2029b8925ee2SWill Deacon {
2030b8925ee2SWill Deacon 	/*
2031b8925ee2SWill Deacon 	 * We modify PSTATE. This won't work from irq context as the PSTATE
2032b8925ee2SWill Deacon 	 * is discarded once we return from the exception.
2033b8925ee2SWill Deacon 	 */
2034b8925ee2SWill Deacon 	WARN_ON_ONCE(in_interrupt());
2035b8925ee2SWill Deacon 
2036b8925ee2SWill Deacon 	sysreg_clear_set(sctlr_el1, SCTLR_EL1_SPAN, 0);
2037515d5c8aSMark Rutland 	set_pstate_pan(1);
2038b8925ee2SWill Deacon }
2039b8925ee2SWill Deacon #endif /* CONFIG_ARM64_PAN */
2040b8925ee2SWill Deacon 
2041b8925ee2SWill Deacon #ifdef CONFIG_ARM64_RAS_EXTN
2042b8925ee2SWill Deacon static void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused)
2043b8925ee2SWill Deacon {
2044b8925ee2SWill Deacon 	/* Firmware may have left a deferred SError in this register. */
2045b8925ee2SWill Deacon 	write_sysreg_s(0, SYS_DISR_EL1);
2046b8925ee2SWill Deacon }
2047b8925ee2SWill Deacon #endif /* CONFIG_ARM64_RAS_EXTN */
2048b8925ee2SWill Deacon 
20496984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
2050ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_cpucap(const struct arm64_cpu_capabilities *entry, int scope)
205175031975SMark Rutland {
2052ba9d1d3eSAmit Daniel Kachhap 	int boot_val, sec_val;
2053ba9d1d3eSAmit Daniel Kachhap 
2054ba9d1d3eSAmit Daniel Kachhap 	/* We don't expect to be called with SCOPE_SYSTEM */
2055ba9d1d3eSAmit Daniel Kachhap 	WARN_ON(scope == SCOPE_SYSTEM);
2056ba9d1d3eSAmit Daniel Kachhap 	/*
2057ba9d1d3eSAmit Daniel Kachhap 	 * The ptr-auth feature levels are not intercompatible with lower
2058ba9d1d3eSAmit Daniel Kachhap 	 * levels. Hence we must match ptr-auth feature level of the secondary
2059ba9d1d3eSAmit Daniel Kachhap 	 * CPUs with that of the boot CPU. The level of boot cpu is fetched
2060ba9d1d3eSAmit Daniel Kachhap 	 * from the sanitised register whereas direct register read is done for
2061ba9d1d3eSAmit Daniel Kachhap 	 * the secondary CPUs.
2062ba9d1d3eSAmit Daniel Kachhap 	 * The sanitised feature state is guaranteed to match that of the
2063ba9d1d3eSAmit Daniel Kachhap 	 * boot CPU as a mismatched secondary CPU is parked before it gets
2064ba9d1d3eSAmit Daniel Kachhap 	 * a chance to update the state, with the capability.
2065ba9d1d3eSAmit Daniel Kachhap 	 */
2066ba9d1d3eSAmit Daniel Kachhap 	boot_val = cpuid_feature_extract_field(read_sanitised_ftr_reg(entry->sys_reg),
2067ba9d1d3eSAmit Daniel Kachhap 					       entry->field_pos, entry->sign);
2068ba9d1d3eSAmit Daniel Kachhap 	if (scope & SCOPE_BOOT_CPU)
2069ba9d1d3eSAmit Daniel Kachhap 		return boot_val >= entry->min_field_value;
2070ba9d1d3eSAmit Daniel Kachhap 	/* Now check for the secondary CPUs with SCOPE_LOCAL_CPU scope */
2071ba9d1d3eSAmit Daniel Kachhap 	sec_val = cpuid_feature_extract_field(__read_sysreg_by_encoding(entry->sys_reg),
2072ba9d1d3eSAmit Daniel Kachhap 					      entry->field_pos, entry->sign);
2073da844bebSVladimir Murzin 	return (sec_val >= entry->min_field_value) && (sec_val == boot_val);
2074ba9d1d3eSAmit Daniel Kachhap }
2075ba9d1d3eSAmit Daniel Kachhap 
2076ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_metacap(const struct arm64_cpu_capabilities *entry,
2077ba9d1d3eSAmit Daniel Kachhap 				     int scope)
2078ba9d1d3eSAmit Daniel Kachhap {
20791c8ae429SMark Rutland 	bool api = has_address_auth_cpucap(cpucap_ptrs[ARM64_HAS_ADDRESS_AUTH_IMP_DEF], scope);
20801c8ae429SMark Rutland 	bool apa = has_address_auth_cpucap(cpucap_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5], scope);
20811c8ae429SMark Rutland 	bool apa3 = has_address_auth_cpucap(cpucap_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3], scope);
2082be3256a0SVladimir Murzin 
2083def8c222SVladimir Murzin 	return apa || apa3 || api;
2084cfef06bdSKristina Martsenko }
2085cfef06bdSKristina Martsenko 
2086cfef06bdSKristina Martsenko static bool has_generic_auth(const struct arm64_cpu_capabilities *entry,
2087cfef06bdSKristina Martsenko 			     int __unused)
2088cfef06bdSKristina Martsenko {
2089be3256a0SVladimir Murzin 	bool gpi = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_IMP_DEF);
2090be3256a0SVladimir Murzin 	bool gpa = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5);
2091def8c222SVladimir Murzin 	bool gpa3 = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3);
2092be3256a0SVladimir Murzin 
2093def8c222SVladimir Murzin 	return gpa || gpa3 || gpi;
209475031975SMark Rutland }
20956984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
20966984eb47SMark Rutland 
20973e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
20983e6c69a0SMark Brown static void cpu_enable_e0pd(struct arm64_cpu_capabilities const *cap)
20993e6c69a0SMark Brown {
21003e6c69a0SMark Brown 	if (this_cpu_has_cap(ARM64_HAS_E0PD))
21013e6c69a0SMark Brown 		sysreg_clear_set(tcr_el1, 0, TCR_E0PD1);
21023e6c69a0SMark Brown }
21033e6c69a0SMark Brown #endif /* CONFIG_ARM64_E0PD */
21043e6c69a0SMark Brown 
2105b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2106bc3c03ccSJulien Thierry static bool enable_pseudo_nmi;
2107bc3c03ccSJulien Thierry 
2108bc3c03ccSJulien Thierry static int __init early_enable_pseudo_nmi(char *p)
2109bc3c03ccSJulien Thierry {
21101a920c92SChristophe JAILLET 	return kstrtobool(p, &enable_pseudo_nmi);
2111bc3c03ccSJulien Thierry }
2112bc3c03ccSJulien Thierry early_param("irqchip.gicv3_pseudo_nmi", early_enable_pseudo_nmi);
2113bc3c03ccSJulien Thierry 
2114b90d2b22SJulien Thierry static bool can_use_gic_priorities(const struct arm64_cpu_capabilities *entry,
2115b90d2b22SJulien Thierry 				   int scope)
2116b90d2b22SJulien Thierry {
21174b43f1cdSMark Rutland 	/*
21184b43f1cdSMark Rutland 	 * ARM64_HAS_GIC_CPUIF_SYSREGS has a lower index, and is a boot CPU
21194b43f1cdSMark Rutland 	 * feature, so will be detected earlier.
21204b43f1cdSMark Rutland 	 */
21214b43f1cdSMark Rutland 	BUILD_BUG_ON(ARM64_HAS_GIC_PRIO_MASKING <= ARM64_HAS_GIC_CPUIF_SYSREGS);
21224b43f1cdSMark Rutland 	if (!cpus_have_cap(ARM64_HAS_GIC_CPUIF_SYSREGS))
21234b43f1cdSMark Rutland 		return false;
21244b43f1cdSMark Rutland 
21254b43f1cdSMark Rutland 	return enable_pseudo_nmi;
2126b90d2b22SJulien Thierry }
21278bf0a804SMark Rutland 
21288bf0a804SMark Rutland static bool has_gic_prio_relaxed_sync(const struct arm64_cpu_capabilities *entry,
21298bf0a804SMark Rutland 				      int scope)
21308bf0a804SMark Rutland {
21318bf0a804SMark Rutland 	/*
21328bf0a804SMark Rutland 	 * If we're not using priority masking then we won't be poking PMR_EL1,
21338bf0a804SMark Rutland 	 * and there's no need to relax synchronization of writes to it, and
21348bf0a804SMark Rutland 	 * ICC_CTLR_EL1 might not be accessible and we must avoid reads from
21358bf0a804SMark Rutland 	 * that.
21368bf0a804SMark Rutland 	 *
21378bf0a804SMark Rutland 	 * ARM64_HAS_GIC_PRIO_MASKING has a lower index, and is a boot CPU
21388bf0a804SMark Rutland 	 * feature, so will be detected earlier.
21398bf0a804SMark Rutland 	 */
21408bf0a804SMark Rutland 	BUILD_BUG_ON(ARM64_HAS_GIC_PRIO_RELAXED_SYNC <= ARM64_HAS_GIC_PRIO_MASKING);
21418bf0a804SMark Rutland 	if (!cpus_have_cap(ARM64_HAS_GIC_PRIO_MASKING))
21428bf0a804SMark Rutland 		return false;
21438bf0a804SMark Rutland 
21448bf0a804SMark Rutland 	/*
21458bf0a804SMark Rutland 	 * When Priority Mask Hint Enable (PMHE) == 0b0, PMR is not used as a
21468bf0a804SMark Rutland 	 * hint for interrupt distribution, a DSB is not necessary when
21478bf0a804SMark Rutland 	 * unmasking IRQs via PMR, and we can relax the barrier to a NOP.
21488bf0a804SMark Rutland 	 *
21498bf0a804SMark Rutland 	 * Linux itself doesn't use 1:N distribution, so has no need to
21508bf0a804SMark Rutland 	 * set PMHE. The only reason to have it set is if EL3 requires it
21518bf0a804SMark Rutland 	 * (and we can't change it).
21528bf0a804SMark Rutland 	 */
21538bf0a804SMark Rutland 	return (gic_read_ctlr() & ICC_CTLR_EL1_PMHE_MASK) == 0;
2154b90d2b22SJulien Thierry }
2155b90d2b22SJulien Thierry #endif
2156b90d2b22SJulien Thierry 
21578ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
21588ef8f360SDave Martin static void bti_enable(const struct arm64_cpu_capabilities *__unused)
21598ef8f360SDave Martin {
21608ef8f360SDave Martin 	/*
21618ef8f360SDave Martin 	 * Use of X16/X17 for tail-calls and trampolines that jump to
21628ef8f360SDave Martin 	 * function entry points using BR is a requirement for
21638ef8f360SDave Martin 	 * marking binaries with GNU_PROPERTY_AARCH64_FEATURE_1_BTI.
21648ef8f360SDave Martin 	 * So, be strict and forbid other BRs using other registers to
21658ef8f360SDave Martin 	 * jump onto a PACIxSP instruction:
21668ef8f360SDave Martin 	 */
21678ef8f360SDave Martin 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_BT0 | SCTLR_EL1_BT1);
21688ef8f360SDave Martin 	isb();
21698ef8f360SDave Martin }
21708ef8f360SDave Martin #endif /* CONFIG_ARM64_BTI */
21718ef8f360SDave Martin 
217234bfeea4SCatalin Marinas #ifdef CONFIG_ARM64_MTE
217334bfeea4SCatalin Marinas static void cpu_enable_mte(struct arm64_cpu_capabilities const *cap)
217434bfeea4SCatalin Marinas {
21757a062ce3SYee Lee 	sysreg_clear_set(sctlr_el1, 0, SCTLR_ELx_ATA | SCTLR_EL1_ATA0);
2176973b9e37SPeter Collingbourne 
2177973b9e37SPeter Collingbourne 	mte_cpu_setup();
21787a062ce3SYee Lee 
217934bfeea4SCatalin Marinas 	/*
218034bfeea4SCatalin Marinas 	 * Clear the tags in the zero page. This needs to be done via the
218134bfeea4SCatalin Marinas 	 * linear map which has the Tagged attribute.
218234bfeea4SCatalin Marinas 	 */
2183d77e59a8SCatalin Marinas 	if (try_page_mte_tagging(ZERO_PAGE(0))) {
218434bfeea4SCatalin Marinas 		mte_clear_page_tags(lm_alias(empty_zero_page));
2185e059853dSCatalin Marinas 		set_page_mte_tagged(ZERO_PAGE(0));
2186e059853dSCatalin Marinas 	}
21872e903b91SAndrey Konovalov 
21882e903b91SAndrey Konovalov 	kasan_init_hw_tags_cpu();
218934bfeea4SCatalin Marinas }
219034bfeea4SCatalin Marinas #endif /* CONFIG_ARM64_MTE */
219134bfeea4SCatalin Marinas 
219244b3834bSJames Morse static void elf_hwcap_fixup(void)
219344b3834bSJames Morse {
219444b3834bSJames Morse #ifdef CONFIG_ARM64_ERRATUM_1742098
219544b3834bSJames Morse 	if (cpus_have_const_cap(ARM64_WORKAROUND_1742098))
219644b3834bSJames Morse 		compat_elf_hwcap2 &= ~COMPAT_HWCAP2_AES;
219744b3834bSJames Morse #endif /* ARM64_ERRATUM_1742098 */
219844b3834bSJames Morse }
219944b3834bSJames Morse 
22003eb681fbSDavid Brazdil #ifdef CONFIG_KVM
22013eb681fbSDavid Brazdil static bool is_kvm_protected_mode(const struct arm64_cpu_capabilities *entry, int __unused)
22023eb681fbSDavid Brazdil {
2203cde5042aSWill Deacon 	return kvm_get_mode() == KVM_MODE_PROTECTED;
22043eb681fbSDavid Brazdil }
22053eb681fbSDavid Brazdil #endif /* CONFIG_KVM */
22063eb681fbSDavid Brazdil 
22073a46b352SKristina Martsenko static void cpu_trap_el0_impdef(const struct arm64_cpu_capabilities *__unused)
22083a46b352SKristina Martsenko {
22093a46b352SKristina Martsenko 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_TIDCP);
22103a46b352SKristina Martsenko }
22113a46b352SKristina Martsenko 
221201ab991fSArd Biesheuvel static void cpu_enable_dit(const struct arm64_cpu_capabilities *__unused)
221301ab991fSArd Biesheuvel {
221401ab991fSArd Biesheuvel 	set_pstate_dit(1);
221501ab991fSArd Biesheuvel }
221601ab991fSArd Biesheuvel 
2217b7564127SKristina Martsenko static void cpu_enable_mops(const struct arm64_cpu_capabilities *__unused)
2218b7564127SKristina Martsenko {
2219b7564127SKristina Martsenko 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_MSCEn);
2220b7564127SKristina Martsenko }
2221b7564127SKristina Martsenko 
22228c176e16SAmit Daniel Kachhap /* Internal helper functions to match cpu capability type */
22238c176e16SAmit Daniel Kachhap static bool
22248c176e16SAmit Daniel Kachhap cpucap_late_cpu_optional(const struct arm64_cpu_capabilities *cap)
22258c176e16SAmit Daniel Kachhap {
22268c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_OPTIONAL_FOR_LATE_CPU);
22278c176e16SAmit Daniel Kachhap }
22288c176e16SAmit Daniel Kachhap 
22298c176e16SAmit Daniel Kachhap static bool
22308c176e16SAmit Daniel Kachhap cpucap_late_cpu_permitted(const struct arm64_cpu_capabilities *cap)
22318c176e16SAmit Daniel Kachhap {
22328c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_PERMITTED_FOR_LATE_CPU);
22338c176e16SAmit Daniel Kachhap }
22348c176e16SAmit Daniel Kachhap 
2235deeaac51SKristina Martsenko static bool
2236deeaac51SKristina Martsenko cpucap_panic_on_conflict(const struct arm64_cpu_capabilities *cap)
2237deeaac51SKristina Martsenko {
2238deeaac51SKristina Martsenko 	return !!(cap->type & ARM64_CPUCAP_PANIC_ON_CONFLICT);
2239deeaac51SKristina Martsenko }
2240deeaac51SKristina Martsenko 
2241359b7064SMarc Zyngier static const struct arm64_cpu_capabilities arm64_features[] = {
224294a9e04aSMarc Zyngier 	{
22434c0bd995SMark Rutland 		.capability = ARM64_ALWAYS_BOOT,
22444c0bd995SMark Rutland 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
22454c0bd995SMark Rutland 		.matches = has_always,
22464c0bd995SMark Rutland 	},
22474c0bd995SMark Rutland 	{
22484c0bd995SMark Rutland 		.capability = ARM64_ALWAYS_SYSTEM,
22494c0bd995SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
22504c0bd995SMark Rutland 		.matches = has_always,
22514c0bd995SMark Rutland 	},
22524c0bd995SMark Rutland 	{
225394a9e04aSMarc Zyngier 		.desc = "GIC system register CPU interface",
22540e62ccb9SMark Rutland 		.capability = ARM64_HAS_GIC_CPUIF_SYSREGS,
2255c9bfdf73SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2256963fcd40SMarc Zyngier 		.matches = has_useable_gicv3_cpuif,
2257863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, GIC, IMP)
225894a9e04aSMarc Zyngier 	},
2259fdf86598SMarc Zyngier 	{
2260fdf86598SMarc Zyngier 		.desc = "Enhanced Counter Virtualization",
2261fdf86598SMarc Zyngier 		.capability = ARM64_HAS_ECV,
2262fdf86598SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2263fdf86598SMarc Zyngier 		.matches = has_cpuid_feature,
2264863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR0_EL1, ECV, IMP)
2265fdf86598SMarc Zyngier 	},
226632634994SMarc Zyngier 	{
226732634994SMarc Zyngier 		.desc = "Enhanced Counter Virtualization (CNTPOFF)",
226832634994SMarc Zyngier 		.capability = ARM64_HAS_ECV_CNTPOFF,
226932634994SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
227032634994SMarc Zyngier 		.matches = has_cpuid_feature,
2271e34f78b9SMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR0_EL1, ECV, CNTPOFF)
227232634994SMarc Zyngier 	},
2273338d4f49SJames Morse #ifdef CONFIG_ARM64_PAN
2274338d4f49SJames Morse 	{
2275338d4f49SJames Morse 		.desc = "Privileged Access Never",
2276338d4f49SJames Morse 		.capability = ARM64_HAS_PAN,
22775b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2278da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2279c0cda3b8SDave Martin 		.cpu_enable = cpu_enable_pan,
2280863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, PAN, IMP)
2281338d4f49SJames Morse 	},
2282338d4f49SJames Morse #endif /* CONFIG_ARM64_PAN */
228318107f8aSVladimir Murzin #ifdef CONFIG_ARM64_EPAN
228418107f8aSVladimir Murzin 	{
228518107f8aSVladimir Murzin 		.desc = "Enhanced Privileged Access Never",
228618107f8aSVladimir Murzin 		.capability = ARM64_HAS_EPAN,
228718107f8aSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
228818107f8aSVladimir Murzin 		.matches = has_cpuid_feature,
2289863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, PAN, PAN3)
229018107f8aSVladimir Murzin 	},
229118107f8aSVladimir Murzin #endif /* CONFIG_ARM64_EPAN */
2292395af861SCatalin Marinas #ifdef CONFIG_ARM64_LSE_ATOMICS
22932e94da13SWill Deacon 	{
22942e94da13SWill Deacon 		.desc = "LSE atomic instructions",
22952e94da13SWill Deacon 		.capability = ARM64_HAS_LSE_ATOMICS,
22965b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2297da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2298863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, ATOMIC, IMP)
22992e94da13SWill Deacon 	},
2300395af861SCatalin Marinas #endif /* CONFIG_ARM64_LSE_ATOMICS */
2301d88701beSMarc Zyngier 	{
2302d5370f75SWill Deacon 		.desc = "Software prefetching using PRFM",
2303d5370f75SWill Deacon 		.capability = ARM64_HAS_NO_HW_PREFETCH,
23045c137714SSuzuki K Poulose 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
2305d5370f75SWill Deacon 		.matches = has_no_hw_prefetch,
2306d5370f75SWill Deacon 	},
2307588ab3f9SLinus Torvalds 	{
2308d88701beSMarc Zyngier 		.desc = "Virtualization Host Extensions",
2309d88701beSMarc Zyngier 		.capability = ARM64_HAS_VIRT_HOST_EXTN,
2310830dcc9fSSuzuki K Poulose 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2311d88701beSMarc Zyngier 		.matches = runs_at_el2,
2312c0cda3b8SDave Martin 		.cpu_enable = cpu_copy_el2regs,
2313d88701beSMarc Zyngier 	},
2314042446a3SSuzuki K Poulose 	{
2315675cabc8SJintack Lim 		.desc = "Nested Virtualization Support",
2316675cabc8SJintack Lim 		.capability = ARM64_HAS_NESTED_VIRT,
2317675cabc8SJintack Lim 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2318675cabc8SJintack Lim 		.matches = has_nested_virt_support,
2319863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, NV, IMP)
2320675cabc8SJintack Lim 	},
2321675cabc8SJintack Lim 	{
23222122a833SWill Deacon 		.capability = ARM64_HAS_32BIT_EL0_DO_NOT_USE,
23235b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
23242122a833SWill Deacon 		.matches = has_32bit_el0,
2325863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, EL0, AARCH32)
2326042446a3SSuzuki K Poulose 	},
2327540f76d1SWill Deacon #ifdef CONFIG_KVM
2328540f76d1SWill Deacon 	{
2329540f76d1SWill Deacon 		.desc = "32-bit EL1 Support",
2330540f76d1SWill Deacon 		.capability = ARM64_HAS_32BIT_EL1,
2331540f76d1SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2332540f76d1SWill Deacon 		.matches = has_cpuid_feature,
2333863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, EL1, AARCH32)
2334540f76d1SWill Deacon 	},
23353eb681fbSDavid Brazdil 	{
23363eb681fbSDavid Brazdil 		.desc = "Protected KVM",
23373eb681fbSDavid Brazdil 		.capability = ARM64_KVM_PROTECTED_MODE,
23383eb681fbSDavid Brazdil 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
23393eb681fbSDavid Brazdil 		.matches = is_kvm_protected_mode,
23403eb681fbSDavid Brazdil 	},
2341b0c756feSKristina Martsenko 	{
2342b0c756feSKristina Martsenko 		.desc = "HCRX_EL2 register",
2343b0c756feSKristina Martsenko 		.capability = ARM64_HAS_HCX,
2344b0c756feSKristina Martsenko 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2345b0c756feSKristina Martsenko 		.matches = has_cpuid_feature,
2346b0c756feSKristina Martsenko 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, HCX, IMP)
2347b0c756feSKristina Martsenko 	},
2348540f76d1SWill Deacon #endif
2349ea1e3de8SWill Deacon 	{
2350179a56f6SWill Deacon 		.desc = "Kernel page table isolation (KPTI)",
2351ea1e3de8SWill Deacon 		.capability = ARM64_UNMAP_KERNEL_AT_EL0,
2352d3aec8a2SSuzuki K Poulose 		.type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
2353863da0bdSMark Brown 		.cpu_enable = kpti_install_ng_mappings,
2354863da0bdSMark Brown 		.matches = unmap_kernel_at_el0,
2355d3aec8a2SSuzuki K Poulose 		/*
2356d3aec8a2SSuzuki K Poulose 		 * The ID feature fields below are used to indicate that
2357d3aec8a2SSuzuki K Poulose 		 * the CPU doesn't need KPTI. See unmap_kernel_at_el0 for
2358d3aec8a2SSuzuki K Poulose 		 * more details.
2359d3aec8a2SSuzuki K Poulose 		 */
2360863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, CSV3, IMP)
2361ea1e3de8SWill Deacon 	},
236282e0191aSSuzuki K Poulose 	{
236382e0191aSSuzuki K Poulose 		/* FP/SIMD is not implemented */
236482e0191aSSuzuki K Poulose 		.capability = ARM64_HAS_NO_FPSIMD,
2365449443c0SSuzuki K Poulose 		.type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
236682e0191aSSuzuki K Poulose 		.min_field_value = 0,
236782e0191aSSuzuki K Poulose 		.matches = has_no_fpsimd,
236882e0191aSSuzuki K Poulose 	},
2369d50e071fSRobin Murphy #ifdef CONFIG_ARM64_PMEM
2370d50e071fSRobin Murphy 	{
2371d50e071fSRobin Murphy 		.desc = "Data cache clean to Point of Persistence",
2372d50e071fSRobin Murphy 		.capability = ARM64_HAS_DCPOP,
23735b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2374d50e071fSRobin Murphy 		.matches = has_cpuid_feature,
2375863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, DPB, IMP)
2376d50e071fSRobin Murphy 	},
2377b9585f53SAndrew Murray 	{
2378b9585f53SAndrew Murray 		.desc = "Data cache clean to Point of Deep Persistence",
2379b9585f53SAndrew Murray 		.capability = ARM64_HAS_DCPODP,
2380b9585f53SAndrew Murray 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2381b9585f53SAndrew Murray 		.matches = has_cpuid_feature,
2382863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, DPB, DPB2)
2383b9585f53SAndrew Murray 	},
2384d50e071fSRobin Murphy #endif
238543994d82SDave Martin #ifdef CONFIG_ARM64_SVE
238643994d82SDave Martin 	{
238743994d82SDave Martin 		.desc = "Scalable Vector Extension",
23885b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
238943994d82SDave Martin 		.capability = ARM64_SVE,
2390c0cda3b8SDave Martin 		.cpu_enable = sve_kernel_enable,
2391863da0bdSMark Brown 		.matches = has_cpuid_feature,
2392863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, SVE, IMP)
239343994d82SDave Martin 	},
239443994d82SDave Martin #endif /* CONFIG_ARM64_SVE */
239564c02720SXie XiuQi #ifdef CONFIG_ARM64_RAS_EXTN
239664c02720SXie XiuQi 	{
239764c02720SXie XiuQi 		.desc = "RAS Extension Support",
239864c02720SXie XiuQi 		.capability = ARM64_HAS_RAS_EXTN,
23995b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
240064c02720SXie XiuQi 		.matches = has_cpuid_feature,
2401c0cda3b8SDave Martin 		.cpu_enable = cpu_clear_disr,
2402863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, RAS, IMP)
240364c02720SXie XiuQi 	},
240464c02720SXie XiuQi #endif /* CONFIG_ARM64_RAS_EXTN */
24052c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
24062c9d45b4SIonela Voinescu 	{
24072c9d45b4SIonela Voinescu 		/*
24082c9d45b4SIonela Voinescu 		 * The feature is enabled by default if CONFIG_ARM64_AMU_EXTN=y.
24092c9d45b4SIonela Voinescu 		 * Therefore, don't provide .desc as we don't want the detection
24102c9d45b4SIonela Voinescu 		 * message to be shown until at least one CPU is detected to
24112c9d45b4SIonela Voinescu 		 * support the feature.
24122c9d45b4SIonela Voinescu 		 */
24132c9d45b4SIonela Voinescu 		.capability = ARM64_HAS_AMU_EXTN,
24142c9d45b4SIonela Voinescu 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
24152c9d45b4SIonela Voinescu 		.matches = has_amu,
24162c9d45b4SIonela Voinescu 		.cpu_enable = cpu_amu_enable,
2417863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, AMU, IMP)
24182c9d45b4SIonela Voinescu 	},
24192c9d45b4SIonela Voinescu #endif /* CONFIG_ARM64_AMU_EXTN */
24206ae4b6e0SShanker Donthineni 	{
24216ae4b6e0SShanker Donthineni 		.desc = "Data cache clean to the PoU not required for I/D coherence",
24226ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_IDC,
24235b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24246ae4b6e0SShanker Donthineni 		.matches = has_cache_idc,
24251602df02SSuzuki K Poulose 		.cpu_enable = cpu_emulate_effective_ctr,
24266ae4b6e0SShanker Donthineni 	},
24276ae4b6e0SShanker Donthineni 	{
24286ae4b6e0SShanker Donthineni 		.desc = "Instruction cache invalidation not required for I/D coherence",
24296ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_DIC,
24305b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24316ae4b6e0SShanker Donthineni 		.matches = has_cache_dic,
24326ae4b6e0SShanker Donthineni 	},
2433e48d53a9SMarc Zyngier 	{
2434e48d53a9SMarc Zyngier 		.desc = "Stage-2 Force Write-Back",
2435e48d53a9SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2436e48d53a9SMarc Zyngier 		.capability = ARM64_HAS_STAGE2_FWB,
2437e48d53a9SMarc Zyngier 		.matches = has_cpuid_feature,
2438863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, FWB, IMP)
2439e48d53a9SMarc Zyngier 	},
2440552ae76fSMarc Zyngier 	{
2441552ae76fSMarc Zyngier 		.desc = "ARMv8.4 Translation Table Level",
2442552ae76fSMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2443552ae76fSMarc Zyngier 		.capability = ARM64_HAS_ARMv8_4_TTL,
2444552ae76fSMarc Zyngier 		.matches = has_cpuid_feature,
2445863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, TTL, IMP)
2446552ae76fSMarc Zyngier 	},
2447b620ba54SZhenyu Ye 	{
2448b620ba54SZhenyu Ye 		.desc = "TLB range maintenance instructions",
2449b620ba54SZhenyu Ye 		.capability = ARM64_HAS_TLB_RANGE,
2450b620ba54SZhenyu Ye 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2451b620ba54SZhenyu Ye 		.matches = has_cpuid_feature,
2452863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, TLB, RANGE)
2453b620ba54SZhenyu Ye 	},
245405abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
245505abb595SSuzuki K Poulose 	{
245605abb595SSuzuki K Poulose 		/*
245705abb595SSuzuki K Poulose 		 * Since we turn this on always, we don't want the user to
245805abb595SSuzuki K Poulose 		 * think that the feature is available when it may not be.
245905abb595SSuzuki K Poulose 		 * So hide the description.
246005abb595SSuzuki K Poulose 		 *
246105abb595SSuzuki K Poulose 		 * .desc = "Hardware pagetable Dirty Bit Management",
246205abb595SSuzuki K Poulose 		 *
246305abb595SSuzuki K Poulose 		 */
246405abb595SSuzuki K Poulose 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
246505abb595SSuzuki K Poulose 		.capability = ARM64_HW_DBM,
246605abb595SSuzuki K Poulose 		.matches = has_hw_dbm,
246705abb595SSuzuki K Poulose 		.cpu_enable = cpu_enable_hw_dbm,
2468863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, HAFDBS, DBM)
246905abb595SSuzuki K Poulose 	},
247005abb595SSuzuki K Poulose #endif
247186d0dd34SArd Biesheuvel 	{
247286d0dd34SArd Biesheuvel 		.desc = "CRC32 instructions",
247386d0dd34SArd Biesheuvel 		.capability = ARM64_HAS_CRC32,
247486d0dd34SArd Biesheuvel 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
247586d0dd34SArd Biesheuvel 		.matches = has_cpuid_feature,
2476863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, CRC32, IMP)
247786d0dd34SArd Biesheuvel 	},
2478d71be2b6SWill Deacon 	{
2479d71be2b6SWill Deacon 		.desc = "Speculative Store Bypassing Safe (SSBS)",
2480d71be2b6SWill Deacon 		.capability = ARM64_SSBS,
2481532d5815SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2482d71be2b6SWill Deacon 		.matches = has_cpuid_feature,
2483863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, SSBS, IMP)
2484d71be2b6SWill Deacon 	},
24855ffdfaedSVladimir Murzin #ifdef CONFIG_ARM64_CNP
24865ffdfaedSVladimir Murzin 	{
24875ffdfaedSVladimir Murzin 		.desc = "Common not Private translations",
24885ffdfaedSVladimir Murzin 		.capability = ARM64_HAS_CNP,
24895ffdfaedSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24905ffdfaedSVladimir Murzin 		.matches = has_useable_cnp,
24915ffdfaedSVladimir Murzin 		.cpu_enable = cpu_enable_cnp,
2492863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, CnP, IMP)
24935ffdfaedSVladimir Murzin 	},
24945ffdfaedSVladimir Murzin #endif
2495bd4fb6d2SWill Deacon 	{
2496bd4fb6d2SWill Deacon 		.desc = "Speculation barrier (SB)",
2497bd4fb6d2SWill Deacon 		.capability = ARM64_HAS_SB,
2498bd4fb6d2SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2499bd4fb6d2SWill Deacon 		.matches = has_cpuid_feature,
2500863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, SB, IMP)
2501bd4fb6d2SWill Deacon 	},
25026984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
25036984eb47SMark Rutland 	{
2504be3256a0SVladimir Murzin 		.desc = "Address authentication (architected QARMA5 algorithm)",
2505be3256a0SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5,
25066982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2507ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
2508863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, APA, PAuth)
25096984eb47SMark Rutland 	},
25106984eb47SMark Rutland 	{
2511def8c222SVladimir Murzin 		.desc = "Address authentication (architected QARMA3 algorithm)",
2512def8c222SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3,
2513def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2514def8c222SVladimir Murzin 		.matches = has_address_auth_cpucap,
2515863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, APA3, PAuth)
2516def8c222SVladimir Murzin 	},
2517def8c222SVladimir Murzin 	{
25186984eb47SMark Rutland 		.desc = "Address authentication (IMP DEF algorithm)",
25196984eb47SMark Rutland 		.capability = ARM64_HAS_ADDRESS_AUTH_IMP_DEF,
25206982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2521ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
2522863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, API, PAuth)
2523cfef06bdSKristina Martsenko 	},
2524cfef06bdSKristina Martsenko 	{
2525cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_ADDRESS_AUTH,
25266982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2527ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_metacap,
25286984eb47SMark Rutland 	},
25296984eb47SMark Rutland 	{
2530be3256a0SVladimir Murzin 		.desc = "Generic authentication (architected QARMA5 algorithm)",
2531be3256a0SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5,
25326984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25336984eb47SMark Rutland 		.matches = has_cpuid_feature,
2534863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, GPA, IMP)
25356984eb47SMark Rutland 	},
25366984eb47SMark Rutland 	{
2537def8c222SVladimir Murzin 		.desc = "Generic authentication (architected QARMA3 algorithm)",
2538def8c222SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3,
2539def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2540def8c222SVladimir Murzin 		.matches = has_cpuid_feature,
2541863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, GPA3, IMP)
2542def8c222SVladimir Murzin 	},
2543def8c222SVladimir Murzin 	{
25446984eb47SMark Rutland 		.desc = "Generic authentication (IMP DEF algorithm)",
25456984eb47SMark Rutland 		.capability = ARM64_HAS_GENERIC_AUTH_IMP_DEF,
25466984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25476984eb47SMark Rutland 		.matches = has_cpuid_feature,
2548863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, GPI, IMP)
25496984eb47SMark Rutland 	},
2550cfef06bdSKristina Martsenko 	{
2551cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_GENERIC_AUTH,
2552cfef06bdSKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2553cfef06bdSKristina Martsenko 		.matches = has_generic_auth,
2554cfef06bdSKristina Martsenko 	},
25556984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
2556b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2557b90d2b22SJulien Thierry 	{
2558b90d2b22SJulien Thierry 		/*
2559b90d2b22SJulien Thierry 		 * Depends on having GICv3
2560b90d2b22SJulien Thierry 		 */
2561b90d2b22SJulien Thierry 		.desc = "IRQ priority masking",
2562c888b7bdSMark Rutland 		.capability = ARM64_HAS_GIC_PRIO_MASKING,
2563b90d2b22SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2564b90d2b22SJulien Thierry 		.matches = can_use_gic_priorities,
2565b90d2b22SJulien Thierry 	},
25668bf0a804SMark Rutland 	{
25678bf0a804SMark Rutland 		/*
25688bf0a804SMark Rutland 		 * Depends on ARM64_HAS_GIC_PRIO_MASKING
25698bf0a804SMark Rutland 		 */
25708bf0a804SMark Rutland 		.capability = ARM64_HAS_GIC_PRIO_RELAXED_SYNC,
25718bf0a804SMark Rutland 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
25728bf0a804SMark Rutland 		.matches = has_gic_prio_relaxed_sync,
2573b90d2b22SJulien Thierry 	},
2574b90d2b22SJulien Thierry #endif
25753e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
25763e6c69a0SMark Brown 	{
25773e6c69a0SMark Brown 		.desc = "E0PD",
25783e6c69a0SMark Brown 		.capability = ARM64_HAS_E0PD,
25793e6c69a0SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25803e6c69a0SMark Brown 		.cpu_enable = cpu_enable_e0pd,
2581863da0bdSMark Brown 		.matches = has_cpuid_feature,
2582863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, E0PD, IMP)
25833e6c69a0SMark Brown 	},
25843e6c69a0SMark Brown #endif
25851a50ec0bSRichard Henderson 	{
25861a50ec0bSRichard Henderson 		.desc = "Random Number Generator",
25871a50ec0bSRichard Henderson 		.capability = ARM64_HAS_RNG,
25881a50ec0bSRichard Henderson 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25891a50ec0bSRichard Henderson 		.matches = has_cpuid_feature,
2590863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, RNDR, IMP)
25911a50ec0bSRichard Henderson 	},
25928ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
25938ef8f360SDave Martin 	{
25948ef8f360SDave Martin 		.desc = "Branch Target Identification",
25958ef8f360SDave Martin 		.capability = ARM64_BTI,
2596c8027285SMark Brown #ifdef CONFIG_ARM64_BTI_KERNEL
2597c8027285SMark Brown 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2598c8027285SMark Brown #else
25998ef8f360SDave Martin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2600c8027285SMark Brown #endif
26018ef8f360SDave Martin 		.matches = has_cpuid_feature,
26028ef8f360SDave Martin 		.cpu_enable = bti_enable,
2603863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, BT, IMP)
26048ef8f360SDave Martin 	},
26058ef8f360SDave Martin #endif
26063b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
26073b714d24SVincenzo Frascino 	{
26083b714d24SVincenzo Frascino 		.desc = "Memory Tagging Extension",
26093b714d24SVincenzo Frascino 		.capability = ARM64_MTE,
26103b714d24SVincenzo Frascino 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
26113b714d24SVincenzo Frascino 		.matches = has_cpuid_feature,
261234bfeea4SCatalin Marinas 		.cpu_enable = cpu_enable_mte,
2613863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, MTE, MTE2)
26143b714d24SVincenzo Frascino 	},
2615d73c162eSVincenzo Frascino 	{
2616d73c162eSVincenzo Frascino 		.desc = "Asymmetric MTE Tag Check Fault",
2617d73c162eSVincenzo Frascino 		.capability = ARM64_MTE_ASYMM,
2618d73c162eSVincenzo Frascino 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2619d73c162eSVincenzo Frascino 		.matches = has_cpuid_feature,
2620863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, MTE, MTE3)
2621d73c162eSVincenzo Frascino 	},
26223b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
2623364a5a8aSWill Deacon 	{
2624364a5a8aSWill Deacon 		.desc = "RCpc load-acquire (LDAPR)",
2625364a5a8aSWill Deacon 		.capability = ARM64_HAS_LDAPR,
2626364a5a8aSWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2627364a5a8aSWill Deacon 		.matches = has_cpuid_feature,
2628863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, LRCPC, IMP)
2629364a5a8aSWill Deacon 	},
2630*b206a708SMark Brown 	{
2631*b206a708SMark Brown 		.desc = "Fine Grained Traps",
2632*b206a708SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2633*b206a708SMark Brown 		.capability = ARM64_HAS_FGT,
2634*b206a708SMark Brown 		.matches = has_cpuid_feature,
2635*b206a708SMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR0_EL1, FGT, IMP)
2636*b206a708SMark Brown 	},
26375e64b862SMark Brown #ifdef CONFIG_ARM64_SME
26385e64b862SMark Brown 	{
26395e64b862SMark Brown 		.desc = "Scalable Matrix Extension",
26405e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26415e64b862SMark Brown 		.capability = ARM64_SME,
26425e64b862SMark Brown 		.matches = has_cpuid_feature,
26435e64b862SMark Brown 		.cpu_enable = sme_kernel_enable,
2644863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, SME, IMP)
26455e64b862SMark Brown 	},
26465e64b862SMark Brown 	/* FA64 should be sorted after the base SME capability */
26475e64b862SMark Brown 	{
26485e64b862SMark Brown 		.desc = "FA64",
26495e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26505e64b862SMark Brown 		.capability = ARM64_SME_FA64,
26515e64b862SMark Brown 		.matches = has_cpuid_feature,
26525e64b862SMark Brown 		.cpu_enable = fa64_kernel_enable,
2653863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64SMFR0_EL1, FA64, IMP)
26545e64b862SMark Brown 	},
2655d4913eeeSMark Brown 	{
2656d4913eeeSMark Brown 		.desc = "SME2",
2657d4913eeeSMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2658d4913eeeSMark Brown 		.capability = ARM64_SME2,
2659d4913eeeSMark Brown 		.matches = has_cpuid_feature,
2660d4913eeeSMark Brown 		.cpu_enable = sme2_kernel_enable,
2661863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, SME, SME2)
2662d4913eeeSMark Brown 	},
26635e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
266406e0b802SMarc Zyngier 	{
266506e0b802SMarc Zyngier 		.desc = "WFx with timeout",
266606e0b802SMarc Zyngier 		.capability = ARM64_HAS_WFXT,
266706e0b802SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
266806e0b802SMarc Zyngier 		.matches = has_cpuid_feature,
2669863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, WFxT, IMP)
267006e0b802SMarc Zyngier 	},
26713a46b352SKristina Martsenko 	{
26723a46b352SKristina Martsenko 		.desc = "Trap EL0 IMPLEMENTATION DEFINED functionality",
26733a46b352SKristina Martsenko 		.capability = ARM64_HAS_TIDCP1,
26743a46b352SKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26753a46b352SKristina Martsenko 		.matches = has_cpuid_feature,
26763a46b352SKristina Martsenko 		.cpu_enable = cpu_trap_el0_impdef,
2677863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, TIDCP1, IMP)
26783a46b352SKristina Martsenko 	},
267901ab991fSArd Biesheuvel 	{
268001ab991fSArd Biesheuvel 		.desc = "Data independent timing control (DIT)",
268101ab991fSArd Biesheuvel 		.capability = ARM64_HAS_DIT,
268201ab991fSArd Biesheuvel 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
268301ab991fSArd Biesheuvel 		.matches = has_cpuid_feature,
268401ab991fSArd Biesheuvel 		.cpu_enable = cpu_enable_dit,
2685863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, DIT, IMP)
268601ab991fSArd Biesheuvel 	},
2687b7564127SKristina Martsenko 	{
2688b7564127SKristina Martsenko 		.desc = "Memory Copy and Memory Set instructions",
2689b7564127SKristina Martsenko 		.capability = ARM64_HAS_MOPS,
2690b7564127SKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2691b7564127SKristina Martsenko 		.matches = has_cpuid_feature,
2692b7564127SKristina Martsenko 		.cpu_enable = cpu_enable_mops,
2693b7564127SKristina Martsenko 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, MOPS, IMP)
2694b7564127SKristina Martsenko 	},
26952b760046SJoey Gouly 	{
26962b760046SJoey Gouly 		.capability = ARM64_HAS_TCR2,
26972b760046SJoey Gouly 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26982b760046SJoey Gouly 		.matches = has_cpuid_feature,
26992b760046SJoey Gouly 		ARM64_CPUID_FIELDS(ID_AA64MMFR3_EL1, TCRX, IMP)
27002b760046SJoey Gouly 	},
2701e43454c4SJoey Gouly 	{
2702e43454c4SJoey Gouly 		.desc = "Stage-1 Permission Indirection Extension (S1PIE)",
2703e43454c4SJoey Gouly 		.capability = ARM64_HAS_S1PIE,
2704e43454c4SJoey Gouly 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2705e43454c4SJoey Gouly 		.matches = has_cpuid_feature,
2706e43454c4SJoey Gouly 		ARM64_CPUID_FIELDS(ID_AA64MMFR3_EL1, S1PIE, IMP)
2707e43454c4SJoey Gouly 	},
2708e8069f5aSLinus Torvalds 	{
2709e2d6c906SMarc Zyngier 		.desc = "VHE for hypervisor only",
2710e2d6c906SMarc Zyngier 		.capability = ARM64_KVM_HVHE,
2711e2d6c906SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2712e2d6c906SMarc Zyngier 		.matches = hvhe_possible,
2713e2d6c906SMarc Zyngier 	},
2714e1e315c4SOliver Upton 	{
2715c876c3f1SMarc Zyngier 		.desc = "Enhanced Virtualization Traps",
2716c876c3f1SMarc Zyngier 		.capability = ARM64_HAS_EVT,
2717c876c3f1SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2718c876c3f1SMarc Zyngier 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
2719c876c3f1SMarc Zyngier 		.sign = FTR_UNSIGNED,
2720c876c3f1SMarc Zyngier 		.field_pos = ID_AA64MMFR2_EL1_EVT_SHIFT,
2721c876c3f1SMarc Zyngier 		.field_width = 4,
2722c876c3f1SMarc Zyngier 		.min_field_value = ID_AA64MMFR2_EL1_EVT_IMP,
2723c876c3f1SMarc Zyngier 		.matches = has_cpuid_feature,
2724c876c3f1SMarc Zyngier 	},
2725359b7064SMarc Zyngier 	{},
2726359b7064SMarc Zyngier };
2727359b7064SMarc Zyngier 
2728bfffd469SMark Brown #define HWCAP_CPUID_MATCH(reg, field, min_value)			\
2729237405ebSJames Morse 		.matches = has_user_cpuid_feature,			\
2730876e3c8eSMark Brown 		ARM64_CPUID_FIELDS(reg, field, min_value)
27311e013d06SWill Deacon 
27321e013d06SWill Deacon #define __HWCAP_CAP(name, cap_type, cap)					\
27331e013d06SWill Deacon 		.desc = name,							\
27341e013d06SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,				\
2735143ba05dSSuzuki K Poulose 		.hwcap_type = cap_type,						\
273637b01d53SSuzuki K. Poulose 		.hwcap = cap,							\
27371e013d06SWill Deacon 
2738bfffd469SMark Brown #define HWCAP_CAP(reg, field, min_value, cap_type, cap)		\
27391e013d06SWill Deacon 	{									\
27401e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
2741bfffd469SMark Brown 		HWCAP_CPUID_MATCH(reg, field, min_value) 		\
274237b01d53SSuzuki K. Poulose 	}
274337b01d53SSuzuki K. Poulose 
27441e013d06SWill Deacon #define HWCAP_MULTI_CAP(list, cap_type, cap)					\
27451e013d06SWill Deacon 	{									\
27461e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
27471e013d06SWill Deacon 		.matches = cpucap_multi_entry_cap_matches,			\
27481e013d06SWill Deacon 		.match_list = list,						\
27491e013d06SWill Deacon 	}
27501e013d06SWill Deacon 
27517559950aSSuzuki K Poulose #define HWCAP_CAP_MATCH(match, cap_type, cap)					\
27527559950aSSuzuki K Poulose 	{									\
27537559950aSSuzuki K Poulose 		__HWCAP_CAP(#cap, cap_type, cap)				\
27547559950aSSuzuki K Poulose 		.matches = match,						\
27557559950aSSuzuki K Poulose 	}
27567559950aSSuzuki K Poulose 
27571e013d06SWill Deacon #ifdef CONFIG_ARM64_PTR_AUTH
27581e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_addr_matches[] = {
27591e013d06SWill Deacon 	{
2760eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, APA, PAuth)
27611e013d06SWill Deacon 	},
27621e013d06SWill Deacon 	{
2763eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR2_EL1, APA3, PAuth)
2764def8c222SVladimir Murzin 	},
2765def8c222SVladimir Murzin 	{
2766eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, API, PAuth)
27671e013d06SWill Deacon 	},
27681e013d06SWill Deacon 	{},
27691e013d06SWill Deacon };
27701e013d06SWill Deacon 
27711e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_gen_matches[] = {
27721e013d06SWill Deacon 	{
2773eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, GPA, IMP)
27741e013d06SWill Deacon 	},
27751e013d06SWill Deacon 	{
2776eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR2_EL1, GPA3, IMP)
2777def8c222SVladimir Murzin 	},
2778def8c222SVladimir Murzin 	{
2779eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, GPI, IMP)
27801e013d06SWill Deacon 	},
27811e013d06SWill Deacon 	{},
27821e013d06SWill Deacon };
27831e013d06SWill Deacon #endif
27841e013d06SWill Deacon 
2785f3efb675SSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
2786bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, AES, PMULL, CAP_HWCAP, KERNEL_HWCAP_PMULL),
2787bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, AES, AES, CAP_HWCAP, KERNEL_HWCAP_AES),
2788bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA1, IMP, CAP_HWCAP, KERNEL_HWCAP_SHA1),
2789bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA2, SHA256, CAP_HWCAP, KERNEL_HWCAP_SHA2),
2790bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA2, SHA512, CAP_HWCAP, KERNEL_HWCAP_SHA512),
2791bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, CRC32, IMP, CAP_HWCAP, KERNEL_HWCAP_CRC32),
2792bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, ATOMIC, IMP, CAP_HWCAP, KERNEL_HWCAP_ATOMICS),
2793bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, RDM, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMDRDM),
2794bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA3, IMP, CAP_HWCAP, KERNEL_HWCAP_SHA3),
2795bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SM3, IMP, CAP_HWCAP, KERNEL_HWCAP_SM3),
2796bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SM4, IMP, CAP_HWCAP, KERNEL_HWCAP_SM4),
2797bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, DP, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMDDP),
2798bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, FHM, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMDFHM),
2799bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, TS, FLAGM, CAP_HWCAP, KERNEL_HWCAP_FLAGM),
2800bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, TS, FLAGM2, CAP_HWCAP, KERNEL_HWCAP_FLAGM2),
2801bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, RNDR, IMP, CAP_HWCAP, KERNEL_HWCAP_RNG),
2802bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, FP, IMP, CAP_HWCAP, KERNEL_HWCAP_FP),
2803bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, FP, FP16, CAP_HWCAP, KERNEL_HWCAP_FPHP),
2804bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, AdvSIMD, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMD),
2805bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, AdvSIMD, FP16, CAP_HWCAP, KERNEL_HWCAP_ASIMDHP),
2806bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, DIT, IMP, CAP_HWCAP, KERNEL_HWCAP_DIT),
2807bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, DPB, IMP, CAP_HWCAP, KERNEL_HWCAP_DCPOP),
2808bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, DPB, DPB2, CAP_HWCAP, KERNEL_HWCAP_DCPODP),
2809bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, JSCVT, IMP, CAP_HWCAP, KERNEL_HWCAP_JSCVT),
2810bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, FCMA, IMP, CAP_HWCAP, KERNEL_HWCAP_FCMA),
2811bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, LRCPC, IMP, CAP_HWCAP, KERNEL_HWCAP_LRCPC),
2812bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, LRCPC, LRCPC2, CAP_HWCAP, KERNEL_HWCAP_ILRCPC),
2813bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, FRINTTS, IMP, CAP_HWCAP, KERNEL_HWCAP_FRINT),
2814bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, SB, IMP, CAP_HWCAP, KERNEL_HWCAP_SB),
2815bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, BF16, IMP, CAP_HWCAP, KERNEL_HWCAP_BF16),
2816bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, BF16, EBF16, CAP_HWCAP, KERNEL_HWCAP_EBF16),
2817bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, DGH, IMP, CAP_HWCAP, KERNEL_HWCAP_DGH),
2818bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, I8MM, IMP, CAP_HWCAP, KERNEL_HWCAP_I8MM),
2819bfffd469SMark Brown 	HWCAP_CAP(ID_AA64MMFR2_EL1, AT, IMP, CAP_HWCAP, KERNEL_HWCAP_USCAT),
282043994d82SDave Martin #ifdef CONFIG_ARM64_SVE
2821bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, SVE, IMP, CAP_HWCAP, KERNEL_HWCAP_SVE),
2822bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SVEver, SVE2p1, CAP_HWCAP, KERNEL_HWCAP_SVE2P1),
2823bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SVEver, SVE2, CAP_HWCAP, KERNEL_HWCAP_SVE2),
2824bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, AES, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEAES),
2825bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, AES, PMULL128, CAP_HWCAP, KERNEL_HWCAP_SVEPMULL),
2826bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, BitPerm, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBITPERM),
2827bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, BF16, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBF16),
2828bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, BF16, EBF16, CAP_HWCAP, KERNEL_HWCAP_SVE_EBF16),
2829bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SHA3, IMP, CAP_HWCAP, KERNEL_HWCAP_SVESHA3),
2830bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SM4, IMP, CAP_HWCAP, KERNEL_HWCAP_SVESM4),
2831bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, I8MM, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEI8MM),
2832bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, F32MM, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF32MM),
2833bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, F64MM, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF64MM),
283443994d82SDave Martin #endif
2835bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, SSBS, SSBS2, CAP_HWCAP, KERNEL_HWCAP_SSBS),
28368ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
2837bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, BT, IMP, CAP_HWCAP, KERNEL_HWCAP_BTI),
28388ef8f360SDave Martin #endif
283975031975SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
2840aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_addr_matches, CAP_HWCAP, KERNEL_HWCAP_PACA),
2841aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_gen_matches, CAP_HWCAP, KERNEL_HWCAP_PACG),
284275031975SMark Rutland #endif
28433b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
2844bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, MTE, MTE2, CAP_HWCAP, KERNEL_HWCAP_MTE),
2845bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, MTE, MTE3, CAP_HWCAP, KERNEL_HWCAP_MTE3),
28463b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
2847bfffd469SMark Brown 	HWCAP_CAP(ID_AA64MMFR0_EL1, ECV, IMP, CAP_HWCAP, KERNEL_HWCAP_ECV),
2848bfffd469SMark Brown 	HWCAP_CAP(ID_AA64MMFR1_EL1, AFP, IMP, CAP_HWCAP, KERNEL_HWCAP_AFP),
2849bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, CSSC, IMP, CAP_HWCAP, KERNEL_HWCAP_CSSC),
2850bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, RPRFM, IMP, CAP_HWCAP, KERNEL_HWCAP_RPRFM),
2851bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, RPRES, IMP, CAP_HWCAP, KERNEL_HWCAP_RPRES),
2852bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, WFxT, IMP, CAP_HWCAP, KERNEL_HWCAP_WFXT),
2853b7564127SKristina Martsenko 	HWCAP_CAP(ID_AA64ISAR2_EL1, MOPS, IMP, CAP_HWCAP, KERNEL_HWCAP_MOPS),
28545e64b862SMark Brown #ifdef CONFIG_ARM64_SME
2855bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, SME, IMP, CAP_HWCAP, KERNEL_HWCAP_SME),
2856bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, FA64, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_FA64),
2857bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, SMEver, SME2p1, CAP_HWCAP, KERNEL_HWCAP_SME2P1),
2858bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, SMEver, SME2, CAP_HWCAP, KERNEL_HWCAP_SME2),
2859bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, I16I64, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I16I64),
2860bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F64F64, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F64F64),
2861bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, I16I32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I16I32),
2862bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, B16B16, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_B16B16),
2863bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F16F16, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F16F16),
2864bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, I8I32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I8I32),
2865bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F16F32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F16F32),
2866bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, B16F32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_B16F32),
2867bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, BI32I32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_BI32I32),
2868bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F32F32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F32F32),
28695e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
287075283501SSuzuki K Poulose 	{},
287175283501SSuzuki K Poulose };
287275283501SSuzuki K Poulose 
28737559950aSSuzuki K Poulose #ifdef CONFIG_COMPAT
28747559950aSSuzuki K Poulose static bool compat_has_neon(const struct arm64_cpu_capabilities *cap, int scope)
28757559950aSSuzuki K Poulose {
28767559950aSSuzuki K Poulose 	/*
28777559950aSSuzuki K Poulose 	 * Check that all of MVFR1_EL1.{SIMDSP, SIMDInt, SIMDLS} are available,
28787559950aSSuzuki K Poulose 	 * in line with that of arm32 as in vfp_init(). We make sure that the
28797559950aSSuzuki K Poulose 	 * check is future proof, by making sure value is non-zero.
28807559950aSSuzuki K Poulose 	 */
28817559950aSSuzuki K Poulose 	u32 mvfr1;
28827559950aSSuzuki K Poulose 
28837559950aSSuzuki K Poulose 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
28847559950aSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
28857559950aSSuzuki K Poulose 		mvfr1 = read_sanitised_ftr_reg(SYS_MVFR1_EL1);
28867559950aSSuzuki K Poulose 	else
28877559950aSSuzuki K Poulose 		mvfr1 = read_sysreg_s(SYS_MVFR1_EL1);
28887559950aSSuzuki K Poulose 
2889d3e1aa85SJames Morse 	return cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDSP_SHIFT) &&
2890d3e1aa85SJames Morse 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDInt_SHIFT) &&
2891d3e1aa85SJames Morse 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDLS_SHIFT);
28927559950aSSuzuki K Poulose }
28937559950aSSuzuki K Poulose #endif
28947559950aSSuzuki K Poulose 
289575283501SSuzuki K Poulose static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
289637b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
28977559950aSSuzuki K Poulose 	HWCAP_CAP_MATCH(compat_has_neon, CAP_COMPAT_HWCAP, COMPAT_HWCAP_NEON),
2898bfffd469SMark Brown 	HWCAP_CAP(MVFR1_EL1, SIMDFMAC, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv4),
28997559950aSSuzuki K Poulose 	/* Arm v8 mandates MVFR0.FPDP == {0, 2}. So, piggy back on this for the presence of VFP support */
2900bfffd469SMark Brown 	HWCAP_CAP(MVFR0_EL1, FPDP, VFPv3, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFP),
2901bfffd469SMark Brown 	HWCAP_CAP(MVFR0_EL1, FPDP, VFPv3, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv3),
2902bfffd469SMark Brown 	HWCAP_CAP(MVFR1_EL1, FPHP, FP16, CAP_COMPAT_HWCAP, COMPAT_HWCAP_FPHP),
2903bfffd469SMark Brown 	HWCAP_CAP(MVFR1_EL1, SIMDHP, SIMDHP_FLOAT, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDHP),
2904bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, AES, VMULL, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
2905bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, AES, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
2906bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, SHA1, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
2907bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, SHA2, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
2908bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, CRC32, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
2909bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, DP, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDDP),
2910bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, FHM, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDFHM),
2911bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, SB, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SB),
2912bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, BF16, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDBF16),
2913bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, I8MM, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_I8MM),
2914bfffd469SMark Brown 	HWCAP_CAP(ID_PFR2_EL1, SSBS, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SSBS),
291537b01d53SSuzuki K. Poulose #endif
291637b01d53SSuzuki K. Poulose 	{},
291737b01d53SSuzuki K. Poulose };
291837b01d53SSuzuki K. Poulose 
29192122a833SWill Deacon static void cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
292037b01d53SSuzuki K. Poulose {
292137b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
292237b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
2923aaba098fSAndrew Murray 		cpu_set_feature(cap->hwcap);
292437b01d53SSuzuki K. Poulose 		break;
292537b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
292637b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
292737b01d53SSuzuki K. Poulose 		compat_elf_hwcap |= (u32)cap->hwcap;
292837b01d53SSuzuki K. Poulose 		break;
292937b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
293037b01d53SSuzuki K. Poulose 		compat_elf_hwcap2 |= (u32)cap->hwcap;
293137b01d53SSuzuki K. Poulose 		break;
293237b01d53SSuzuki K. Poulose #endif
293337b01d53SSuzuki K. Poulose 	default:
293437b01d53SSuzuki K. Poulose 		WARN_ON(1);
293537b01d53SSuzuki K. Poulose 		break;
293637b01d53SSuzuki K. Poulose 	}
293737b01d53SSuzuki K. Poulose }
293837b01d53SSuzuki K. Poulose 
293937b01d53SSuzuki K. Poulose /* Check if we have a particular HWCAP enabled */
2940f3efb675SSuzuki K Poulose static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
294137b01d53SSuzuki K. Poulose {
294237b01d53SSuzuki K. Poulose 	bool rc;
294337b01d53SSuzuki K. Poulose 
294437b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
294537b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
2946aaba098fSAndrew Murray 		rc = cpu_have_feature(cap->hwcap);
294737b01d53SSuzuki K. Poulose 		break;
294837b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
294937b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
295037b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
295137b01d53SSuzuki K. Poulose 		break;
295237b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
295337b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
295437b01d53SSuzuki K. Poulose 		break;
295537b01d53SSuzuki K. Poulose #endif
295637b01d53SSuzuki K. Poulose 	default:
295737b01d53SSuzuki K. Poulose 		WARN_ON(1);
295837b01d53SSuzuki K. Poulose 		rc = false;
295937b01d53SSuzuki K. Poulose 	}
296037b01d53SSuzuki K. Poulose 
296137b01d53SSuzuki K. Poulose 	return rc;
296237b01d53SSuzuki K. Poulose }
296337b01d53SSuzuki K. Poulose 
29642122a833SWill Deacon static void setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
296537b01d53SSuzuki K. Poulose {
296677c97b4eSSuzuki K Poulose 	/* We support emulation of accesses to CPU ID feature registers */
2967aaba098fSAndrew Murray 	cpu_set_named_feature(CPUID);
296875283501SSuzuki K Poulose 	for (; hwcaps->matches; hwcaps++)
2969143ba05dSSuzuki K Poulose 		if (hwcaps->matches(hwcaps, cpucap_default_scope(hwcaps)))
297075283501SSuzuki K Poulose 			cap_set_elf_hwcap(hwcaps);
297137b01d53SSuzuki K. Poulose }
297237b01d53SSuzuki K. Poulose 
2973606f8e7bSSuzuki K Poulose static void update_cpu_capabilities(u16 scope_mask)
297467948af4SSuzuki K Poulose {
2975606f8e7bSSuzuki K Poulose 	int i;
297667948af4SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
297767948af4SSuzuki K Poulose 
2978cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
2979606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
29801c8ae429SMark Rutland 		caps = cpucap_ptrs[i];
2981606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask) ||
2982606f8e7bSSuzuki K Poulose 		    cpus_have_cap(caps->capability) ||
2983cce360b5SSuzuki K Poulose 		    !caps->matches(caps, cpucap_default_scope(caps)))
2984359b7064SMarc Zyngier 			continue;
2985359b7064SMarc Zyngier 
2986606f8e7bSSuzuki K Poulose 		if (caps->desc)
2987606f8e7bSSuzuki K Poulose 			pr_info("detected: %s\n", caps->desc);
29887dae5f08SMark Rutland 
29897dae5f08SMark Rutland 		__set_bit(caps->capability, system_cpucaps);
29900ceb0d56SDaniel Thompson 
29910ceb0d56SDaniel Thompson 		if ((scope_mask & SCOPE_BOOT_CPU) && (caps->type & SCOPE_BOOT_CPU))
29927f242982SMark Rutland 			set_bit(caps->capability, boot_cpucaps);
2993359b7064SMarc Zyngier 	}
2994359b7064SMarc Zyngier }
2995359b7064SMarc Zyngier 
29960b587c84SSuzuki K Poulose /*
29970b587c84SSuzuki K Poulose  * Enable all the available capabilities on this CPU. The capabilities
29980b587c84SSuzuki K Poulose  * with BOOT_CPU scope are handled separately and hence skipped here.
29990b587c84SSuzuki K Poulose  */
30000b587c84SSuzuki K Poulose static int cpu_enable_non_boot_scope_capabilities(void *__unused)
3001ed478b3fSSuzuki K Poulose {
30020b587c84SSuzuki K Poulose 	int i;
30030b587c84SSuzuki K Poulose 	u16 non_boot_scope = SCOPE_ALL & ~SCOPE_BOOT_CPU;
3004ed478b3fSSuzuki K Poulose 
30050b587c84SSuzuki K Poulose 	for_each_available_cap(i) {
30061c8ae429SMark Rutland 		const struct arm64_cpu_capabilities *cap = cpucap_ptrs[i];
3007c0cda3b8SDave Martin 
30080b587c84SSuzuki K Poulose 		if (WARN_ON(!cap))
30090b587c84SSuzuki K Poulose 			continue;
30100b587c84SSuzuki K Poulose 
30110b587c84SSuzuki K Poulose 		if (!(cap->type & non_boot_scope))
30120b587c84SSuzuki K Poulose 			continue;
30130b587c84SSuzuki K Poulose 
30140b587c84SSuzuki K Poulose 		if (cap->cpu_enable)
3015c0cda3b8SDave Martin 			cap->cpu_enable(cap);
30160b587c84SSuzuki K Poulose 	}
3017c0cda3b8SDave Martin 	return 0;
3018c0cda3b8SDave Martin }
3019c0cda3b8SDave Martin 
3020ce8b602cSSuzuki K. Poulose /*
3021dbb4e152SSuzuki K. Poulose  * Run through the enabled capabilities and enable() it on all active
3022dbb4e152SSuzuki K. Poulose  * CPUs
3023ce8b602cSSuzuki K. Poulose  */
30240b587c84SSuzuki K Poulose static void __init enable_cpu_capabilities(u16 scope_mask)
3025359b7064SMarc Zyngier {
30260b587c84SSuzuki K Poulose 	int i;
30270b587c84SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
30280b587c84SSuzuki K Poulose 	bool boot_scope;
302963a1e1c9SMark Rutland 
30300b587c84SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
30310b587c84SSuzuki K Poulose 	boot_scope = !!(scope_mask & SCOPE_BOOT_CPU);
30320b587c84SSuzuki K Poulose 
30330b587c84SSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
30340b587c84SSuzuki K Poulose 		unsigned int num;
30350b587c84SSuzuki K Poulose 
30361c8ae429SMark Rutland 		caps = cpucap_ptrs[i];
30370b587c84SSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
30380b587c84SSuzuki K Poulose 			continue;
30390b587c84SSuzuki K Poulose 		num = caps->capability;
30400b587c84SSuzuki K Poulose 		if (!cpus_have_cap(num))
304163a1e1c9SMark Rutland 			continue;
304263a1e1c9SMark Rutland 
30430b587c84SSuzuki K Poulose 		if (boot_scope && caps->cpu_enable)
30442a6dcb2bSJames Morse 			/*
3045fd9d63daSSuzuki K Poulose 			 * Capabilities with SCOPE_BOOT_CPU scope are finalised
3046fd9d63daSSuzuki K Poulose 			 * before any secondary CPU boots. Thus, each secondary
3047fd9d63daSSuzuki K Poulose 			 * will enable the capability as appropriate via
3048fd9d63daSSuzuki K Poulose 			 * check_local_cpu_capabilities(). The only exception is
3049fd9d63daSSuzuki K Poulose 			 * the boot CPU, for which the capability must be
3050fd9d63daSSuzuki K Poulose 			 * enabled here. This approach avoids costly
3051fd9d63daSSuzuki K Poulose 			 * stop_machine() calls for this case.
30522a6dcb2bSJames Morse 			 */
3053fd9d63daSSuzuki K Poulose 			caps->cpu_enable(caps);
305463a1e1c9SMark Rutland 	}
3055dbb4e152SSuzuki K. Poulose 
30560b587c84SSuzuki K Poulose 	/*
30570b587c84SSuzuki K Poulose 	 * For all non-boot scope capabilities, use stop_machine()
30580b587c84SSuzuki K Poulose 	 * as it schedules the work allowing us to modify PSTATE,
30590b587c84SSuzuki K Poulose 	 * instead of on_each_cpu() which uses an IPI, giving us a
30600b587c84SSuzuki K Poulose 	 * PSTATE that disappears when we return.
30610b587c84SSuzuki K Poulose 	 */
30620b587c84SSuzuki K Poulose 	if (!boot_scope)
30630b587c84SSuzuki K Poulose 		stop_machine(cpu_enable_non_boot_scope_capabilities,
30640b587c84SSuzuki K Poulose 			     NULL, cpu_online_mask);
3065ed478b3fSSuzuki K Poulose }
3066ed478b3fSSuzuki K Poulose 
3067dbb4e152SSuzuki K. Poulose /*
3068eaac4d83SSuzuki K Poulose  * Run through the list of capabilities to check for conflicts.
3069eaac4d83SSuzuki K Poulose  * If the system has already detected a capability, take necessary
3070eaac4d83SSuzuki K Poulose  * action on this CPU.
3071eaac4d83SSuzuki K Poulose  */
3072deeaac51SKristina Martsenko static void verify_local_cpu_caps(u16 scope_mask)
3073eaac4d83SSuzuki K Poulose {
3074606f8e7bSSuzuki K Poulose 	int i;
3075eaac4d83SSuzuki K Poulose 	bool cpu_has_cap, system_has_cap;
3076606f8e7bSSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
3077eaac4d83SSuzuki K Poulose 
3078cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
3079cce360b5SSuzuki K Poulose 
3080606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
30811c8ae429SMark Rutland 		caps = cpucap_ptrs[i];
3082606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
3083cce360b5SSuzuki K Poulose 			continue;
3084cce360b5SSuzuki K Poulose 
3085ba7d9233SSuzuki K Poulose 		cpu_has_cap = caps->matches(caps, SCOPE_LOCAL_CPU);
3086eaac4d83SSuzuki K Poulose 		system_has_cap = cpus_have_cap(caps->capability);
3087eaac4d83SSuzuki K Poulose 
3088eaac4d83SSuzuki K Poulose 		if (system_has_cap) {
3089eaac4d83SSuzuki K Poulose 			/*
3090eaac4d83SSuzuki K Poulose 			 * Check if the new CPU misses an advertised feature,
3091eaac4d83SSuzuki K Poulose 			 * which is not safe to miss.
3092eaac4d83SSuzuki K Poulose 			 */
3093eaac4d83SSuzuki K Poulose 			if (!cpu_has_cap && !cpucap_late_cpu_optional(caps))
3094eaac4d83SSuzuki K Poulose 				break;
3095eaac4d83SSuzuki K Poulose 			/*
3096eaac4d83SSuzuki K Poulose 			 * We have to issue cpu_enable() irrespective of
3097eaac4d83SSuzuki K Poulose 			 * whether the CPU has it or not, as it is enabeld
3098eaac4d83SSuzuki K Poulose 			 * system wide. It is upto the call back to take
3099eaac4d83SSuzuki K Poulose 			 * appropriate action on this CPU.
3100eaac4d83SSuzuki K Poulose 			 */
3101eaac4d83SSuzuki K Poulose 			if (caps->cpu_enable)
3102eaac4d83SSuzuki K Poulose 				caps->cpu_enable(caps);
3103eaac4d83SSuzuki K Poulose 		} else {
3104eaac4d83SSuzuki K Poulose 			/*
3105eaac4d83SSuzuki K Poulose 			 * Check if the CPU has this capability if it isn't
3106eaac4d83SSuzuki K Poulose 			 * safe to have when the system doesn't.
3107eaac4d83SSuzuki K Poulose 			 */
3108eaac4d83SSuzuki K Poulose 			if (cpu_has_cap && !cpucap_late_cpu_permitted(caps))
3109eaac4d83SSuzuki K Poulose 				break;
3110eaac4d83SSuzuki K Poulose 		}
3111eaac4d83SSuzuki K Poulose 	}
3112eaac4d83SSuzuki K Poulose 
3113606f8e7bSSuzuki K Poulose 	if (i < ARM64_NCAPS) {
3114eaac4d83SSuzuki K Poulose 		pr_crit("CPU%d: Detected conflict for capability %d (%s), System: %d, CPU: %d\n",
3115eaac4d83SSuzuki K Poulose 			smp_processor_id(), caps->capability,
3116eaac4d83SSuzuki K Poulose 			caps->desc, system_has_cap, cpu_has_cap);
3117eaac4d83SSuzuki K Poulose 
3118deeaac51SKristina Martsenko 		if (cpucap_panic_on_conflict(caps))
3119deeaac51SKristina Martsenko 			cpu_panic_kernel();
3120deeaac51SKristina Martsenko 		else
3121deeaac51SKristina Martsenko 			cpu_die_early();
3122deeaac51SKristina Martsenko 	}
3123eaac4d83SSuzuki K Poulose }
3124eaac4d83SSuzuki K Poulose 
3125eaac4d83SSuzuki K Poulose /*
312613f417f3SSuzuki K Poulose  * Check for CPU features that are used in early boot
312713f417f3SSuzuki K Poulose  * based on the Boot CPU value.
3128dbb4e152SSuzuki K. Poulose  */
312913f417f3SSuzuki K Poulose static void check_early_cpu_features(void)
3130dbb4e152SSuzuki K. Poulose {
313113f417f3SSuzuki K Poulose 	verify_cpu_asid_bits();
3132deeaac51SKristina Martsenko 
3133deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_BOOT_CPU);
3134dbb4e152SSuzuki K. Poulose }
3135dbb4e152SSuzuki K. Poulose 
313675283501SSuzuki K Poulose static void
31372122a833SWill Deacon __verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
313875283501SSuzuki K Poulose {
313975283501SSuzuki K Poulose 
314092406f0cSSuzuki K Poulose 	for (; caps->matches; caps++)
314192406f0cSSuzuki K Poulose 		if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
314275283501SSuzuki K Poulose 			pr_crit("CPU%d: missing HWCAP: %s\n",
314375283501SSuzuki K Poulose 					smp_processor_id(), caps->desc);
314475283501SSuzuki K Poulose 			cpu_die_early();
314575283501SSuzuki K Poulose 		}
314675283501SSuzuki K Poulose }
314775283501SSuzuki K Poulose 
31482122a833SWill Deacon static void verify_local_elf_hwcaps(void)
31492122a833SWill Deacon {
31502122a833SWill Deacon 	__verify_local_elf_hwcaps(arm64_elf_hwcaps);
31512122a833SWill Deacon 
31522122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(read_cpuid(ID_AA64PFR0_EL1)))
31532122a833SWill Deacon 		__verify_local_elf_hwcaps(compat_elf_hwcaps);
31542122a833SWill Deacon }
31552122a833SWill Deacon 
31562e0f2478SDave Martin static void verify_sve_features(void)
31572e0f2478SDave Martin {
31582e0f2478SDave Martin 	u64 safe_zcr = read_sanitised_ftr_reg(SYS_ZCR_EL1);
31592e0f2478SDave Martin 	u64 zcr = read_zcr_features();
31602e0f2478SDave Martin 
31612e0f2478SDave Martin 	unsigned int safe_len = safe_zcr & ZCR_ELx_LEN_MASK;
31622e0f2478SDave Martin 	unsigned int len = zcr & ZCR_ELx_LEN_MASK;
31632e0f2478SDave Martin 
3164b5bc00ffSMark Brown 	if (len < safe_len || vec_verify_vq_map(ARM64_VEC_SVE)) {
3165d06b76beSDave Martin 		pr_crit("CPU%d: SVE: vector length support mismatch\n",
31662e0f2478SDave Martin 			smp_processor_id());
31672e0f2478SDave Martin 		cpu_die_early();
31682e0f2478SDave Martin 	}
31692e0f2478SDave Martin 
31702e0f2478SDave Martin 	/* Add checks on other ZCR bits here if necessary */
31712e0f2478SDave Martin }
31722e0f2478SDave Martin 
3173b42990d3SMark Brown static void verify_sme_features(void)
3174b42990d3SMark Brown {
3175b42990d3SMark Brown 	u64 safe_smcr = read_sanitised_ftr_reg(SYS_SMCR_EL1);
3176b42990d3SMark Brown 	u64 smcr = read_smcr_features();
3177b42990d3SMark Brown 
3178b42990d3SMark Brown 	unsigned int safe_len = safe_smcr & SMCR_ELx_LEN_MASK;
3179b42990d3SMark Brown 	unsigned int len = smcr & SMCR_ELx_LEN_MASK;
3180b42990d3SMark Brown 
3181b42990d3SMark Brown 	if (len < safe_len || vec_verify_vq_map(ARM64_VEC_SME)) {
3182b42990d3SMark Brown 		pr_crit("CPU%d: SME: vector length support mismatch\n",
3183b42990d3SMark Brown 			smp_processor_id());
3184b42990d3SMark Brown 		cpu_die_early();
3185b42990d3SMark Brown 	}
3186b42990d3SMark Brown 
3187b42990d3SMark Brown 	/* Add checks on other SMCR bits here if necessary */
3188b42990d3SMark Brown }
3189b42990d3SMark Brown 
3190c73433fcSAnshuman Khandual static void verify_hyp_capabilities(void)
3191c73433fcSAnshuman Khandual {
3192c73433fcSAnshuman Khandual 	u64 safe_mmfr1, mmfr0, mmfr1;
3193c73433fcSAnshuman Khandual 	int parange, ipa_max;
3194c73433fcSAnshuman Khandual 	unsigned int safe_vmid_bits, vmid_bits;
3195c73433fcSAnshuman Khandual 
319645ba7b19SShannon Zhao 	if (!IS_ENABLED(CONFIG_KVM))
3197c73433fcSAnshuman Khandual 		return;
3198c73433fcSAnshuman Khandual 
3199c73433fcSAnshuman Khandual 	safe_mmfr1 = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1);
3200c73433fcSAnshuman Khandual 	mmfr0 = read_cpuid(ID_AA64MMFR0_EL1);
3201c73433fcSAnshuman Khandual 	mmfr1 = read_cpuid(ID_AA64MMFR1_EL1);
3202c73433fcSAnshuman Khandual 
3203c73433fcSAnshuman Khandual 	/* Verify VMID bits */
3204c73433fcSAnshuman Khandual 	safe_vmid_bits = get_vmid_bits(safe_mmfr1);
3205c73433fcSAnshuman Khandual 	vmid_bits = get_vmid_bits(mmfr1);
3206c73433fcSAnshuman Khandual 	if (vmid_bits < safe_vmid_bits) {
3207c73433fcSAnshuman Khandual 		pr_crit("CPU%d: VMID width mismatch\n", smp_processor_id());
3208c73433fcSAnshuman Khandual 		cpu_die_early();
3209c73433fcSAnshuman Khandual 	}
3210c73433fcSAnshuman Khandual 
3211c73433fcSAnshuman Khandual 	/* Verify IPA range */
3212f73531f0SAnshuman Khandual 	parange = cpuid_feature_extract_unsigned_field(mmfr0,
32132d987e64SMark Brown 				ID_AA64MMFR0_EL1_PARANGE_SHIFT);
3214c73433fcSAnshuman Khandual 	ipa_max = id_aa64mmfr0_parange_to_phys_shift(parange);
3215c73433fcSAnshuman Khandual 	if (ipa_max < get_kvm_ipa_limit()) {
3216c73433fcSAnshuman Khandual 		pr_crit("CPU%d: IPA range mismatch\n", smp_processor_id());
3217c73433fcSAnshuman Khandual 		cpu_die_early();
3218c73433fcSAnshuman Khandual 	}
3219c73433fcSAnshuman Khandual }
32201e89baedSSuzuki K Poulose 
32211e89baedSSuzuki K Poulose /*
3222dbb4e152SSuzuki K. Poulose  * Run through the enabled system capabilities and enable() it on this CPU.
3223dbb4e152SSuzuki K. Poulose  * The capabilities were decided based on the available CPUs at the boot time.
3224dbb4e152SSuzuki K. Poulose  * Any new CPU should match the system wide status of the capability. If the
3225dbb4e152SSuzuki K. Poulose  * new CPU doesn't have a capability which the system now has enabled, we
3226dbb4e152SSuzuki K. Poulose  * cannot do anything to fix it up and could cause unexpected failures. So
3227dbb4e152SSuzuki K. Poulose  * we park the CPU.
3228dbb4e152SSuzuki K. Poulose  */
3229c47a1900SSuzuki K Poulose static void verify_local_cpu_capabilities(void)
3230dbb4e152SSuzuki K. Poulose {
3231fd9d63daSSuzuki K Poulose 	/*
3232fd9d63daSSuzuki K Poulose 	 * The capabilities with SCOPE_BOOT_CPU are checked from
3233fd9d63daSSuzuki K Poulose 	 * check_early_cpu_features(), as they need to be verified
3234fd9d63daSSuzuki K Poulose 	 * on all secondary CPUs.
3235fd9d63daSSuzuki K Poulose 	 */
3236deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_ALL & ~SCOPE_BOOT_CPU);
32372122a833SWill Deacon 	verify_local_elf_hwcaps();
32382e0f2478SDave Martin 
32392e0f2478SDave Martin 	if (system_supports_sve())
32402e0f2478SDave Martin 		verify_sve_features();
3241c73433fcSAnshuman Khandual 
3242b42990d3SMark Brown 	if (system_supports_sme())
3243b42990d3SMark Brown 		verify_sme_features();
3244b42990d3SMark Brown 
3245c73433fcSAnshuman Khandual 	if (is_hyp_mode_available())
3246c73433fcSAnshuman Khandual 		verify_hyp_capabilities();
3247dbb4e152SSuzuki K. Poulose }
3248dbb4e152SSuzuki K. Poulose 
3249c47a1900SSuzuki K Poulose void check_local_cpu_capabilities(void)
3250c47a1900SSuzuki K Poulose {
3251c47a1900SSuzuki K Poulose 	/*
3252c47a1900SSuzuki K Poulose 	 * All secondary CPUs should conform to the early CPU features
3253c47a1900SSuzuki K Poulose 	 * in use by the kernel based on boot CPU.
3254c47a1900SSuzuki K Poulose 	 */
3255c47a1900SSuzuki K Poulose 	check_early_cpu_features();
3256c47a1900SSuzuki K Poulose 
3257c47a1900SSuzuki K Poulose 	/*
3258c47a1900SSuzuki K Poulose 	 * If we haven't finalised the system capabilities, this CPU gets
3259fbd890b9SSuzuki K Poulose 	 * a chance to update the errata work arounds and local features.
3260c47a1900SSuzuki K Poulose 	 * Otherwise, this CPU should verify that it has all the system
3261c47a1900SSuzuki K Poulose 	 * advertised capabilities.
3262c47a1900SSuzuki K Poulose 	 */
3263b51c6ac2SSuzuki K Poulose 	if (!system_capabilities_finalized())
3264ed478b3fSSuzuki K Poulose 		update_cpu_capabilities(SCOPE_LOCAL_CPU);
3265ed478b3fSSuzuki K Poulose 	else
3266c47a1900SSuzuki K Poulose 		verify_local_cpu_capabilities();
3267c47a1900SSuzuki K Poulose }
3268c47a1900SSuzuki K Poulose 
3269fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void)
3270fd9d63daSSuzuki K Poulose {
3271fd9d63daSSuzuki K Poulose 	/* Detect capabilities with either SCOPE_BOOT_CPU or SCOPE_LOCAL_CPU */
3272fd9d63daSSuzuki K Poulose 	update_cpu_capabilities(SCOPE_BOOT_CPU | SCOPE_LOCAL_CPU);
3273fd9d63daSSuzuki K Poulose 	/* Enable the SCOPE_BOOT_CPU capabilities alone right away */
3274fd9d63daSSuzuki K Poulose 	enable_cpu_capabilities(SCOPE_BOOT_CPU);
3275fd9d63daSSuzuki K Poulose }
3276fd9d63daSSuzuki K Poulose 
3277f7bfc14aSSuzuki K Poulose bool this_cpu_has_cap(unsigned int n)
32788f413758SMarc Zyngier {
3279f7bfc14aSSuzuki K Poulose 	if (!WARN_ON(preemptible()) && n < ARM64_NCAPS) {
32801c8ae429SMark Rutland 		const struct arm64_cpu_capabilities *cap = cpucap_ptrs[n];
3281f7bfc14aSSuzuki K Poulose 
3282f7bfc14aSSuzuki K Poulose 		if (cap)
3283f7bfc14aSSuzuki K Poulose 			return cap->matches(cap, SCOPE_LOCAL_CPU);
3284f7bfc14aSSuzuki K Poulose 	}
3285f7bfc14aSSuzuki K Poulose 
3286f7bfc14aSSuzuki K Poulose 	return false;
32878f413758SMarc Zyngier }
328820b02fe3SArnd Bergmann EXPORT_SYMBOL_GPL(this_cpu_has_cap);
32898f413758SMarc Zyngier 
32903ff047f6SAmit Daniel Kachhap /*
32913ff047f6SAmit Daniel Kachhap  * This helper function is used in a narrow window when,
32923ff047f6SAmit Daniel Kachhap  * - The system wide safe registers are set with all the SMP CPUs and,
32937f242982SMark Rutland  * - The SYSTEM_FEATURE system_cpucaps may not have been set.
32943ff047f6SAmit Daniel Kachhap  * In all other cases cpus_have_{const_}cap() should be used.
32953ff047f6SAmit Daniel Kachhap  */
3296701f4906SMark Rutland static bool __maybe_unused __system_matches_cap(unsigned int n)
32973ff047f6SAmit Daniel Kachhap {
32983ff047f6SAmit Daniel Kachhap 	if (n < ARM64_NCAPS) {
32991c8ae429SMark Rutland 		const struct arm64_cpu_capabilities *cap = cpucap_ptrs[n];
33003ff047f6SAmit Daniel Kachhap 
33013ff047f6SAmit Daniel Kachhap 		if (cap)
33023ff047f6SAmit Daniel Kachhap 			return cap->matches(cap, SCOPE_SYSTEM);
33033ff047f6SAmit Daniel Kachhap 	}
33043ff047f6SAmit Daniel Kachhap 	return false;
33053ff047f6SAmit Daniel Kachhap }
33063ff047f6SAmit Daniel Kachhap 
3307aec0bff7SAndrew Murray void cpu_set_feature(unsigned int num)
3308aec0bff7SAndrew Murray {
330960c868efSMark Brown 	set_bit(num, elf_hwcap);
3310aec0bff7SAndrew Murray }
3311aec0bff7SAndrew Murray 
3312aec0bff7SAndrew Murray bool cpu_have_feature(unsigned int num)
3313aec0bff7SAndrew Murray {
331460c868efSMark Brown 	return test_bit(num, elf_hwcap);
3315aec0bff7SAndrew Murray }
3316aec0bff7SAndrew Murray EXPORT_SYMBOL_GPL(cpu_have_feature);
3317aec0bff7SAndrew Murray 
3318aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap(void)
3319aec0bff7SAndrew Murray {
3320aec0bff7SAndrew Murray 	/*
3321aec0bff7SAndrew Murray 	 * We currently only populate the first 32 bits of AT_HWCAP. Please
3322aec0bff7SAndrew Murray 	 * note that for userspace compatibility we guarantee that bits 62
3323aec0bff7SAndrew Murray 	 * and 63 will always be returned as 0.
3324aec0bff7SAndrew Murray 	 */
332560c868efSMark Brown 	return elf_hwcap[0];
3326aec0bff7SAndrew Murray }
3327aec0bff7SAndrew Murray 
3328aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap2(void)
3329aec0bff7SAndrew Murray {
333060c868efSMark Brown 	return elf_hwcap[1];
3331aec0bff7SAndrew Murray }
3332aec0bff7SAndrew Murray 
3333ed478b3fSSuzuki K Poulose static void __init setup_system_capabilities(void)
3334ed478b3fSSuzuki K Poulose {
3335ed478b3fSSuzuki K Poulose 	/*
3336ed478b3fSSuzuki K Poulose 	 * We have finalised the system-wide safe feature
3337ed478b3fSSuzuki K Poulose 	 * registers, finalise the capabilities that depend
3338fd9d63daSSuzuki K Poulose 	 * on it. Also enable all the available capabilities,
3339fd9d63daSSuzuki K Poulose 	 * that are not enabled already.
3340ed478b3fSSuzuki K Poulose 	 */
3341ed478b3fSSuzuki K Poulose 	update_cpu_capabilities(SCOPE_SYSTEM);
3342fd9d63daSSuzuki K Poulose 	enable_cpu_capabilities(SCOPE_ALL & ~SCOPE_BOOT_CPU);
3343ed478b3fSSuzuki K Poulose }
3344ed478b3fSSuzuki K Poulose 
33459cdf8ec4SSuzuki K. Poulose void __init setup_cpu_features(void)
33469cdf8ec4SSuzuki K. Poulose {
33479cdf8ec4SSuzuki K. Poulose 	u32 cwg;
33489cdf8ec4SSuzuki K. Poulose 
3349ed478b3fSSuzuki K Poulose 	setup_system_capabilities();
335075283501SSuzuki K Poulose 	setup_elf_hwcaps(arm64_elf_hwcaps);
3351643d703dSSuzuki K Poulose 
335244b3834bSJames Morse 	if (system_supports_32bit_el0()) {
335375283501SSuzuki K Poulose 		setup_elf_hwcaps(compat_elf_hwcaps);
335444b3834bSJames Morse 		elf_hwcap_fixup();
335544b3834bSJames Morse 	}
3356dbb4e152SSuzuki K. Poulose 
33572e6f549fSKees Cook 	if (system_uses_ttbr0_pan())
33582e6f549fSKees Cook 		pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n");
33592e6f549fSKees Cook 
33602e0f2478SDave Martin 	sve_setup();
3361b42990d3SMark Brown 	sme_setup();
336294b07c1fSDave Martin 	minsigstksz_setup();
33632e0f2478SDave Martin 
33649cdf8ec4SSuzuki K. Poulose 	/*
33659cdf8ec4SSuzuki K. Poulose 	 * Check for sane CTR_EL0.CWG value.
33669cdf8ec4SSuzuki K. Poulose 	 */
33679cdf8ec4SSuzuki K. Poulose 	cwg = cache_type_cwg();
33689cdf8ec4SSuzuki K. Poulose 	if (!cwg)
3369ebc7e21eSCatalin Marinas 		pr_warn("No Cache Writeback Granule information, assuming %d\n",
3370ebc7e21eSCatalin Marinas 			ARCH_DMA_MINALIGN);
3371359b7064SMarc Zyngier }
337270544196SJames Morse 
33732122a833SWill Deacon static int enable_mismatched_32bit_el0(unsigned int cpu)
33742122a833SWill Deacon {
3375df950811SWill Deacon 	/*
3376df950811SWill Deacon 	 * The first 32-bit-capable CPU we detected and so can no longer
3377df950811SWill Deacon 	 * be offlined by userspace. -1 indicates we haven't yet onlined
3378df950811SWill Deacon 	 * a 32-bit-capable CPU.
3379df950811SWill Deacon 	 */
3380df950811SWill Deacon 	static int lucky_winner = -1;
3381df950811SWill Deacon 
33822122a833SWill Deacon 	struct cpuinfo_arm64 *info = &per_cpu(cpu_data, cpu);
33832122a833SWill Deacon 	bool cpu_32bit = id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0);
33842122a833SWill Deacon 
33852122a833SWill Deacon 	if (cpu_32bit) {
33862122a833SWill Deacon 		cpumask_set_cpu(cpu, cpu_32bit_el0_mask);
33872122a833SWill Deacon 		static_branch_enable_cpuslocked(&arm64_mismatched_32bit_el0);
33882122a833SWill Deacon 	}
33892122a833SWill Deacon 
3390df950811SWill Deacon 	if (cpumask_test_cpu(0, cpu_32bit_el0_mask) == cpu_32bit)
3391df950811SWill Deacon 		return 0;
3392df950811SWill Deacon 
3393df950811SWill Deacon 	if (lucky_winner >= 0)
3394df950811SWill Deacon 		return 0;
3395df950811SWill Deacon 
3396df950811SWill Deacon 	/*
3397df950811SWill Deacon 	 * We've detected a mismatch. We need to keep one of our CPUs with
3398df950811SWill Deacon 	 * 32-bit EL0 online so that is_cpu_allowed() doesn't end up rejecting
3399df950811SWill Deacon 	 * every CPU in the system for a 32-bit task.
3400df950811SWill Deacon 	 */
3401df950811SWill Deacon 	lucky_winner = cpu_32bit ? cpu : cpumask_any_and(cpu_32bit_el0_mask,
3402df950811SWill Deacon 							 cpu_active_mask);
3403df950811SWill Deacon 	get_cpu_device(lucky_winner)->offline_disabled = true;
3404df950811SWill Deacon 	setup_elf_hwcaps(compat_elf_hwcaps);
340544b3834bSJames Morse 	elf_hwcap_fixup();
3406df950811SWill Deacon 	pr_info("Asymmetric 32-bit EL0 support detected on CPU %u; CPU hot-unplug disabled on CPU %u\n",
3407df950811SWill Deacon 		cpu, lucky_winner);
34082122a833SWill Deacon 	return 0;
34092122a833SWill Deacon }
34102122a833SWill Deacon 
34112122a833SWill Deacon static int __init init_32bit_el0_mask(void)
34122122a833SWill Deacon {
34132122a833SWill Deacon 	if (!allow_mismatched_32bit_el0)
34142122a833SWill Deacon 		return 0;
34152122a833SWill Deacon 
34162122a833SWill Deacon 	if (!zalloc_cpumask_var(&cpu_32bit_el0_mask, GFP_KERNEL))
34172122a833SWill Deacon 		return -ENOMEM;
34182122a833SWill Deacon 
34192122a833SWill Deacon 	return cpuhp_setup_state(CPUHP_AP_ONLINE_DYN,
34202122a833SWill Deacon 				 "arm64/mismatched_32bit_el0:online",
34212122a833SWill Deacon 				 enable_mismatched_32bit_el0, NULL);
34222122a833SWill Deacon }
34232122a833SWill Deacon subsys_initcall_sync(init_32bit_el0_mask);
34242122a833SWill Deacon 
34255ffdfaedSVladimir Murzin static void __maybe_unused cpu_enable_cnp(struct arm64_cpu_capabilities const *cap)
34265ffdfaedSVladimir Murzin {
34271682c45bSArd Biesheuvel 	cpu_replace_ttbr1(lm_alias(swapper_pg_dir), idmap_pg_dir);
34285ffdfaedSVladimir Murzin }
34295ffdfaedSVladimir Murzin 
343077c97b4eSSuzuki K Poulose /*
343177c97b4eSSuzuki K Poulose  * We emulate only the following system register space.
343285f15063SAmit Daniel Kachhap  * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 2 - 7]
343377c97b4eSSuzuki K Poulose  * See Table C5-6 System instruction encodings for System register accesses,
343477c97b4eSSuzuki K Poulose  * ARMv8 ARM(ARM DDI 0487A.f) for more details.
343577c97b4eSSuzuki K Poulose  */
343677c97b4eSSuzuki K Poulose static inline bool __attribute_const__ is_emulated(u32 id)
343777c97b4eSSuzuki K Poulose {
343877c97b4eSSuzuki K Poulose 	return (sys_reg_Op0(id) == 0x3 &&
343977c97b4eSSuzuki K Poulose 		sys_reg_CRn(id) == 0x0 &&
344077c97b4eSSuzuki K Poulose 		sys_reg_Op1(id) == 0x0 &&
344177c97b4eSSuzuki K Poulose 		(sys_reg_CRm(id) == 0 ||
344285f15063SAmit Daniel Kachhap 		 ((sys_reg_CRm(id) >= 2) && (sys_reg_CRm(id) <= 7))));
344377c97b4eSSuzuki K Poulose }
344477c97b4eSSuzuki K Poulose 
344577c97b4eSSuzuki K Poulose /*
344677c97b4eSSuzuki K Poulose  * With CRm == 0, reg should be one of :
344777c97b4eSSuzuki K Poulose  * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1.
344877c97b4eSSuzuki K Poulose  */
344977c97b4eSSuzuki K Poulose static inline int emulate_id_reg(u32 id, u64 *valp)
345077c97b4eSSuzuki K Poulose {
345177c97b4eSSuzuki K Poulose 	switch (id) {
345277c97b4eSSuzuki K Poulose 	case SYS_MIDR_EL1:
345377c97b4eSSuzuki K Poulose 		*valp = read_cpuid_id();
345477c97b4eSSuzuki K Poulose 		break;
345577c97b4eSSuzuki K Poulose 	case SYS_MPIDR_EL1:
345677c97b4eSSuzuki K Poulose 		*valp = SYS_MPIDR_SAFE_VAL;
345777c97b4eSSuzuki K Poulose 		break;
345877c97b4eSSuzuki K Poulose 	case SYS_REVIDR_EL1:
345977c97b4eSSuzuki K Poulose 		/* IMPLEMENTATION DEFINED values are emulated with 0 */
346077c97b4eSSuzuki K Poulose 		*valp = 0;
346177c97b4eSSuzuki K Poulose 		break;
346277c97b4eSSuzuki K Poulose 	default:
346377c97b4eSSuzuki K Poulose 		return -EINVAL;
346477c97b4eSSuzuki K Poulose 	}
346577c97b4eSSuzuki K Poulose 
346677c97b4eSSuzuki K Poulose 	return 0;
346777c97b4eSSuzuki K Poulose }
346877c97b4eSSuzuki K Poulose 
346977c97b4eSSuzuki K Poulose static int emulate_sys_reg(u32 id, u64 *valp)
347077c97b4eSSuzuki K Poulose {
347177c97b4eSSuzuki K Poulose 	struct arm64_ftr_reg *regp;
347277c97b4eSSuzuki K Poulose 
347377c97b4eSSuzuki K Poulose 	if (!is_emulated(id))
347477c97b4eSSuzuki K Poulose 		return -EINVAL;
347577c97b4eSSuzuki K Poulose 
347677c97b4eSSuzuki K Poulose 	if (sys_reg_CRm(id) == 0)
347777c97b4eSSuzuki K Poulose 		return emulate_id_reg(id, valp);
347877c97b4eSSuzuki K Poulose 
34793577dd37SAnshuman Khandual 	regp = get_arm64_ftr_reg_nowarn(id);
348077c97b4eSSuzuki K Poulose 	if (regp)
348177c97b4eSSuzuki K Poulose 		*valp = arm64_ftr_reg_user_value(regp);
348277c97b4eSSuzuki K Poulose 	else
348377c97b4eSSuzuki K Poulose 		/*
348477c97b4eSSuzuki K Poulose 		 * The untracked registers are either IMPLEMENTATION DEFINED
348577c97b4eSSuzuki K Poulose 		 * (e.g, ID_AFR0_EL1) or reserved RAZ.
348677c97b4eSSuzuki K Poulose 		 */
348777c97b4eSSuzuki K Poulose 		*valp = 0;
348877c97b4eSSuzuki K Poulose 	return 0;
348977c97b4eSSuzuki K Poulose }
349077c97b4eSSuzuki K Poulose 
3491520ad988SAnshuman Khandual int do_emulate_mrs(struct pt_regs *regs, u32 sys_reg, u32 rt)
349277c97b4eSSuzuki K Poulose {
349377c97b4eSSuzuki K Poulose 	int rc;
349477c97b4eSSuzuki K Poulose 	u64 val;
349577c97b4eSSuzuki K Poulose 
3496520ad988SAnshuman Khandual 	rc = emulate_sys_reg(sys_reg, &val);
3497520ad988SAnshuman Khandual 	if (!rc) {
3498520ad988SAnshuman Khandual 		pt_regs_write_reg(regs, rt, val);
3499520ad988SAnshuman Khandual 		arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
3500520ad988SAnshuman Khandual 	}
3501520ad988SAnshuman Khandual 	return rc;
3502520ad988SAnshuman Khandual }
3503520ad988SAnshuman Khandual 
3504f5962addSMark Rutland bool try_emulate_mrs(struct pt_regs *regs, u32 insn)
3505520ad988SAnshuman Khandual {
3506520ad988SAnshuman Khandual 	u32 sys_reg, rt;
3507520ad988SAnshuman Khandual 
3508f5962addSMark Rutland 	if (compat_user_mode(regs) || !aarch64_insn_is_mrs(insn))
3509f5962addSMark Rutland 		return false;
3510f5962addSMark Rutland 
351177c97b4eSSuzuki K Poulose 	/*
351277c97b4eSSuzuki K Poulose 	 * sys_reg values are defined as used in mrs/msr instruction.
351377c97b4eSSuzuki K Poulose 	 * shift the imm value to get the encoding.
351477c97b4eSSuzuki K Poulose 	 */
351577c97b4eSSuzuki K Poulose 	sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5;
3516520ad988SAnshuman Khandual 	rt = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn);
3517f5962addSMark Rutland 	return do_emulate_mrs(regs, sys_reg, rt) == 0;
351877c97b4eSSuzuki K Poulose }
351977c97b4eSSuzuki K Poulose 
35207f43c201SMarc Zyngier enum mitigation_state arm64_get_meltdown_state(void)
35217f43c201SMarc Zyngier {
35227f43c201SMarc Zyngier 	if (__meltdown_safe)
35237f43c201SMarc Zyngier 		return SPECTRE_UNAFFECTED;
35247f43c201SMarc Zyngier 
35257f43c201SMarc Zyngier 	if (arm64_kernel_unmapped_at_el0())
35267f43c201SMarc Zyngier 		return SPECTRE_MITIGATED;
35277f43c201SMarc Zyngier 
35287f43c201SMarc Zyngier 	return SPECTRE_VULNERABLE;
35297f43c201SMarc Zyngier }
35307f43c201SMarc Zyngier 
35311b3ccf4bSJeremy Linton ssize_t cpu_show_meltdown(struct device *dev, struct device_attribute *attr,
35321b3ccf4bSJeremy Linton 			  char *buf)
35331b3ccf4bSJeremy Linton {
35347f43c201SMarc Zyngier 	switch (arm64_get_meltdown_state()) {
35357f43c201SMarc Zyngier 	case SPECTRE_UNAFFECTED:
35361b3ccf4bSJeremy Linton 		return sprintf(buf, "Not affected\n");
35371b3ccf4bSJeremy Linton 
35387f43c201SMarc Zyngier 	case SPECTRE_MITIGATED:
35391b3ccf4bSJeremy Linton 		return sprintf(buf, "Mitigation: PTI\n");
35401b3ccf4bSJeremy Linton 
35417f43c201SMarc Zyngier 	default:
35421b3ccf4bSJeremy Linton 		return sprintf(buf, "Vulnerable\n");
35431b3ccf4bSJeremy Linton 	}
35447f43c201SMarc Zyngier }
3545