xref: /linux/arch/arm64/kernel/cpufeature.c (revision 68aec33f8f5a87b0450159e5e141d2d6c9d76850)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2359b7064SMarc Zyngier /*
3359b7064SMarc Zyngier  * Contains CPU feature definitions
4359b7064SMarc Zyngier  *
5359b7064SMarc Zyngier  * Copyright (C) 2015 ARM Ltd.
6a2a69963SWill Deacon  *
7a2a69963SWill Deacon  * A note for the weary kernel hacker: the code here is confusing and hard to
8a2a69963SWill Deacon  * follow! That's partly because it's solving a nasty problem, but also because
9a2a69963SWill Deacon  * there's a little bit of over-abstraction that tends to obscure what's going
10a2a69963SWill Deacon  * on behind a maze of helper functions and macros.
11a2a69963SWill Deacon  *
12a2a69963SWill Deacon  * The basic problem is that hardware folks have started gluing together CPUs
13a2a69963SWill Deacon  * with distinct architectural features; in some cases even creating SoCs where
14a2a69963SWill Deacon  * user-visible instructions are available only on a subset of the available
15a2a69963SWill Deacon  * cores. We try to address this by snapshotting the feature registers of the
16a2a69963SWill Deacon  * boot CPU and comparing these with the feature registers of each secondary
17a2a69963SWill Deacon  * CPU when bringing them up. If there is a mismatch, then we update the
18a2a69963SWill Deacon  * snapshot state to indicate the lowest-common denominator of the feature,
19a2a69963SWill Deacon  * known as the "safe" value. This snapshot state can be queried to view the
20a2a69963SWill Deacon  * "sanitised" value of a feature register.
21a2a69963SWill Deacon  *
22a2a69963SWill Deacon  * The sanitised register values are used to decide which capabilities we
23a2a69963SWill Deacon  * have in the system. These may be in the form of traditional "hwcaps"
24a2a69963SWill Deacon  * advertised to userspace or internal "cpucaps" which are used to configure
25a2a69963SWill Deacon  * things like alternative patching and static keys. While a feature mismatch
26a2a69963SWill Deacon  * may result in a TAINT_CPU_OUT_OF_SPEC kernel taint, a capability mismatch
27a2a69963SWill Deacon  * may prevent a CPU from being onlined at all.
28a2a69963SWill Deacon  *
29a2a69963SWill Deacon  * Some implementation details worth remembering:
30a2a69963SWill Deacon  *
31a2a69963SWill Deacon  * - Mismatched features are *always* sanitised to a "safe" value, which
32a2a69963SWill Deacon  *   usually indicates that the feature is not supported.
33a2a69963SWill Deacon  *
34a2a69963SWill Deacon  * - A mismatched feature marked with FTR_STRICT will cause a "SANITY CHECK"
35a2a69963SWill Deacon  *   warning when onlining an offending CPU and the kernel will be tainted
36a2a69963SWill Deacon  *   with TAINT_CPU_OUT_OF_SPEC.
37a2a69963SWill Deacon  *
38a2a69963SWill Deacon  * - Features marked as FTR_VISIBLE have their sanitised value visible to
39a2a69963SWill Deacon  *   userspace. FTR_VISIBLE features in registers that are only visible
40a2a69963SWill Deacon  *   to EL0 by trapping *must* have a corresponding HWCAP so that late
41a2a69963SWill Deacon  *   onlining of CPUs cannot lead to features disappearing at runtime.
42a2a69963SWill Deacon  *
43a2a69963SWill Deacon  * - A "feature" is typically a 4-bit register field. A "capability" is the
44a2a69963SWill Deacon  *   high-level description derived from the sanitised field value.
45a2a69963SWill Deacon  *
46a2a69963SWill Deacon  * - Read the Arm ARM (DDI 0487F.a) section D13.1.3 ("Principles of the ID
47a2a69963SWill Deacon  *   scheme for fields in ID registers") to understand when feature fields
48a2a69963SWill Deacon  *   may be signed or unsigned (FTR_SIGNED and FTR_UNSIGNED accordingly).
49a2a69963SWill Deacon  *
50a2a69963SWill Deacon  * - KVM exposes its own view of the feature registers to guest operating
51a2a69963SWill Deacon  *   systems regardless of FTR_VISIBLE. This is typically driven from the
52a2a69963SWill Deacon  *   sanitised register values to allow virtual CPUs to be migrated between
53a2a69963SWill Deacon  *   arbitrary physical CPUs, but some features not present on the host are
54a2a69963SWill Deacon  *   also advertised and emulated. Look at sys_reg_descs[] for the gory
55a2a69963SWill Deacon  *   details.
56433022b5SWill Deacon  *
57433022b5SWill Deacon  * - If the arm64_ftr_bits[] for a register has a missing field, then this
58433022b5SWill Deacon  *   field is treated as STRICT RES0, including for read_sanitised_ftr_reg().
59433022b5SWill Deacon  *   This is stronger than FTR_HIDDEN and can be used to hide features from
60433022b5SWill Deacon  *   KVM guests.
61359b7064SMarc Zyngier  */
62359b7064SMarc Zyngier 
639cdf8ec4SSuzuki K. Poulose #define pr_fmt(fmt) "CPU features: " fmt
64359b7064SMarc Zyngier 
653c739b57SSuzuki K. Poulose #include <linux/bsearch.h>
662a6dcb2bSJames Morse #include <linux/cpumask.h>
675ffdfaedSVladimir Murzin #include <linux/crash_dump.h>
681a920c92SChristophe JAILLET #include <linux/kstrtox.h>
693c739b57SSuzuki K. Poulose #include <linux/sort.h>
702a6dcb2bSJames Morse #include <linux/stop_machine.h>
717af33504SWill Deacon #include <linux/sysfs.h>
72359b7064SMarc Zyngier #include <linux/types.h>
73f6334b17Skernel test robot #include <linux/minmax.h>
742077be67SLaura Abbott #include <linux/mm.h>
75a111b7c0SJosh Poimboeuf #include <linux/cpu.h>
762e903b91SAndrey Konovalov #include <linux/kasan.h>
77bd09128dSJames Morse #include <linux/percpu.h>
78bd09128dSJames Morse 
79359b7064SMarc Zyngier #include <asm/cpu.h>
80359b7064SMarc Zyngier #include <asm/cpufeature.h>
81dbb4e152SSuzuki K. Poulose #include <asm/cpu_ops.h>
822e0f2478SDave Martin #include <asm/fpsimd.h>
8344b3834bSJames Morse #include <asm/hwcap.h>
843e00e39dSMark Rutland #include <asm/insn.h>
853eb681fbSDavid Brazdil #include <asm/kvm_host.h>
8613f417f3SSuzuki K Poulose #include <asm/mmu_context.h>
8734bfeea4SCatalin Marinas #include <asm/mte.h>
88338d4f49SJames Morse #include <asm/processor.h>
89e62e0748SCarlos Bilbao #include <asm/smp.h>
90cdcf817bSSuzuki K. Poulose #include <asm/sysreg.h>
9177c97b4eSSuzuki K Poulose #include <asm/traps.h>
92bd09128dSJames Morse #include <asm/vectors.h>
93d88701beSMarc Zyngier #include <asm/virt.h>
94359b7064SMarc Zyngier 
95aec0bff7SAndrew Murray /* Kernel representation of AT_HWCAP and AT_HWCAP2 */
9660c868efSMark Brown static DECLARE_BITMAP(elf_hwcap, MAX_CPU_FEATURES) __read_mostly;
979cdf8ec4SSuzuki K. Poulose 
989cdf8ec4SSuzuki K. Poulose #ifdef CONFIG_COMPAT
999cdf8ec4SSuzuki K. Poulose #define COMPAT_ELF_HWCAP_DEFAULT	\
1009cdf8ec4SSuzuki K. Poulose 				(COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
1019cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
1027559950aSSuzuki K Poulose 				 COMPAT_HWCAP_TLS|COMPAT_HWCAP_IDIV|\
1039cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_LPAE)
1049cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
1059cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap2 __read_mostly;
1069cdf8ec4SSuzuki K. Poulose #endif
1079cdf8ec4SSuzuki K. Poulose 
1087f242982SMark Rutland DECLARE_BITMAP(system_cpucaps, ARM64_NCAPS);
1097f242982SMark Rutland EXPORT_SYMBOL(system_cpucaps);
1101c8ae429SMark Rutland static struct arm64_cpu_capabilities const __ro_after_init *cpucap_ptrs[ARM64_NCAPS];
1119cdf8ec4SSuzuki K. Poulose 
1127f242982SMark Rutland DECLARE_BITMAP(boot_cpucaps, ARM64_NCAPS);
1130ceb0d56SDaniel Thompson 
11409e3c22aSMark Brown bool arm64_use_ng_mappings = false;
11509e3c22aSMark Brown EXPORT_SYMBOL(arm64_use_ng_mappings);
11609e3c22aSMark Brown 
117bd09128dSJames Morse DEFINE_PER_CPU_READ_MOSTLY(const char *, this_cpu_vector) = vectors;
118bd09128dSJames Morse 
1198f1eec57SDave Martin /*
1202122a833SWill Deacon  * Permit PER_LINUX32 and execve() of 32-bit binaries even if not all CPUs
1212122a833SWill Deacon  * support it?
1222122a833SWill Deacon  */
1232122a833SWill Deacon static bool __read_mostly allow_mismatched_32bit_el0;
1242122a833SWill Deacon 
1252122a833SWill Deacon /*
1262122a833SWill Deacon  * Static branch enabled only if allow_mismatched_32bit_el0 is set and we have
1272122a833SWill Deacon  * seen at least one CPU capable of 32-bit EL0.
1282122a833SWill Deacon  */
1292122a833SWill Deacon DEFINE_STATIC_KEY_FALSE(arm64_mismatched_32bit_el0);
1302122a833SWill Deacon 
1312122a833SWill Deacon /*
1322122a833SWill Deacon  * Mask of CPUs supporting 32-bit EL0.
1332122a833SWill Deacon  * Only valid if arm64_mismatched_32bit_el0 is enabled.
1342122a833SWill Deacon  */
1352122a833SWill Deacon static cpumask_var_t cpu_32bit_el0_mask __cpumask_var_read_mostly;
1362122a833SWill Deacon 
137638d5031SAnshuman Khandual void dump_cpu_features(void)
1388effeaafSMark Rutland {
1398effeaafSMark Rutland 	/* file-wide pr_fmt adds "CPU features: " prefix */
1407f242982SMark Rutland 	pr_emerg("0x%*pb\n", ARM64_NCAPS, &system_cpucaps);
1418effeaafSMark Rutland }
1428effeaafSMark Rutland 
143876e3c8eSMark Brown #define ARM64_CPUID_FIELDS(reg, field, min_value)			\
144876e3c8eSMark Brown 		.sys_reg = SYS_##reg,							\
145876e3c8eSMark Brown 		.field_pos = reg##_##field##_SHIFT,						\
146876e3c8eSMark Brown 		.field_width = reg##_##field##_WIDTH,						\
147876e3c8eSMark Brown 		.sign = reg##_##field##_SIGNED,							\
148876e3c8eSMark Brown 		.min_field_value = reg##_##field##_##min_value,
149876e3c8eSMark Brown 
150fe4fbdbcSSuzuki K Poulose #define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
1513c739b57SSuzuki K. Poulose 	{						\
1524f0a606bSSuzuki K. Poulose 		.sign = SIGNED,				\
153fe4fbdbcSSuzuki K Poulose 		.visible = VISIBLE,			\
1543c739b57SSuzuki K. Poulose 		.strict = STRICT,			\
1553c739b57SSuzuki K. Poulose 		.type = TYPE,				\
1563c739b57SSuzuki K. Poulose 		.shift = SHIFT,				\
1573c739b57SSuzuki K. Poulose 		.width = WIDTH,				\
1583c739b57SSuzuki K. Poulose 		.safe_val = SAFE_VAL,			\
1593c739b57SSuzuki K. Poulose 	}
1603c739b57SSuzuki K. Poulose 
1610710cfdbSSuzuki K Poulose /* Define a feature with unsigned values */
162fe4fbdbcSSuzuki K Poulose #define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
163fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1644f0a606bSSuzuki K. Poulose 
1650710cfdbSSuzuki K Poulose /* Define a feature with a signed value */
166fe4fbdbcSSuzuki K Poulose #define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
167fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1680710cfdbSSuzuki K Poulose 
1693c739b57SSuzuki K. Poulose #define ARM64_FTR_END					\
1703c739b57SSuzuki K. Poulose 	{						\
1713c739b57SSuzuki K. Poulose 		.width = 0,				\
1723c739b57SSuzuki K. Poulose 	}
1733c739b57SSuzuki K. Poulose 
1745ffdfaedSVladimir Murzin static void cpu_enable_cnp(struct arm64_cpu_capabilities const *cap);
17570544196SJames Morse 
1763ff047f6SAmit Daniel Kachhap static bool __system_matches_cap(unsigned int n);
1773ff047f6SAmit Daniel Kachhap 
1784aa8a472SSuzuki K Poulose /*
1794aa8a472SSuzuki K Poulose  * NOTE: Any changes to the visibility of features should be kept in
1804aa8a472SSuzuki K Poulose  * sync with the documentation of the CPU feature register ABI.
1814aa8a472SSuzuki K Poulose  */
1825e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
1830eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RNDR_SHIFT, 4, 0),
1840eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TLB_SHIFT, 4, 0),
1850eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TS_SHIFT, 4, 0),
1860eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_FHM_SHIFT, 4, 0),
1870eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_DP_SHIFT, 4, 0),
1880eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM4_SHIFT, 4, 0),
1890eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM3_SHIFT, 4, 0),
1900eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA3_SHIFT, 4, 0),
1910eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RDM_SHIFT, 4, 0),
1920eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 4, 0),
1930eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_CRC32_SHIFT, 4, 0),
1940eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, 0),
1950eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA1_SHIFT, 4, 0),
1960eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_AES_SHIFT, 4, 0),
1973c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
1983c739b57SSuzuki K. Poulose };
1993c739b57SSuzuki K. Poulose 
200c8c3798dSSuzuki K Poulose static const struct arm64_ftr_bits ftr_id_aa64isar1[] = {
201aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_I8MM_SHIFT, 4, 0),
202aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DGH_SHIFT, 4, 0),
203aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, 0),
204aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SPECRES_SHIFT, 4, 0),
205aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SB_SHIFT, 4, 0),
206aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FRINTTS_SHIFT, 4, 0),
2076984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
208aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPI_SHIFT, 4, 0),
2096984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
210aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPA_SHIFT, 4, 0),
211aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, 0),
212aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FCMA_SHIFT, 4, 0),
213aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_JSCVT_SHIFT, 4, 0),
2146984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
215aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_API_SHIFT, 4, 0),
2166984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
217aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_APA_SHIFT, 4, 0),
218aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, 0),
219c8c3798dSSuzuki K Poulose 	ARM64_FTR_END,
220c8c3798dSSuzuki K Poulose };
221c8c3798dSSuzuki K Poulose 
2229e45365fSJoey Gouly static const struct arm64_ftr_bits ftr_id_aa64isar2[] = {
22395aa6860SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_CSSC_SHIFT, 4, 0),
224939e4649SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRFM_SHIFT, 4, 0),
225479965a2SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_CLRBHB_SHIFT, 4, 0),
226479965a2SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_BC_SHIFT, 4, 0),
227b7564127SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_MOPS_SHIFT, 4, 0),
228def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
229b2d71f27SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR2_EL1_APA3_SHIFT, 4, 0),
230def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
231b2d71f27SMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_GPA3_SHIFT, 4, 0),
232b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRES_SHIFT, 4, 0),
233b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_WFxT_SHIFT, 4, 0),
2349e45365fSJoey Gouly 	ARM64_FTR_END,
2359e45365fSJoey Gouly };
2369e45365fSJoey Gouly 
2375e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
23855adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV3_SHIFT, 4, 0),
23955adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV2_SHIFT, 4, 0),
24055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_DIT_SHIFT, 4, 0),
24155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AMU_SHIFT, 4, 0),
24255adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_MPAM_SHIFT, 4, 0),
24355adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SEL2_SHIFT, 4, 0),
2443fab3999SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
24555adc08dSMark Brown 				   FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SVE_SHIFT, 4, 0),
24655adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_RAS_SHIFT, 4, 0),
24755adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_GIC_SHIFT, 4, 0),
2485620b4b0SMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, ID_AA64PFR0_EL1_AdvSIMD_NI),
24955adc08dSMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_FP_SHIFT, 4, ID_AA64PFR0_EL1_FP_NI),
25055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL3_SHIFT, 4, 0),
25155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL2_SHIFT, 4, 0),
25255adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL1_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
25355adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL0_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
2543c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2553c739b57SSuzuki K. Poulose };
2563c739b57SSuzuki K. Poulose 
257d71be2b6SWill Deacon static const struct arm64_ftr_bits ftr_id_aa64pfr1[] = {
2585e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
2596ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SME_SHIFT, 4, 0),
260cf7fdbbeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MPAM_frac_SHIFT, 4, 0),
261cf7fdbbeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_RAS_frac_SHIFT, 4, 0),
2623b714d24SVincenzo Frascino 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_MTE),
2636ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MTE_SHIFT, 4, ID_AA64PFR1_EL1_MTE_NI),
26453275da8SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SSBS_SHIFT, 4, ID_AA64PFR1_EL1_SSBS_NI),
2658ef8f360SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_BTI),
2666ca2b9caSMark Brown 				    FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_BT_SHIFT, 4, 0),
267d71be2b6SWill Deacon 	ARM64_FTR_END,
268d71be2b6SWill Deacon };
269d71be2b6SWill Deacon 
27006a916feSDave Martin static const struct arm64_ftr_bits ftr_id_aa64zfr0[] = {
271ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2728d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F64MM_SHIFT, 4, 0),
273d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2748d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F32MM_SHIFT, 4, 0),
275d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2768d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_I8MM_SHIFT, 4, 0),
277d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2788d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SM4_SHIFT, 4, 0),
279ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2808d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SHA3_SHIFT, 4, 0),
281ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2825d5b4e8cSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_B16B16_SHIFT, 4, 0),
2835d5b4e8cSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2848d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, 0),
285d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2868d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BitPerm_SHIFT, 4, 0),
287ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2888d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_AES_SHIFT, 4, 0),
289ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2908d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, 0),
29106a916feSDave Martin 	ARM64_FTR_END,
29206a916feSDave Martin };
29306a916feSDave Martin 
2945e64b862SMark Brown static const struct arm64_ftr_bits ftr_id_aa64smfr0[] = {
2955e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
296f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_FA64_SHIFT, 1, 0),
2975e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
298d4913eeeSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_SMEver_SHIFT, 4, 0),
299d4913eeeSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
300f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I16I64_SHIFT, 4, 0),
3015e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
302f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F64F64_SHIFT, 1, 0),
3035e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3047d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I16I32_SHIFT, 4, 0),
3057d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3067d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_B16B16_SHIFT, 1, 0),
3077d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3087d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F16F16_SHIFT, 1, 0),
3097d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
310f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I8I32_SHIFT, 4, 0),
3115e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
312f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F16F32_SHIFT, 1, 0),
3135e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
314f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_B16F32_SHIFT, 1, 0),
3155e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
3167d5d8601SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_BI32I32_SHIFT, 1, 0),
3177d5d8601SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
318f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F32F32_SHIFT, 1, 0),
3195e64b862SMark Brown 	ARM64_FTR_END,
3205e64b862SMark Brown };
3215e64b862SMark Brown 
3225e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
3232d987e64SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ECV_SHIFT, 4, 0),
3242d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_FGT_SHIFT, 4, 0),
3252d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_EXS_SHIFT, 4, 0),
3265717fe5aSWill Deacon 	/*
327b130a8f7SMarc Zyngier 	 * Page size not being supported at Stage-2 is not fatal. You
328b130a8f7SMarc Zyngier 	 * just give up KVM if PAGE_SIZE isn't supported there. Go fix
329b130a8f7SMarc Zyngier 	 * your favourite nesting hypervisor.
330b130a8f7SMarc Zyngier 	 *
331b130a8f7SMarc Zyngier 	 * There is a small corner case where the hypervisor explicitly
332b130a8f7SMarc Zyngier 	 * advertises a given granule size at Stage-2 (value 2) on some
333b130a8f7SMarc Zyngier 	 * vCPUs, and uses the fallback to Stage-1 (value 0) for other
334b130a8f7SMarc Zyngier 	 * vCPUs. Although this is not forbidden by the architecture, it
335b130a8f7SMarc Zyngier 	 * indicates that the hypervisor is being silly (or buggy).
336b130a8f7SMarc Zyngier 	 *
337b130a8f7SMarc Zyngier 	 * We make no effort to cope with this and pretend that if these
338b130a8f7SMarc Zyngier 	 * fields are inconsistent across vCPUs, then it isn't worth
339b130a8f7SMarc Zyngier 	 * trying to bring KVM up.
340b130a8f7SMarc Zyngier 	 */
3412d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT, 4, 1),
3422d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT, 4, 1),
3432d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT, 4, 1),
344b130a8f7SMarc Zyngier 	/*
3455717fe5aSWill Deacon 	 * We already refuse to boot CPUs that don't support our configured
3465717fe5aSWill Deacon 	 * page size, so we can only detect mismatches for a page size other
3475717fe5aSWill Deacon 	 * than the one we're currently using. Unfortunately, SoCs like this
3485717fe5aSWill Deacon 	 * exist in the wild so, even though we don't like it, we'll have to go
3495717fe5aSWill Deacon 	 * along with it and treat them as non-strict.
3505717fe5aSWill Deacon 	 */
3512d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN4_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN4_NI),
3522d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN64_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN64_NI),
3532d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN16_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN16_NI),
3545717fe5aSWill Deacon 
3552d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGENDEL0_SHIFT, 4, 0),
3563c739b57SSuzuki K. Poulose 	/* Linux shouldn't care about secure memory */
3572d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_SNSMEM_SHIFT, 4, 0),
358ed7c138dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGEND_SHIFT, 4, 0),
35907d7d848SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ASIDBITS_SHIFT, 4, 0),
3603c739b57SSuzuki K. Poulose 	/*
3613c739b57SSuzuki K. Poulose 	 * Differing PARange is fine as long as all peripherals and memory are mapped
3623c739b57SSuzuki K. Poulose 	 * within the minimum PARange of all CPUs
3633c739b57SSuzuki K. Poulose 	 */
3642d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_PARANGE_SHIFT, 4, 0),
3653c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3663c739b57SSuzuki K. Poulose };
3673c739b57SSuzuki K. Poulose 
3685e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
3696fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TIDCP1_SHIFT, 4, 0),
3706fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_AFP_SHIFT, 4, 0),
371b0c756feSKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HCX_SHIFT, 4, 0),
3726fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_ETS_SHIFT, 4, 0),
3736fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TWED_SHIFT, 4, 0),
3746fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_XNX_SHIFT, 4, 0),
3756fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64MMFR1_EL1_SpecSEI_SHIFT, 4, 0),
3766fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_PAN_SHIFT, 4, 0),
3776fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_LO_SHIFT, 4, 0),
3786fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HPDS_SHIFT, 4, 0),
3796fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VH_SHIFT, 4, 0),
3806fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VMIDBits_SHIFT, 4, 0),
3816fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HAFDBS_SHIFT, 4, 0),
3823c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3833c739b57SSuzuki K. Poulose };
3843c739b57SSuzuki K. Poulose 
3855e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
386a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_E0PD_SHIFT, 4, 0),
387a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_EVT_SHIFT, 4, 0),
388a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_BBM_SHIFT, 4, 0),
389a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_TTL_SHIFT, 4, 0),
390a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_FWB_SHIFT, 4, 0),
391a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IDS_SHIFT, 4, 0),
392a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_AT_SHIFT, 4, 0),
393a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_ST_SHIFT, 4, 0),
394a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_NV_SHIFT, 4, 0),
395a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CCIDX_SHIFT, 4, 0),
3968f40badeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_VARange_SHIFT, 4, 0),
397a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IESB_SHIFT, 4, 0),
398a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_LSM_SHIFT, 4, 0),
399a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_UAO_SHIFT, 4, 0),
400ca951862SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CnP_SHIFT, 4, 0),
401406e3087SJames Morse 	ARM64_FTR_END,
402406e3087SJames Morse };
403406e3087SJames Morse 
404edc25898SJoey Gouly static const struct arm64_ftr_bits ftr_id_aa64mmfr3[] = {
405edc25898SJoey Gouly 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR3_EL1_S1PIE_SHIFT, 4, 0),
406edc25898SJoey Gouly 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR3_EL1_TCRX_SHIFT, 4, 0),
407edc25898SJoey Gouly 	ARM64_FTR_END,
408edc25898SJoey Gouly };
409edc25898SJoey Gouly 
4105e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_ctr[] = {
411be68a8aaSWill Deacon 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
4125b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DIC_SHIFT, 1, 1),
4135b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IDC_SHIFT, 1, 1),
4145b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_CWG_SHIFT, 4, 0),
4155b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_ERG_SHIFT, 4, 0),
4165b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DminLine_SHIFT, 4, 1),
4173c739b57SSuzuki K. Poulose 	/*
4183c739b57SSuzuki K. Poulose 	 * Linux can handle differing I-cache policies. Userspace JITs will
419ee7bc638SSuzuki K Poulose 	 * make use of *minLine.
420155433cbSWill Deacon 	 * If we have differing I-cache policies, report it as the weakest - VIPT.
4213c739b57SSuzuki K. Poulose 	 */
4225b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, CTR_EL0_L1Ip_SHIFT, 2, CTR_EL0_L1Ip_VIPT),	/* L1Ip */
4235b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IminLine_SHIFT, 4, 0),
4243c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4253c739b57SSuzuki K. Poulose };
4263c739b57SSuzuki K. Poulose 
4278f266a5dSMarc Zyngier static struct arm64_ftr_override __ro_after_init no_override = { };
4288f266a5dSMarc Zyngier 
429675b0563SArd Biesheuvel struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
430675b0563SArd Biesheuvel 	.name		= "SYS_CTR_EL0",
4318f266a5dSMarc Zyngier 	.ftr_bits	= ftr_ctr,
4328f266a5dSMarc Zyngier 	.override	= &no_override,
433675b0563SArd Biesheuvel };
434675b0563SArd Biesheuvel 
4355e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
43637622baeSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_InnerShr_SHIFT, 4, 0xf),
43737622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_FCSE_SHIFT, 4, 0),
43837622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_AuxReg_SHIFT, 4, 0),
43937622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_TCM_SHIFT, 4, 0),
44037622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_ShareLvl_SHIFT, 4, 0),
44137622baeSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_OuterShr_SHIFT, 4, 0xf),
44237622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_PMSA_SHIFT, 4, 0),
44337622baeSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_VMSA_SHIFT, 4, 0),
4443c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4453c739b57SSuzuki K. Poulose };
4463c739b57SSuzuki K. Poulose 
4475e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
448fcf37b38SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_DoubleLock_SHIFT, 4, 0),
449fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_PMSVer_SHIFT, 4, 0),
450fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_CTX_CMPs_SHIFT, 4, 0),
451fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_WRPs_SHIFT, 4, 0),
452fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_BRPs_SHIFT, 4, 0),
453b20d1ba3SWill Deacon 	/*
454b20d1ba3SWill Deacon 	 * We can instantiate multiple PMU instances with different levels
455b20d1ba3SWill Deacon 	 * of support.
456fe4fbdbcSSuzuki K Poulose 	 */
457fcf37b38SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_EL1_PMUVer_SHIFT, 4, 0),
458fcf37b38SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_EL1_DebugVer_SHIFT, 4, 0x6),
4593c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4603c739b57SSuzuki K. Poulose };
4613c739b57SSuzuki K. Poulose 
46285f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr0[] = {
463a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPRound_SHIFT, 4, 0),
464a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPShVec_SHIFT, 4, 0),
465a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPSqrt_SHIFT, 4, 0),
466a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPDivide_SHIFT, 4, 0),
467a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPTrap_SHIFT, 4, 0),
468a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPDP_SHIFT, 4, 0),
469a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPSP_SHIFT, 4, 0),
470a3aab948SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_SIMDReg_SHIFT, 4, 0),
47185f15063SAmit Daniel Kachhap 	ARM64_FTR_END,
47285f15063SAmit Daniel Kachhap };
47385f15063SAmit Daniel Kachhap 
47485f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr1[] = {
475d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDFMAC_SHIFT, 4, 0),
476846b73a4SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPHP_SHIFT, 4, 0),
477846b73a4SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDHP_SHIFT, 4, 0),
478d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDSP_SHIFT, 4, 0),
479d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDInt_SHIFT, 4, 0),
480d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDLS_SHIFT, 4, 0),
481d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPDNaN_SHIFT, 4, 0),
482d3e1aa85SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPFtZ_SHIFT, 4, 0),
48385f15063SAmit Daniel Kachhap 	ARM64_FTR_END,
48485f15063SAmit Daniel Kachhap };
48585f15063SAmit Daniel Kachhap 
4865e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_mvfr2[] = {
487c6e155e8SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_EL1_FPMisc_SHIFT, 4, 0),
488c6e155e8SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_EL1_SIMDMisc_SHIFT, 4, 0),
4893c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4903c739b57SSuzuki K. Poulose };
4913c739b57SSuzuki K. Poulose 
4925e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_dczid[] = {
493bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, DCZID_EL0_DZP_SHIFT, 1, 1),
494bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, DCZID_EL0_BS_SHIFT, 4, 0),
4953c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4963c739b57SSuzuki K. Poulose };
4973c739b57SSuzuki K. Poulose 
49821047e91SCatalin Marinas static const struct arm64_ftr_bits ftr_gmid[] = {
499e9757553SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, GMID_EL1_BS_SHIFT, 4, 0),
50021047e91SCatalin Marinas 	ARM64_FTR_END,
50121047e91SCatalin Marinas };
50221047e91SCatalin Marinas 
5032a5bc6c4SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar0[] = {
50452b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Divide_SHIFT, 4, 0),
50552b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Debug_SHIFT, 4, 0),
50652b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Coproc_SHIFT, 4, 0),
50752b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_CmpBranch_SHIFT, 4, 0),
50852b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitField_SHIFT, 4, 0),
50952b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitCount_SHIFT, 4, 0),
51052b3dc55SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Swap_SHIFT, 4, 0),
5112a5bc6c4SAnshuman Khandual 	ARM64_FTR_END,
5122a5bc6c4SAnshuman Khandual };
5133c739b57SSuzuki K. Poulose 
5145e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_isar5[] = {
515816c8638SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_RDM_SHIFT, 4, 0),
516816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_CRC32_SHIFT, 4, 0),
517816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA2_SHIFT, 4, 0),
518816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA1_SHIFT, 4, 0),
519816c8638SJames Morse 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_AES_SHIFT, 4, 0),
520816c8638SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SEVL_SHIFT, 4, 0),
5213c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5223c739b57SSuzuki K. Poulose };
5233c739b57SSuzuki K. Poulose 
5245e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
5255ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_EVT_SHIFT, 4, 0),
5265ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CCIDX_SHIFT, 4, 0),
5275ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_LSM_SHIFT, 4, 0),
5285ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_HPDS_SHIFT, 4, 0),
5295ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CnP_SHIFT, 4, 0),
5305ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_XNX_SHIFT, 4, 0),
5315ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_AC2_SHIFT, 4, 0),
5328d3154afSAnshuman Khandual 
533fcd65353SAnshuman Khandual 	/*
534fcd65353SAnshuman Khandual 	 * SpecSEI = 1 indicates that the PE might generate an SError on an
535fcd65353SAnshuman Khandual 	 * external abort on speculative read. It is safe to assume that an
536fcd65353SAnshuman Khandual 	 * SError might be generated than it will not be. Hence it has been
537fcd65353SAnshuman Khandual 	 * classified as FTR_HIGHER_SAFE.
538fcd65353SAnshuman Khandual 	 */
5395ea1534eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_MMFR4_EL1_SpecSEI_SHIFT, 4, 0),
5403c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5413c739b57SSuzuki K. Poulose };
5423c739b57SSuzuki K. Poulose 
5430113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_isar4[] = {
5443f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SWP_frac_SHIFT, 4, 0),
5453f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_PSR_M_SHIFT, 4, 0),
5463f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SynchPrim_frac_SHIFT, 4, 0),
5473f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Barrier_SHIFT, 4, 0),
5483f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SMC_SHIFT, 4, 0),
5493f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Writeback_SHIFT, 4, 0),
5503f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_WithShifts_SHIFT, 4, 0),
5513f08e378SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Unpriv_SHIFT, 4, 0),
5520113340eSWill Deacon 	ARM64_FTR_END,
5530113340eSWill Deacon };
5540113340eSWill Deacon 
555152accf8SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_mmfr5[] = {
5567b24177cSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR5_EL1_ETS_SHIFT, 4, 0),
557152accf8SAnshuman Khandual 	ARM64_FTR_END,
558152accf8SAnshuman Khandual };
559152accf8SAnshuman Khandual 
5608e3747beSAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar6[] = {
5610864d1e4SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_I8MM_SHIFT, 4, 0),
562f64234faSAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_BF16_SHIFT, 4, 0),
563eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SPECRES_SHIFT, 4, 0),
5642d602aa9SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SB_SHIFT, 4, 0),
5654a87be25SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_FHM_SHIFT, 4, 0),
56627addd40SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_DP_SHIFT, 4, 0),
567eef4344fSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_JSCVT_SHIFT, 4, 0),
5688e3747beSAnshuman Khandual 	ARM64_FTR_END,
5698e3747beSAnshuman Khandual };
5708e3747beSAnshuman Khandual 
5715e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_pfr0[] = {
572e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_DIT_SHIFT, 4, 0),
573e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_CSV2_SHIFT, 4, 0),
574e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State3_SHIFT, 4, 0),
575e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State2_SHIFT, 4, 0),
576e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State1_SHIFT, 4, 0),
577e0bf98feSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State0_SHIFT, 4, 0),
5783c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5793c739b57SSuzuki K. Poulose };
5803c739b57SSuzuki K. Poulose 
5810113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_pfr1[] = {
5820a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_GIC_SHIFT, 4, 0),
5830a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Virt_frac_SHIFT, 4, 0),
5840a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Sec_frac_SHIFT, 4, 0),
5850a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_GenTimer_SHIFT, 4, 0),
5860a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Virtualization_SHIFT, 4, 0),
5870a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_MProgMod_SHIFT, 4, 0),
5880a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Security_SHIFT, 4, 0),
5890a648056SJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_ProgMod_SHIFT, 4, 0),
5900113340eSWill Deacon 	ARM64_FTR_END,
5910113340eSWill Deacon };
5920113340eSWill Deacon 
59316824085SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_pfr2[] = {
5944f2c9bf1SAmit Daniel Kachhap 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_EL1_SSBS_SHIFT, 4, 0),
5951ecf3dcbSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_EL1_CSV3_SHIFT, 4, 0),
59616824085SAnshuman Khandual 	ARM64_FTR_END,
59716824085SAnshuman Khandual };
59816824085SAnshuman Khandual 
5995e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_dfr0[] = {
6001ed1b90aSAnshuman Khandual 	/* [31:28] TraceFilt */
601f4f5969eSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_DFR0_EL1_PerfMon_SHIFT, 4, 0),
602f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MProfDbg_SHIFT, 4, 0),
603f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MMapTrc_SHIFT, 4, 0),
604f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopTrc_SHIFT, 4, 0),
605f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MMapDbg_SHIFT, 4, 0),
606f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopSDbg_SHIFT, 4, 0),
607f4f5969eSJames Morse 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopDbg_SHIFT, 4, 0),
608e5343503SSuzuki K Poulose 	ARM64_FTR_END,
609e5343503SSuzuki K Poulose };
610e5343503SSuzuki K Poulose 
611dd35ec07SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_dfr1[] = {
612d092106dSJames Morse 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR1_EL1_MTPMU_SHIFT, 4, 0),
613dd35ec07SAnshuman Khandual 	ARM64_FTR_END,
614dd35ec07SAnshuman Khandual };
615dd35ec07SAnshuman Khandual 
6163c739b57SSuzuki K. Poulose /*
6173c739b57SSuzuki K. Poulose  * Common ftr bits for a 32bit register with all hidden, strict
6183c739b57SSuzuki K. Poulose  * attributes, with 4bit feature fields and a default safe value of
6193c739b57SSuzuki K. Poulose  * 0. Covers the following 32bit registers:
62085f15063SAmit Daniel Kachhap  * id_isar[1-3], id_mmfr[1-3]
6213c739b57SSuzuki K. Poulose  */
6225e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_generic_32bits[] = {
623fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
624fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
625fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
626fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
627fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
628fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
629fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
630fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
6313c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6323c739b57SSuzuki K. Poulose };
6333c739b57SSuzuki K. Poulose 
634eab43e88SSuzuki K Poulose /* Table for a single 32bit feature value */
635eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_single32[] = {
636fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0),
6373c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6383c739b57SSuzuki K. Poulose };
6393c739b57SSuzuki K. Poulose 
640eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_raz[] = {
6413c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6423c739b57SSuzuki K. Poulose };
6433c739b57SSuzuki K. Poulose 
6449dc232a8SReiji Watanabe #define __ARM64_FTR_REG_OVERRIDE(id_str, id, table, ovr) {	\
6453c739b57SSuzuki K. Poulose 		.sys_id = id,					\
6466f2b7eefSArd Biesheuvel 		.reg = 	&(struct arm64_ftr_reg){		\
6479dc232a8SReiji Watanabe 			.name = id_str,				\
6488f266a5dSMarc Zyngier 			.override = (ovr),			\
6493c739b57SSuzuki K. Poulose 			.ftr_bits = &((table)[0]),		\
6506f2b7eefSArd Biesheuvel 	}}
6513c739b57SSuzuki K. Poulose 
6529dc232a8SReiji Watanabe #define ARM64_FTR_REG_OVERRIDE(id, table, ovr)	\
6539dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, ovr)
6549dc232a8SReiji Watanabe 
6559dc232a8SReiji Watanabe #define ARM64_FTR_REG(id, table)		\
6569dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, &no_override)
6578f266a5dSMarc Zyngier 
658*68aec33fSArd Biesheuvel struct arm64_ftr_override id_aa64mmfr0_override;
65930687decSArd Biesheuvel struct arm64_ftr_override id_aa64mmfr1_override;
660*68aec33fSArd Biesheuvel struct arm64_ftr_override id_aa64mmfr2_override;
66130687decSArd Biesheuvel struct arm64_ftr_override id_aa64pfr0_override;
66230687decSArd Biesheuvel struct arm64_ftr_override id_aa64pfr1_override;
66330687decSArd Biesheuvel struct arm64_ftr_override id_aa64zfr0_override;
66430687decSArd Biesheuvel struct arm64_ftr_override id_aa64smfr0_override;
66530687decSArd Biesheuvel struct arm64_ftr_override id_aa64isar1_override;
66630687decSArd Biesheuvel struct arm64_ftr_override id_aa64isar2_override;
667361db0fcSMarc Zyngier 
6680ddc312bSMarc Zyngier struct arm64_ftr_override arm64_sw_feature_override;
6690ddc312bSMarc Zyngier 
6706f2b7eefSArd Biesheuvel static const struct __ftr_reg_entry {
6716f2b7eefSArd Biesheuvel 	u32			sys_id;
6726f2b7eefSArd Biesheuvel 	struct arm64_ftr_reg 	*reg;
6736f2b7eefSArd Biesheuvel } arm64_ftr_regs[] = {
6743c739b57SSuzuki K. Poulose 
6753c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 1 */
6763c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
6770113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_id_pfr1),
678e5343503SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
6793c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
6803c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
6813c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
6823c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
6833c739b57SSuzuki K. Poulose 
6843c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 2 */
6852a5bc6c4SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_id_isar0),
6863c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
6873c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
6883c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
6890113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_id_isar4),
6903c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
6913c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
6928e3747beSAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR6_EL1, ftr_id_isar6),
6933c739b57SSuzuki K. Poulose 
6943c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 3 */
69585f15063SAmit Daniel Kachhap 	ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_mvfr0),
69685f15063SAmit Daniel Kachhap 	ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_mvfr1),
6973c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
69816824085SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_PFR2_EL1, ftr_id_pfr2),
699dd35ec07SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_DFR1_EL1, ftr_id_dfr1),
700152accf8SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_MMFR5_EL1, ftr_id_mmfr5),
7013c739b57SSuzuki K. Poulose 
7023c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 4 */
703504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0,
704504ee236SMarc Zyngier 			       &id_aa64pfr0_override),
70593ad55b7SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR1_EL1, ftr_id_aa64pfr1,
70693ad55b7SMarc Zyngier 			       &id_aa64pfr1_override),
707504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ZFR0_EL1, ftr_id_aa64zfr0,
708504ee236SMarc Zyngier 			       &id_aa64zfr0_override),
709b3000e21SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64SMFR0_EL1, ftr_id_aa64smfr0,
710b3000e21SMarc Zyngier 			       &id_aa64smfr0_override),
7113c739b57SSuzuki K. Poulose 
7123c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 5 */
7133c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
714eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz),
7153c739b57SSuzuki K. Poulose 
7163c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 6 */
7173c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
718f8da5752SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1,
719f8da5752SMarc Zyngier 			       &id_aa64isar1_override),
720def8c222SVladimir Murzin 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR2_EL1, ftr_id_aa64isar2,
721def8c222SVladimir Murzin 			       &id_aa64isar2_override),
7223c739b57SSuzuki K. Poulose 
7233c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 7 */
724*68aec33fSArd Biesheuvel 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0,
725*68aec33fSArd Biesheuvel 			       &id_aa64mmfr0_override),
726361db0fcSMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1,
727361db0fcSMarc Zyngier 			       &id_aa64mmfr1_override),
728*68aec33fSArd Biesheuvel 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2,
729*68aec33fSArd Biesheuvel 			       &id_aa64mmfr2_override),
730edc25898SJoey Gouly 	ARM64_FTR_REG(SYS_ID_AA64MMFR3_EL1, ftr_id_aa64mmfr3),
7313c739b57SSuzuki K. Poulose 
73221047e91SCatalin Marinas 	/* Op1 = 1, CRn = 0, CRm = 0 */
73321047e91SCatalin Marinas 	ARM64_FTR_REG(SYS_GMID_EL1, ftr_gmid),
73421047e91SCatalin Marinas 
7353c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 0, CRm = 0 */
736675b0563SArd Biesheuvel 	{ SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
7373c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
7383c739b57SSuzuki K. Poulose 
7393c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 14, CRm = 0 */
740eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32),
7413c739b57SSuzuki K. Poulose };
7423c739b57SSuzuki K. Poulose 
7433c739b57SSuzuki K. Poulose static int search_cmp_ftr_reg(const void *id, const void *regp)
7443c739b57SSuzuki K. Poulose {
7456f2b7eefSArd Biesheuvel 	return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
7463c739b57SSuzuki K. Poulose }
7473c739b57SSuzuki K. Poulose 
7483c739b57SSuzuki K. Poulose /*
7493577dd37SAnshuman Khandual  * get_arm64_ftr_reg_nowarn - Looks up a feature register entry using
7503577dd37SAnshuman Khandual  * its sys_reg() encoding. With the array arm64_ftr_regs sorted in the
7513c739b57SSuzuki K. Poulose  * ascending order of sys_id, we use binary search to find a matching
7523c739b57SSuzuki K. Poulose  * entry.
7533c739b57SSuzuki K. Poulose  *
7543c739b57SSuzuki K. Poulose  * returns - Upon success,  matching ftr_reg entry for id.
7553c739b57SSuzuki K. Poulose  *         - NULL on failure. It is upto the caller to decide
7563c739b57SSuzuki K. Poulose  *	     the impact of a failure.
7573c739b57SSuzuki K. Poulose  */
7583577dd37SAnshuman Khandual static struct arm64_ftr_reg *get_arm64_ftr_reg_nowarn(u32 sys_id)
7593c739b57SSuzuki K. Poulose {
7606f2b7eefSArd Biesheuvel 	const struct __ftr_reg_entry *ret;
7616f2b7eefSArd Biesheuvel 
7626f2b7eefSArd Biesheuvel 	ret = bsearch((const void *)(unsigned long)sys_id,
7633c739b57SSuzuki K. Poulose 			arm64_ftr_regs,
7643c739b57SSuzuki K. Poulose 			ARRAY_SIZE(arm64_ftr_regs),
7653c739b57SSuzuki K. Poulose 			sizeof(arm64_ftr_regs[0]),
7663c739b57SSuzuki K. Poulose 			search_cmp_ftr_reg);
7676f2b7eefSArd Biesheuvel 	if (ret)
7686f2b7eefSArd Biesheuvel 		return ret->reg;
7696f2b7eefSArd Biesheuvel 	return NULL;
7703c739b57SSuzuki K. Poulose }
7713c739b57SSuzuki K. Poulose 
7723577dd37SAnshuman Khandual /*
7733577dd37SAnshuman Khandual  * get_arm64_ftr_reg - Looks up a feature register entry using
7743577dd37SAnshuman Khandual  * its sys_reg() encoding. This calls get_arm64_ftr_reg_nowarn().
7753577dd37SAnshuman Khandual  *
7763577dd37SAnshuman Khandual  * returns - Upon success,  matching ftr_reg entry for id.
7773577dd37SAnshuman Khandual  *         - NULL on failure but with an WARN_ON().
7783577dd37SAnshuman Khandual  */
779445c953eSJames Morse struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
7803577dd37SAnshuman Khandual {
7813577dd37SAnshuman Khandual 	struct arm64_ftr_reg *reg;
7823577dd37SAnshuman Khandual 
7833577dd37SAnshuman Khandual 	reg = get_arm64_ftr_reg_nowarn(sys_id);
7843577dd37SAnshuman Khandual 
7853577dd37SAnshuman Khandual 	/*
7863577dd37SAnshuman Khandual 	 * Requesting a non-existent register search is an error. Warn
7873577dd37SAnshuman Khandual 	 * and let the caller handle it.
7883577dd37SAnshuman Khandual 	 */
7893577dd37SAnshuman Khandual 	WARN_ON(!reg);
7903577dd37SAnshuman Khandual 	return reg;
7913577dd37SAnshuman Khandual }
7923577dd37SAnshuman Khandual 
7935e49d73cSArd Biesheuvel static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
7945e49d73cSArd Biesheuvel 			       s64 ftr_val)
7953c739b57SSuzuki K. Poulose {
7963c739b57SSuzuki K. Poulose 	u64 mask = arm64_ftr_mask(ftrp);
7973c739b57SSuzuki K. Poulose 
7983c739b57SSuzuki K. Poulose 	reg &= ~mask;
7993c739b57SSuzuki K. Poulose 	reg |= (ftr_val << ftrp->shift) & mask;
8003c739b57SSuzuki K. Poulose 	return reg;
8013c739b57SSuzuki K. Poulose }
8023c739b57SSuzuki K. Poulose 
8032e8bf0cbSJing Zhang s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
8045e49d73cSArd Biesheuvel 				s64 cur)
8053c739b57SSuzuki K. Poulose {
8063c739b57SSuzuki K. Poulose 	s64 ret = 0;
8073c739b57SSuzuki K. Poulose 
8083c739b57SSuzuki K. Poulose 	switch (ftrp->type) {
8093c739b57SSuzuki K. Poulose 	case FTR_EXACT:
8103c739b57SSuzuki K. Poulose 		ret = ftrp->safe_val;
8113c739b57SSuzuki K. Poulose 		break;
8123c739b57SSuzuki K. Poulose 	case FTR_LOWER_SAFE:
813f6334b17Skernel test robot 		ret = min(new, cur);
8143c739b57SSuzuki K. Poulose 		break;
815147b9635SWill Deacon 	case FTR_HIGHER_OR_ZERO_SAFE:
816147b9635SWill Deacon 		if (!cur || !new)
817147b9635SWill Deacon 			break;
818df561f66SGustavo A. R. Silva 		fallthrough;
8193c739b57SSuzuki K. Poulose 	case FTR_HIGHER_SAFE:
820f6334b17Skernel test robot 		ret = max(new, cur);
8213c739b57SSuzuki K. Poulose 		break;
8223c739b57SSuzuki K. Poulose 	default:
8233c739b57SSuzuki K. Poulose 		BUG();
8243c739b57SSuzuki K. Poulose 	}
8253c739b57SSuzuki K. Poulose 
8263c739b57SSuzuki K. Poulose 	return ret;
8273c739b57SSuzuki K. Poulose }
8283c739b57SSuzuki K. Poulose 
8293c739b57SSuzuki K. Poulose static void __init sort_ftr_regs(void)
8303c739b57SSuzuki K. Poulose {
831c6c83d75SAnshuman Khandual 	unsigned int i;
8326f2b7eefSArd Biesheuvel 
833c6c83d75SAnshuman Khandual 	for (i = 0; i < ARRAY_SIZE(arm64_ftr_regs); i++) {
834c6c83d75SAnshuman Khandual 		const struct arm64_ftr_reg *ftr_reg = arm64_ftr_regs[i].reg;
835c6c83d75SAnshuman Khandual 		const struct arm64_ftr_bits *ftr_bits = ftr_reg->ftr_bits;
836c6c83d75SAnshuman Khandual 		unsigned int j = 0;
837c6c83d75SAnshuman Khandual 
838c6c83d75SAnshuman Khandual 		/*
839c6c83d75SAnshuman Khandual 		 * Features here must be sorted in descending order with respect
840c6c83d75SAnshuman Khandual 		 * to their shift values and should not overlap with each other.
841c6c83d75SAnshuman Khandual 		 */
842c6c83d75SAnshuman Khandual 		for (; ftr_bits->width != 0; ftr_bits++, j++) {
843c6c83d75SAnshuman Khandual 			unsigned int width = ftr_reg->ftr_bits[j].width;
844c6c83d75SAnshuman Khandual 			unsigned int shift = ftr_reg->ftr_bits[j].shift;
845c6c83d75SAnshuman Khandual 			unsigned int prev_shift;
846c6c83d75SAnshuman Khandual 
847c6c83d75SAnshuman Khandual 			WARN((shift  + width) > 64,
848c6c83d75SAnshuman Khandual 				"%s has invalid feature at shift %d\n",
849c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
850c6c83d75SAnshuman Khandual 
851c6c83d75SAnshuman Khandual 			/*
852c6c83d75SAnshuman Khandual 			 * Skip the first feature. There is nothing to
853c6c83d75SAnshuman Khandual 			 * compare against for now.
854c6c83d75SAnshuman Khandual 			 */
855c6c83d75SAnshuman Khandual 			if (j == 0)
856c6c83d75SAnshuman Khandual 				continue;
857c6c83d75SAnshuman Khandual 
858c6c83d75SAnshuman Khandual 			prev_shift = ftr_reg->ftr_bits[j - 1].shift;
859c6c83d75SAnshuman Khandual 			WARN((shift + width) > prev_shift,
860c6c83d75SAnshuman Khandual 				"%s has feature overlap at shift %d\n",
861c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
862c6c83d75SAnshuman Khandual 		}
863c6c83d75SAnshuman Khandual 
864c6c83d75SAnshuman Khandual 		/*
865c6c83d75SAnshuman Khandual 		 * Skip the first register. There is nothing to
866c6c83d75SAnshuman Khandual 		 * compare against for now.
867c6c83d75SAnshuman Khandual 		 */
868c6c83d75SAnshuman Khandual 		if (i == 0)
869c6c83d75SAnshuman Khandual 			continue;
870c6c83d75SAnshuman Khandual 		/*
871c6c83d75SAnshuman Khandual 		 * Registers here must be sorted in ascending order with respect
872c6c83d75SAnshuman Khandual 		 * to sys_id for subsequent binary search in get_arm64_ftr_reg()
873c6c83d75SAnshuman Khandual 		 * to work correctly.
874c6c83d75SAnshuman Khandual 		 */
8752de7689cSKristina Martsenko 		BUG_ON(arm64_ftr_regs[i].sys_id <= arm64_ftr_regs[i - 1].sys_id);
8763c739b57SSuzuki K. Poulose 	}
877c6c83d75SAnshuman Khandual }
8783c739b57SSuzuki K. Poulose 
8793c739b57SSuzuki K. Poulose /*
8803c739b57SSuzuki K. Poulose  * Initialise the CPU feature register from Boot CPU values.
8813c739b57SSuzuki K. Poulose  * Also initiliases the strict_mask for the register.
882b389d799SMark Rutland  * Any bits that are not covered by an arm64_ftr_bits entry are considered
883b389d799SMark Rutland  * RES0 for the system-wide value, and must strictly match.
8843c739b57SSuzuki K. Poulose  */
8852122a833SWill Deacon static void init_cpu_ftr_reg(u32 sys_reg, u64 new)
8863c739b57SSuzuki K. Poulose {
8873c739b57SSuzuki K. Poulose 	u64 val = 0;
8883c739b57SSuzuki K. Poulose 	u64 strict_mask = ~0x0ULL;
889fe4fbdbcSSuzuki K Poulose 	u64 user_mask = 0;
890b389d799SMark Rutland 	u64 valid_mask = 0;
891b389d799SMark Rutland 
8925e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
8933c739b57SSuzuki K. Poulose 	struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
8943c739b57SSuzuki K. Poulose 
8953577dd37SAnshuman Khandual 	if (!reg)
8963577dd37SAnshuman Khandual 		return;
8973c739b57SSuzuki K. Poulose 
8983c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
899b389d799SMark Rutland 		u64 ftr_mask = arm64_ftr_mask(ftrp);
9003c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
9018f266a5dSMarc Zyngier 		s64 ftr_ovr = arm64_ftr_value(ftrp, reg->override->val);
9028f266a5dSMarc Zyngier 
9038f266a5dSMarc Zyngier 		if ((ftr_mask & reg->override->mask) == ftr_mask) {
9048f266a5dSMarc Zyngier 			s64 tmp = arm64_ftr_safe_value(ftrp, ftr_ovr, ftr_new);
9058f266a5dSMarc Zyngier 			char *str = NULL;
9068f266a5dSMarc Zyngier 
9078f266a5dSMarc Zyngier 			if (ftr_ovr != tmp) {
9088f266a5dSMarc Zyngier 				/* Unsafe, remove the override */
9098f266a5dSMarc Zyngier 				reg->override->mask &= ~ftr_mask;
9108f266a5dSMarc Zyngier 				reg->override->val &= ~ftr_mask;
9118f266a5dSMarc Zyngier 				tmp = ftr_ovr;
9128f266a5dSMarc Zyngier 				str = "ignoring override";
9138f266a5dSMarc Zyngier 			} else if (ftr_new != tmp) {
9148f266a5dSMarc Zyngier 				/* Override was valid */
9158f266a5dSMarc Zyngier 				ftr_new = tmp;
9168f266a5dSMarc Zyngier 				str = "forced";
9178f266a5dSMarc Zyngier 			} else if (ftr_ovr == tmp) {
9188f266a5dSMarc Zyngier 				/* Override was the safe value */
9198f266a5dSMarc Zyngier 				str = "already set";
9208f266a5dSMarc Zyngier 			}
9218f266a5dSMarc Zyngier 
9228f266a5dSMarc Zyngier 			if (str)
9238f266a5dSMarc Zyngier 				pr_warn("%s[%d:%d]: %s to %llx\n",
9248f266a5dSMarc Zyngier 					reg->name,
9258f266a5dSMarc Zyngier 					ftrp->shift + ftrp->width - 1,
9268f266a5dSMarc Zyngier 					ftrp->shift, str, tmp);
927cac642c1SMarc Zyngier 		} else if ((ftr_mask & reg->override->val) == ftr_mask) {
928cac642c1SMarc Zyngier 			reg->override->val &= ~ftr_mask;
929cac642c1SMarc Zyngier 			pr_warn("%s[%d:%d]: impossible override, ignored\n",
930cac642c1SMarc Zyngier 				reg->name,
931cac642c1SMarc Zyngier 				ftrp->shift + ftrp->width - 1,
932cac642c1SMarc Zyngier 				ftrp->shift);
9338f266a5dSMarc Zyngier 		}
9343c739b57SSuzuki K. Poulose 
9353c739b57SSuzuki K. Poulose 		val = arm64_ftr_set_value(ftrp, val, ftr_new);
936b389d799SMark Rutland 
937b389d799SMark Rutland 		valid_mask |= ftr_mask;
9383c739b57SSuzuki K. Poulose 		if (!ftrp->strict)
939b389d799SMark Rutland 			strict_mask &= ~ftr_mask;
940fe4fbdbcSSuzuki K Poulose 		if (ftrp->visible)
941fe4fbdbcSSuzuki K Poulose 			user_mask |= ftr_mask;
942fe4fbdbcSSuzuki K Poulose 		else
943fe4fbdbcSSuzuki K Poulose 			reg->user_val = arm64_ftr_set_value(ftrp,
944fe4fbdbcSSuzuki K Poulose 							    reg->user_val,
945fe4fbdbcSSuzuki K Poulose 							    ftrp->safe_val);
9463c739b57SSuzuki K. Poulose 	}
947b389d799SMark Rutland 
948b389d799SMark Rutland 	val &= valid_mask;
949b389d799SMark Rutland 
9503c739b57SSuzuki K. Poulose 	reg->sys_val = val;
9513c739b57SSuzuki K. Poulose 	reg->strict_mask = strict_mask;
952fe4fbdbcSSuzuki K Poulose 	reg->user_mask = user_mask;
9533c739b57SSuzuki K. Poulose }
9543c739b57SSuzuki K. Poulose 
9551e89baedSSuzuki K Poulose extern const struct arm64_cpu_capabilities arm64_errata[];
95682a3a21bSSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_features[];
95782a3a21bSSuzuki K Poulose 
95882a3a21bSSuzuki K Poulose static void __init
9591c8ae429SMark Rutland init_cpucap_indirect_list_from_array(const struct arm64_cpu_capabilities *caps)
96082a3a21bSSuzuki K Poulose {
96182a3a21bSSuzuki K Poulose 	for (; caps->matches; caps++) {
96282a3a21bSSuzuki K Poulose 		if (WARN(caps->capability >= ARM64_NCAPS,
96382a3a21bSSuzuki K Poulose 			"Invalid capability %d\n", caps->capability))
96482a3a21bSSuzuki K Poulose 			continue;
9651c8ae429SMark Rutland 		if (WARN(cpucap_ptrs[caps->capability],
96682a3a21bSSuzuki K Poulose 			"Duplicate entry for capability %d\n",
96782a3a21bSSuzuki K Poulose 			caps->capability))
96882a3a21bSSuzuki K Poulose 			continue;
9691c8ae429SMark Rutland 		cpucap_ptrs[caps->capability] = caps;
97082a3a21bSSuzuki K Poulose 	}
97182a3a21bSSuzuki K Poulose }
97282a3a21bSSuzuki K Poulose 
9731c8ae429SMark Rutland static void __init init_cpucap_indirect_list(void)
97482a3a21bSSuzuki K Poulose {
9751c8ae429SMark Rutland 	init_cpucap_indirect_list_from_array(arm64_features);
9761c8ae429SMark Rutland 	init_cpucap_indirect_list_from_array(arm64_errata);
97782a3a21bSSuzuki K Poulose }
97882a3a21bSSuzuki K Poulose 
979fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void);
9801e89baedSSuzuki K Poulose 
9812122a833SWill Deacon static void init_32bit_cpu_features(struct cpuinfo_32bit *info)
9823c739b57SSuzuki K. Poulose {
9833c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
984dd35ec07SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_DFR1_EL1, info->reg_id_dfr1);
9853c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
9863c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
9873c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
9883c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
9893c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
9903c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
9918e3747beSAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_ISAR6_EL1, info->reg_id_isar6);
9923c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
9933c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
9943c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
9953c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
996858b8a80SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR4_EL1, info->reg_id_mmfr4);
997152accf8SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR5_EL1, info->reg_id_mmfr5);
9983c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
9993c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
100016824085SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_PFR2_EL1, info->reg_id_pfr2);
10013c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
10023c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
10033c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
10043c739b57SSuzuki K. Poulose }
10053c739b57SSuzuki K. Poulose 
10061d816ba1SDouglas Anderson #ifdef CONFIG_ARM64_PSEUDO_NMI
10071d816ba1SDouglas Anderson static bool enable_pseudo_nmi;
10081d816ba1SDouglas Anderson 
10091d816ba1SDouglas Anderson static int __init early_enable_pseudo_nmi(char *p)
10101d816ba1SDouglas Anderson {
10111d816ba1SDouglas Anderson 	return kstrtobool(p, &enable_pseudo_nmi);
10121d816ba1SDouglas Anderson }
10131d816ba1SDouglas Anderson early_param("irqchip.gicv3_pseudo_nmi", early_enable_pseudo_nmi);
10141d816ba1SDouglas Anderson 
10151d816ba1SDouglas Anderson static __init void detect_system_supports_pseudo_nmi(void)
10161d816ba1SDouglas Anderson {
10171d816ba1SDouglas Anderson 	struct device_node *np;
10181d816ba1SDouglas Anderson 
10191d816ba1SDouglas Anderson 	if (!enable_pseudo_nmi)
10201d816ba1SDouglas Anderson 		return;
10211d816ba1SDouglas Anderson 
10221d816ba1SDouglas Anderson 	/*
10231d816ba1SDouglas Anderson 	 * Detect broken MediaTek firmware that doesn't properly save and
10241d816ba1SDouglas Anderson 	 * restore GIC priorities.
10251d816ba1SDouglas Anderson 	 */
10261d816ba1SDouglas Anderson 	np = of_find_compatible_node(NULL, NULL, "arm,gic-v3");
10271d816ba1SDouglas Anderson 	if (np && of_property_read_bool(np, "mediatek,broken-save-restore-fw")) {
10281d816ba1SDouglas Anderson 		pr_info("Pseudo-NMI disabled due to MediaTek Chromebook GICR save problem\n");
10291d816ba1SDouglas Anderson 		enable_pseudo_nmi = false;
10301d816ba1SDouglas Anderson 	}
10311d816ba1SDouglas Anderson 	of_node_put(np);
10321d816ba1SDouglas Anderson }
10331d816ba1SDouglas Anderson #else /* CONFIG_ARM64_PSEUDO_NMI */
10341d816ba1SDouglas Anderson static inline void detect_system_supports_pseudo_nmi(void) { }
10351d816ba1SDouglas Anderson #endif
10361d816ba1SDouglas Anderson 
1037930a58b4SWill Deacon void __init init_cpu_features(struct cpuinfo_arm64 *info)
1038930a58b4SWill Deacon {
1039930a58b4SWill Deacon 	/* Before we start using the tables, make sure it is sorted */
1040930a58b4SWill Deacon 	sort_ftr_regs();
1041930a58b4SWill Deacon 
1042930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
1043930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
1044930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
1045930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
1046930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
1047930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
1048930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
10499e45365fSJoey Gouly 	init_cpu_ftr_reg(SYS_ID_AA64ISAR2_EL1, info->reg_id_aa64isar2);
1050930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
1051930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
1052930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
1053edc25898SJoey Gouly 	init_cpu_ftr_reg(SYS_ID_AA64MMFR3_EL1, info->reg_id_aa64mmfr3);
1054930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
1055930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
1056930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0);
10575e64b862SMark Brown 	init_cpu_ftr_reg(SYS_ID_AA64SMFR0_EL1, info->reg_id_aa64smfr0);
1058930a58b4SWill Deacon 
1059930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0))
1060930a58b4SWill Deacon 		init_32bit_cpu_features(&info->aarch32);
1061930a58b4SWill Deacon 
1062892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1063892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1064bc9bbb78SMark Rutland 		unsigned long cpacr = cpacr_save_enable_kernel_sve();
1065bc9bbb78SMark Rutland 
1066b5bc00ffSMark Brown 		vec_init_vq_map(ARM64_VEC_SVE);
1067bc9bbb78SMark Rutland 
1068bc9bbb78SMark Rutland 		cpacr_restore(cpacr);
10692e0f2478SDave Martin 	}
10705e91107bSSuzuki K Poulose 
1071892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1072892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1073bc9bbb78SMark Rutland 		unsigned long cpacr = cpacr_save_enable_kernel_sme();
107439120848SMark Brown 
1075892f7237SMarc Zyngier 		/*
1076892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1077892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1078892f7237SMarc Zyngier 		 * and we block access to them.
1079892f7237SMarc Zyngier 		 */
1080892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1081b42990d3SMark Brown 		vec_init_vq_map(ARM64_VEC_SME);
1082bc9bbb78SMark Rutland 
1083bc9bbb78SMark Rutland 		cpacr_restore(cpacr);
1084b42990d3SMark Brown 	}
1085b42990d3SMark Brown 
108621047e91SCatalin Marinas 	if (id_aa64pfr1_mte(info->reg_id_aa64pfr1))
108721047e91SCatalin Marinas 		init_cpu_ftr_reg(SYS_GMID_EL1, info->reg_gmid);
1088a6dc3cd7SSuzuki K Poulose }
1089a6dc3cd7SSuzuki K Poulose 
10903086d391SSuzuki K. Poulose static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
10913c739b57SSuzuki K. Poulose {
10925e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
10933c739b57SSuzuki K. Poulose 
10943c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
10953c739b57SSuzuki K. Poulose 		s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
10963c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
10973c739b57SSuzuki K. Poulose 
10983c739b57SSuzuki K. Poulose 		if (ftr_cur == ftr_new)
10993c739b57SSuzuki K. Poulose 			continue;
11003c739b57SSuzuki K. Poulose 		/* Find a safe value */
11013c739b57SSuzuki K. Poulose 		ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
11023c739b57SSuzuki K. Poulose 		reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
11033c739b57SSuzuki K. Poulose 	}
11043c739b57SSuzuki K. Poulose 
11053c739b57SSuzuki K. Poulose }
11063c739b57SSuzuki K. Poulose 
11073086d391SSuzuki K. Poulose static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
1108cdcf817bSSuzuki K. Poulose {
11093086d391SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
11103086d391SSuzuki K. Poulose 
11113577dd37SAnshuman Khandual 	if (!regp)
11123577dd37SAnshuman Khandual 		return 0;
11133577dd37SAnshuman Khandual 
11143086d391SSuzuki K. Poulose 	update_cpu_ftr_reg(regp, val);
11153086d391SSuzuki K. Poulose 	if ((boot & regp->strict_mask) == (val & regp->strict_mask))
11163086d391SSuzuki K. Poulose 		return 0;
11173086d391SSuzuki K. Poulose 	pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
11183086d391SSuzuki K. Poulose 			regp->name, boot, cpu, val);
11193086d391SSuzuki K. Poulose 	return 1;
11203086d391SSuzuki K. Poulose }
11213086d391SSuzuki K. Poulose 
1122eab2f926SWill Deacon static void relax_cpu_ftr_reg(u32 sys_id, int field)
1123eab2f926SWill Deacon {
1124eab2f926SWill Deacon 	const struct arm64_ftr_bits *ftrp;
1125eab2f926SWill Deacon 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
1126eab2f926SWill Deacon 
11273577dd37SAnshuman Khandual 	if (!regp)
1128eab2f926SWill Deacon 		return;
1129eab2f926SWill Deacon 
1130eab2f926SWill Deacon 	for (ftrp = regp->ftr_bits; ftrp->width; ftrp++) {
1131eab2f926SWill Deacon 		if (ftrp->shift == field) {
1132eab2f926SWill Deacon 			regp->strict_mask &= ~arm64_ftr_mask(ftrp);
1133eab2f926SWill Deacon 			break;
1134eab2f926SWill Deacon 		}
1135eab2f926SWill Deacon 	}
1136eab2f926SWill Deacon 
1137eab2f926SWill Deacon 	/* Bogus field? */
1138eab2f926SWill Deacon 	WARN_ON(!ftrp->width);
1139eab2f926SWill Deacon }
1140eab2f926SWill Deacon 
11412122a833SWill Deacon static void lazy_init_32bit_cpu_features(struct cpuinfo_arm64 *info,
11422122a833SWill Deacon 					 struct cpuinfo_arm64 *boot)
11432122a833SWill Deacon {
11442122a833SWill Deacon 	static bool boot_cpu_32bit_regs_overridden = false;
11452122a833SWill Deacon 
11462122a833SWill Deacon 	if (!allow_mismatched_32bit_el0 || boot_cpu_32bit_regs_overridden)
11472122a833SWill Deacon 		return;
11482122a833SWill Deacon 
11492122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(boot->reg_id_aa64pfr0))
11502122a833SWill Deacon 		return;
11512122a833SWill Deacon 
11522122a833SWill Deacon 	boot->aarch32 = info->aarch32;
11532122a833SWill Deacon 	init_32bit_cpu_features(&boot->aarch32);
11542122a833SWill Deacon 	boot_cpu_32bit_regs_overridden = true;
11552122a833SWill Deacon }
11562122a833SWill Deacon 
1157930a58b4SWill Deacon static int update_32bit_cpu_features(int cpu, struct cpuinfo_32bit *info,
1158930a58b4SWill Deacon 				     struct cpuinfo_32bit *boot)
11591efcfe79SWill Deacon {
11601efcfe79SWill Deacon 	int taint = 0;
11611efcfe79SWill Deacon 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
11621efcfe79SWill Deacon 
11631efcfe79SWill Deacon 	/*
1164eab2f926SWill Deacon 	 * If we don't have AArch32 at EL1, then relax the strictness of
1165eab2f926SWill Deacon 	 * EL1-dependent register fields to avoid spurious sanity check fails.
1166eab2f926SWill Deacon 	 */
1167eab2f926SWill Deacon 	if (!id_aa64pfr0_32bit_el1(pfr0)) {
11683f08e378SJames Morse 		relax_cpu_ftr_reg(SYS_ID_ISAR4_EL1, ID_ISAR4_EL1_SMC_SHIFT);
11690a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Virt_frac_SHIFT);
11700a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Sec_frac_SHIFT);
11710a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Virtualization_SHIFT);
11720a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Security_SHIFT);
11730a648056SJames Morse 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_ProgMod_SHIFT);
1174eab2f926SWill Deacon 	}
1175eab2f926SWill Deacon 
11761efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
11771efcfe79SWill Deacon 				      info->reg_id_dfr0, boot->reg_id_dfr0);
1178dd35ec07SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_DFR1_EL1, cpu,
1179dd35ec07SAnshuman Khandual 				      info->reg_id_dfr1, boot->reg_id_dfr1);
11801efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
11811efcfe79SWill Deacon 				      info->reg_id_isar0, boot->reg_id_isar0);
11821efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
11831efcfe79SWill Deacon 				      info->reg_id_isar1, boot->reg_id_isar1);
11841efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
11851efcfe79SWill Deacon 				      info->reg_id_isar2, boot->reg_id_isar2);
11861efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
11871efcfe79SWill Deacon 				      info->reg_id_isar3, boot->reg_id_isar3);
11881efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
11891efcfe79SWill Deacon 				      info->reg_id_isar4, boot->reg_id_isar4);
11901efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
11911efcfe79SWill Deacon 				      info->reg_id_isar5, boot->reg_id_isar5);
11921efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR6_EL1, cpu,
11931efcfe79SWill Deacon 				      info->reg_id_isar6, boot->reg_id_isar6);
11941efcfe79SWill Deacon 
11951efcfe79SWill Deacon 	/*
11961efcfe79SWill Deacon 	 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
11971efcfe79SWill Deacon 	 * ACTLR formats could differ across CPUs and therefore would have to
11981efcfe79SWill Deacon 	 * be trapped for virtualization anyway.
11991efcfe79SWill Deacon 	 */
12001efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
12011efcfe79SWill Deacon 				      info->reg_id_mmfr0, boot->reg_id_mmfr0);
12021efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
12031efcfe79SWill Deacon 				      info->reg_id_mmfr1, boot->reg_id_mmfr1);
12041efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
12051efcfe79SWill Deacon 				      info->reg_id_mmfr2, boot->reg_id_mmfr2);
12061efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
12071efcfe79SWill Deacon 				      info->reg_id_mmfr3, boot->reg_id_mmfr3);
1208858b8a80SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR4_EL1, cpu,
1209858b8a80SAnshuman Khandual 				      info->reg_id_mmfr4, boot->reg_id_mmfr4);
1210152accf8SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR5_EL1, cpu,
1211152accf8SAnshuman Khandual 				      info->reg_id_mmfr5, boot->reg_id_mmfr5);
12121efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
12131efcfe79SWill Deacon 				      info->reg_id_pfr0, boot->reg_id_pfr0);
12141efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
12151efcfe79SWill Deacon 				      info->reg_id_pfr1, boot->reg_id_pfr1);
121616824085SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_PFR2_EL1, cpu,
121716824085SAnshuman Khandual 				      info->reg_id_pfr2, boot->reg_id_pfr2);
12181efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
12191efcfe79SWill Deacon 				      info->reg_mvfr0, boot->reg_mvfr0);
12201efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
12211efcfe79SWill Deacon 				      info->reg_mvfr1, boot->reg_mvfr1);
12221efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
12231efcfe79SWill Deacon 				      info->reg_mvfr2, boot->reg_mvfr2);
12241efcfe79SWill Deacon 
12251efcfe79SWill Deacon 	return taint;
12261efcfe79SWill Deacon }
12271efcfe79SWill Deacon 
12283086d391SSuzuki K. Poulose /*
12293086d391SSuzuki K. Poulose  * Update system wide CPU feature registers with the values from a
12303086d391SSuzuki K. Poulose  * non-boot CPU. Also performs SANITY checks to make sure that there
12313086d391SSuzuki K. Poulose  * aren't any insane variations from that of the boot CPU.
12323086d391SSuzuki K. Poulose  */
12333086d391SSuzuki K. Poulose void update_cpu_features(int cpu,
12343086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *info,
12353086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *boot)
12363086d391SSuzuki K. Poulose {
12373086d391SSuzuki K. Poulose 	int taint = 0;
12383086d391SSuzuki K. Poulose 
12393086d391SSuzuki K. Poulose 	/*
12403086d391SSuzuki K. Poulose 	 * The kernel can handle differing I-cache policies, but otherwise
12413086d391SSuzuki K. Poulose 	 * caches should look identical. Userspace JITs will make use of
12423086d391SSuzuki K. Poulose 	 * *minLine.
12433086d391SSuzuki K. Poulose 	 */
12443086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
12453086d391SSuzuki K. Poulose 				      info->reg_ctr, boot->reg_ctr);
12463086d391SSuzuki K. Poulose 
12473086d391SSuzuki K. Poulose 	/*
12483086d391SSuzuki K. Poulose 	 * Userspace may perform DC ZVA instructions. Mismatched block sizes
12493086d391SSuzuki K. Poulose 	 * could result in too much or too little memory being zeroed if a
12503086d391SSuzuki K. Poulose 	 * process is preempted and migrated between CPUs.
12513086d391SSuzuki K. Poulose 	 */
12523086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
12533086d391SSuzuki K. Poulose 				      info->reg_dczid, boot->reg_dczid);
12543086d391SSuzuki K. Poulose 
12553086d391SSuzuki K. Poulose 	/* If different, timekeeping will be broken (especially with KVM) */
12563086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
12573086d391SSuzuki K. Poulose 				      info->reg_cntfrq, boot->reg_cntfrq);
12583086d391SSuzuki K. Poulose 
12593086d391SSuzuki K. Poulose 	/*
12603086d391SSuzuki K. Poulose 	 * The kernel uses self-hosted debug features and expects CPUs to
12613086d391SSuzuki K. Poulose 	 * support identical debug features. We presently need CTX_CMPs, WRPs,
12623086d391SSuzuki K. Poulose 	 * and BRPs to be identical.
12633086d391SSuzuki K. Poulose 	 * ID_AA64DFR1 is currently RES0.
12643086d391SSuzuki K. Poulose 	 */
12653086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
12663086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
12673086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
12683086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
12693086d391SSuzuki K. Poulose 	/*
12703086d391SSuzuki K. Poulose 	 * Even in big.LITTLE, processors should be identical instruction-set
12713086d391SSuzuki K. Poulose 	 * wise.
12723086d391SSuzuki K. Poulose 	 */
12733086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
12743086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
12753086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
12763086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
12779e45365fSJoey Gouly 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR2_EL1, cpu,
12789e45365fSJoey Gouly 				      info->reg_id_aa64isar2, boot->reg_id_aa64isar2);
12793086d391SSuzuki K. Poulose 
12803086d391SSuzuki K. Poulose 	/*
12813086d391SSuzuki K. Poulose 	 * Differing PARange support is fine as long as all peripherals and
12823086d391SSuzuki K. Poulose 	 * memory are mapped within the minimum PARange of all CPUs.
12833086d391SSuzuki K. Poulose 	 * Linux should not care about secure memory.
12843086d391SSuzuki K. Poulose 	 */
12853086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
12863086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
12873086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
12883086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
1289406e3087SJames Morse 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
1290406e3087SJames Morse 				      info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
1291edc25898SJoey Gouly 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR3_EL1, cpu,
1292edc25898SJoey Gouly 				      info->reg_id_aa64mmfr3, boot->reg_id_aa64mmfr3);
12933086d391SSuzuki K. Poulose 
12943086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
12953086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
12963086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
12973086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
12983086d391SSuzuki K. Poulose 
12992e0f2478SDave Martin 	taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu,
13002e0f2478SDave Martin 				      info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0);
13012e0f2478SDave Martin 
1302b42990d3SMark Brown 	taint |= check_update_ftr_reg(SYS_ID_AA64SMFR0_EL1, cpu,
1303b42990d3SMark Brown 				      info->reg_id_aa64smfr0, boot->reg_id_aa64smfr0);
1304b42990d3SMark Brown 
1305abef0695SMark Brown 	/* Probe vector lengths */
1306892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1307892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1308abef0695SMark Brown 		if (!system_capabilities_finalized()) {
1309bc9bbb78SMark Rutland 			unsigned long cpacr = cpacr_save_enable_kernel_sve();
1310bc9bbb78SMark Rutland 
1311b5bc00ffSMark Brown 			vec_update_vq_map(ARM64_VEC_SVE);
1312bc9bbb78SMark Rutland 
1313bc9bbb78SMark Rutland 			cpacr_restore(cpacr);
13142e0f2478SDave Martin 		}
1315abef0695SMark Brown 	}
13162e0f2478SDave Martin 
1317892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1318892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1319bc9bbb78SMark Rutland 		unsigned long cpacr = cpacr_save_enable_kernel_sme();
132039120848SMark Brown 
1321892f7237SMarc Zyngier 		/*
1322892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1323892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1324892f7237SMarc Zyngier 		 * and we block access to them.
1325892f7237SMarc Zyngier 		 */
1326892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1327b42990d3SMark Brown 
1328892f7237SMarc Zyngier 		/* Probe vector lengths */
1329892f7237SMarc Zyngier 		if (!system_capabilities_finalized())
1330b42990d3SMark Brown 			vec_update_vq_map(ARM64_VEC_SME);
1331bc9bbb78SMark Rutland 
1332bc9bbb78SMark Rutland 		cpacr_restore(cpacr);
1333b42990d3SMark Brown 	}
1334b42990d3SMark Brown 
13353086d391SSuzuki K. Poulose 	/*
133621047e91SCatalin Marinas 	 * The kernel uses the LDGM/STGM instructions and the number of tags
133721047e91SCatalin Marinas 	 * they read/write depends on the GMID_EL1.BS field. Check that the
133821047e91SCatalin Marinas 	 * value is the same on all CPUs.
133921047e91SCatalin Marinas 	 */
134021047e91SCatalin Marinas 	if (IS_ENABLED(CONFIG_ARM64_MTE) &&
1341930a58b4SWill Deacon 	    id_aa64pfr1_mte(info->reg_id_aa64pfr1)) {
134221047e91SCatalin Marinas 		taint |= check_update_ftr_reg(SYS_GMID_EL1, cpu,
134321047e91SCatalin Marinas 					      info->reg_gmid, boot->reg_gmid);
1344930a58b4SWill Deacon 	}
134521047e91SCatalin Marinas 
134621047e91SCatalin Marinas 	/*
1347930a58b4SWill Deacon 	 * If we don't have AArch32 at all then skip the checks entirely
1348930a58b4SWill Deacon 	 * as the register values may be UNKNOWN and we're not going to be
1349930a58b4SWill Deacon 	 * using them for anything.
1350930a58b4SWill Deacon 	 *
13511efcfe79SWill Deacon 	 * This relies on a sanitised view of the AArch64 ID registers
13521efcfe79SWill Deacon 	 * (e.g. SYS_ID_AA64PFR0_EL1), so we call it last.
13531efcfe79SWill Deacon 	 */
1354930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
13552122a833SWill Deacon 		lazy_init_32bit_cpu_features(info, boot);
1356930a58b4SWill Deacon 		taint |= update_32bit_cpu_features(cpu, &info->aarch32,
1357930a58b4SWill Deacon 						   &boot->aarch32);
1358930a58b4SWill Deacon 	}
13591efcfe79SWill Deacon 
13601efcfe79SWill Deacon 	/*
13613086d391SSuzuki K. Poulose 	 * Mismatched CPU features are a recipe for disaster. Don't even
13623086d391SSuzuki K. Poulose 	 * pretend to support them.
13633086d391SSuzuki K. Poulose 	 */
13648dd0ee65SWill Deacon 	if (taint) {
13653fde2999SWill Deacon 		pr_warn_once("Unsupported CPU feature variation detected.\n");
13663fde2999SWill Deacon 		add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
1367cdcf817bSSuzuki K. Poulose 	}
13688dd0ee65SWill Deacon }
1369cdcf817bSSuzuki K. Poulose 
137046823dd1SDave Martin u64 read_sanitised_ftr_reg(u32 id)
1371b3f15378SSuzuki K. Poulose {
1372b3f15378SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
1373b3f15378SSuzuki K. Poulose 
13743577dd37SAnshuman Khandual 	if (!regp)
13753577dd37SAnshuman Khandual 		return 0;
1376b3f15378SSuzuki K. Poulose 	return regp->sys_val;
1377b3f15378SSuzuki K. Poulose }
13786f3c4afaSJean-Philippe Brucker EXPORT_SYMBOL_GPL(read_sanitised_ftr_reg);
1379359b7064SMarc Zyngier 
1380965861d6SMark Rutland #define read_sysreg_case(r)	\
1381b3341ae0SMarc Zyngier 	case r:		val = read_sysreg_s(r); break;
1382965861d6SMark Rutland 
138392406f0cSSuzuki K Poulose /*
138446823dd1SDave Martin  * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated.
138592406f0cSSuzuki K Poulose  * Read the system register on the current CPU
138692406f0cSSuzuki K Poulose  */
1387b3341ae0SMarc Zyngier u64 __read_sysreg_by_encoding(u32 sys_id)
138892406f0cSSuzuki K Poulose {
1389b3341ae0SMarc Zyngier 	struct arm64_ftr_reg *regp;
1390b3341ae0SMarc Zyngier 	u64 val;
1391b3341ae0SMarc Zyngier 
139292406f0cSSuzuki K Poulose 	switch (sys_id) {
1393965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR0_EL1);
1394965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR1_EL1);
139516824085SAnshuman Khandual 	read_sysreg_case(SYS_ID_PFR2_EL1);
1396965861d6SMark Rutland 	read_sysreg_case(SYS_ID_DFR0_EL1);
1397dd35ec07SAnshuman Khandual 	read_sysreg_case(SYS_ID_DFR1_EL1);
1398965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR0_EL1);
1399965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR1_EL1);
1400965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR2_EL1);
1401965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR3_EL1);
1402858b8a80SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR4_EL1);
1403152accf8SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR5_EL1);
1404965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR0_EL1);
1405965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR1_EL1);
1406965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR2_EL1);
1407965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR3_EL1);
1408965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR4_EL1);
1409965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR5_EL1);
14108e3747beSAnshuman Khandual 	read_sysreg_case(SYS_ID_ISAR6_EL1);
1411965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR0_EL1);
1412965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR1_EL1);
1413965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR2_EL1);
141492406f0cSSuzuki K Poulose 
1415965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR0_EL1);
1416965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR1_EL1);
141778ed70bfSDave Martin 	read_sysreg_case(SYS_ID_AA64ZFR0_EL1);
14188a58bcd0SMark Brown 	read_sysreg_case(SYS_ID_AA64SMFR0_EL1);
1419965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR0_EL1);
1420965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR1_EL1);
1421965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR0_EL1);
1422965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR1_EL1);
1423965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR2_EL1);
1424edc25898SJoey Gouly 	read_sysreg_case(SYS_ID_AA64MMFR3_EL1);
1425965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR0_EL1);
1426965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR1_EL1);
14279e45365fSJoey Gouly 	read_sysreg_case(SYS_ID_AA64ISAR2_EL1);
142892406f0cSSuzuki K Poulose 
1429965861d6SMark Rutland 	read_sysreg_case(SYS_CNTFRQ_EL0);
1430965861d6SMark Rutland 	read_sysreg_case(SYS_CTR_EL0);
1431965861d6SMark Rutland 	read_sysreg_case(SYS_DCZID_EL0);
1432965861d6SMark Rutland 
143392406f0cSSuzuki K Poulose 	default:
143492406f0cSSuzuki K Poulose 		BUG();
143592406f0cSSuzuki K Poulose 		return 0;
143692406f0cSSuzuki K Poulose 	}
1437b3341ae0SMarc Zyngier 
1438b3341ae0SMarc Zyngier 	regp  = get_arm64_ftr_reg(sys_id);
1439b3341ae0SMarc Zyngier 	if (regp) {
1440b3341ae0SMarc Zyngier 		val &= ~regp->override->mask;
1441b3341ae0SMarc Zyngier 		val |= (regp->override->val & regp->override->mask);
1442b3341ae0SMarc Zyngier 	}
1443b3341ae0SMarc Zyngier 
1444b3341ae0SMarc Zyngier 	return val;
144592406f0cSSuzuki K Poulose }
144692406f0cSSuzuki K Poulose 
1447963fcd40SMarc Zyngier #include <linux/irqchip/arm-gic-v3.h>
1448963fcd40SMarc Zyngier 
144994a9e04aSMarc Zyngier static bool
14504c0bd995SMark Rutland has_always(const struct arm64_cpu_capabilities *entry, int scope)
14514c0bd995SMark Rutland {
14524c0bd995SMark Rutland 	return true;
14534c0bd995SMark Rutland }
14544c0bd995SMark Rutland 
14554c0bd995SMark Rutland static bool
145618ffa046SJames Morse feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
145718ffa046SJames Morse {
14580a2eec83SMark Brown 	int val = cpuid_feature_extract_field_width(reg, entry->field_pos,
14590a2eec83SMark Brown 						    entry->field_width,
14600a2eec83SMark Brown 						    entry->sign);
146118ffa046SJames Morse 
146218ffa046SJames Morse 	return val >= entry->min_field_value;
146318ffa046SJames Morse }
146418ffa046SJames Morse 
1465237405ebSJames Morse static u64
1466237405ebSJames Morse read_scoped_sysreg(const struct arm64_cpu_capabilities *entry, int scope)
1467237405ebSJames Morse {
1468237405ebSJames Morse 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
1469237405ebSJames Morse 	if (scope == SCOPE_SYSTEM)
1470237405ebSJames Morse 		return read_sanitised_ftr_reg(entry->sys_reg);
1471237405ebSJames Morse 	else
1472237405ebSJames Morse 		return __read_sysreg_by_encoding(entry->sys_reg);
1473237405ebSJames Morse }
1474237405ebSJames Morse 
1475237405ebSJames Morse static bool
1476237405ebSJames Morse has_user_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
1477237405ebSJames Morse {
1478237405ebSJames Morse 	int mask;
1479237405ebSJames Morse 	struct arm64_ftr_reg *regp;
1480237405ebSJames Morse 	u64 val = read_scoped_sysreg(entry, scope);
1481237405ebSJames Morse 
1482237405ebSJames Morse 	regp = get_arm64_ftr_reg(entry->sys_reg);
1483237405ebSJames Morse 	if (!regp)
1484237405ebSJames Morse 		return false;
1485237405ebSJames Morse 
1486237405ebSJames Morse 	mask = cpuid_feature_extract_unsigned_field_width(regp->user_mask,
1487237405ebSJames Morse 							  entry->field_pos,
1488237405ebSJames Morse 							  entry->field_width);
1489237405ebSJames Morse 	if (!mask)
1490237405ebSJames Morse 		return false;
1491237405ebSJames Morse 
1492237405ebSJames Morse 	return feature_matches(val, entry);
1493237405ebSJames Morse }
1494237405ebSJames Morse 
1495da8d02d1SSuzuki K. Poulose static bool
149692406f0cSSuzuki K Poulose has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
1497da8d02d1SSuzuki K. Poulose {
1498237405ebSJames Morse 	u64 val = read_scoped_sysreg(entry, scope);
1499da8d02d1SSuzuki K. Poulose 	return feature_matches(val, entry);
1500da8d02d1SSuzuki K. Poulose }
1501338d4f49SJames Morse 
15022122a833SWill Deacon const struct cpumask *system_32bit_el0_cpumask(void)
15032122a833SWill Deacon {
15042122a833SWill Deacon 	if (!system_supports_32bit_el0())
15052122a833SWill Deacon 		return cpu_none_mask;
15062122a833SWill Deacon 
15072122a833SWill Deacon 	if (static_branch_unlikely(&arm64_mismatched_32bit_el0))
15082122a833SWill Deacon 		return cpu_32bit_el0_mask;
15092122a833SWill Deacon 
15102122a833SWill Deacon 	return cpu_possible_mask;
15112122a833SWill Deacon }
15122122a833SWill Deacon 
1513ead7de46SWill Deacon static int __init parse_32bit_el0_param(char *str)
1514ead7de46SWill Deacon {
1515ead7de46SWill Deacon 	allow_mismatched_32bit_el0 = true;
1516ead7de46SWill Deacon 	return 0;
1517ead7de46SWill Deacon }
1518ead7de46SWill Deacon early_param("allow_mismatched_32bit_el0", parse_32bit_el0_param);
1519ead7de46SWill Deacon 
15207af33504SWill Deacon static ssize_t aarch32_el0_show(struct device *dev,
15217af33504SWill Deacon 				struct device_attribute *attr, char *buf)
15227af33504SWill Deacon {
15237af33504SWill Deacon 	const struct cpumask *mask = system_32bit_el0_cpumask();
15247af33504SWill Deacon 
15257af33504SWill Deacon 	return sysfs_emit(buf, "%*pbl\n", cpumask_pr_args(mask));
15267af33504SWill Deacon }
15277af33504SWill Deacon static const DEVICE_ATTR_RO(aarch32_el0);
15287af33504SWill Deacon 
15297af33504SWill Deacon static int __init aarch32_el0_sysfs_init(void)
15307af33504SWill Deacon {
1531cb6b0cbaSGreg Kroah-Hartman 	struct device *dev_root;
1532cb6b0cbaSGreg Kroah-Hartman 	int ret = 0;
1533cb6b0cbaSGreg Kroah-Hartman 
15347af33504SWill Deacon 	if (!allow_mismatched_32bit_el0)
15357af33504SWill Deacon 		return 0;
15367af33504SWill Deacon 
1537cb6b0cbaSGreg Kroah-Hartman 	dev_root = bus_get_dev_root(&cpu_subsys);
1538cb6b0cbaSGreg Kroah-Hartman 	if (dev_root) {
1539cb6b0cbaSGreg Kroah-Hartman 		ret = device_create_file(dev_root, &dev_attr_aarch32_el0);
1540cb6b0cbaSGreg Kroah-Hartman 		put_device(dev_root);
1541cb6b0cbaSGreg Kroah-Hartman 	}
1542cb6b0cbaSGreg Kroah-Hartman 	return ret;
15437af33504SWill Deacon }
15447af33504SWill Deacon device_initcall(aarch32_el0_sysfs_init);
15457af33504SWill Deacon 
15462122a833SWill Deacon static bool has_32bit_el0(const struct arm64_cpu_capabilities *entry, int scope)
15472122a833SWill Deacon {
15482122a833SWill Deacon 	if (!has_cpuid_feature(entry, scope))
15492122a833SWill Deacon 		return allow_mismatched_32bit_el0;
15502122a833SWill Deacon 
15512122a833SWill Deacon 	if (scope == SCOPE_SYSTEM)
15522122a833SWill Deacon 		pr_info("detected: 32-bit EL0 Support\n");
15532122a833SWill Deacon 
15542122a833SWill Deacon 	return true;
15552122a833SWill Deacon }
15562122a833SWill Deacon 
155792406f0cSSuzuki K Poulose static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
1558963fcd40SMarc Zyngier {
1559963fcd40SMarc Zyngier 	bool has_sre;
1560963fcd40SMarc Zyngier 
156192406f0cSSuzuki K Poulose 	if (!has_cpuid_feature(entry, scope))
1562963fcd40SMarc Zyngier 		return false;
1563963fcd40SMarc Zyngier 
1564963fcd40SMarc Zyngier 	has_sre = gic_enable_sre();
1565963fcd40SMarc Zyngier 	if (!has_sre)
1566963fcd40SMarc Zyngier 		pr_warn_once("%s present but disabled by higher exception level\n",
1567963fcd40SMarc Zyngier 			     entry->desc);
1568963fcd40SMarc Zyngier 
1569963fcd40SMarc Zyngier 	return has_sre;
1570963fcd40SMarc Zyngier }
1571963fcd40SMarc Zyngier 
15726ae4b6e0SShanker Donthineni static bool has_cache_idc(const struct arm64_cpu_capabilities *entry,
15738ab66cbeSSuzuki K Poulose 			  int scope)
15746ae4b6e0SShanker Donthineni {
15758ab66cbeSSuzuki K Poulose 	u64 ctr;
15768ab66cbeSSuzuki K Poulose 
15778ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
15788ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
15798ab66cbeSSuzuki K Poulose 	else
15801602df02SSuzuki K Poulose 		ctr = read_cpuid_effective_cachetype();
15818ab66cbeSSuzuki K Poulose 
15825b345e39SMark Brown 	return ctr & BIT(CTR_EL0_IDC_SHIFT);
15836ae4b6e0SShanker Donthineni }
15846ae4b6e0SShanker Donthineni 
15851602df02SSuzuki K Poulose static void cpu_emulate_effective_ctr(const struct arm64_cpu_capabilities *__unused)
15861602df02SSuzuki K Poulose {
15871602df02SSuzuki K Poulose 	/*
15881602df02SSuzuki K Poulose 	 * If the CPU exposes raw CTR_EL0.IDC = 0, while effectively
15891602df02SSuzuki K Poulose 	 * CTR_EL0.IDC = 1 (from CLIDR values), we need to trap accesses
15901602df02SSuzuki K Poulose 	 * to the CTR_EL0 on this CPU and emulate it with the real/safe
15911602df02SSuzuki K Poulose 	 * value.
15921602df02SSuzuki K Poulose 	 */
15935b345e39SMark Brown 	if (!(read_cpuid_cachetype() & BIT(CTR_EL0_IDC_SHIFT)))
15941602df02SSuzuki K Poulose 		sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0);
15951602df02SSuzuki K Poulose }
15961602df02SSuzuki K Poulose 
15976ae4b6e0SShanker Donthineni static bool has_cache_dic(const struct arm64_cpu_capabilities *entry,
15988ab66cbeSSuzuki K Poulose 			  int scope)
15996ae4b6e0SShanker Donthineni {
16008ab66cbeSSuzuki K Poulose 	u64 ctr;
16018ab66cbeSSuzuki K Poulose 
16028ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
16038ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
16048ab66cbeSSuzuki K Poulose 	else
16058ab66cbeSSuzuki K Poulose 		ctr = read_cpuid_cachetype();
16068ab66cbeSSuzuki K Poulose 
16075b345e39SMark Brown 	return ctr & BIT(CTR_EL0_DIC_SHIFT);
16086ae4b6e0SShanker Donthineni }
16096ae4b6e0SShanker Donthineni 
16105ffdfaedSVladimir Murzin static bool __maybe_unused
16115ffdfaedSVladimir Murzin has_useable_cnp(const struct arm64_cpu_capabilities *entry, int scope)
16125ffdfaedSVladimir Murzin {
16135ffdfaedSVladimir Murzin 	/*
16145ffdfaedSVladimir Murzin 	 * Kdump isn't guaranteed to power-off all secondary CPUs, CNP
16155ffdfaedSVladimir Murzin 	 * may share TLB entries with a CPU stuck in the crashed
16165ffdfaedSVladimir Murzin 	 * kernel.
16175ffdfaedSVladimir Murzin 	 */
16185ffdfaedSVladimir Murzin 	if (is_kdump_kernel())
161920109a85SRich Wiley 		return false;
162020109a85SRich Wiley 
16210d48058eSMark Rutland 	if (cpus_have_cap(ARM64_WORKAROUND_NVIDIA_CARMEL_CNP))
16225ffdfaedSVladimir Murzin 		return false;
16235ffdfaedSVladimir Murzin 
16245ffdfaedSVladimir Murzin 	return has_cpuid_feature(entry, scope);
16255ffdfaedSVladimir Murzin }
16265ffdfaedSVladimir Murzin 
16271b3ccf4bSJeremy Linton static bool __meltdown_safe = true;
1628ea1e3de8SWill Deacon static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
1629ea1e3de8SWill Deacon 
1630ea1e3de8SWill Deacon static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
1631d3aec8a2SSuzuki K Poulose 				int scope)
1632ea1e3de8SWill Deacon {
1633be5b2998SSuzuki K Poulose 	/* List of CPUs that are not vulnerable and don't need KPTI */
1634be5b2998SSuzuki K Poulose 	static const struct midr_range kpti_safe_list[] = {
1635be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
1636be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
163731d868c4SFlorian Fainelli 		MIDR_ALL_VERSIONS(MIDR_BRAHMA_B53),
16382a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A35),
16392a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A53),
16402a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
16412a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
16422a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
16432a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
16440ecc471aSHanjun Guo 		MIDR_ALL_VERSIONS(MIDR_HISI_TSV110),
1645918e1946SRich Wiley 		MIDR_ALL_VERSIONS(MIDR_NVIDIA_CARMEL),
1646e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_GOLD),
1647e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_SILVER),
1648f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_3XX_SILVER),
1649f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_4XX_SILVER),
165071c751f2SMark Rutland 		{ /* sentinel */ }
1651be5b2998SSuzuki K Poulose 	};
1652a111b7c0SJosh Poimboeuf 	char const *str = "kpti command line option";
16531b3ccf4bSJeremy Linton 	bool meltdown_safe;
16541b3ccf4bSJeremy Linton 
16551b3ccf4bSJeremy Linton 	meltdown_safe = is_midr_in_range_list(read_cpuid_id(), kpti_safe_list);
16561b3ccf4bSJeremy Linton 
16571b3ccf4bSJeremy Linton 	/* Defer to CPU feature registers */
16581b3ccf4bSJeremy Linton 	if (has_cpuid_feature(entry, scope))
16591b3ccf4bSJeremy Linton 		meltdown_safe = true;
16601b3ccf4bSJeremy Linton 
16611b3ccf4bSJeremy Linton 	if (!meltdown_safe)
16621b3ccf4bSJeremy Linton 		__meltdown_safe = false;
1663179a56f6SWill Deacon 
16646dc52b15SMarc Zyngier 	/*
16656dc52b15SMarc Zyngier 	 * For reasons that aren't entirely clear, enabling KPTI on Cavium
16666dc52b15SMarc Zyngier 	 * ThunderX leads to apparent I-cache corruption of kernel text, which
166722b70e6fSdann frazier 	 * ends as well as you might imagine. Don't even try. We cannot rely
166822b70e6fSdann frazier 	 * on the cpus_have_*cap() helpers here to detect the CPU erratum
166922b70e6fSdann frazier 	 * because cpucap detection order may change. However, since we know
167022b70e6fSdann frazier 	 * affected CPUs are always in a homogeneous configuration, it is
167122b70e6fSdann frazier 	 * safe to rely on this_cpu_has_cap() here.
16726dc52b15SMarc Zyngier 	 */
167322b70e6fSdann frazier 	if (this_cpu_has_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
16746dc52b15SMarc Zyngier 		str = "ARM64_WORKAROUND_CAVIUM_27456";
16756dc52b15SMarc Zyngier 		__kpti_forced = -1;
16766dc52b15SMarc Zyngier 	}
16776dc52b15SMarc Zyngier 
16781b3ccf4bSJeremy Linton 	/* Useful for KASLR robustness */
1679293d865fSArd Biesheuvel 	if (kaslr_enabled() && kaslr_requires_kpti()) {
16801b3ccf4bSJeremy Linton 		if (!__kpti_forced) {
16811b3ccf4bSJeremy Linton 			str = "KASLR";
16821b3ccf4bSJeremy Linton 			__kpti_forced = 1;
16831b3ccf4bSJeremy Linton 		}
16841b3ccf4bSJeremy Linton 	}
16851b3ccf4bSJeremy Linton 
1686a111b7c0SJosh Poimboeuf 	if (cpu_mitigations_off() && !__kpti_forced) {
1687a111b7c0SJosh Poimboeuf 		str = "mitigations=off";
1688a111b7c0SJosh Poimboeuf 		__kpti_forced = -1;
1689a111b7c0SJosh Poimboeuf 	}
1690a111b7c0SJosh Poimboeuf 
16911b3ccf4bSJeremy Linton 	if (!IS_ENABLED(CONFIG_UNMAP_KERNEL_AT_EL0)) {
16921b3ccf4bSJeremy Linton 		pr_info_once("kernel page table isolation disabled by kernel configuration\n");
16931b3ccf4bSJeremy Linton 		return false;
16941b3ccf4bSJeremy Linton 	}
16951b3ccf4bSJeremy Linton 
16966dc52b15SMarc Zyngier 	/* Forced? */
1697ea1e3de8SWill Deacon 	if (__kpti_forced) {
16986dc52b15SMarc Zyngier 		pr_info_once("kernel page table isolation forced %s by %s\n",
16996dc52b15SMarc Zyngier 			     __kpti_forced > 0 ? "ON" : "OFF", str);
1700ea1e3de8SWill Deacon 		return __kpti_forced > 0;
1701ea1e3de8SWill Deacon 	}
1702ea1e3de8SWill Deacon 
17031b3ccf4bSJeremy Linton 	return !meltdown_safe;
1704ea1e3de8SWill Deacon }
1705ea1e3de8SWill Deacon 
1706b1366d21SRyan Roberts #if defined(ID_AA64MMFR0_EL1_TGRAN_LPA2) && defined(ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_LPA2)
1707b1366d21SRyan Roberts static bool has_lpa2_at_stage1(u64 mmfr0)
1708b1366d21SRyan Roberts {
1709b1366d21SRyan Roberts 	unsigned int tgran;
1710b1366d21SRyan Roberts 
1711b1366d21SRyan Roberts 	tgran = cpuid_feature_extract_unsigned_field(mmfr0,
1712b1366d21SRyan Roberts 					ID_AA64MMFR0_EL1_TGRAN_SHIFT);
1713b1366d21SRyan Roberts 	return tgran == ID_AA64MMFR0_EL1_TGRAN_LPA2;
1714b1366d21SRyan Roberts }
1715b1366d21SRyan Roberts 
1716b1366d21SRyan Roberts static bool has_lpa2_at_stage2(u64 mmfr0)
1717b1366d21SRyan Roberts {
1718b1366d21SRyan Roberts 	unsigned int tgran;
1719b1366d21SRyan Roberts 
1720b1366d21SRyan Roberts 	tgran = cpuid_feature_extract_unsigned_field(mmfr0,
1721b1366d21SRyan Roberts 					ID_AA64MMFR0_EL1_TGRAN_2_SHIFT);
1722b1366d21SRyan Roberts 	return tgran == ID_AA64MMFR0_EL1_TGRAN_2_SUPPORTED_LPA2;
1723b1366d21SRyan Roberts }
1724b1366d21SRyan Roberts 
1725b1366d21SRyan Roberts static bool has_lpa2(const struct arm64_cpu_capabilities *entry, int scope)
1726b1366d21SRyan Roberts {
1727b1366d21SRyan Roberts 	u64 mmfr0;
1728b1366d21SRyan Roberts 
1729b1366d21SRyan Roberts 	mmfr0 = read_sanitised_ftr_reg(SYS_ID_AA64MMFR0_EL1);
1730b1366d21SRyan Roberts 	return has_lpa2_at_stage1(mmfr0) && has_lpa2_at_stage2(mmfr0);
1731b1366d21SRyan Roberts }
1732b1366d21SRyan Roberts #else
1733b1366d21SRyan Roberts static bool has_lpa2(const struct arm64_cpu_capabilities *entry, int scope)
1734b1366d21SRyan Roberts {
1735b1366d21SRyan Roberts 	return false;
1736b1366d21SRyan Roberts }
1737b1366d21SRyan Roberts #endif
1738b1366d21SRyan Roberts 
17391b3ccf4bSJeremy Linton #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
174047546a19SArd Biesheuvel #define KPTI_NG_TEMP_VA		(-(1UL << PMD_SHIFT))
174147546a19SArd Biesheuvel 
174247546a19SArd Biesheuvel extern
174347546a19SArd Biesheuvel void create_kpti_ng_temp_pgd(pgd_t *pgdir, phys_addr_t phys, unsigned long virt,
174447546a19SArd Biesheuvel 			     phys_addr_t size, pgprot_t prot,
174547546a19SArd Biesheuvel 			     phys_addr_t (*pgtable_alloc)(int), int flags);
174647546a19SArd Biesheuvel 
174742c5a3b0SMark Rutland static phys_addr_t __initdata kpti_ng_temp_alloc;
174847546a19SArd Biesheuvel 
174942c5a3b0SMark Rutland static phys_addr_t __init kpti_ng_pgd_alloc(int shift)
175047546a19SArd Biesheuvel {
175147546a19SArd Biesheuvel 	kpti_ng_temp_alloc -= PAGE_SIZE;
175247546a19SArd Biesheuvel 	return kpti_ng_temp_alloc;
175347546a19SArd Biesheuvel }
175447546a19SArd Biesheuvel 
175542c5a3b0SMark Rutland static int __init __kpti_install_ng_mappings(void *__unused)
1756f992b4dfSWill Deacon {
175747546a19SArd Biesheuvel 	typedef void (kpti_remap_fn)(int, int, phys_addr_t, unsigned long);
1758f992b4dfSWill Deacon 	extern kpti_remap_fn idmap_kpti_install_ng_mappings;
1759f992b4dfSWill Deacon 	kpti_remap_fn *remap_fn;
1760f992b4dfSWill Deacon 
1761f992b4dfSWill Deacon 	int cpu = smp_processor_id();
176247546a19SArd Biesheuvel 	int levels = CONFIG_PGTABLE_LEVELS;
176347546a19SArd Biesheuvel 	int order = order_base_2(levels);
176447546a19SArd Biesheuvel 	u64 kpti_ng_temp_pgd_pa = 0;
176547546a19SArd Biesheuvel 	pgd_t *kpti_ng_temp_pgd;
176647546a19SArd Biesheuvel 	u64 alloc = 0;
1767f992b4dfSWill Deacon 
1768607289a7SSami Tolvanen 	remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
1769f992b4dfSWill Deacon 
177047546a19SArd Biesheuvel 	if (!cpu) {
177147546a19SArd Biesheuvel 		alloc = __get_free_pages(GFP_ATOMIC | __GFP_ZERO, order);
177247546a19SArd Biesheuvel 		kpti_ng_temp_pgd = (pgd_t *)(alloc + (levels - 1) * PAGE_SIZE);
177347546a19SArd Biesheuvel 		kpti_ng_temp_alloc = kpti_ng_temp_pgd_pa = __pa(kpti_ng_temp_pgd);
177447546a19SArd Biesheuvel 
177547546a19SArd Biesheuvel 		//
177647546a19SArd Biesheuvel 		// Create a minimal page table hierarchy that permits us to map
177747546a19SArd Biesheuvel 		// the swapper page tables temporarily as we traverse them.
177847546a19SArd Biesheuvel 		//
177947546a19SArd Biesheuvel 		// The physical pages are laid out as follows:
178047546a19SArd Biesheuvel 		//
178147546a19SArd Biesheuvel 		// +--------+-/-------+-/------ +-\\--------+
178247546a19SArd Biesheuvel 		// :  PTE[] : | PMD[] : | PUD[] : || PGD[]  :
178347546a19SArd Biesheuvel 		// +--------+-\-------+-\------ +-//--------+
178447546a19SArd Biesheuvel 		//      ^
178547546a19SArd Biesheuvel 		// The first page is mapped into this hierarchy at a PMD_SHIFT
178647546a19SArd Biesheuvel 		// aligned virtual address, so that we can manipulate the PTE
178747546a19SArd Biesheuvel 		// level entries while the mapping is active. The first entry
178847546a19SArd Biesheuvel 		// covers the PTE[] page itself, the remaining entries are free
178947546a19SArd Biesheuvel 		// to be used as a ad-hoc fixmap.
179047546a19SArd Biesheuvel 		//
179147546a19SArd Biesheuvel 		create_kpti_ng_temp_pgd(kpti_ng_temp_pgd, __pa(alloc),
179247546a19SArd Biesheuvel 					KPTI_NG_TEMP_VA, PAGE_SIZE, PAGE_KERNEL,
179347546a19SArd Biesheuvel 					kpti_ng_pgd_alloc, 0);
179447546a19SArd Biesheuvel 	}
179547546a19SArd Biesheuvel 
1796f992b4dfSWill Deacon 	cpu_install_idmap();
179747546a19SArd Biesheuvel 	remap_fn(cpu, num_online_cpus(), kpti_ng_temp_pgd_pa, KPTI_NG_TEMP_VA);
1798f992b4dfSWill Deacon 	cpu_uninstall_idmap();
1799f992b4dfSWill Deacon 
180047546a19SArd Biesheuvel 	if (!cpu) {
180147546a19SArd Biesheuvel 		free_pages(alloc, order);
180209e3c22aSMark Brown 		arm64_use_ng_mappings = true;
1803f992b4dfSWill Deacon 	}
180442c5a3b0SMark Rutland 
180542c5a3b0SMark Rutland 	return 0;
180647546a19SArd Biesheuvel }
180742c5a3b0SMark Rutland 
180842c5a3b0SMark Rutland static void __init kpti_install_ng_mappings(void)
180942c5a3b0SMark Rutland {
1810f5259997SArd Biesheuvel 	/* Check whether KPTI is going to be used */
1811db32cf8eSWill Deacon 	if (!arm64_kernel_unmapped_at_el0())
1812f5259997SArd Biesheuvel 		return;
1813f5259997SArd Biesheuvel 
181442c5a3b0SMark Rutland 	/*
181542c5a3b0SMark Rutland 	 * We don't need to rewrite the page-tables if either we've done
181642c5a3b0SMark Rutland 	 * it already or we have KASLR enabled and therefore have not
181742c5a3b0SMark Rutland 	 * created any global mappings at all.
181842c5a3b0SMark Rutland 	 */
181942c5a3b0SMark Rutland 	if (arm64_use_ng_mappings)
182042c5a3b0SMark Rutland 		return;
182142c5a3b0SMark Rutland 
182242c5a3b0SMark Rutland 	stop_machine(__kpti_install_ng_mappings, NULL, cpu_online_mask);
182342c5a3b0SMark Rutland }
182442c5a3b0SMark Rutland 
18251b3ccf4bSJeremy Linton #else
182642c5a3b0SMark Rutland static inline void kpti_install_ng_mappings(void)
18271b3ccf4bSJeremy Linton {
18281b3ccf4bSJeremy Linton }
18291b3ccf4bSJeremy Linton #endif	/* CONFIG_UNMAP_KERNEL_AT_EL0 */
1830f992b4dfSWill Deacon 
183142c5a3b0SMark Rutland static void cpu_enable_kpti(struct arm64_cpu_capabilities const *cap)
183242c5a3b0SMark Rutland {
183342c5a3b0SMark Rutland 	if (__this_cpu_read(this_cpu_vector) == vectors) {
183442c5a3b0SMark Rutland 		const char *v = arm64_get_bp_hardening_vector(EL1_VECTOR_KPTI);
183542c5a3b0SMark Rutland 
183642c5a3b0SMark Rutland 		__this_cpu_write(this_cpu_vector, v);
183742c5a3b0SMark Rutland 	}
183842c5a3b0SMark Rutland 
183942c5a3b0SMark Rutland }
184042c5a3b0SMark Rutland 
1841ea1e3de8SWill Deacon static int __init parse_kpti(char *str)
1842ea1e3de8SWill Deacon {
1843ea1e3de8SWill Deacon 	bool enabled;
18441a920c92SChristophe JAILLET 	int ret = kstrtobool(str, &enabled);
1845ea1e3de8SWill Deacon 
1846ea1e3de8SWill Deacon 	if (ret)
1847ea1e3de8SWill Deacon 		return ret;
1848ea1e3de8SWill Deacon 
1849ea1e3de8SWill Deacon 	__kpti_forced = enabled ? 1 : -1;
1850ea1e3de8SWill Deacon 	return 0;
1851ea1e3de8SWill Deacon }
1852b5b7dd64SWill Deacon early_param("kpti", parse_kpti);
1853ea1e3de8SWill Deacon 
185405abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
185504d402a4SJeremy Linton static struct cpumask dbm_cpus __read_mostly;
185604d402a4SJeremy Linton 
185705abb595SSuzuki K Poulose static inline void __cpu_enable_hw_dbm(void)
185805abb595SSuzuki K Poulose {
185905abb595SSuzuki K Poulose 	u64 tcr = read_sysreg(tcr_el1) | TCR_HD;
186005abb595SSuzuki K Poulose 
186105abb595SSuzuki K Poulose 	write_sysreg(tcr, tcr_el1);
186205abb595SSuzuki K Poulose 	isb();
186380d6b466SWill Deacon 	local_flush_tlb_all();
186405abb595SSuzuki K Poulose }
186505abb595SSuzuki K Poulose 
1866ece1397cSSuzuki K Poulose static bool cpu_has_broken_dbm(void)
1867ece1397cSSuzuki K Poulose {
1868ece1397cSSuzuki K Poulose 	/* List of CPUs which have broken DBM support. */
1869ece1397cSSuzuki K Poulose 	static const struct midr_range cpus[] = {
1870ece1397cSSuzuki K Poulose #ifdef CONFIG_ARM64_ERRATUM_1024718
1871c0b15c25SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
18729b23d95cSSai Prakash Ranjan 		/* Kryo4xx Silver (rdpe => r1p0) */
18739b23d95cSSai Prakash Ranjan 		MIDR_REV(MIDR_QCOM_KRYO_4XX_SILVER, 0xd, 0xe),
1874ece1397cSSuzuki K Poulose #endif
1875297ae1ebSJames Morse #ifdef CONFIG_ARM64_ERRATUM_2051678
1876297ae1ebSJames Morse 		MIDR_REV_RANGE(MIDR_CORTEX_A510, 0, 0, 2),
1877297ae1ebSJames Morse #endif
1878ece1397cSSuzuki K Poulose 		{},
1879ece1397cSSuzuki K Poulose 	};
1880ece1397cSSuzuki K Poulose 
1881ece1397cSSuzuki K Poulose 	return is_midr_in_range_list(read_cpuid_id(), cpus);
1882ece1397cSSuzuki K Poulose }
1883ece1397cSSuzuki K Poulose 
188405abb595SSuzuki K Poulose static bool cpu_can_use_dbm(const struct arm64_cpu_capabilities *cap)
188505abb595SSuzuki K Poulose {
1886ece1397cSSuzuki K Poulose 	return has_cpuid_feature(cap, SCOPE_LOCAL_CPU) &&
1887ece1397cSSuzuki K Poulose 	       !cpu_has_broken_dbm();
188805abb595SSuzuki K Poulose }
188905abb595SSuzuki K Poulose 
189005abb595SSuzuki K Poulose static void cpu_enable_hw_dbm(struct arm64_cpu_capabilities const *cap)
189105abb595SSuzuki K Poulose {
189204d402a4SJeremy Linton 	if (cpu_can_use_dbm(cap)) {
189305abb595SSuzuki K Poulose 		__cpu_enable_hw_dbm();
189404d402a4SJeremy Linton 		cpumask_set_cpu(smp_processor_id(), &dbm_cpus);
189504d402a4SJeremy Linton 	}
189605abb595SSuzuki K Poulose }
189705abb595SSuzuki K Poulose 
189805abb595SSuzuki K Poulose static bool has_hw_dbm(const struct arm64_cpu_capabilities *cap,
189905abb595SSuzuki K Poulose 		       int __unused)
190005abb595SSuzuki K Poulose {
190105abb595SSuzuki K Poulose 	/*
190205abb595SSuzuki K Poulose 	 * DBM is a non-conflicting feature. i.e, the kernel can safely
190305abb595SSuzuki K Poulose 	 * run a mix of CPUs with and without the feature. So, we
190405abb595SSuzuki K Poulose 	 * unconditionally enable the capability to allow any late CPU
190505abb595SSuzuki K Poulose 	 * to use the feature. We only enable the control bits on the
190604d402a4SJeremy Linton 	 * CPU, if it is supported.
190705abb595SSuzuki K Poulose 	 */
190805abb595SSuzuki K Poulose 
190905abb595SSuzuki K Poulose 	return true;
191005abb595SSuzuki K Poulose }
191105abb595SSuzuki K Poulose 
191205abb595SSuzuki K Poulose #endif
191305abb595SSuzuki K Poulose 
19142c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
19152c9d45b4SIonela Voinescu 
19162c9d45b4SIonela Voinescu /*
19172c9d45b4SIonela Voinescu  * The "amu_cpus" cpumask only signals that the CPU implementation for the
19182c9d45b4SIonela Voinescu  * flagged CPUs supports the Activity Monitors Unit (AMU) but does not provide
19192c9d45b4SIonela Voinescu  * information regarding all the events that it supports. When a CPU bit is
19202c9d45b4SIonela Voinescu  * set in the cpumask, the user of this feature can only rely on the presence
19212c9d45b4SIonela Voinescu  * of the 4 fixed counters for that CPU. But this does not guarantee that the
19222c9d45b4SIonela Voinescu  * counters are enabled or access to these counters is enabled by code
19232c9d45b4SIonela Voinescu  * executed at higher exception levels (firmware).
19242c9d45b4SIonela Voinescu  */
19252c9d45b4SIonela Voinescu static struct cpumask amu_cpus __read_mostly;
19262c9d45b4SIonela Voinescu 
19272c9d45b4SIonela Voinescu bool cpu_has_amu_feat(int cpu)
19282c9d45b4SIonela Voinescu {
19292c9d45b4SIonela Voinescu 	return cpumask_test_cpu(cpu, &amu_cpus);
19302c9d45b4SIonela Voinescu }
19312c9d45b4SIonela Voinescu 
193268c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
193368c5debcSIonela Voinescu {
193468c5debcSIonela Voinescu 	return cpumask_any(&amu_cpus);
193568c5debcSIonela Voinescu }
1936cd0ed03aSIonela Voinescu 
19372c9d45b4SIonela Voinescu static void cpu_amu_enable(struct arm64_cpu_capabilities const *cap)
19382c9d45b4SIonela Voinescu {
19392c9d45b4SIonela Voinescu 	if (has_cpuid_feature(cap, SCOPE_LOCAL_CPU)) {
19402c9d45b4SIonela Voinescu 		cpumask_set_cpu(smp_processor_id(), &amu_cpus);
1941e89d120cSIonela Voinescu 
1942e89d120cSIonela Voinescu 		/* 0 reference values signal broken/disabled counters */
1943e89d120cSIonela Voinescu 		if (!this_cpu_has_cap(ARM64_WORKAROUND_2457168))
19444b9cf23cSIonela Voinescu 			update_freq_counters_refs();
19452c9d45b4SIonela Voinescu 	}
19462c9d45b4SIonela Voinescu }
19472c9d45b4SIonela Voinescu 
19482c9d45b4SIonela Voinescu static bool has_amu(const struct arm64_cpu_capabilities *cap,
19492c9d45b4SIonela Voinescu 		    int __unused)
19502c9d45b4SIonela Voinescu {
19512c9d45b4SIonela Voinescu 	/*
19522c9d45b4SIonela Voinescu 	 * The AMU extension is a non-conflicting feature: the kernel can
19532c9d45b4SIonela Voinescu 	 * safely run a mix of CPUs with and without support for the
19542c9d45b4SIonela Voinescu 	 * activity monitors extension. Therefore, unconditionally enable
19552c9d45b4SIonela Voinescu 	 * the capability to allow any late CPU to use the feature.
19562c9d45b4SIonela Voinescu 	 *
19572c9d45b4SIonela Voinescu 	 * With this feature unconditionally enabled, the cpu_enable
19582c9d45b4SIonela Voinescu 	 * function will be called for all CPUs that match the criteria,
19592c9d45b4SIonela Voinescu 	 * including secondary and hotplugged, marking this feature as
19602c9d45b4SIonela Voinescu 	 * present on that respective CPU. The enable function will also
19612c9d45b4SIonela Voinescu 	 * print a detection message.
19622c9d45b4SIonela Voinescu 	 */
19632c9d45b4SIonela Voinescu 
19642c9d45b4SIonela Voinescu 	return true;
19652c9d45b4SIonela Voinescu }
196668c5debcSIonela Voinescu #else
196768c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
196868c5debcSIonela Voinescu {
196968c5debcSIonela Voinescu 	return nr_cpu_ids;
197068c5debcSIonela Voinescu }
19712c9d45b4SIonela Voinescu #endif
19722c9d45b4SIonela Voinescu 
197312eb3691SWill Deacon static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
197412eb3691SWill Deacon {
197512eb3691SWill Deacon 	return is_kernel_in_hyp_mode();
197612eb3691SWill Deacon }
197712eb3691SWill Deacon 
1978c0cda3b8SDave Martin static void cpu_copy_el2regs(const struct arm64_cpu_capabilities *__unused)
19796d99b689SJames Morse {
19806d99b689SJames Morse 	/*
19816d99b689SJames Morse 	 * Copy register values that aren't redirected by hardware.
19826d99b689SJames Morse 	 *
19836d99b689SJames Morse 	 * Before code patching, we only set tpidr_el1, all CPUs need to copy
19846d99b689SJames Morse 	 * this value to tpidr_el2 before we patch the code. Once we've done
19856d99b689SJames Morse 	 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
19866d99b689SJames Morse 	 * do anything here.
19876d99b689SJames Morse 	 */
1988e9ab7a2eSJulien Thierry 	if (!alternative_is_applied(ARM64_HAS_VIRT_HOST_EXTN))
19896d99b689SJames Morse 		write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
19906d99b689SJames Morse }
19916d99b689SJames Morse 
1992675cabc8SJintack Lim static bool has_nested_virt_support(const struct arm64_cpu_capabilities *cap,
1993675cabc8SJintack Lim 				    int scope)
1994675cabc8SJintack Lim {
1995675cabc8SJintack Lim 	if (kvm_get_mode() != KVM_MODE_NV)
1996675cabc8SJintack Lim 		return false;
1997675cabc8SJintack Lim 
1998675cabc8SJintack Lim 	if (!has_cpuid_feature(cap, scope)) {
1999675cabc8SJintack Lim 		pr_warn("unavailable: %s\n", cap->desc);
2000675cabc8SJintack Lim 		return false;
2001675cabc8SJintack Lim 	}
2002675cabc8SJintack Lim 
2003675cabc8SJintack Lim 	return true;
2004675cabc8SJintack Lim }
2005675cabc8SJintack Lim 
2006e2d6c906SMarc Zyngier static bool hvhe_possible(const struct arm64_cpu_capabilities *entry,
2007e2d6c906SMarc Zyngier 			  int __unused)
2008e2d6c906SMarc Zyngier {
200935876f35SArd Biesheuvel 	return arm64_test_sw_feature_override(ARM64_SW_FEATURE_OVERRIDE_HVHE);
2010e2d6c906SMarc Zyngier }
2011e2d6c906SMarc Zyngier 
2012b8925ee2SWill Deacon #ifdef CONFIG_ARM64_PAN
2013b8925ee2SWill Deacon static void cpu_enable_pan(const struct arm64_cpu_capabilities *__unused)
2014b8925ee2SWill Deacon {
2015b8925ee2SWill Deacon 	/*
2016b8925ee2SWill Deacon 	 * We modify PSTATE. This won't work from irq context as the PSTATE
2017b8925ee2SWill Deacon 	 * is discarded once we return from the exception.
2018b8925ee2SWill Deacon 	 */
2019b8925ee2SWill Deacon 	WARN_ON_ONCE(in_interrupt());
2020b8925ee2SWill Deacon 
2021b8925ee2SWill Deacon 	sysreg_clear_set(sctlr_el1, SCTLR_EL1_SPAN, 0);
2022515d5c8aSMark Rutland 	set_pstate_pan(1);
2023b8925ee2SWill Deacon }
2024b8925ee2SWill Deacon #endif /* CONFIG_ARM64_PAN */
2025b8925ee2SWill Deacon 
2026b8925ee2SWill Deacon #ifdef CONFIG_ARM64_RAS_EXTN
2027b8925ee2SWill Deacon static void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused)
2028b8925ee2SWill Deacon {
2029b8925ee2SWill Deacon 	/* Firmware may have left a deferred SError in this register. */
2030b8925ee2SWill Deacon 	write_sysreg_s(0, SYS_DISR_EL1);
2031b8925ee2SWill Deacon }
2032b8925ee2SWill Deacon #endif /* CONFIG_ARM64_RAS_EXTN */
2033b8925ee2SWill Deacon 
20346984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
2035ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_cpucap(const struct arm64_cpu_capabilities *entry, int scope)
203675031975SMark Rutland {
2037ba9d1d3eSAmit Daniel Kachhap 	int boot_val, sec_val;
2038ba9d1d3eSAmit Daniel Kachhap 
2039ba9d1d3eSAmit Daniel Kachhap 	/* We don't expect to be called with SCOPE_SYSTEM */
2040ba9d1d3eSAmit Daniel Kachhap 	WARN_ON(scope == SCOPE_SYSTEM);
2041ba9d1d3eSAmit Daniel Kachhap 	/*
2042ba9d1d3eSAmit Daniel Kachhap 	 * The ptr-auth feature levels are not intercompatible with lower
2043ba9d1d3eSAmit Daniel Kachhap 	 * levels. Hence we must match ptr-auth feature level of the secondary
2044ba9d1d3eSAmit Daniel Kachhap 	 * CPUs with that of the boot CPU. The level of boot cpu is fetched
2045ba9d1d3eSAmit Daniel Kachhap 	 * from the sanitised register whereas direct register read is done for
2046ba9d1d3eSAmit Daniel Kachhap 	 * the secondary CPUs.
2047ba9d1d3eSAmit Daniel Kachhap 	 * The sanitised feature state is guaranteed to match that of the
2048ba9d1d3eSAmit Daniel Kachhap 	 * boot CPU as a mismatched secondary CPU is parked before it gets
2049ba9d1d3eSAmit Daniel Kachhap 	 * a chance to update the state, with the capability.
2050ba9d1d3eSAmit Daniel Kachhap 	 */
2051ba9d1d3eSAmit Daniel Kachhap 	boot_val = cpuid_feature_extract_field(read_sanitised_ftr_reg(entry->sys_reg),
2052ba9d1d3eSAmit Daniel Kachhap 					       entry->field_pos, entry->sign);
2053ba9d1d3eSAmit Daniel Kachhap 	if (scope & SCOPE_BOOT_CPU)
2054ba9d1d3eSAmit Daniel Kachhap 		return boot_val >= entry->min_field_value;
2055ba9d1d3eSAmit Daniel Kachhap 	/* Now check for the secondary CPUs with SCOPE_LOCAL_CPU scope */
2056ba9d1d3eSAmit Daniel Kachhap 	sec_val = cpuid_feature_extract_field(__read_sysreg_by_encoding(entry->sys_reg),
2057ba9d1d3eSAmit Daniel Kachhap 					      entry->field_pos, entry->sign);
2058da844bebSVladimir Murzin 	return (sec_val >= entry->min_field_value) && (sec_val == boot_val);
2059ba9d1d3eSAmit Daniel Kachhap }
2060ba9d1d3eSAmit Daniel Kachhap 
2061ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_metacap(const struct arm64_cpu_capabilities *entry,
2062ba9d1d3eSAmit Daniel Kachhap 				     int scope)
2063ba9d1d3eSAmit Daniel Kachhap {
20641c8ae429SMark Rutland 	bool api = has_address_auth_cpucap(cpucap_ptrs[ARM64_HAS_ADDRESS_AUTH_IMP_DEF], scope);
20651c8ae429SMark Rutland 	bool apa = has_address_auth_cpucap(cpucap_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5], scope);
20661c8ae429SMark Rutland 	bool apa3 = has_address_auth_cpucap(cpucap_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3], scope);
2067be3256a0SVladimir Murzin 
2068def8c222SVladimir Murzin 	return apa || apa3 || api;
2069cfef06bdSKristina Martsenko }
2070cfef06bdSKristina Martsenko 
2071cfef06bdSKristina Martsenko static bool has_generic_auth(const struct arm64_cpu_capabilities *entry,
2072cfef06bdSKristina Martsenko 			     int __unused)
2073cfef06bdSKristina Martsenko {
2074be3256a0SVladimir Murzin 	bool gpi = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_IMP_DEF);
2075be3256a0SVladimir Murzin 	bool gpa = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5);
2076def8c222SVladimir Murzin 	bool gpa3 = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3);
2077be3256a0SVladimir Murzin 
2078def8c222SVladimir Murzin 	return gpa || gpa3 || gpi;
207975031975SMark Rutland }
20806984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
20816984eb47SMark Rutland 
20823e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
20833e6c69a0SMark Brown static void cpu_enable_e0pd(struct arm64_cpu_capabilities const *cap)
20843e6c69a0SMark Brown {
20853e6c69a0SMark Brown 	if (this_cpu_has_cap(ARM64_HAS_E0PD))
20863e6c69a0SMark Brown 		sysreg_clear_set(tcr_el1, 0, TCR_E0PD1);
20873e6c69a0SMark Brown }
20883e6c69a0SMark Brown #endif /* CONFIG_ARM64_E0PD */
20893e6c69a0SMark Brown 
2090b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2091b90d2b22SJulien Thierry static bool can_use_gic_priorities(const struct arm64_cpu_capabilities *entry,
2092b90d2b22SJulien Thierry 				   int scope)
2093b90d2b22SJulien Thierry {
20944b43f1cdSMark Rutland 	/*
20954b43f1cdSMark Rutland 	 * ARM64_HAS_GIC_CPUIF_SYSREGS has a lower index, and is a boot CPU
20964b43f1cdSMark Rutland 	 * feature, so will be detected earlier.
20974b43f1cdSMark Rutland 	 */
20984b43f1cdSMark Rutland 	BUILD_BUG_ON(ARM64_HAS_GIC_PRIO_MASKING <= ARM64_HAS_GIC_CPUIF_SYSREGS);
20994b43f1cdSMark Rutland 	if (!cpus_have_cap(ARM64_HAS_GIC_CPUIF_SYSREGS))
21004b43f1cdSMark Rutland 		return false;
21014b43f1cdSMark Rutland 
21024b43f1cdSMark Rutland 	return enable_pseudo_nmi;
2103b90d2b22SJulien Thierry }
21048bf0a804SMark Rutland 
21058bf0a804SMark Rutland static bool has_gic_prio_relaxed_sync(const struct arm64_cpu_capabilities *entry,
21068bf0a804SMark Rutland 				      int scope)
21078bf0a804SMark Rutland {
21088bf0a804SMark Rutland 	/*
21098bf0a804SMark Rutland 	 * If we're not using priority masking then we won't be poking PMR_EL1,
21108bf0a804SMark Rutland 	 * and there's no need to relax synchronization of writes to it, and
21118bf0a804SMark Rutland 	 * ICC_CTLR_EL1 might not be accessible and we must avoid reads from
21128bf0a804SMark Rutland 	 * that.
21138bf0a804SMark Rutland 	 *
21148bf0a804SMark Rutland 	 * ARM64_HAS_GIC_PRIO_MASKING has a lower index, and is a boot CPU
21158bf0a804SMark Rutland 	 * feature, so will be detected earlier.
21168bf0a804SMark Rutland 	 */
21178bf0a804SMark Rutland 	BUILD_BUG_ON(ARM64_HAS_GIC_PRIO_RELAXED_SYNC <= ARM64_HAS_GIC_PRIO_MASKING);
21188bf0a804SMark Rutland 	if (!cpus_have_cap(ARM64_HAS_GIC_PRIO_MASKING))
21198bf0a804SMark Rutland 		return false;
21208bf0a804SMark Rutland 
21218bf0a804SMark Rutland 	/*
21228bf0a804SMark Rutland 	 * When Priority Mask Hint Enable (PMHE) == 0b0, PMR is not used as a
21238bf0a804SMark Rutland 	 * hint for interrupt distribution, a DSB is not necessary when
21248bf0a804SMark Rutland 	 * unmasking IRQs via PMR, and we can relax the barrier to a NOP.
21258bf0a804SMark Rutland 	 *
21268bf0a804SMark Rutland 	 * Linux itself doesn't use 1:N distribution, so has no need to
21278bf0a804SMark Rutland 	 * set PMHE. The only reason to have it set is if EL3 requires it
21288bf0a804SMark Rutland 	 * (and we can't change it).
21298bf0a804SMark Rutland 	 */
21308bf0a804SMark Rutland 	return (gic_read_ctlr() & ICC_CTLR_EL1_PMHE_MASK) == 0;
2131b90d2b22SJulien Thierry }
2132b90d2b22SJulien Thierry #endif
2133b90d2b22SJulien Thierry 
21348ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
21358ef8f360SDave Martin static void bti_enable(const struct arm64_cpu_capabilities *__unused)
21368ef8f360SDave Martin {
21378ef8f360SDave Martin 	/*
21388ef8f360SDave Martin 	 * Use of X16/X17 for tail-calls and trampolines that jump to
21398ef8f360SDave Martin 	 * function entry points using BR is a requirement for
21408ef8f360SDave Martin 	 * marking binaries with GNU_PROPERTY_AARCH64_FEATURE_1_BTI.
21418ef8f360SDave Martin 	 * So, be strict and forbid other BRs using other registers to
21428ef8f360SDave Martin 	 * jump onto a PACIxSP instruction:
21438ef8f360SDave Martin 	 */
21448ef8f360SDave Martin 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_BT0 | SCTLR_EL1_BT1);
21458ef8f360SDave Martin 	isb();
21468ef8f360SDave Martin }
21478ef8f360SDave Martin #endif /* CONFIG_ARM64_BTI */
21488ef8f360SDave Martin 
214934bfeea4SCatalin Marinas #ifdef CONFIG_ARM64_MTE
215034bfeea4SCatalin Marinas static void cpu_enable_mte(struct arm64_cpu_capabilities const *cap)
215134bfeea4SCatalin Marinas {
21527a062ce3SYee Lee 	sysreg_clear_set(sctlr_el1, 0, SCTLR_ELx_ATA | SCTLR_EL1_ATA0);
2153973b9e37SPeter Collingbourne 
2154973b9e37SPeter Collingbourne 	mte_cpu_setup();
21557a062ce3SYee Lee 
215634bfeea4SCatalin Marinas 	/*
215734bfeea4SCatalin Marinas 	 * Clear the tags in the zero page. This needs to be done via the
215834bfeea4SCatalin Marinas 	 * linear map which has the Tagged attribute.
215934bfeea4SCatalin Marinas 	 */
2160d77e59a8SCatalin Marinas 	if (try_page_mte_tagging(ZERO_PAGE(0))) {
216134bfeea4SCatalin Marinas 		mte_clear_page_tags(lm_alias(empty_zero_page));
2162e059853dSCatalin Marinas 		set_page_mte_tagged(ZERO_PAGE(0));
2163e059853dSCatalin Marinas 	}
21642e903b91SAndrey Konovalov 
21652e903b91SAndrey Konovalov 	kasan_init_hw_tags_cpu();
216634bfeea4SCatalin Marinas }
216734bfeea4SCatalin Marinas #endif /* CONFIG_ARM64_MTE */
216834bfeea4SCatalin Marinas 
21697f632d33SMark Rutland static void user_feature_fixup(void)
21707f632d33SMark Rutland {
21717f632d33SMark Rutland 	if (cpus_have_cap(ARM64_WORKAROUND_2658417)) {
21727f632d33SMark Rutland 		struct arm64_ftr_reg *regp;
21737f632d33SMark Rutland 
21747f632d33SMark Rutland 		regp = get_arm64_ftr_reg(SYS_ID_AA64ISAR1_EL1);
21757f632d33SMark Rutland 		if (regp)
21767f632d33SMark Rutland 			regp->user_mask &= ~ID_AA64ISAR1_EL1_BF16_MASK;
21777f632d33SMark Rutland 	}
21787f632d33SMark Rutland }
21797f632d33SMark Rutland 
218044b3834bSJames Morse static void elf_hwcap_fixup(void)
218144b3834bSJames Morse {
218248b57d91SMark Rutland #ifdef CONFIG_COMPAT
218348b57d91SMark Rutland 	if (cpus_have_cap(ARM64_WORKAROUND_1742098))
218444b3834bSJames Morse 		compat_elf_hwcap2 &= ~COMPAT_HWCAP2_AES;
218548b57d91SMark Rutland #endif /* CONFIG_COMPAT */
218644b3834bSJames Morse }
218744b3834bSJames Morse 
21883eb681fbSDavid Brazdil #ifdef CONFIG_KVM
21893eb681fbSDavid Brazdil static bool is_kvm_protected_mode(const struct arm64_cpu_capabilities *entry, int __unused)
21903eb681fbSDavid Brazdil {
2191cde5042aSWill Deacon 	return kvm_get_mode() == KVM_MODE_PROTECTED;
21923eb681fbSDavid Brazdil }
21933eb681fbSDavid Brazdil #endif /* CONFIG_KVM */
21943eb681fbSDavid Brazdil 
21953a46b352SKristina Martsenko static void cpu_trap_el0_impdef(const struct arm64_cpu_capabilities *__unused)
21963a46b352SKristina Martsenko {
21973a46b352SKristina Martsenko 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_TIDCP);
21983a46b352SKristina Martsenko }
21993a46b352SKristina Martsenko 
220001ab991fSArd Biesheuvel static void cpu_enable_dit(const struct arm64_cpu_capabilities *__unused)
220101ab991fSArd Biesheuvel {
220201ab991fSArd Biesheuvel 	set_pstate_dit(1);
220301ab991fSArd Biesheuvel }
220401ab991fSArd Biesheuvel 
2205b7564127SKristina Martsenko static void cpu_enable_mops(const struct arm64_cpu_capabilities *__unused)
2206b7564127SKristina Martsenko {
2207b7564127SKristina Martsenko 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_MSCEn);
2208b7564127SKristina Martsenko }
2209b7564127SKristina Martsenko 
22108c176e16SAmit Daniel Kachhap /* Internal helper functions to match cpu capability type */
22118c176e16SAmit Daniel Kachhap static bool
22128c176e16SAmit Daniel Kachhap cpucap_late_cpu_optional(const struct arm64_cpu_capabilities *cap)
22138c176e16SAmit Daniel Kachhap {
22148c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_OPTIONAL_FOR_LATE_CPU);
22158c176e16SAmit Daniel Kachhap }
22168c176e16SAmit Daniel Kachhap 
22178c176e16SAmit Daniel Kachhap static bool
22188c176e16SAmit Daniel Kachhap cpucap_late_cpu_permitted(const struct arm64_cpu_capabilities *cap)
22198c176e16SAmit Daniel Kachhap {
22208c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_PERMITTED_FOR_LATE_CPU);
22218c176e16SAmit Daniel Kachhap }
22228c176e16SAmit Daniel Kachhap 
2223deeaac51SKristina Martsenko static bool
2224deeaac51SKristina Martsenko cpucap_panic_on_conflict(const struct arm64_cpu_capabilities *cap)
2225deeaac51SKristina Martsenko {
2226deeaac51SKristina Martsenko 	return !!(cap->type & ARM64_CPUCAP_PANIC_ON_CONFLICT);
2227deeaac51SKristina Martsenko }
2228deeaac51SKristina Martsenko 
2229359b7064SMarc Zyngier static const struct arm64_cpu_capabilities arm64_features[] = {
223094a9e04aSMarc Zyngier 	{
22314c0bd995SMark Rutland 		.capability = ARM64_ALWAYS_BOOT,
22324c0bd995SMark Rutland 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
22334c0bd995SMark Rutland 		.matches = has_always,
22344c0bd995SMark Rutland 	},
22354c0bd995SMark Rutland 	{
22364c0bd995SMark Rutland 		.capability = ARM64_ALWAYS_SYSTEM,
22374c0bd995SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
22384c0bd995SMark Rutland 		.matches = has_always,
22394c0bd995SMark Rutland 	},
22404c0bd995SMark Rutland 	{
224194a9e04aSMarc Zyngier 		.desc = "GIC system register CPU interface",
22420e62ccb9SMark Rutland 		.capability = ARM64_HAS_GIC_CPUIF_SYSREGS,
2243c9bfdf73SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2244963fcd40SMarc Zyngier 		.matches = has_useable_gicv3_cpuif,
2245863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, GIC, IMP)
224694a9e04aSMarc Zyngier 	},
2247fdf86598SMarc Zyngier 	{
2248fdf86598SMarc Zyngier 		.desc = "Enhanced Counter Virtualization",
2249fdf86598SMarc Zyngier 		.capability = ARM64_HAS_ECV,
2250fdf86598SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2251fdf86598SMarc Zyngier 		.matches = has_cpuid_feature,
2252863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR0_EL1, ECV, IMP)
2253fdf86598SMarc Zyngier 	},
225432634994SMarc Zyngier 	{
225532634994SMarc Zyngier 		.desc = "Enhanced Counter Virtualization (CNTPOFF)",
225632634994SMarc Zyngier 		.capability = ARM64_HAS_ECV_CNTPOFF,
225732634994SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
225832634994SMarc Zyngier 		.matches = has_cpuid_feature,
2259e34f78b9SMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR0_EL1, ECV, CNTPOFF)
226032634994SMarc Zyngier 	},
2261338d4f49SJames Morse #ifdef CONFIG_ARM64_PAN
2262338d4f49SJames Morse 	{
2263338d4f49SJames Morse 		.desc = "Privileged Access Never",
2264338d4f49SJames Morse 		.capability = ARM64_HAS_PAN,
22655b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2266da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2267c0cda3b8SDave Martin 		.cpu_enable = cpu_enable_pan,
2268863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, PAN, IMP)
2269338d4f49SJames Morse 	},
2270338d4f49SJames Morse #endif /* CONFIG_ARM64_PAN */
227118107f8aSVladimir Murzin #ifdef CONFIG_ARM64_EPAN
227218107f8aSVladimir Murzin 	{
227318107f8aSVladimir Murzin 		.desc = "Enhanced Privileged Access Never",
227418107f8aSVladimir Murzin 		.capability = ARM64_HAS_EPAN,
227518107f8aSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
227618107f8aSVladimir Murzin 		.matches = has_cpuid_feature,
2277863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, PAN, PAN3)
227818107f8aSVladimir Murzin 	},
227918107f8aSVladimir Murzin #endif /* CONFIG_ARM64_EPAN */
2280395af861SCatalin Marinas #ifdef CONFIG_ARM64_LSE_ATOMICS
22812e94da13SWill Deacon 	{
22822e94da13SWill Deacon 		.desc = "LSE atomic instructions",
22832e94da13SWill Deacon 		.capability = ARM64_HAS_LSE_ATOMICS,
22845b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2285da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2286863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, ATOMIC, IMP)
22872e94da13SWill Deacon 	},
2288395af861SCatalin Marinas #endif /* CONFIG_ARM64_LSE_ATOMICS */
2289d88701beSMarc Zyngier 	{
2290d88701beSMarc Zyngier 		.desc = "Virtualization Host Extensions",
2291d88701beSMarc Zyngier 		.capability = ARM64_HAS_VIRT_HOST_EXTN,
2292830dcc9fSSuzuki K Poulose 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2293d88701beSMarc Zyngier 		.matches = runs_at_el2,
2294c0cda3b8SDave Martin 		.cpu_enable = cpu_copy_el2regs,
2295d88701beSMarc Zyngier 	},
2296042446a3SSuzuki K Poulose 	{
2297675cabc8SJintack Lim 		.desc = "Nested Virtualization Support",
2298675cabc8SJintack Lim 		.capability = ARM64_HAS_NESTED_VIRT,
2299675cabc8SJintack Lim 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2300675cabc8SJintack Lim 		.matches = has_nested_virt_support,
23012bfc654bSMarc Zyngier 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, NV, NV2)
2302675cabc8SJintack Lim 	},
2303675cabc8SJintack Lim 	{
23042122a833SWill Deacon 		.capability = ARM64_HAS_32BIT_EL0_DO_NOT_USE,
23055b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
23062122a833SWill Deacon 		.matches = has_32bit_el0,
2307863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, EL0, AARCH32)
2308042446a3SSuzuki K Poulose 	},
2309540f76d1SWill Deacon #ifdef CONFIG_KVM
2310540f76d1SWill Deacon 	{
2311540f76d1SWill Deacon 		.desc = "32-bit EL1 Support",
2312540f76d1SWill Deacon 		.capability = ARM64_HAS_32BIT_EL1,
2313540f76d1SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2314540f76d1SWill Deacon 		.matches = has_cpuid_feature,
2315863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, EL1, AARCH32)
2316540f76d1SWill Deacon 	},
23173eb681fbSDavid Brazdil 	{
23183eb681fbSDavid Brazdil 		.desc = "Protected KVM",
23193eb681fbSDavid Brazdil 		.capability = ARM64_KVM_PROTECTED_MODE,
23203eb681fbSDavid Brazdil 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
23213eb681fbSDavid Brazdil 		.matches = is_kvm_protected_mode,
23223eb681fbSDavid Brazdil 	},
2323b0c756feSKristina Martsenko 	{
2324b0c756feSKristina Martsenko 		.desc = "HCRX_EL2 register",
2325b0c756feSKristina Martsenko 		.capability = ARM64_HAS_HCX,
2326b0c756feSKristina Martsenko 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2327b0c756feSKristina Martsenko 		.matches = has_cpuid_feature,
2328b0c756feSKristina Martsenko 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, HCX, IMP)
2329b0c756feSKristina Martsenko 	},
2330540f76d1SWill Deacon #endif
2331ea1e3de8SWill Deacon 	{
2332179a56f6SWill Deacon 		.desc = "Kernel page table isolation (KPTI)",
2333ea1e3de8SWill Deacon 		.capability = ARM64_UNMAP_KERNEL_AT_EL0,
2334d3aec8a2SSuzuki K Poulose 		.type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
233542c5a3b0SMark Rutland 		.cpu_enable = cpu_enable_kpti,
2336863da0bdSMark Brown 		.matches = unmap_kernel_at_el0,
2337d3aec8a2SSuzuki K Poulose 		/*
2338d3aec8a2SSuzuki K Poulose 		 * The ID feature fields below are used to indicate that
2339d3aec8a2SSuzuki K Poulose 		 * the CPU doesn't need KPTI. See unmap_kernel_at_el0 for
2340d3aec8a2SSuzuki K Poulose 		 * more details.
2341d3aec8a2SSuzuki K Poulose 		 */
2342863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, CSV3, IMP)
2343ea1e3de8SWill Deacon 	},
234482e0191aSSuzuki K Poulose 	{
234534f66c4cSMark Rutland 		.capability = ARM64_HAS_FPSIMD,
234634f66c4cSMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
234734f66c4cSMark Rutland 		.matches = has_cpuid_feature,
234834f66c4cSMark Rutland 		.cpu_enable = cpu_enable_fpsimd,
234934f66c4cSMark Rutland 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, FP, IMP)
235082e0191aSSuzuki K Poulose 	},
2351d50e071fSRobin Murphy #ifdef CONFIG_ARM64_PMEM
2352d50e071fSRobin Murphy 	{
2353d50e071fSRobin Murphy 		.desc = "Data cache clean to Point of Persistence",
2354d50e071fSRobin Murphy 		.capability = ARM64_HAS_DCPOP,
23555b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2356d50e071fSRobin Murphy 		.matches = has_cpuid_feature,
2357863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, DPB, IMP)
2358d50e071fSRobin Murphy 	},
2359b9585f53SAndrew Murray 	{
2360b9585f53SAndrew Murray 		.desc = "Data cache clean to Point of Deep Persistence",
2361b9585f53SAndrew Murray 		.capability = ARM64_HAS_DCPODP,
2362b9585f53SAndrew Murray 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2363b9585f53SAndrew Murray 		.matches = has_cpuid_feature,
2364863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, DPB, DPB2)
2365b9585f53SAndrew Murray 	},
2366d50e071fSRobin Murphy #endif
236743994d82SDave Martin #ifdef CONFIG_ARM64_SVE
236843994d82SDave Martin 	{
236943994d82SDave Martin 		.desc = "Scalable Vector Extension",
23705b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
237143994d82SDave Martin 		.capability = ARM64_SVE,
237214567ba4SMark Rutland 		.cpu_enable = cpu_enable_sve,
2373863da0bdSMark Brown 		.matches = has_cpuid_feature,
2374863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, SVE, IMP)
237543994d82SDave Martin 	},
237643994d82SDave Martin #endif /* CONFIG_ARM64_SVE */
237764c02720SXie XiuQi #ifdef CONFIG_ARM64_RAS_EXTN
237864c02720SXie XiuQi 	{
237964c02720SXie XiuQi 		.desc = "RAS Extension Support",
238064c02720SXie XiuQi 		.capability = ARM64_HAS_RAS_EXTN,
23815b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
238264c02720SXie XiuQi 		.matches = has_cpuid_feature,
2383c0cda3b8SDave Martin 		.cpu_enable = cpu_clear_disr,
2384863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, RAS, IMP)
238564c02720SXie XiuQi 	},
238664c02720SXie XiuQi #endif /* CONFIG_ARM64_RAS_EXTN */
23872c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
23882c9d45b4SIonela Voinescu 	{
238923b727dcSJeremy Linton 		.desc = "Activity Monitors Unit (AMU)",
23902c9d45b4SIonela Voinescu 		.capability = ARM64_HAS_AMU_EXTN,
23912c9d45b4SIonela Voinescu 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
23922c9d45b4SIonela Voinescu 		.matches = has_amu,
23932c9d45b4SIonela Voinescu 		.cpu_enable = cpu_amu_enable,
239423b727dcSJeremy Linton 		.cpus = &amu_cpus,
2395863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, AMU, IMP)
23962c9d45b4SIonela Voinescu 	},
23972c9d45b4SIonela Voinescu #endif /* CONFIG_ARM64_AMU_EXTN */
23986ae4b6e0SShanker Donthineni 	{
23996ae4b6e0SShanker Donthineni 		.desc = "Data cache clean to the PoU not required for I/D coherence",
24006ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_IDC,
24015b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24026ae4b6e0SShanker Donthineni 		.matches = has_cache_idc,
24031602df02SSuzuki K Poulose 		.cpu_enable = cpu_emulate_effective_ctr,
24046ae4b6e0SShanker Donthineni 	},
24056ae4b6e0SShanker Donthineni 	{
24066ae4b6e0SShanker Donthineni 		.desc = "Instruction cache invalidation not required for I/D coherence",
24076ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_DIC,
24085b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24096ae4b6e0SShanker Donthineni 		.matches = has_cache_dic,
24106ae4b6e0SShanker Donthineni 	},
2411e48d53a9SMarc Zyngier 	{
2412e48d53a9SMarc Zyngier 		.desc = "Stage-2 Force Write-Back",
2413e48d53a9SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2414e48d53a9SMarc Zyngier 		.capability = ARM64_HAS_STAGE2_FWB,
2415e48d53a9SMarc Zyngier 		.matches = has_cpuid_feature,
2416863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, FWB, IMP)
2417e48d53a9SMarc Zyngier 	},
2418552ae76fSMarc Zyngier 	{
2419552ae76fSMarc Zyngier 		.desc = "ARMv8.4 Translation Table Level",
2420552ae76fSMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2421552ae76fSMarc Zyngier 		.capability = ARM64_HAS_ARMv8_4_TTL,
2422552ae76fSMarc Zyngier 		.matches = has_cpuid_feature,
2423863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, TTL, IMP)
2424552ae76fSMarc Zyngier 	},
2425b620ba54SZhenyu Ye 	{
2426b620ba54SZhenyu Ye 		.desc = "TLB range maintenance instructions",
2427b620ba54SZhenyu Ye 		.capability = ARM64_HAS_TLB_RANGE,
2428b620ba54SZhenyu Ye 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2429b620ba54SZhenyu Ye 		.matches = has_cpuid_feature,
2430863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, TLB, RANGE)
2431b620ba54SZhenyu Ye 	},
243205abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
243305abb595SSuzuki K Poulose 	{
243404d402a4SJeremy Linton 		.desc = "Hardware dirty bit management",
243505abb595SSuzuki K Poulose 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
243605abb595SSuzuki K Poulose 		.capability = ARM64_HW_DBM,
243705abb595SSuzuki K Poulose 		.matches = has_hw_dbm,
243805abb595SSuzuki K Poulose 		.cpu_enable = cpu_enable_hw_dbm,
243904d402a4SJeremy Linton 		.cpus = &dbm_cpus,
2440863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, HAFDBS, DBM)
244105abb595SSuzuki K Poulose 	},
244205abb595SSuzuki K Poulose #endif
244386d0dd34SArd Biesheuvel 	{
244486d0dd34SArd Biesheuvel 		.desc = "CRC32 instructions",
244586d0dd34SArd Biesheuvel 		.capability = ARM64_HAS_CRC32,
244686d0dd34SArd Biesheuvel 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
244786d0dd34SArd Biesheuvel 		.matches = has_cpuid_feature,
2448863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, CRC32, IMP)
244986d0dd34SArd Biesheuvel 	},
2450d71be2b6SWill Deacon 	{
2451d71be2b6SWill Deacon 		.desc = "Speculative Store Bypassing Safe (SSBS)",
2452d71be2b6SWill Deacon 		.capability = ARM64_SSBS,
2453532d5815SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2454d71be2b6SWill Deacon 		.matches = has_cpuid_feature,
2455863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, SSBS, IMP)
2456d71be2b6SWill Deacon 	},
24575ffdfaedSVladimir Murzin #ifdef CONFIG_ARM64_CNP
24585ffdfaedSVladimir Murzin 	{
24595ffdfaedSVladimir Murzin 		.desc = "Common not Private translations",
24605ffdfaedSVladimir Murzin 		.capability = ARM64_HAS_CNP,
24615ffdfaedSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24625ffdfaedSVladimir Murzin 		.matches = has_useable_cnp,
24635ffdfaedSVladimir Murzin 		.cpu_enable = cpu_enable_cnp,
2464863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, CnP, IMP)
24655ffdfaedSVladimir Murzin 	},
24665ffdfaedSVladimir Murzin #endif
2467bd4fb6d2SWill Deacon 	{
2468bd4fb6d2SWill Deacon 		.desc = "Speculation barrier (SB)",
2469bd4fb6d2SWill Deacon 		.capability = ARM64_HAS_SB,
2470bd4fb6d2SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2471bd4fb6d2SWill Deacon 		.matches = has_cpuid_feature,
2472863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, SB, IMP)
2473bd4fb6d2SWill Deacon 	},
24746984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
24756984eb47SMark Rutland 	{
2476be3256a0SVladimir Murzin 		.desc = "Address authentication (architected QARMA5 algorithm)",
2477be3256a0SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5,
24786982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2479ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
2480863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, APA, PAuth)
24816984eb47SMark Rutland 	},
24826984eb47SMark Rutland 	{
2483def8c222SVladimir Murzin 		.desc = "Address authentication (architected QARMA3 algorithm)",
2484def8c222SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3,
2485def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2486def8c222SVladimir Murzin 		.matches = has_address_auth_cpucap,
2487863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, APA3, PAuth)
2488def8c222SVladimir Murzin 	},
2489def8c222SVladimir Murzin 	{
24906984eb47SMark Rutland 		.desc = "Address authentication (IMP DEF algorithm)",
24916984eb47SMark Rutland 		.capability = ARM64_HAS_ADDRESS_AUTH_IMP_DEF,
24926982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2493ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
2494863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, API, PAuth)
2495cfef06bdSKristina Martsenko 	},
2496cfef06bdSKristina Martsenko 	{
2497cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_ADDRESS_AUTH,
24986982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2499ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_metacap,
25006984eb47SMark Rutland 	},
25016984eb47SMark Rutland 	{
2502be3256a0SVladimir Murzin 		.desc = "Generic authentication (architected QARMA5 algorithm)",
2503be3256a0SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5,
25046984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25056984eb47SMark Rutland 		.matches = has_cpuid_feature,
2506863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, GPA, IMP)
25076984eb47SMark Rutland 	},
25086984eb47SMark Rutland 	{
2509def8c222SVladimir Murzin 		.desc = "Generic authentication (architected QARMA3 algorithm)",
2510def8c222SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3,
2511def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2512def8c222SVladimir Murzin 		.matches = has_cpuid_feature,
2513863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, GPA3, IMP)
2514def8c222SVladimir Murzin 	},
2515def8c222SVladimir Murzin 	{
25166984eb47SMark Rutland 		.desc = "Generic authentication (IMP DEF algorithm)",
25176984eb47SMark Rutland 		.capability = ARM64_HAS_GENERIC_AUTH_IMP_DEF,
25186984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25196984eb47SMark Rutland 		.matches = has_cpuid_feature,
2520863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, GPI, IMP)
25216984eb47SMark Rutland 	},
2522cfef06bdSKristina Martsenko 	{
2523cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_GENERIC_AUTH,
2524cfef06bdSKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2525cfef06bdSKristina Martsenko 		.matches = has_generic_auth,
2526cfef06bdSKristina Martsenko 	},
25276984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
2528b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2529b90d2b22SJulien Thierry 	{
2530b90d2b22SJulien Thierry 		/*
2531b90d2b22SJulien Thierry 		 * Depends on having GICv3
2532b90d2b22SJulien Thierry 		 */
2533b90d2b22SJulien Thierry 		.desc = "IRQ priority masking",
2534c888b7bdSMark Rutland 		.capability = ARM64_HAS_GIC_PRIO_MASKING,
2535b90d2b22SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2536b90d2b22SJulien Thierry 		.matches = can_use_gic_priorities,
2537b90d2b22SJulien Thierry 	},
25388bf0a804SMark Rutland 	{
25398bf0a804SMark Rutland 		/*
25408bf0a804SMark Rutland 		 * Depends on ARM64_HAS_GIC_PRIO_MASKING
25418bf0a804SMark Rutland 		 */
25428bf0a804SMark Rutland 		.capability = ARM64_HAS_GIC_PRIO_RELAXED_SYNC,
25438bf0a804SMark Rutland 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
25448bf0a804SMark Rutland 		.matches = has_gic_prio_relaxed_sync,
2545b90d2b22SJulien Thierry 	},
2546b90d2b22SJulien Thierry #endif
25473e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
25483e6c69a0SMark Brown 	{
25493e6c69a0SMark Brown 		.desc = "E0PD",
25503e6c69a0SMark Brown 		.capability = ARM64_HAS_E0PD,
25513e6c69a0SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25523e6c69a0SMark Brown 		.cpu_enable = cpu_enable_e0pd,
2553863da0bdSMark Brown 		.matches = has_cpuid_feature,
2554863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, E0PD, IMP)
25553e6c69a0SMark Brown 	},
25563e6c69a0SMark Brown #endif
25571a50ec0bSRichard Henderson 	{
25581a50ec0bSRichard Henderson 		.desc = "Random Number Generator",
25591a50ec0bSRichard Henderson 		.capability = ARM64_HAS_RNG,
25601a50ec0bSRichard Henderson 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25611a50ec0bSRichard Henderson 		.matches = has_cpuid_feature,
2562863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR0_EL1, RNDR, IMP)
25631a50ec0bSRichard Henderson 	},
25648ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
25658ef8f360SDave Martin 	{
25668ef8f360SDave Martin 		.desc = "Branch Target Identification",
25678ef8f360SDave Martin 		.capability = ARM64_BTI,
2568c8027285SMark Brown #ifdef CONFIG_ARM64_BTI_KERNEL
2569c8027285SMark Brown 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2570c8027285SMark Brown #else
25718ef8f360SDave Martin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2572c8027285SMark Brown #endif
25738ef8f360SDave Martin 		.matches = has_cpuid_feature,
25748ef8f360SDave Martin 		.cpu_enable = bti_enable,
2575863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, BT, IMP)
25768ef8f360SDave Martin 	},
25778ef8f360SDave Martin #endif
25783b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
25793b714d24SVincenzo Frascino 	{
25803b714d24SVincenzo Frascino 		.desc = "Memory Tagging Extension",
25813b714d24SVincenzo Frascino 		.capability = ARM64_MTE,
25823b714d24SVincenzo Frascino 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
25833b714d24SVincenzo Frascino 		.matches = has_cpuid_feature,
258434bfeea4SCatalin Marinas 		.cpu_enable = cpu_enable_mte,
2585863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, MTE, MTE2)
25863b714d24SVincenzo Frascino 	},
2587d73c162eSVincenzo Frascino 	{
2588d73c162eSVincenzo Frascino 		.desc = "Asymmetric MTE Tag Check Fault",
2589d73c162eSVincenzo Frascino 		.capability = ARM64_MTE_ASYMM,
2590d73c162eSVincenzo Frascino 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2591d73c162eSVincenzo Frascino 		.matches = has_cpuid_feature,
2592863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, MTE, MTE3)
2593d73c162eSVincenzo Frascino 	},
25943b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
2595364a5a8aSWill Deacon 	{
2596364a5a8aSWill Deacon 		.desc = "RCpc load-acquire (LDAPR)",
2597364a5a8aSWill Deacon 		.capability = ARM64_HAS_LDAPR,
2598364a5a8aSWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2599364a5a8aSWill Deacon 		.matches = has_cpuid_feature,
2600863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR1_EL1, LRCPC, IMP)
2601364a5a8aSWill Deacon 	},
2602b206a708SMark Brown 	{
2603b206a708SMark Brown 		.desc = "Fine Grained Traps",
2604b206a708SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2605b206a708SMark Brown 		.capability = ARM64_HAS_FGT,
2606b206a708SMark Brown 		.matches = has_cpuid_feature,
2607b206a708SMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR0_EL1, FGT, IMP)
2608b206a708SMark Brown 	},
26095e64b862SMark Brown #ifdef CONFIG_ARM64_SME
26105e64b862SMark Brown 	{
26115e64b862SMark Brown 		.desc = "Scalable Matrix Extension",
26125e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26135e64b862SMark Brown 		.capability = ARM64_SME,
26145e64b862SMark Brown 		.matches = has_cpuid_feature,
261514567ba4SMark Rutland 		.cpu_enable = cpu_enable_sme,
2616863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, SME, IMP)
26175e64b862SMark Brown 	},
26185e64b862SMark Brown 	/* FA64 should be sorted after the base SME capability */
26195e64b862SMark Brown 	{
26205e64b862SMark Brown 		.desc = "FA64",
26215e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26225e64b862SMark Brown 		.capability = ARM64_SME_FA64,
26235e64b862SMark Brown 		.matches = has_cpuid_feature,
262414567ba4SMark Rutland 		.cpu_enable = cpu_enable_fa64,
2625863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64SMFR0_EL1, FA64, IMP)
26265e64b862SMark Brown 	},
2627d4913eeeSMark Brown 	{
2628d4913eeeSMark Brown 		.desc = "SME2",
2629d4913eeeSMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2630d4913eeeSMark Brown 		.capability = ARM64_SME2,
2631d4913eeeSMark Brown 		.matches = has_cpuid_feature,
263214567ba4SMark Rutland 		.cpu_enable = cpu_enable_sme2,
2633863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR1_EL1, SME, SME2)
2634d4913eeeSMark Brown 	},
26355e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
263606e0b802SMarc Zyngier 	{
263706e0b802SMarc Zyngier 		.desc = "WFx with timeout",
263806e0b802SMarc Zyngier 		.capability = ARM64_HAS_WFXT,
263906e0b802SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
264006e0b802SMarc Zyngier 		.matches = has_cpuid_feature,
2641863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, WFxT, IMP)
264206e0b802SMarc Zyngier 	},
26433a46b352SKristina Martsenko 	{
26443a46b352SKristina Martsenko 		.desc = "Trap EL0 IMPLEMENTATION DEFINED functionality",
26453a46b352SKristina Martsenko 		.capability = ARM64_HAS_TIDCP1,
26463a46b352SKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26473a46b352SKristina Martsenko 		.matches = has_cpuid_feature,
26483a46b352SKristina Martsenko 		.cpu_enable = cpu_trap_el0_impdef,
2649863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR1_EL1, TIDCP1, IMP)
26503a46b352SKristina Martsenko 	},
265101ab991fSArd Biesheuvel 	{
265201ab991fSArd Biesheuvel 		.desc = "Data independent timing control (DIT)",
265301ab991fSArd Biesheuvel 		.capability = ARM64_HAS_DIT,
265401ab991fSArd Biesheuvel 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
265501ab991fSArd Biesheuvel 		.matches = has_cpuid_feature,
265601ab991fSArd Biesheuvel 		.cpu_enable = cpu_enable_dit,
2657863da0bdSMark Brown 		ARM64_CPUID_FIELDS(ID_AA64PFR0_EL1, DIT, IMP)
265801ab991fSArd Biesheuvel 	},
2659b7564127SKristina Martsenko 	{
2660b7564127SKristina Martsenko 		.desc = "Memory Copy and Memory Set instructions",
2661b7564127SKristina Martsenko 		.capability = ARM64_HAS_MOPS,
2662b7564127SKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2663b7564127SKristina Martsenko 		.matches = has_cpuid_feature,
2664b7564127SKristina Martsenko 		.cpu_enable = cpu_enable_mops,
2665b7564127SKristina Martsenko 		ARM64_CPUID_FIELDS(ID_AA64ISAR2_EL1, MOPS, IMP)
2666b7564127SKristina Martsenko 	},
26672b760046SJoey Gouly 	{
26682b760046SJoey Gouly 		.capability = ARM64_HAS_TCR2,
26692b760046SJoey Gouly 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26702b760046SJoey Gouly 		.matches = has_cpuid_feature,
26712b760046SJoey Gouly 		ARM64_CPUID_FIELDS(ID_AA64MMFR3_EL1, TCRX, IMP)
26722b760046SJoey Gouly 	},
2673e43454c4SJoey Gouly 	{
2674e43454c4SJoey Gouly 		.desc = "Stage-1 Permission Indirection Extension (S1PIE)",
2675e43454c4SJoey Gouly 		.capability = ARM64_HAS_S1PIE,
2676e43454c4SJoey Gouly 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2677e43454c4SJoey Gouly 		.matches = has_cpuid_feature,
2678e43454c4SJoey Gouly 		ARM64_CPUID_FIELDS(ID_AA64MMFR3_EL1, S1PIE, IMP)
2679e43454c4SJoey Gouly 	},
2680e8069f5aSLinus Torvalds 	{
2681e2d6c906SMarc Zyngier 		.desc = "VHE for hypervisor only",
2682e2d6c906SMarc Zyngier 		.capability = ARM64_KVM_HVHE,
2683e2d6c906SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2684e2d6c906SMarc Zyngier 		.matches = hvhe_possible,
2685e2d6c906SMarc Zyngier 	},
2686e1e315c4SOliver Upton 	{
2687c876c3f1SMarc Zyngier 		.desc = "Enhanced Virtualization Traps",
2688c876c3f1SMarc Zyngier 		.capability = ARM64_HAS_EVT,
2689c876c3f1SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2690c876c3f1SMarc Zyngier 		.matches = has_cpuid_feature,
2691ce33cea5SMark Brown 		ARM64_CPUID_FIELDS(ID_AA64MMFR2_EL1, EVT, IMP)
2692c876c3f1SMarc Zyngier 	},
2693b1366d21SRyan Roberts 	{
2694b1366d21SRyan Roberts 		.desc = "52-bit Virtual Addressing for KVM (LPA2)",
2695b1366d21SRyan Roberts 		.capability = ARM64_HAS_LPA2,
2696b1366d21SRyan Roberts 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2697b1366d21SRyan Roberts 		.matches = has_lpa2,
2698b1366d21SRyan Roberts 	},
26999cce9c6cSArd Biesheuvel #ifdef CONFIG_ARM64_VA_BITS_52
27009cce9c6cSArd Biesheuvel 	{
27019cce9c6cSArd Biesheuvel 		.desc = "52-bit Virtual Addressing (LVA)",
27029cce9c6cSArd Biesheuvel 		.capability = ARM64_HAS_VA52,
27039cce9c6cSArd Biesheuvel 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
27049cce9c6cSArd Biesheuvel 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
27059cce9c6cSArd Biesheuvel 		.sign = FTR_UNSIGNED,
27069cce9c6cSArd Biesheuvel 		.field_width = 4,
27079cce9c6cSArd Biesheuvel 		.field_pos = ID_AA64MMFR2_EL1_VARange_SHIFT,
27089cce9c6cSArd Biesheuvel 		.matches = has_cpuid_feature,
27099cce9c6cSArd Biesheuvel 		.min_field_value = ID_AA64MMFR2_EL1_VARange_52,
27109cce9c6cSArd Biesheuvel 	},
27119cce9c6cSArd Biesheuvel #endif
2712359b7064SMarc Zyngier 	{},
2713359b7064SMarc Zyngier };
2714359b7064SMarc Zyngier 
2715bfffd469SMark Brown #define HWCAP_CPUID_MATCH(reg, field, min_value)			\
2716237405ebSJames Morse 		.matches = has_user_cpuid_feature,			\
2717876e3c8eSMark Brown 		ARM64_CPUID_FIELDS(reg, field, min_value)
27181e013d06SWill Deacon 
27191e013d06SWill Deacon #define __HWCAP_CAP(name, cap_type, cap)					\
27201e013d06SWill Deacon 		.desc = name,							\
27211e013d06SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,				\
2722143ba05dSSuzuki K Poulose 		.hwcap_type = cap_type,						\
272337b01d53SSuzuki K. Poulose 		.hwcap = cap,							\
27241e013d06SWill Deacon 
2725bfffd469SMark Brown #define HWCAP_CAP(reg, field, min_value, cap_type, cap)		\
27261e013d06SWill Deacon 	{									\
27271e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
2728bfffd469SMark Brown 		HWCAP_CPUID_MATCH(reg, field, min_value) 		\
272937b01d53SSuzuki K. Poulose 	}
273037b01d53SSuzuki K. Poulose 
27311e013d06SWill Deacon #define HWCAP_MULTI_CAP(list, cap_type, cap)					\
27321e013d06SWill Deacon 	{									\
27331e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
27341e013d06SWill Deacon 		.matches = cpucap_multi_entry_cap_matches,			\
27351e013d06SWill Deacon 		.match_list = list,						\
27361e013d06SWill Deacon 	}
27371e013d06SWill Deacon 
27387559950aSSuzuki K Poulose #define HWCAP_CAP_MATCH(match, cap_type, cap)					\
27397559950aSSuzuki K Poulose 	{									\
27407559950aSSuzuki K Poulose 		__HWCAP_CAP(#cap, cap_type, cap)				\
27417559950aSSuzuki K Poulose 		.matches = match,						\
27427559950aSSuzuki K Poulose 	}
27437559950aSSuzuki K Poulose 
27441e013d06SWill Deacon #ifdef CONFIG_ARM64_PTR_AUTH
27451e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_addr_matches[] = {
27461e013d06SWill Deacon 	{
2747eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, APA, PAuth)
27481e013d06SWill Deacon 	},
27491e013d06SWill Deacon 	{
2750eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR2_EL1, APA3, PAuth)
2751def8c222SVladimir Murzin 	},
2752def8c222SVladimir Murzin 	{
2753eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, API, PAuth)
27541e013d06SWill Deacon 	},
27551e013d06SWill Deacon 	{},
27561e013d06SWill Deacon };
27571e013d06SWill Deacon 
27581e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_gen_matches[] = {
27591e013d06SWill Deacon 	{
2760eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, GPA, IMP)
27611e013d06SWill Deacon 	},
27621e013d06SWill Deacon 	{
2763eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR2_EL1, GPA3, IMP)
2764def8c222SVladimir Murzin 	},
2765def8c222SVladimir Murzin 	{
2766eda081d2SKristina Martsenko 		HWCAP_CPUID_MATCH(ID_AA64ISAR1_EL1, GPI, IMP)
27671e013d06SWill Deacon 	},
27681e013d06SWill Deacon 	{},
27691e013d06SWill Deacon };
27701e013d06SWill Deacon #endif
27711e013d06SWill Deacon 
2772f3efb675SSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
2773bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, AES, PMULL, CAP_HWCAP, KERNEL_HWCAP_PMULL),
2774bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, AES, AES, CAP_HWCAP, KERNEL_HWCAP_AES),
2775bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA1, IMP, CAP_HWCAP, KERNEL_HWCAP_SHA1),
2776bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA2, SHA256, CAP_HWCAP, KERNEL_HWCAP_SHA2),
2777bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA2, SHA512, CAP_HWCAP, KERNEL_HWCAP_SHA512),
2778bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, CRC32, IMP, CAP_HWCAP, KERNEL_HWCAP_CRC32),
2779bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, ATOMIC, IMP, CAP_HWCAP, KERNEL_HWCAP_ATOMICS),
278094d0657fSJoey Gouly 	HWCAP_CAP(ID_AA64ISAR0_EL1, ATOMIC, FEAT_LSE128, CAP_HWCAP, KERNEL_HWCAP_LSE128),
2781bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, RDM, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMDRDM),
2782bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SHA3, IMP, CAP_HWCAP, KERNEL_HWCAP_SHA3),
2783bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SM3, IMP, CAP_HWCAP, KERNEL_HWCAP_SM3),
2784bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, SM4, IMP, CAP_HWCAP, KERNEL_HWCAP_SM4),
2785bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, DP, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMDDP),
2786bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, FHM, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMDFHM),
2787bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, TS, FLAGM, CAP_HWCAP, KERNEL_HWCAP_FLAGM),
2788bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, TS, FLAGM2, CAP_HWCAP, KERNEL_HWCAP_FLAGM2),
2789bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR0_EL1, RNDR, IMP, CAP_HWCAP, KERNEL_HWCAP_RNG),
2790bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, FP, IMP, CAP_HWCAP, KERNEL_HWCAP_FP),
2791bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, FP, FP16, CAP_HWCAP, KERNEL_HWCAP_FPHP),
2792bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, AdvSIMD, IMP, CAP_HWCAP, KERNEL_HWCAP_ASIMD),
2793bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, AdvSIMD, FP16, CAP_HWCAP, KERNEL_HWCAP_ASIMDHP),
2794bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, DIT, IMP, CAP_HWCAP, KERNEL_HWCAP_DIT),
2795bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, DPB, IMP, CAP_HWCAP, KERNEL_HWCAP_DCPOP),
2796bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, DPB, DPB2, CAP_HWCAP, KERNEL_HWCAP_DCPODP),
2797bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, JSCVT, IMP, CAP_HWCAP, KERNEL_HWCAP_JSCVT),
2798bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, FCMA, IMP, CAP_HWCAP, KERNEL_HWCAP_FCMA),
2799bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, LRCPC, IMP, CAP_HWCAP, KERNEL_HWCAP_LRCPC),
2800bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, LRCPC, LRCPC2, CAP_HWCAP, KERNEL_HWCAP_ILRCPC),
2801338a835fSJoey Gouly 	HWCAP_CAP(ID_AA64ISAR1_EL1, LRCPC, LRCPC3, CAP_HWCAP, KERNEL_HWCAP_LRCPC3),
2802bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, FRINTTS, IMP, CAP_HWCAP, KERNEL_HWCAP_FRINT),
2803bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, SB, IMP, CAP_HWCAP, KERNEL_HWCAP_SB),
2804bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, BF16, IMP, CAP_HWCAP, KERNEL_HWCAP_BF16),
2805bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, BF16, EBF16, CAP_HWCAP, KERNEL_HWCAP_EBF16),
2806bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, DGH, IMP, CAP_HWCAP, KERNEL_HWCAP_DGH),
2807bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR1_EL1, I8MM, IMP, CAP_HWCAP, KERNEL_HWCAP_I8MM),
2808bfffd469SMark Brown 	HWCAP_CAP(ID_AA64MMFR2_EL1, AT, IMP, CAP_HWCAP, KERNEL_HWCAP_USCAT),
280943994d82SDave Martin #ifdef CONFIG_ARM64_SVE
2810bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR0_EL1, SVE, IMP, CAP_HWCAP, KERNEL_HWCAP_SVE),
2811bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SVEver, SVE2p1, CAP_HWCAP, KERNEL_HWCAP_SVE2P1),
2812bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SVEver, SVE2, CAP_HWCAP, KERNEL_HWCAP_SVE2),
2813bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, AES, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEAES),
2814bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, AES, PMULL128, CAP_HWCAP, KERNEL_HWCAP_SVEPMULL),
2815bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, BitPerm, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBITPERM),
28165d5b4e8cSMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, B16B16, IMP, CAP_HWCAP, KERNEL_HWCAP_SVE_B16B16),
2817bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, BF16, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBF16),
2818bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, BF16, EBF16, CAP_HWCAP, KERNEL_HWCAP_SVE_EBF16),
2819bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SHA3, IMP, CAP_HWCAP, KERNEL_HWCAP_SVESHA3),
2820bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, SM4, IMP, CAP_HWCAP, KERNEL_HWCAP_SVESM4),
2821bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, I8MM, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEI8MM),
2822bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, F32MM, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF32MM),
2823bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ZFR0_EL1, F64MM, IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF64MM),
282443994d82SDave Martin #endif
2825bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, SSBS, SSBS2, CAP_HWCAP, KERNEL_HWCAP_SSBS),
28268ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
2827bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, BT, IMP, CAP_HWCAP, KERNEL_HWCAP_BTI),
28288ef8f360SDave Martin #endif
282975031975SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
2830aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_addr_matches, CAP_HWCAP, KERNEL_HWCAP_PACA),
2831aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_gen_matches, CAP_HWCAP, KERNEL_HWCAP_PACG),
283275031975SMark Rutland #endif
28333b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
2834bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, MTE, MTE2, CAP_HWCAP, KERNEL_HWCAP_MTE),
2835bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, MTE, MTE3, CAP_HWCAP, KERNEL_HWCAP_MTE3),
28363b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
2837bfffd469SMark Brown 	HWCAP_CAP(ID_AA64MMFR0_EL1, ECV, IMP, CAP_HWCAP, KERNEL_HWCAP_ECV),
2838bfffd469SMark Brown 	HWCAP_CAP(ID_AA64MMFR1_EL1, AFP, IMP, CAP_HWCAP, KERNEL_HWCAP_AFP),
2839bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, CSSC, IMP, CAP_HWCAP, KERNEL_HWCAP_CSSC),
2840bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, RPRFM, IMP, CAP_HWCAP, KERNEL_HWCAP_RPRFM),
2841bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, RPRES, IMP, CAP_HWCAP, KERNEL_HWCAP_RPRES),
2842bfffd469SMark Brown 	HWCAP_CAP(ID_AA64ISAR2_EL1, WFxT, IMP, CAP_HWCAP, KERNEL_HWCAP_WFXT),
2843b7564127SKristina Martsenko 	HWCAP_CAP(ID_AA64ISAR2_EL1, MOPS, IMP, CAP_HWCAP, KERNEL_HWCAP_MOPS),
28447f86d128SJoey Gouly 	HWCAP_CAP(ID_AA64ISAR2_EL1, BC, IMP, CAP_HWCAP, KERNEL_HWCAP_HBC),
28455e64b862SMark Brown #ifdef CONFIG_ARM64_SME
2846bfffd469SMark Brown 	HWCAP_CAP(ID_AA64PFR1_EL1, SME, IMP, CAP_HWCAP, KERNEL_HWCAP_SME),
2847bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, FA64, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_FA64),
2848bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, SMEver, SME2p1, CAP_HWCAP, KERNEL_HWCAP_SME2P1),
2849bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, SMEver, SME2, CAP_HWCAP, KERNEL_HWCAP_SME2),
2850bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, I16I64, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I16I64),
2851bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F64F64, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F64F64),
2852bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, I16I32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I16I32),
2853bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, B16B16, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_B16B16),
2854bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F16F16, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F16F16),
2855bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, I8I32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I8I32),
2856bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F16F32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F16F32),
2857bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, B16F32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_B16F32),
2858bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, BI32I32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_BI32I32),
2859bfffd469SMark Brown 	HWCAP_CAP(ID_AA64SMFR0_EL1, F32F32, IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F32F32),
28605e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
286175283501SSuzuki K Poulose 	{},
286275283501SSuzuki K Poulose };
286375283501SSuzuki K Poulose 
28647559950aSSuzuki K Poulose #ifdef CONFIG_COMPAT
28657559950aSSuzuki K Poulose static bool compat_has_neon(const struct arm64_cpu_capabilities *cap, int scope)
28667559950aSSuzuki K Poulose {
28677559950aSSuzuki K Poulose 	/*
28687559950aSSuzuki K Poulose 	 * Check that all of MVFR1_EL1.{SIMDSP, SIMDInt, SIMDLS} are available,
28697559950aSSuzuki K Poulose 	 * in line with that of arm32 as in vfp_init(). We make sure that the
28707559950aSSuzuki K Poulose 	 * check is future proof, by making sure value is non-zero.
28717559950aSSuzuki K Poulose 	 */
28727559950aSSuzuki K Poulose 	u32 mvfr1;
28737559950aSSuzuki K Poulose 
28747559950aSSuzuki K Poulose 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
28757559950aSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
28767559950aSSuzuki K Poulose 		mvfr1 = read_sanitised_ftr_reg(SYS_MVFR1_EL1);
28777559950aSSuzuki K Poulose 	else
28787559950aSSuzuki K Poulose 		mvfr1 = read_sysreg_s(SYS_MVFR1_EL1);
28797559950aSSuzuki K Poulose 
2880d3e1aa85SJames Morse 	return cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDSP_SHIFT) &&
2881d3e1aa85SJames Morse 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDInt_SHIFT) &&
2882d3e1aa85SJames Morse 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDLS_SHIFT);
28837559950aSSuzuki K Poulose }
28847559950aSSuzuki K Poulose #endif
28857559950aSSuzuki K Poulose 
288675283501SSuzuki K Poulose static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
288737b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
28887559950aSSuzuki K Poulose 	HWCAP_CAP_MATCH(compat_has_neon, CAP_COMPAT_HWCAP, COMPAT_HWCAP_NEON),
2889bfffd469SMark Brown 	HWCAP_CAP(MVFR1_EL1, SIMDFMAC, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv4),
28907559950aSSuzuki K Poulose 	/* Arm v8 mandates MVFR0.FPDP == {0, 2}. So, piggy back on this for the presence of VFP support */
2891bfffd469SMark Brown 	HWCAP_CAP(MVFR0_EL1, FPDP, VFPv3, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFP),
2892bfffd469SMark Brown 	HWCAP_CAP(MVFR0_EL1, FPDP, VFPv3, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv3),
2893bfffd469SMark Brown 	HWCAP_CAP(MVFR1_EL1, FPHP, FP16, CAP_COMPAT_HWCAP, COMPAT_HWCAP_FPHP),
2894bfffd469SMark Brown 	HWCAP_CAP(MVFR1_EL1, SIMDHP, SIMDHP_FLOAT, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDHP),
2895bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, AES, VMULL, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
2896bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, AES, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
2897bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, SHA1, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
2898bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, SHA2, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
2899bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR5_EL1, CRC32, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
2900bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, DP, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDDP),
2901bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, FHM, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDFHM),
2902bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, SB, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SB),
2903bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, BF16, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDBF16),
2904bfffd469SMark Brown 	HWCAP_CAP(ID_ISAR6_EL1, I8MM, IMP, CAP_COMPAT_HWCAP, COMPAT_HWCAP_I8MM),
2905bfffd469SMark Brown 	HWCAP_CAP(ID_PFR2_EL1, SSBS, IMP, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SSBS),
290637b01d53SSuzuki K. Poulose #endif
290737b01d53SSuzuki K. Poulose 	{},
290837b01d53SSuzuki K. Poulose };
290937b01d53SSuzuki K. Poulose 
29102122a833SWill Deacon static void cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
291137b01d53SSuzuki K. Poulose {
291237b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
291337b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
2914aaba098fSAndrew Murray 		cpu_set_feature(cap->hwcap);
291537b01d53SSuzuki K. Poulose 		break;
291637b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
291737b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
291837b01d53SSuzuki K. Poulose 		compat_elf_hwcap |= (u32)cap->hwcap;
291937b01d53SSuzuki K. Poulose 		break;
292037b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
292137b01d53SSuzuki K. Poulose 		compat_elf_hwcap2 |= (u32)cap->hwcap;
292237b01d53SSuzuki K. Poulose 		break;
292337b01d53SSuzuki K. Poulose #endif
292437b01d53SSuzuki K. Poulose 	default:
292537b01d53SSuzuki K. Poulose 		WARN_ON(1);
292637b01d53SSuzuki K. Poulose 		break;
292737b01d53SSuzuki K. Poulose 	}
292837b01d53SSuzuki K. Poulose }
292937b01d53SSuzuki K. Poulose 
293037b01d53SSuzuki K. Poulose /* Check if we have a particular HWCAP enabled */
2931f3efb675SSuzuki K Poulose static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
293237b01d53SSuzuki K. Poulose {
293337b01d53SSuzuki K. Poulose 	bool rc;
293437b01d53SSuzuki K. Poulose 
293537b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
293637b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
2937aaba098fSAndrew Murray 		rc = cpu_have_feature(cap->hwcap);
293837b01d53SSuzuki K. Poulose 		break;
293937b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
294037b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
294137b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
294237b01d53SSuzuki K. Poulose 		break;
294337b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
294437b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
294537b01d53SSuzuki K. Poulose 		break;
294637b01d53SSuzuki K. Poulose #endif
294737b01d53SSuzuki K. Poulose 	default:
294837b01d53SSuzuki K. Poulose 		WARN_ON(1);
294937b01d53SSuzuki K. Poulose 		rc = false;
295037b01d53SSuzuki K. Poulose 	}
295137b01d53SSuzuki K. Poulose 
295237b01d53SSuzuki K. Poulose 	return rc;
295337b01d53SSuzuki K. Poulose }
295437b01d53SSuzuki K. Poulose 
29552122a833SWill Deacon static void setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
295637b01d53SSuzuki K. Poulose {
295777c97b4eSSuzuki K Poulose 	/* We support emulation of accesses to CPU ID feature registers */
2958aaba098fSAndrew Murray 	cpu_set_named_feature(CPUID);
295975283501SSuzuki K Poulose 	for (; hwcaps->matches; hwcaps++)
2960143ba05dSSuzuki K Poulose 		if (hwcaps->matches(hwcaps, cpucap_default_scope(hwcaps)))
296175283501SSuzuki K Poulose 			cap_set_elf_hwcap(hwcaps);
296237b01d53SSuzuki K. Poulose }
296337b01d53SSuzuki K. Poulose 
2964606f8e7bSSuzuki K Poulose static void update_cpu_capabilities(u16 scope_mask)
296567948af4SSuzuki K Poulose {
2966606f8e7bSSuzuki K Poulose 	int i;
296767948af4SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
296867948af4SSuzuki K Poulose 
2969cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
2970606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
29711c8ae429SMark Rutland 		caps = cpucap_ptrs[i];
2972606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask) ||
2973606f8e7bSSuzuki K Poulose 		    cpus_have_cap(caps->capability) ||
2974cce360b5SSuzuki K Poulose 		    !caps->matches(caps, cpucap_default_scope(caps)))
2975359b7064SMarc Zyngier 			continue;
2976359b7064SMarc Zyngier 
297723b727dcSJeremy Linton 		if (caps->desc && !caps->cpus)
2978606f8e7bSSuzuki K Poulose 			pr_info("detected: %s\n", caps->desc);
29797dae5f08SMark Rutland 
29807dae5f08SMark Rutland 		__set_bit(caps->capability, system_cpucaps);
29810ceb0d56SDaniel Thompson 
29820ceb0d56SDaniel Thompson 		if ((scope_mask & SCOPE_BOOT_CPU) && (caps->type & SCOPE_BOOT_CPU))
29837f242982SMark Rutland 			set_bit(caps->capability, boot_cpucaps);
2984359b7064SMarc Zyngier 	}
2985359b7064SMarc Zyngier }
2986359b7064SMarc Zyngier 
29870b587c84SSuzuki K Poulose /*
29880b587c84SSuzuki K Poulose  * Enable all the available capabilities on this CPU. The capabilities
29890b587c84SSuzuki K Poulose  * with BOOT_CPU scope are handled separately and hence skipped here.
29900b587c84SSuzuki K Poulose  */
29910b587c84SSuzuki K Poulose static int cpu_enable_non_boot_scope_capabilities(void *__unused)
2992ed478b3fSSuzuki K Poulose {
29930b587c84SSuzuki K Poulose 	int i;
29940b587c84SSuzuki K Poulose 	u16 non_boot_scope = SCOPE_ALL & ~SCOPE_BOOT_CPU;
2995ed478b3fSSuzuki K Poulose 
29960b587c84SSuzuki K Poulose 	for_each_available_cap(i) {
29971c8ae429SMark Rutland 		const struct arm64_cpu_capabilities *cap = cpucap_ptrs[i];
2998c0cda3b8SDave Martin 
29990b587c84SSuzuki K Poulose 		if (WARN_ON(!cap))
30000b587c84SSuzuki K Poulose 			continue;
30010b587c84SSuzuki K Poulose 
30020b587c84SSuzuki K Poulose 		if (!(cap->type & non_boot_scope))
30030b587c84SSuzuki K Poulose 			continue;
30040b587c84SSuzuki K Poulose 
30050b587c84SSuzuki K Poulose 		if (cap->cpu_enable)
3006c0cda3b8SDave Martin 			cap->cpu_enable(cap);
30070b587c84SSuzuki K Poulose 	}
3008c0cda3b8SDave Martin 	return 0;
3009c0cda3b8SDave Martin }
3010c0cda3b8SDave Martin 
3011ce8b602cSSuzuki K. Poulose /*
3012dbb4e152SSuzuki K. Poulose  * Run through the enabled capabilities and enable() it on all active
3013dbb4e152SSuzuki K. Poulose  * CPUs
3014ce8b602cSSuzuki K. Poulose  */
30150b587c84SSuzuki K Poulose static void __init enable_cpu_capabilities(u16 scope_mask)
3016359b7064SMarc Zyngier {
30170b587c84SSuzuki K Poulose 	int i;
30180b587c84SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
30190b587c84SSuzuki K Poulose 	bool boot_scope;
302063a1e1c9SMark Rutland 
30210b587c84SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
30220b587c84SSuzuki K Poulose 	boot_scope = !!(scope_mask & SCOPE_BOOT_CPU);
30230b587c84SSuzuki K Poulose 
30240b587c84SSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
30250b587c84SSuzuki K Poulose 		unsigned int num;
30260b587c84SSuzuki K Poulose 
30271c8ae429SMark Rutland 		caps = cpucap_ptrs[i];
30280b587c84SSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
30290b587c84SSuzuki K Poulose 			continue;
30300b587c84SSuzuki K Poulose 		num = caps->capability;
30310b587c84SSuzuki K Poulose 		if (!cpus_have_cap(num))
303263a1e1c9SMark Rutland 			continue;
303363a1e1c9SMark Rutland 
30340b587c84SSuzuki K Poulose 		if (boot_scope && caps->cpu_enable)
30352a6dcb2bSJames Morse 			/*
3036fd9d63daSSuzuki K Poulose 			 * Capabilities with SCOPE_BOOT_CPU scope are finalised
3037fd9d63daSSuzuki K Poulose 			 * before any secondary CPU boots. Thus, each secondary
3038fd9d63daSSuzuki K Poulose 			 * will enable the capability as appropriate via
3039fd9d63daSSuzuki K Poulose 			 * check_local_cpu_capabilities(). The only exception is
3040fd9d63daSSuzuki K Poulose 			 * the boot CPU, for which the capability must be
3041fd9d63daSSuzuki K Poulose 			 * enabled here. This approach avoids costly
3042fd9d63daSSuzuki K Poulose 			 * stop_machine() calls for this case.
30432a6dcb2bSJames Morse 			 */
3044fd9d63daSSuzuki K Poulose 			caps->cpu_enable(caps);
304563a1e1c9SMark Rutland 	}
3046dbb4e152SSuzuki K. Poulose 
30470b587c84SSuzuki K Poulose 	/*
30480b587c84SSuzuki K Poulose 	 * For all non-boot scope capabilities, use stop_machine()
30490b587c84SSuzuki K Poulose 	 * as it schedules the work allowing us to modify PSTATE,
30500b587c84SSuzuki K Poulose 	 * instead of on_each_cpu() which uses an IPI, giving us a
30510b587c84SSuzuki K Poulose 	 * PSTATE that disappears when we return.
30520b587c84SSuzuki K Poulose 	 */
30530b587c84SSuzuki K Poulose 	if (!boot_scope)
30540b587c84SSuzuki K Poulose 		stop_machine(cpu_enable_non_boot_scope_capabilities,
30550b587c84SSuzuki K Poulose 			     NULL, cpu_online_mask);
3056ed478b3fSSuzuki K Poulose }
3057ed478b3fSSuzuki K Poulose 
3058dbb4e152SSuzuki K. Poulose /*
3059eaac4d83SSuzuki K Poulose  * Run through the list of capabilities to check for conflicts.
3060eaac4d83SSuzuki K Poulose  * If the system has already detected a capability, take necessary
3061eaac4d83SSuzuki K Poulose  * action on this CPU.
3062eaac4d83SSuzuki K Poulose  */
3063deeaac51SKristina Martsenko static void verify_local_cpu_caps(u16 scope_mask)
3064eaac4d83SSuzuki K Poulose {
3065606f8e7bSSuzuki K Poulose 	int i;
3066eaac4d83SSuzuki K Poulose 	bool cpu_has_cap, system_has_cap;
3067606f8e7bSSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
3068eaac4d83SSuzuki K Poulose 
3069cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
3070cce360b5SSuzuki K Poulose 
3071606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
30721c8ae429SMark Rutland 		caps = cpucap_ptrs[i];
3073606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
3074cce360b5SSuzuki K Poulose 			continue;
3075cce360b5SSuzuki K Poulose 
3076ba7d9233SSuzuki K Poulose 		cpu_has_cap = caps->matches(caps, SCOPE_LOCAL_CPU);
3077eaac4d83SSuzuki K Poulose 		system_has_cap = cpus_have_cap(caps->capability);
3078eaac4d83SSuzuki K Poulose 
3079eaac4d83SSuzuki K Poulose 		if (system_has_cap) {
3080eaac4d83SSuzuki K Poulose 			/*
3081eaac4d83SSuzuki K Poulose 			 * Check if the new CPU misses an advertised feature,
3082eaac4d83SSuzuki K Poulose 			 * which is not safe to miss.
3083eaac4d83SSuzuki K Poulose 			 */
3084eaac4d83SSuzuki K Poulose 			if (!cpu_has_cap && !cpucap_late_cpu_optional(caps))
3085eaac4d83SSuzuki K Poulose 				break;
3086eaac4d83SSuzuki K Poulose 			/*
3087eaac4d83SSuzuki K Poulose 			 * We have to issue cpu_enable() irrespective of
3088eaac4d83SSuzuki K Poulose 			 * whether the CPU has it or not, as it is enabeld
3089eaac4d83SSuzuki K Poulose 			 * system wide. It is upto the call back to take
3090eaac4d83SSuzuki K Poulose 			 * appropriate action on this CPU.
3091eaac4d83SSuzuki K Poulose 			 */
3092eaac4d83SSuzuki K Poulose 			if (caps->cpu_enable)
3093eaac4d83SSuzuki K Poulose 				caps->cpu_enable(caps);
3094eaac4d83SSuzuki K Poulose 		} else {
3095eaac4d83SSuzuki K Poulose 			/*
3096eaac4d83SSuzuki K Poulose 			 * Check if the CPU has this capability if it isn't
3097eaac4d83SSuzuki K Poulose 			 * safe to have when the system doesn't.
3098eaac4d83SSuzuki K Poulose 			 */
3099eaac4d83SSuzuki K Poulose 			if (cpu_has_cap && !cpucap_late_cpu_permitted(caps))
3100eaac4d83SSuzuki K Poulose 				break;
3101eaac4d83SSuzuki K Poulose 		}
3102eaac4d83SSuzuki K Poulose 	}
3103eaac4d83SSuzuki K Poulose 
3104606f8e7bSSuzuki K Poulose 	if (i < ARM64_NCAPS) {
3105eaac4d83SSuzuki K Poulose 		pr_crit("CPU%d: Detected conflict for capability %d (%s), System: %d, CPU: %d\n",
3106eaac4d83SSuzuki K Poulose 			smp_processor_id(), caps->capability,
3107eaac4d83SSuzuki K Poulose 			caps->desc, system_has_cap, cpu_has_cap);
3108eaac4d83SSuzuki K Poulose 
3109deeaac51SKristina Martsenko 		if (cpucap_panic_on_conflict(caps))
3110deeaac51SKristina Martsenko 			cpu_panic_kernel();
3111deeaac51SKristina Martsenko 		else
3112deeaac51SKristina Martsenko 			cpu_die_early();
3113deeaac51SKristina Martsenko 	}
3114eaac4d83SSuzuki K Poulose }
3115eaac4d83SSuzuki K Poulose 
3116eaac4d83SSuzuki K Poulose /*
311713f417f3SSuzuki K Poulose  * Check for CPU features that are used in early boot
311813f417f3SSuzuki K Poulose  * based on the Boot CPU value.
3119dbb4e152SSuzuki K. Poulose  */
312013f417f3SSuzuki K Poulose static void check_early_cpu_features(void)
3121dbb4e152SSuzuki K. Poulose {
312213f417f3SSuzuki K Poulose 	verify_cpu_asid_bits();
3123deeaac51SKristina Martsenko 
3124deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_BOOT_CPU);
3125dbb4e152SSuzuki K. Poulose }
3126dbb4e152SSuzuki K. Poulose 
312775283501SSuzuki K Poulose static void
31282122a833SWill Deacon __verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
312975283501SSuzuki K Poulose {
313075283501SSuzuki K Poulose 
313192406f0cSSuzuki K Poulose 	for (; caps->matches; caps++)
313292406f0cSSuzuki K Poulose 		if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
313375283501SSuzuki K Poulose 			pr_crit("CPU%d: missing HWCAP: %s\n",
313475283501SSuzuki K Poulose 					smp_processor_id(), caps->desc);
313575283501SSuzuki K Poulose 			cpu_die_early();
313675283501SSuzuki K Poulose 		}
313775283501SSuzuki K Poulose }
313875283501SSuzuki K Poulose 
31392122a833SWill Deacon static void verify_local_elf_hwcaps(void)
31402122a833SWill Deacon {
31412122a833SWill Deacon 	__verify_local_elf_hwcaps(arm64_elf_hwcaps);
31422122a833SWill Deacon 
31432122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(read_cpuid(ID_AA64PFR0_EL1)))
31442122a833SWill Deacon 		__verify_local_elf_hwcaps(compat_elf_hwcaps);
31452122a833SWill Deacon }
31462122a833SWill Deacon 
31472e0f2478SDave Martin static void verify_sve_features(void)
31482e0f2478SDave Martin {
3149bc9bbb78SMark Rutland 	unsigned long cpacr = cpacr_save_enable_kernel_sve();
3150bc9bbb78SMark Rutland 
3151abef0695SMark Brown 	if (vec_verify_vq_map(ARM64_VEC_SVE)) {
3152d06b76beSDave Martin 		pr_crit("CPU%d: SVE: vector length support mismatch\n",
31532e0f2478SDave Martin 			smp_processor_id());
31542e0f2478SDave Martin 		cpu_die_early();
31552e0f2478SDave Martin 	}
31562e0f2478SDave Martin 
3157bc9bbb78SMark Rutland 	cpacr_restore(cpacr);
31582e0f2478SDave Martin }
31592e0f2478SDave Martin 
3160b42990d3SMark Brown static void verify_sme_features(void)
3161b42990d3SMark Brown {
3162bc9bbb78SMark Rutland 	unsigned long cpacr = cpacr_save_enable_kernel_sme();
3163bc9bbb78SMark Rutland 
316439120848SMark Brown 	if (vec_verify_vq_map(ARM64_VEC_SME)) {
3165b42990d3SMark Brown 		pr_crit("CPU%d: SME: vector length support mismatch\n",
3166b42990d3SMark Brown 			smp_processor_id());
3167b42990d3SMark Brown 		cpu_die_early();
3168b42990d3SMark Brown 	}
3169b42990d3SMark Brown 
3170bc9bbb78SMark Rutland 	cpacr_restore(cpacr);
3171b42990d3SMark Brown }
3172b42990d3SMark Brown 
3173c73433fcSAnshuman Khandual static void verify_hyp_capabilities(void)
3174c73433fcSAnshuman Khandual {
3175c73433fcSAnshuman Khandual 	u64 safe_mmfr1, mmfr0, mmfr1;
3176c73433fcSAnshuman Khandual 	int parange, ipa_max;
3177c73433fcSAnshuman Khandual 	unsigned int safe_vmid_bits, vmid_bits;
3178c73433fcSAnshuman Khandual 
317945ba7b19SShannon Zhao 	if (!IS_ENABLED(CONFIG_KVM))
3180c73433fcSAnshuman Khandual 		return;
3181c73433fcSAnshuman Khandual 
3182c73433fcSAnshuman Khandual 	safe_mmfr1 = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1);
3183c73433fcSAnshuman Khandual 	mmfr0 = read_cpuid(ID_AA64MMFR0_EL1);
3184c73433fcSAnshuman Khandual 	mmfr1 = read_cpuid(ID_AA64MMFR1_EL1);
3185c73433fcSAnshuman Khandual 
3186c73433fcSAnshuman Khandual 	/* Verify VMID bits */
3187c73433fcSAnshuman Khandual 	safe_vmid_bits = get_vmid_bits(safe_mmfr1);
3188c73433fcSAnshuman Khandual 	vmid_bits = get_vmid_bits(mmfr1);
3189c73433fcSAnshuman Khandual 	if (vmid_bits < safe_vmid_bits) {
3190c73433fcSAnshuman Khandual 		pr_crit("CPU%d: VMID width mismatch\n", smp_processor_id());
3191c73433fcSAnshuman Khandual 		cpu_die_early();
3192c73433fcSAnshuman Khandual 	}
3193c73433fcSAnshuman Khandual 
3194c73433fcSAnshuman Khandual 	/* Verify IPA range */
3195f73531f0SAnshuman Khandual 	parange = cpuid_feature_extract_unsigned_field(mmfr0,
31962d987e64SMark Brown 				ID_AA64MMFR0_EL1_PARANGE_SHIFT);
3197c73433fcSAnshuman Khandual 	ipa_max = id_aa64mmfr0_parange_to_phys_shift(parange);
3198c73433fcSAnshuman Khandual 	if (ipa_max < get_kvm_ipa_limit()) {
3199c73433fcSAnshuman Khandual 		pr_crit("CPU%d: IPA range mismatch\n", smp_processor_id());
3200c73433fcSAnshuman Khandual 		cpu_die_early();
3201c73433fcSAnshuman Khandual 	}
3202c73433fcSAnshuman Khandual }
32031e89baedSSuzuki K Poulose 
32041e89baedSSuzuki K Poulose /*
3205dbb4e152SSuzuki K. Poulose  * Run through the enabled system capabilities and enable() it on this CPU.
3206dbb4e152SSuzuki K. Poulose  * The capabilities were decided based on the available CPUs at the boot time.
3207dbb4e152SSuzuki K. Poulose  * Any new CPU should match the system wide status of the capability. If the
3208dbb4e152SSuzuki K. Poulose  * new CPU doesn't have a capability which the system now has enabled, we
3209dbb4e152SSuzuki K. Poulose  * cannot do anything to fix it up and could cause unexpected failures. So
3210dbb4e152SSuzuki K. Poulose  * we park the CPU.
3211dbb4e152SSuzuki K. Poulose  */
3212c47a1900SSuzuki K Poulose static void verify_local_cpu_capabilities(void)
3213dbb4e152SSuzuki K. Poulose {
3214fd9d63daSSuzuki K Poulose 	/*
3215fd9d63daSSuzuki K Poulose 	 * The capabilities with SCOPE_BOOT_CPU are checked from
3216fd9d63daSSuzuki K Poulose 	 * check_early_cpu_features(), as they need to be verified
3217fd9d63daSSuzuki K Poulose 	 * on all secondary CPUs.
3218fd9d63daSSuzuki K Poulose 	 */
3219deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_ALL & ~SCOPE_BOOT_CPU);
32202122a833SWill Deacon 	verify_local_elf_hwcaps();
32212e0f2478SDave Martin 
32222e0f2478SDave Martin 	if (system_supports_sve())
32232e0f2478SDave Martin 		verify_sve_features();
3224c73433fcSAnshuman Khandual 
3225b42990d3SMark Brown 	if (system_supports_sme())
3226b42990d3SMark Brown 		verify_sme_features();
3227b42990d3SMark Brown 
3228c73433fcSAnshuman Khandual 	if (is_hyp_mode_available())
3229c73433fcSAnshuman Khandual 		verify_hyp_capabilities();
3230dbb4e152SSuzuki K. Poulose }
3231dbb4e152SSuzuki K. Poulose 
3232c47a1900SSuzuki K Poulose void check_local_cpu_capabilities(void)
3233c47a1900SSuzuki K Poulose {
3234c47a1900SSuzuki K Poulose 	/*
3235c47a1900SSuzuki K Poulose 	 * All secondary CPUs should conform to the early CPU features
3236c47a1900SSuzuki K Poulose 	 * in use by the kernel based on boot CPU.
3237c47a1900SSuzuki K Poulose 	 */
3238c47a1900SSuzuki K Poulose 	check_early_cpu_features();
3239c47a1900SSuzuki K Poulose 
3240c47a1900SSuzuki K Poulose 	/*
3241c47a1900SSuzuki K Poulose 	 * If we haven't finalised the system capabilities, this CPU gets
3242fbd890b9SSuzuki K Poulose 	 * a chance to update the errata work arounds and local features.
3243c47a1900SSuzuki K Poulose 	 * Otherwise, this CPU should verify that it has all the system
3244c47a1900SSuzuki K Poulose 	 * advertised capabilities.
3245c47a1900SSuzuki K Poulose 	 */
3246b51c6ac2SSuzuki K Poulose 	if (!system_capabilities_finalized())
3247ed478b3fSSuzuki K Poulose 		update_cpu_capabilities(SCOPE_LOCAL_CPU);
3248ed478b3fSSuzuki K Poulose 	else
3249c47a1900SSuzuki K Poulose 		verify_local_cpu_capabilities();
3250c47a1900SSuzuki K Poulose }
3251c47a1900SSuzuki K Poulose 
3252f7bfc14aSSuzuki K Poulose bool this_cpu_has_cap(unsigned int n)
32538f413758SMarc Zyngier {
3254f7bfc14aSSuzuki K Poulose 	if (!WARN_ON(preemptible()) && n < ARM64_NCAPS) {
32551c8ae429SMark Rutland 		const struct arm64_cpu_capabilities *cap = cpucap_ptrs[n];
3256f7bfc14aSSuzuki K Poulose 
3257f7bfc14aSSuzuki K Poulose 		if (cap)
3258f7bfc14aSSuzuki K Poulose 			return cap->matches(cap, SCOPE_LOCAL_CPU);
3259f7bfc14aSSuzuki K Poulose 	}
3260f7bfc14aSSuzuki K Poulose 
3261f7bfc14aSSuzuki K Poulose 	return false;
32628f413758SMarc Zyngier }
326320b02fe3SArnd Bergmann EXPORT_SYMBOL_GPL(this_cpu_has_cap);
32648f413758SMarc Zyngier 
32653ff047f6SAmit Daniel Kachhap /*
32663ff047f6SAmit Daniel Kachhap  * This helper function is used in a narrow window when,
32673ff047f6SAmit Daniel Kachhap  * - The system wide safe registers are set with all the SMP CPUs and,
32687f242982SMark Rutland  * - The SYSTEM_FEATURE system_cpucaps may not have been set.
32693ff047f6SAmit Daniel Kachhap  */
3270701f4906SMark Rutland static bool __maybe_unused __system_matches_cap(unsigned int n)
32713ff047f6SAmit Daniel Kachhap {
32723ff047f6SAmit Daniel Kachhap 	if (n < ARM64_NCAPS) {
32731c8ae429SMark Rutland 		const struct arm64_cpu_capabilities *cap = cpucap_ptrs[n];
32743ff047f6SAmit Daniel Kachhap 
32753ff047f6SAmit Daniel Kachhap 		if (cap)
32763ff047f6SAmit Daniel Kachhap 			return cap->matches(cap, SCOPE_SYSTEM);
32773ff047f6SAmit Daniel Kachhap 	}
32783ff047f6SAmit Daniel Kachhap 	return false;
32793ff047f6SAmit Daniel Kachhap }
32803ff047f6SAmit Daniel Kachhap 
3281aec0bff7SAndrew Murray void cpu_set_feature(unsigned int num)
3282aec0bff7SAndrew Murray {
328360c868efSMark Brown 	set_bit(num, elf_hwcap);
3284aec0bff7SAndrew Murray }
3285aec0bff7SAndrew Murray 
3286aec0bff7SAndrew Murray bool cpu_have_feature(unsigned int num)
3287aec0bff7SAndrew Murray {
328860c868efSMark Brown 	return test_bit(num, elf_hwcap);
3289aec0bff7SAndrew Murray }
3290aec0bff7SAndrew Murray EXPORT_SYMBOL_GPL(cpu_have_feature);
3291aec0bff7SAndrew Murray 
3292aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap(void)
3293aec0bff7SAndrew Murray {
3294aec0bff7SAndrew Murray 	/*
3295aec0bff7SAndrew Murray 	 * We currently only populate the first 32 bits of AT_HWCAP. Please
3296aec0bff7SAndrew Murray 	 * note that for userspace compatibility we guarantee that bits 62
3297aec0bff7SAndrew Murray 	 * and 63 will always be returned as 0.
3298aec0bff7SAndrew Murray 	 */
329960c868efSMark Brown 	return elf_hwcap[0];
3300aec0bff7SAndrew Murray }
3301aec0bff7SAndrew Murray 
3302aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap2(void)
3303aec0bff7SAndrew Murray {
330460c868efSMark Brown 	return elf_hwcap[1];
3305aec0bff7SAndrew Murray }
3306aec0bff7SAndrew Murray 
3307eb15d707SMark Rutland static void __init setup_boot_cpu_capabilities(void)
3308eb15d707SMark Rutland {
3309eb15d707SMark Rutland 	/*
3310eb15d707SMark Rutland 	 * The boot CPU's feature register values have been recorded. Detect
3311eb15d707SMark Rutland 	 * boot cpucaps and local cpucaps for the boot CPU, then enable and
3312eb15d707SMark Rutland 	 * patch alternatives for the available boot cpucaps.
3313eb15d707SMark Rutland 	 */
3314eb15d707SMark Rutland 	update_cpu_capabilities(SCOPE_BOOT_CPU | SCOPE_LOCAL_CPU);
3315eb15d707SMark Rutland 	enable_cpu_capabilities(SCOPE_BOOT_CPU);
3316eb15d707SMark Rutland 	apply_boot_alternatives();
3317eb15d707SMark Rutland }
3318eb15d707SMark Rutland 
3319eb15d707SMark Rutland void __init setup_boot_cpu_features(void)
3320eb15d707SMark Rutland {
3321eb15d707SMark Rutland 	/*
3322eb15d707SMark Rutland 	 * Initialize the indirect array of CPU capabilities pointers before we
3323eb15d707SMark Rutland 	 * handle the boot CPU.
3324eb15d707SMark Rutland 	 */
3325eb15d707SMark Rutland 	init_cpucap_indirect_list();
3326eb15d707SMark Rutland 
3327eb15d707SMark Rutland 	/*
3328eb15d707SMark Rutland 	 * Detect broken pseudo-NMI. Must be called _before_ the call to
3329eb15d707SMark Rutland 	 * setup_boot_cpu_capabilities() since it interacts with
3330eb15d707SMark Rutland 	 * can_use_gic_priorities().
3331eb15d707SMark Rutland 	 */
3332eb15d707SMark Rutland 	detect_system_supports_pseudo_nmi();
3333eb15d707SMark Rutland 
3334eb15d707SMark Rutland 	setup_boot_cpu_capabilities();
3335eb15d707SMark Rutland }
3336eb15d707SMark Rutland 
333763a2d92eSMark Rutland static void __init setup_system_capabilities(void)
3338ed478b3fSSuzuki K Poulose {
3339ed478b3fSSuzuki K Poulose 	/*
334063a2d92eSMark Rutland 	 * The system-wide safe feature register values have been finalized.
334163a2d92eSMark Rutland 	 * Detect, enable, and patch alternatives for the available system
334263a2d92eSMark Rutland 	 * cpucaps.
3343ed478b3fSSuzuki K Poulose 	 */
3344ed478b3fSSuzuki K Poulose 	update_cpu_capabilities(SCOPE_SYSTEM);
334563a2d92eSMark Rutland 	enable_cpu_capabilities(SCOPE_ALL & ~SCOPE_BOOT_CPU);
334663a2d92eSMark Rutland 	apply_alternatives_all();
3347075f48c9SMark Rutland 
3348075f48c9SMark Rutland 	/*
334963a2d92eSMark Rutland 	 * Log any cpucaps with a cpumask as these aren't logged by
335063a2d92eSMark Rutland 	 * update_cpu_capabilities().
3351075f48c9SMark Rutland 	 */
335263a2d92eSMark Rutland 	for (int i = 0; i < ARM64_NCAPS; i++) {
335363a2d92eSMark Rutland 		const struct arm64_cpu_capabilities *caps = cpucap_ptrs[i];
335463a2d92eSMark Rutland 
335563a2d92eSMark Rutland 		if (caps && caps->cpus && caps->desc &&
335663a2d92eSMark Rutland 			cpumask_any(caps->cpus) < nr_cpu_ids)
335763a2d92eSMark Rutland 			pr_info("detected: %s on CPU%*pbl\n",
335863a2d92eSMark Rutland 				caps->desc, cpumask_pr_args(caps->cpus));
335963a2d92eSMark Rutland 	}
336063a2d92eSMark Rutland 
336163a2d92eSMark Rutland 	/*
336263a2d92eSMark Rutland 	 * TTBR0 PAN doesn't have its own cpucap, so log it manually.
336363a2d92eSMark Rutland 	 */
336463a2d92eSMark Rutland 	if (system_uses_ttbr0_pan())
336563a2d92eSMark Rutland 		pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n");
336663a2d92eSMark Rutland }
336763a2d92eSMark Rutland 
336863a2d92eSMark Rutland void __init setup_system_features(void)
336963a2d92eSMark Rutland {
337063a2d92eSMark Rutland 	setup_system_capabilities();
337123b727dcSJeremy Linton 
337242c5a3b0SMark Rutland 	kpti_install_ng_mappings();
337342c5a3b0SMark Rutland 
3374075f48c9SMark Rutland 	sve_setup();
3375075f48c9SMark Rutland 	sme_setup();
3376075f48c9SMark Rutland 
3377075f48c9SMark Rutland 	/*
3378075f48c9SMark Rutland 	 * Check for sane CTR_EL0.CWG value.
3379075f48c9SMark Rutland 	 */
3380075f48c9SMark Rutland 	if (!cache_type_cwg())
3381075f48c9SMark Rutland 		pr_warn("No Cache Writeback Granule information, assuming %d\n",
3382075f48c9SMark Rutland 			ARCH_DMA_MINALIGN);
3383ed478b3fSSuzuki K Poulose }
3384ed478b3fSSuzuki K Poulose 
3385075f48c9SMark Rutland void __init setup_user_features(void)
33869cdf8ec4SSuzuki K. Poulose {
33877f632d33SMark Rutland 	user_feature_fixup();
33889cdf8ec4SSuzuki K. Poulose 
338975283501SSuzuki K Poulose 	setup_elf_hwcaps(arm64_elf_hwcaps);
3390643d703dSSuzuki K Poulose 
339144b3834bSJames Morse 	if (system_supports_32bit_el0()) {
339275283501SSuzuki K Poulose 		setup_elf_hwcaps(compat_elf_hwcaps);
339344b3834bSJames Morse 		elf_hwcap_fixup();
339444b3834bSJames Morse 	}
3395dbb4e152SSuzuki K. Poulose 
339694b07c1fSDave Martin 	minsigstksz_setup();
3397359b7064SMarc Zyngier }
339870544196SJames Morse 
33992122a833SWill Deacon static int enable_mismatched_32bit_el0(unsigned int cpu)
34002122a833SWill Deacon {
3401df950811SWill Deacon 	/*
3402df950811SWill Deacon 	 * The first 32-bit-capable CPU we detected and so can no longer
3403df950811SWill Deacon 	 * be offlined by userspace. -1 indicates we haven't yet onlined
3404df950811SWill Deacon 	 * a 32-bit-capable CPU.
3405df950811SWill Deacon 	 */
3406df950811SWill Deacon 	static int lucky_winner = -1;
3407df950811SWill Deacon 
34082122a833SWill Deacon 	struct cpuinfo_arm64 *info = &per_cpu(cpu_data, cpu);
34092122a833SWill Deacon 	bool cpu_32bit = id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0);
34102122a833SWill Deacon 
34112122a833SWill Deacon 	if (cpu_32bit) {
34122122a833SWill Deacon 		cpumask_set_cpu(cpu, cpu_32bit_el0_mask);
34132122a833SWill Deacon 		static_branch_enable_cpuslocked(&arm64_mismatched_32bit_el0);
34142122a833SWill Deacon 	}
34152122a833SWill Deacon 
3416df950811SWill Deacon 	if (cpumask_test_cpu(0, cpu_32bit_el0_mask) == cpu_32bit)
3417df950811SWill Deacon 		return 0;
3418df950811SWill Deacon 
3419df950811SWill Deacon 	if (lucky_winner >= 0)
3420df950811SWill Deacon 		return 0;
3421df950811SWill Deacon 
3422df950811SWill Deacon 	/*
3423df950811SWill Deacon 	 * We've detected a mismatch. We need to keep one of our CPUs with
3424df950811SWill Deacon 	 * 32-bit EL0 online so that is_cpu_allowed() doesn't end up rejecting
3425df950811SWill Deacon 	 * every CPU in the system for a 32-bit task.
3426df950811SWill Deacon 	 */
3427df950811SWill Deacon 	lucky_winner = cpu_32bit ? cpu : cpumask_any_and(cpu_32bit_el0_mask,
3428df950811SWill Deacon 							 cpu_active_mask);
3429df950811SWill Deacon 	get_cpu_device(lucky_winner)->offline_disabled = true;
3430df950811SWill Deacon 	setup_elf_hwcaps(compat_elf_hwcaps);
343144b3834bSJames Morse 	elf_hwcap_fixup();
3432df950811SWill Deacon 	pr_info("Asymmetric 32-bit EL0 support detected on CPU %u; CPU hot-unplug disabled on CPU %u\n",
3433df950811SWill Deacon 		cpu, lucky_winner);
34342122a833SWill Deacon 	return 0;
34352122a833SWill Deacon }
34362122a833SWill Deacon 
34372122a833SWill Deacon static int __init init_32bit_el0_mask(void)
34382122a833SWill Deacon {
34392122a833SWill Deacon 	if (!allow_mismatched_32bit_el0)
34402122a833SWill Deacon 		return 0;
34412122a833SWill Deacon 
34422122a833SWill Deacon 	if (!zalloc_cpumask_var(&cpu_32bit_el0_mask, GFP_KERNEL))
34432122a833SWill Deacon 		return -ENOMEM;
34442122a833SWill Deacon 
34452122a833SWill Deacon 	return cpuhp_setup_state(CPUHP_AP_ONLINE_DYN,
34462122a833SWill Deacon 				 "arm64/mismatched_32bit_el0:online",
34472122a833SWill Deacon 				 enable_mismatched_32bit_el0, NULL);
34482122a833SWill Deacon }
34492122a833SWill Deacon subsys_initcall_sync(init_32bit_el0_mask);
34502122a833SWill Deacon 
34515ffdfaedSVladimir Murzin static void __maybe_unused cpu_enable_cnp(struct arm64_cpu_capabilities const *cap)
34525ffdfaedSVladimir Murzin {
345354c8818aSMark Rutland 	cpu_enable_swapper_cnp();
34545ffdfaedSVladimir Murzin }
34555ffdfaedSVladimir Murzin 
345677c97b4eSSuzuki K Poulose /*
345777c97b4eSSuzuki K Poulose  * We emulate only the following system register space.
345885f15063SAmit Daniel Kachhap  * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 2 - 7]
345977c97b4eSSuzuki K Poulose  * See Table C5-6 System instruction encodings for System register accesses,
346077c97b4eSSuzuki K Poulose  * ARMv8 ARM(ARM DDI 0487A.f) for more details.
346177c97b4eSSuzuki K Poulose  */
346277c97b4eSSuzuki K Poulose static inline bool __attribute_const__ is_emulated(u32 id)
346377c97b4eSSuzuki K Poulose {
346477c97b4eSSuzuki K Poulose 	return (sys_reg_Op0(id) == 0x3 &&
346577c97b4eSSuzuki K Poulose 		sys_reg_CRn(id) == 0x0 &&
346677c97b4eSSuzuki K Poulose 		sys_reg_Op1(id) == 0x0 &&
346777c97b4eSSuzuki K Poulose 		(sys_reg_CRm(id) == 0 ||
346885f15063SAmit Daniel Kachhap 		 ((sys_reg_CRm(id) >= 2) && (sys_reg_CRm(id) <= 7))));
346977c97b4eSSuzuki K Poulose }
347077c97b4eSSuzuki K Poulose 
347177c97b4eSSuzuki K Poulose /*
347277c97b4eSSuzuki K Poulose  * With CRm == 0, reg should be one of :
347377c97b4eSSuzuki K Poulose  * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1.
347477c97b4eSSuzuki K Poulose  */
347577c97b4eSSuzuki K Poulose static inline int emulate_id_reg(u32 id, u64 *valp)
347677c97b4eSSuzuki K Poulose {
347777c97b4eSSuzuki K Poulose 	switch (id) {
347877c97b4eSSuzuki K Poulose 	case SYS_MIDR_EL1:
347977c97b4eSSuzuki K Poulose 		*valp = read_cpuid_id();
348077c97b4eSSuzuki K Poulose 		break;
348177c97b4eSSuzuki K Poulose 	case SYS_MPIDR_EL1:
348277c97b4eSSuzuki K Poulose 		*valp = SYS_MPIDR_SAFE_VAL;
348377c97b4eSSuzuki K Poulose 		break;
348477c97b4eSSuzuki K Poulose 	case SYS_REVIDR_EL1:
348577c97b4eSSuzuki K Poulose 		/* IMPLEMENTATION DEFINED values are emulated with 0 */
348677c97b4eSSuzuki K Poulose 		*valp = 0;
348777c97b4eSSuzuki K Poulose 		break;
348877c97b4eSSuzuki K Poulose 	default:
348977c97b4eSSuzuki K Poulose 		return -EINVAL;
349077c97b4eSSuzuki K Poulose 	}
349177c97b4eSSuzuki K Poulose 
349277c97b4eSSuzuki K Poulose 	return 0;
349377c97b4eSSuzuki K Poulose }
349477c97b4eSSuzuki K Poulose 
349577c97b4eSSuzuki K Poulose static int emulate_sys_reg(u32 id, u64 *valp)
349677c97b4eSSuzuki K Poulose {
349777c97b4eSSuzuki K Poulose 	struct arm64_ftr_reg *regp;
349877c97b4eSSuzuki K Poulose 
349977c97b4eSSuzuki K Poulose 	if (!is_emulated(id))
350077c97b4eSSuzuki K Poulose 		return -EINVAL;
350177c97b4eSSuzuki K Poulose 
350277c97b4eSSuzuki K Poulose 	if (sys_reg_CRm(id) == 0)
350377c97b4eSSuzuki K Poulose 		return emulate_id_reg(id, valp);
350477c97b4eSSuzuki K Poulose 
35053577dd37SAnshuman Khandual 	regp = get_arm64_ftr_reg_nowarn(id);
350677c97b4eSSuzuki K Poulose 	if (regp)
350777c97b4eSSuzuki K Poulose 		*valp = arm64_ftr_reg_user_value(regp);
350877c97b4eSSuzuki K Poulose 	else
350977c97b4eSSuzuki K Poulose 		/*
351077c97b4eSSuzuki K Poulose 		 * The untracked registers are either IMPLEMENTATION DEFINED
351177c97b4eSSuzuki K Poulose 		 * (e.g, ID_AFR0_EL1) or reserved RAZ.
351277c97b4eSSuzuki K Poulose 		 */
351377c97b4eSSuzuki K Poulose 		*valp = 0;
351477c97b4eSSuzuki K Poulose 	return 0;
351577c97b4eSSuzuki K Poulose }
351677c97b4eSSuzuki K Poulose 
3517520ad988SAnshuman Khandual int do_emulate_mrs(struct pt_regs *regs, u32 sys_reg, u32 rt)
351877c97b4eSSuzuki K Poulose {
351977c97b4eSSuzuki K Poulose 	int rc;
352077c97b4eSSuzuki K Poulose 	u64 val;
352177c97b4eSSuzuki K Poulose 
3522520ad988SAnshuman Khandual 	rc = emulate_sys_reg(sys_reg, &val);
3523520ad988SAnshuman Khandual 	if (!rc) {
3524520ad988SAnshuman Khandual 		pt_regs_write_reg(regs, rt, val);
3525520ad988SAnshuman Khandual 		arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
3526520ad988SAnshuman Khandual 	}
3527520ad988SAnshuman Khandual 	return rc;
3528520ad988SAnshuman Khandual }
3529520ad988SAnshuman Khandual 
3530f5962addSMark Rutland bool try_emulate_mrs(struct pt_regs *regs, u32 insn)
3531520ad988SAnshuman Khandual {
3532520ad988SAnshuman Khandual 	u32 sys_reg, rt;
3533520ad988SAnshuman Khandual 
3534f5962addSMark Rutland 	if (compat_user_mode(regs) || !aarch64_insn_is_mrs(insn))
3535f5962addSMark Rutland 		return false;
3536f5962addSMark Rutland 
353777c97b4eSSuzuki K Poulose 	/*
353877c97b4eSSuzuki K Poulose 	 * sys_reg values are defined as used in mrs/msr instruction.
353977c97b4eSSuzuki K Poulose 	 * shift the imm value to get the encoding.
354077c97b4eSSuzuki K Poulose 	 */
354177c97b4eSSuzuki K Poulose 	sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5;
3542520ad988SAnshuman Khandual 	rt = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn);
3543f5962addSMark Rutland 	return do_emulate_mrs(regs, sys_reg, rt) == 0;
354477c97b4eSSuzuki K Poulose }
354577c97b4eSSuzuki K Poulose 
35467f43c201SMarc Zyngier enum mitigation_state arm64_get_meltdown_state(void)
35477f43c201SMarc Zyngier {
35487f43c201SMarc Zyngier 	if (__meltdown_safe)
35497f43c201SMarc Zyngier 		return SPECTRE_UNAFFECTED;
35507f43c201SMarc Zyngier 
35517f43c201SMarc Zyngier 	if (arm64_kernel_unmapped_at_el0())
35527f43c201SMarc Zyngier 		return SPECTRE_MITIGATED;
35537f43c201SMarc Zyngier 
35547f43c201SMarc Zyngier 	return SPECTRE_VULNERABLE;
35557f43c201SMarc Zyngier }
35567f43c201SMarc Zyngier 
35571b3ccf4bSJeremy Linton ssize_t cpu_show_meltdown(struct device *dev, struct device_attribute *attr,
35581b3ccf4bSJeremy Linton 			  char *buf)
35591b3ccf4bSJeremy Linton {
35607f43c201SMarc Zyngier 	switch (arm64_get_meltdown_state()) {
35617f43c201SMarc Zyngier 	case SPECTRE_UNAFFECTED:
35621b3ccf4bSJeremy Linton 		return sprintf(buf, "Not affected\n");
35631b3ccf4bSJeremy Linton 
35647f43c201SMarc Zyngier 	case SPECTRE_MITIGATED:
35651b3ccf4bSJeremy Linton 		return sprintf(buf, "Mitigation: PTI\n");
35661b3ccf4bSJeremy Linton 
35677f43c201SMarc Zyngier 	default:
35681b3ccf4bSJeremy Linton 		return sprintf(buf, "Vulnerable\n");
35691b3ccf4bSJeremy Linton 	}
35707f43c201SMarc Zyngier }
3571