xref: /linux/arch/arm64/kernel/cpufeature.c (revision 5b4747c5dce7a873e1e7fe1608835825f714267a)
1359b7064SMarc Zyngier /*
2359b7064SMarc Zyngier  * Contains CPU feature definitions
3359b7064SMarc Zyngier  *
4359b7064SMarc Zyngier  * Copyright (C) 2015 ARM Ltd.
5359b7064SMarc Zyngier  *
6359b7064SMarc Zyngier  * This program is free software; you can redistribute it and/or modify
7359b7064SMarc Zyngier  * it under the terms of the GNU General Public License version 2 as
8359b7064SMarc Zyngier  * published by the Free Software Foundation.
9359b7064SMarc Zyngier  *
10359b7064SMarc Zyngier  * This program is distributed in the hope that it will be useful,
11359b7064SMarc Zyngier  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12359b7064SMarc Zyngier  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13359b7064SMarc Zyngier  * GNU General Public License for more details.
14359b7064SMarc Zyngier  *
15359b7064SMarc Zyngier  * You should have received a copy of the GNU General Public License
16359b7064SMarc Zyngier  * along with this program.  If not, see <http://www.gnu.org/licenses/>.
17359b7064SMarc Zyngier  */
18359b7064SMarc Zyngier 
199cdf8ec4SSuzuki K. Poulose #define pr_fmt(fmt) "CPU features: " fmt
20359b7064SMarc Zyngier 
213c739b57SSuzuki K. Poulose #include <linux/bsearch.h>
222a6dcb2bSJames Morse #include <linux/cpumask.h>
233c739b57SSuzuki K. Poulose #include <linux/sort.h>
242a6dcb2bSJames Morse #include <linux/stop_machine.h>
25359b7064SMarc Zyngier #include <linux/types.h>
262077be67SLaura Abbott #include <linux/mm.h>
27359b7064SMarc Zyngier #include <asm/cpu.h>
28359b7064SMarc Zyngier #include <asm/cpufeature.h>
29dbb4e152SSuzuki K. Poulose #include <asm/cpu_ops.h>
302e0f2478SDave Martin #include <asm/fpsimd.h>
3113f417f3SSuzuki K Poulose #include <asm/mmu_context.h>
32338d4f49SJames Morse #include <asm/processor.h>
33cdcf817bSSuzuki K. Poulose #include <asm/sysreg.h>
3477c97b4eSSuzuki K Poulose #include <asm/traps.h>
35d88701beSMarc Zyngier #include <asm/virt.h>
36359b7064SMarc Zyngier 
379cdf8ec4SSuzuki K. Poulose unsigned long elf_hwcap __read_mostly;
389cdf8ec4SSuzuki K. Poulose EXPORT_SYMBOL_GPL(elf_hwcap);
399cdf8ec4SSuzuki K. Poulose 
409cdf8ec4SSuzuki K. Poulose #ifdef CONFIG_COMPAT
419cdf8ec4SSuzuki K. Poulose #define COMPAT_ELF_HWCAP_DEFAULT	\
429cdf8ec4SSuzuki K. Poulose 				(COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
439cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
449cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_TLS|COMPAT_HWCAP_VFP|\
459cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_VFPv3|COMPAT_HWCAP_VFPv4|\
469cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_NEON|COMPAT_HWCAP_IDIV|\
479cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_LPAE)
489cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
499cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap2 __read_mostly;
509cdf8ec4SSuzuki K. Poulose #endif
519cdf8ec4SSuzuki K. Poulose 
529cdf8ec4SSuzuki K. Poulose DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
534b65a5dbSCatalin Marinas EXPORT_SYMBOL(cpu_hwcaps);
549cdf8ec4SSuzuki K. Poulose 
558f1eec57SDave Martin /*
568f1eec57SDave Martin  * Flag to indicate if we have computed the system wide
578f1eec57SDave Martin  * capabilities based on the boot time active CPUs. This
588f1eec57SDave Martin  * will be used to determine if a new booting CPU should
598f1eec57SDave Martin  * go through the verification process to make sure that it
608f1eec57SDave Martin  * supports the system capabilities, without using a hotplug
618f1eec57SDave Martin  * notifier.
628f1eec57SDave Martin  */
638f1eec57SDave Martin static bool sys_caps_initialised;
648f1eec57SDave Martin 
658f1eec57SDave Martin static inline void set_sys_caps_initialised(void)
668f1eec57SDave Martin {
678f1eec57SDave Martin 	sys_caps_initialised = true;
688f1eec57SDave Martin }
698f1eec57SDave Martin 
708effeaafSMark Rutland static int dump_cpu_hwcaps(struct notifier_block *self, unsigned long v, void *p)
718effeaafSMark Rutland {
728effeaafSMark Rutland 	/* file-wide pr_fmt adds "CPU features: " prefix */
738effeaafSMark Rutland 	pr_emerg("0x%*pb\n", ARM64_NCAPS, &cpu_hwcaps);
748effeaafSMark Rutland 	return 0;
758effeaafSMark Rutland }
768effeaafSMark Rutland 
778effeaafSMark Rutland static struct notifier_block cpu_hwcaps_notifier = {
788effeaafSMark Rutland 	.notifier_call = dump_cpu_hwcaps
798effeaafSMark Rutland };
808effeaafSMark Rutland 
818effeaafSMark Rutland static int __init register_cpu_hwcaps_dumper(void)
828effeaafSMark Rutland {
838effeaafSMark Rutland 	atomic_notifier_chain_register(&panic_notifier_list,
848effeaafSMark Rutland 				       &cpu_hwcaps_notifier);
858effeaafSMark Rutland 	return 0;
868effeaafSMark Rutland }
878effeaafSMark Rutland __initcall(register_cpu_hwcaps_dumper);
888effeaafSMark Rutland 
89efd9e03fSCatalin Marinas DEFINE_STATIC_KEY_ARRAY_FALSE(cpu_hwcap_keys, ARM64_NCAPS);
90efd9e03fSCatalin Marinas EXPORT_SYMBOL(cpu_hwcap_keys);
91efd9e03fSCatalin Marinas 
92fe4fbdbcSSuzuki K Poulose #define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
933c739b57SSuzuki K. Poulose 	{						\
944f0a606bSSuzuki K. Poulose 		.sign = SIGNED,				\
95fe4fbdbcSSuzuki K Poulose 		.visible = VISIBLE,			\
963c739b57SSuzuki K. Poulose 		.strict = STRICT,			\
973c739b57SSuzuki K. Poulose 		.type = TYPE,				\
983c739b57SSuzuki K. Poulose 		.shift = SHIFT,				\
993c739b57SSuzuki K. Poulose 		.width = WIDTH,				\
1003c739b57SSuzuki K. Poulose 		.safe_val = SAFE_VAL,			\
1013c739b57SSuzuki K. Poulose 	}
1023c739b57SSuzuki K. Poulose 
1030710cfdbSSuzuki K Poulose /* Define a feature with unsigned values */
104fe4fbdbcSSuzuki K Poulose #define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
105fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1064f0a606bSSuzuki K. Poulose 
1070710cfdbSSuzuki K Poulose /* Define a feature with a signed value */
108fe4fbdbcSSuzuki K Poulose #define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
109fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1100710cfdbSSuzuki K Poulose 
1113c739b57SSuzuki K. Poulose #define ARM64_FTR_END					\
1123c739b57SSuzuki K. Poulose 	{						\
1133c739b57SSuzuki K. Poulose 		.width = 0,				\
1143c739b57SSuzuki K. Poulose 	}
1153c739b57SSuzuki K. Poulose 
11670544196SJames Morse /* meta feature for alternatives */
11770544196SJames Morse static bool __maybe_unused
11892406f0cSSuzuki K Poulose cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused);
11992406f0cSSuzuki K Poulose 
12070544196SJames Morse 
1214aa8a472SSuzuki K Poulose /*
1224aa8a472SSuzuki K Poulose  * NOTE: Any changes to the visibility of features should be kept in
1234aa8a472SSuzuki K Poulose  * sync with the documentation of the CPU feature register ABI.
1244aa8a472SSuzuki K Poulose  */
1255e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
1267206dc93SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_TS_SHIFT, 4, 0),
1273b3b6810SDongjiu Geng 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_FHM_SHIFT, 4, 0),
1285bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_DP_SHIFT, 4, 0),
1295bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SM4_SHIFT, 4, 0),
1305bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SM3_SHIFT, 4, 0),
1315bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA3_SHIFT, 4, 0),
1325bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_RDM_SHIFT, 4, 0),
133fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_ATOMICS_SHIFT, 4, 0),
134fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_CRC32_SHIFT, 4, 0),
135fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA2_SHIFT, 4, 0),
136fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_SHA1_SHIFT, 4, 0),
137fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_AES_SHIFT, 4, 0),
1383c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
1393c739b57SSuzuki K. Poulose };
1403c739b57SSuzuki K. Poulose 
141c8c3798dSSuzuki K Poulose static const struct arm64_ftr_bits ftr_id_aa64isar1[] = {
1425bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_LRCPC_SHIFT, 4, 0),
1435bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_FCMA_SHIFT, 4, 0),
1445bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_JSCVT_SHIFT, 4, 0),
1455bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_DPB_SHIFT, 4, 0),
146c8c3798dSSuzuki K Poulose 	ARM64_FTR_END,
147c8c3798dSSuzuki K Poulose };
148c8c3798dSSuzuki K Poulose 
1495e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
150179a56f6SWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV3_SHIFT, 4, 0),
1510f15adbbSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_CSV2_SHIFT, 4, 0),
1527206dc93SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_DIT_SHIFT, 4, 0),
1533fab3999SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
1543fab3999SDave Martin 				   FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_SVE_SHIFT, 4, 0),
15564c02720SXie XiuQi 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_RAS_SHIFT, 4, 0),
1565bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_GIC_SHIFT, 4, 0),
157fe4fbdbcSSuzuki K Poulose 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_ASIMD_SHIFT, 4, ID_AA64PFR0_ASIMD_NI),
158fe4fbdbcSSuzuki K Poulose 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_FP_SHIFT, 4, ID_AA64PFR0_FP_NI),
1593c739b57SSuzuki K. Poulose 	/* Linux doesn't care about the EL3 */
1605bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL3_SHIFT, 4, 0),
1615bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL2_SHIFT, 4, 0),
1625bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SHIFT, 4, ID_AA64PFR0_EL1_64BIT_ONLY),
1635bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL0_SHIFT, 4, ID_AA64PFR0_EL0_64BIT_ONLY),
1643c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
1653c739b57SSuzuki K. Poulose };
1663c739b57SSuzuki K. Poulose 
1675e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
1685bdecb79SSuzuki K Poulose 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN4_SHIFT, 4, ID_AA64MMFR0_TGRAN4_NI),
1695bdecb79SSuzuki K Poulose 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN64_SHIFT, 4, ID_AA64MMFR0_TGRAN64_NI),
1705bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_TGRAN16_SHIFT, 4, ID_AA64MMFR0_TGRAN16_NI),
1715bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_BIGENDEL0_SHIFT, 4, 0),
1723c739b57SSuzuki K. Poulose 	/* Linux shouldn't care about secure memory */
1735bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_SNSMEM_SHIFT, 4, 0),
1745bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_BIGENDEL_SHIFT, 4, 0),
1755bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_ASID_SHIFT, 4, 0),
1763c739b57SSuzuki K. Poulose 	/*
1773c739b57SSuzuki K. Poulose 	 * Differing PARange is fine as long as all peripherals and memory are mapped
1783c739b57SSuzuki K. Poulose 	 * within the minimum PARange of all CPUs
1793c739b57SSuzuki K. Poulose 	 */
180fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_PARANGE_SHIFT, 4, 0),
1813c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
1823c739b57SSuzuki K. Poulose };
1833c739b57SSuzuki K. Poulose 
1845e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
185fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_PAN_SHIFT, 4, 0),
1865bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_LOR_SHIFT, 4, 0),
1875bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_HPD_SHIFT, 4, 0),
1885bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_VHE_SHIFT, 4, 0),
1895bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_VMIDBITS_SHIFT, 4, 0),
1905bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_HADBS_SHIFT, 4, 0),
1913c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
1923c739b57SSuzuki K. Poulose };
1933c739b57SSuzuki K. Poulose 
1945e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
1957206dc93SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_AT_SHIFT, 4, 0),
1965bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LVA_SHIFT, 4, 0),
1975bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_IESB_SHIFT, 4, 0),
1985bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_LSM_SHIFT, 4, 0),
1995bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_UAO_SHIFT, 4, 0),
2005bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_CNP_SHIFT, 4, 0),
201406e3087SJames Morse 	ARM64_FTR_END,
202406e3087SJames Morse };
203406e3087SJames Morse 
2045e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_ctr[] = {
205be68a8aaSWill Deacon 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
2066ae4b6e0SShanker Donthineni 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_DIC_SHIFT, 1, 1),
2076ae4b6e0SShanker Donthineni 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_IDC_SHIFT, 1, 1),
2086ae4b6e0SShanker Donthineni 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, CTR_CWG_SHIFT, 4, 0),
2096ae4b6e0SShanker Donthineni 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_SAFE, CTR_ERG_SHIFT, 4, 0),
2106ae4b6e0SShanker Donthineni 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_DMINLINE_SHIFT, 4, 1),
2113c739b57SSuzuki K. Poulose 	/*
2123c739b57SSuzuki K. Poulose 	 * Linux can handle differing I-cache policies. Userspace JITs will
213ee7bc638SSuzuki K Poulose 	 * make use of *minLine.
214155433cbSWill Deacon 	 * If we have differing I-cache policies, report it as the weakest - VIPT.
2153c739b57SSuzuki K. Poulose 	 */
216155433cbSWill Deacon 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, 14, 2, ICACHE_POLICY_VIPT),	/* L1Ip */
217fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),	/* IminLine */
2183c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2193c739b57SSuzuki K. Poulose };
2203c739b57SSuzuki K. Poulose 
221675b0563SArd Biesheuvel struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
222675b0563SArd Biesheuvel 	.name		= "SYS_CTR_EL0",
223675b0563SArd Biesheuvel 	.ftr_bits	= ftr_ctr
224675b0563SArd Biesheuvel };
225675b0563SArd Biesheuvel 
2265e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
2275bdecb79SSuzuki K Poulose 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0xf),	/* InnerShr */
2285bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),	/* FCSE */
229fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, 20, 4, 0),	/* AuxReg */
2305bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),	/* TCM */
2315bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),	/* ShareLvl */
2325bdecb79SSuzuki K Poulose 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0xf),	/* OuterShr */
2335bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),	/* PMSA */
2345bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),	/* VMSA */
2353c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2363c739b57SSuzuki K. Poulose };
2373c739b57SSuzuki K. Poulose 
2385e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
239fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 36, 28, 0),
240fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_PMSVER_SHIFT, 4, 0),
241fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_CTX_CMPS_SHIFT, 4, 0),
242fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_WRPS_SHIFT, 4, 0),
243fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_BRPS_SHIFT, 4, 0),
244b20d1ba3SWill Deacon 	/*
245b20d1ba3SWill Deacon 	 * We can instantiate multiple PMU instances with different levels
246b20d1ba3SWill Deacon 	 * of support.
247fe4fbdbcSSuzuki K Poulose 	 */
248fe4fbdbcSSuzuki K Poulose 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_PMUVER_SHIFT, 4, 0),
249fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_TRACEVER_SHIFT, 4, 0),
250fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_DEBUGVER_SHIFT, 4, 0x6),
2513c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2523c739b57SSuzuki K. Poulose };
2533c739b57SSuzuki K. Poulose 
2545e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_mvfr2[] = {
2555bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),		/* FPMisc */
2565bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),		/* SIMDMisc */
2573c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2583c739b57SSuzuki K. Poulose };
2593c739b57SSuzuki K. Poulose 
2605e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_dczid[] = {
261fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 4, 1, 1),		/* DZP */
262fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),	/* BS */
2633c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2643c739b57SSuzuki K. Poulose };
2653c739b57SSuzuki K. Poulose 
2663c739b57SSuzuki K. Poulose 
2675e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_isar5[] = {
2685bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_RDM_SHIFT, 4, 0),
2695bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_CRC32_SHIFT, 4, 0),
2705bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA2_SHIFT, 4, 0),
2715bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA1_SHIFT, 4, 0),
2725bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_AES_SHIFT, 4, 0),
2735bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SEVL_SHIFT, 4, 0),
2743c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2753c739b57SSuzuki K. Poulose };
2763c739b57SSuzuki K. Poulose 
2775e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
2785bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),	/* ac2 */
2793c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2803c739b57SSuzuki K. Poulose };
2813c739b57SSuzuki K. Poulose 
2825e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_pfr0[] = {
2835bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),		/* State3 */
2845bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),		/* State2 */
2855bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),		/* State1 */
2865bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),		/* State0 */
2873c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2883c739b57SSuzuki K. Poulose };
2893c739b57SSuzuki K. Poulose 
2905e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_dfr0[] = {
291fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
292fe4fbdbcSSuzuki K Poulose 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0xf),	/* PerfMon */
293fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
294fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
295fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
296fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
297fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
298fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
299e5343503SSuzuki K Poulose 	ARM64_FTR_END,
300e5343503SSuzuki K Poulose };
301e5343503SSuzuki K Poulose 
3022e0f2478SDave Martin static const struct arm64_ftr_bits ftr_zcr[] = {
3032e0f2478SDave Martin 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
3042e0f2478SDave Martin 		ZCR_ELx_LEN_SHIFT, ZCR_ELx_LEN_SIZE, 0),	/* LEN */
3052e0f2478SDave Martin 	ARM64_FTR_END,
3062e0f2478SDave Martin };
3072e0f2478SDave Martin 
3083c739b57SSuzuki K. Poulose /*
3093c739b57SSuzuki K. Poulose  * Common ftr bits for a 32bit register with all hidden, strict
3103c739b57SSuzuki K. Poulose  * attributes, with 4bit feature fields and a default safe value of
3113c739b57SSuzuki K. Poulose  * 0. Covers the following 32bit registers:
3123c739b57SSuzuki K. Poulose  * id_isar[0-4], id_mmfr[1-3], id_pfr1, mvfr[0-1]
3133c739b57SSuzuki K. Poulose  */
3145e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_generic_32bits[] = {
315fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
316fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
317fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
318fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
319fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
320fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
321fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
322fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
3233c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3243c739b57SSuzuki K. Poulose };
3253c739b57SSuzuki K. Poulose 
326eab43e88SSuzuki K Poulose /* Table for a single 32bit feature value */
327eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_single32[] = {
328fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0),
3293c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3303c739b57SSuzuki K. Poulose };
3313c739b57SSuzuki K. Poulose 
332eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_raz[] = {
3333c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3343c739b57SSuzuki K. Poulose };
3353c739b57SSuzuki K. Poulose 
3366f2b7eefSArd Biesheuvel #define ARM64_FTR_REG(id, table) {		\
3373c739b57SSuzuki K. Poulose 	.sys_id = id,				\
3386f2b7eefSArd Biesheuvel 	.reg = 	&(struct arm64_ftr_reg){	\
3393c739b57SSuzuki K. Poulose 		.name = #id,			\
3403c739b57SSuzuki K. Poulose 		.ftr_bits = &((table)[0]),	\
3416f2b7eefSArd Biesheuvel 	}}
3423c739b57SSuzuki K. Poulose 
3436f2b7eefSArd Biesheuvel static const struct __ftr_reg_entry {
3446f2b7eefSArd Biesheuvel 	u32			sys_id;
3456f2b7eefSArd Biesheuvel 	struct arm64_ftr_reg 	*reg;
3466f2b7eefSArd Biesheuvel } arm64_ftr_regs[] = {
3473c739b57SSuzuki K. Poulose 
3483c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 1 */
3493c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
3503c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_generic_32bits),
351e5343503SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
3523c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
3533c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
3543c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
3553c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
3563c739b57SSuzuki K. Poulose 
3573c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 2 */
3583c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_generic_32bits),
3593c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
3603c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
3613c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
3623c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_generic_32bits),
3633c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
3643c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
3653c739b57SSuzuki K. Poulose 
3663c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 3 */
3673c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_generic_32bits),
3683c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_generic_32bits),
3693c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
3703c739b57SSuzuki K. Poulose 
3713c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 4 */
3723c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0),
373eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_AA64PFR1_EL1, ftr_raz),
3742e0f2478SDave Martin 	ARM64_FTR_REG(SYS_ID_AA64ZFR0_EL1, ftr_raz),
3753c739b57SSuzuki K. Poulose 
3763c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 5 */
3773c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
378eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz),
3793c739b57SSuzuki K. Poulose 
3803c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 6 */
3813c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
382c8c3798dSSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1),
3833c739b57SSuzuki K. Poulose 
3843c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 7 */
3853c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
3863c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1),
387406e3087SJames Morse 	ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
3883c739b57SSuzuki K. Poulose 
3892e0f2478SDave Martin 	/* Op1 = 0, CRn = 1, CRm = 2 */
3902e0f2478SDave Martin 	ARM64_FTR_REG(SYS_ZCR_EL1, ftr_zcr),
3912e0f2478SDave Martin 
3923c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 0, CRm = 0 */
393675b0563SArd Biesheuvel 	{ SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
3943c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
3953c739b57SSuzuki K. Poulose 
3963c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 14, CRm = 0 */
397eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32),
3983c739b57SSuzuki K. Poulose };
3993c739b57SSuzuki K. Poulose 
4003c739b57SSuzuki K. Poulose static int search_cmp_ftr_reg(const void *id, const void *regp)
4013c739b57SSuzuki K. Poulose {
4026f2b7eefSArd Biesheuvel 	return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
4033c739b57SSuzuki K. Poulose }
4043c739b57SSuzuki K. Poulose 
4053c739b57SSuzuki K. Poulose /*
4063c739b57SSuzuki K. Poulose  * get_arm64_ftr_reg - Lookup a feature register entry using its
4073c739b57SSuzuki K. Poulose  * sys_reg() encoding. With the array arm64_ftr_regs sorted in the
4083c739b57SSuzuki K. Poulose  * ascending order of sys_id , we use binary search to find a matching
4093c739b57SSuzuki K. Poulose  * entry.
4103c739b57SSuzuki K. Poulose  *
4113c739b57SSuzuki K. Poulose  * returns - Upon success,  matching ftr_reg entry for id.
4123c739b57SSuzuki K. Poulose  *         - NULL on failure. It is upto the caller to decide
4133c739b57SSuzuki K. Poulose  *	     the impact of a failure.
4143c739b57SSuzuki K. Poulose  */
4153c739b57SSuzuki K. Poulose static struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
4163c739b57SSuzuki K. Poulose {
4176f2b7eefSArd Biesheuvel 	const struct __ftr_reg_entry *ret;
4186f2b7eefSArd Biesheuvel 
4196f2b7eefSArd Biesheuvel 	ret = bsearch((const void *)(unsigned long)sys_id,
4203c739b57SSuzuki K. Poulose 			arm64_ftr_regs,
4213c739b57SSuzuki K. Poulose 			ARRAY_SIZE(arm64_ftr_regs),
4223c739b57SSuzuki K. Poulose 			sizeof(arm64_ftr_regs[0]),
4233c739b57SSuzuki K. Poulose 			search_cmp_ftr_reg);
4246f2b7eefSArd Biesheuvel 	if (ret)
4256f2b7eefSArd Biesheuvel 		return ret->reg;
4266f2b7eefSArd Biesheuvel 	return NULL;
4273c739b57SSuzuki K. Poulose }
4283c739b57SSuzuki K. Poulose 
4295e49d73cSArd Biesheuvel static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
4305e49d73cSArd Biesheuvel 			       s64 ftr_val)
4313c739b57SSuzuki K. Poulose {
4323c739b57SSuzuki K. Poulose 	u64 mask = arm64_ftr_mask(ftrp);
4333c739b57SSuzuki K. Poulose 
4343c739b57SSuzuki K. Poulose 	reg &= ~mask;
4353c739b57SSuzuki K. Poulose 	reg |= (ftr_val << ftrp->shift) & mask;
4363c739b57SSuzuki K. Poulose 	return reg;
4373c739b57SSuzuki K. Poulose }
4383c739b57SSuzuki K. Poulose 
4395e49d73cSArd Biesheuvel static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
4405e49d73cSArd Biesheuvel 				s64 cur)
4413c739b57SSuzuki K. Poulose {
4423c739b57SSuzuki K. Poulose 	s64 ret = 0;
4433c739b57SSuzuki K. Poulose 
4443c739b57SSuzuki K. Poulose 	switch (ftrp->type) {
4453c739b57SSuzuki K. Poulose 	case FTR_EXACT:
4463c739b57SSuzuki K. Poulose 		ret = ftrp->safe_val;
4473c739b57SSuzuki K. Poulose 		break;
4483c739b57SSuzuki K. Poulose 	case FTR_LOWER_SAFE:
4493c739b57SSuzuki K. Poulose 		ret = new < cur ? new : cur;
4503c739b57SSuzuki K. Poulose 		break;
4513c739b57SSuzuki K. Poulose 	case FTR_HIGHER_SAFE:
4523c739b57SSuzuki K. Poulose 		ret = new > cur ? new : cur;
4533c739b57SSuzuki K. Poulose 		break;
4543c739b57SSuzuki K. Poulose 	default:
4553c739b57SSuzuki K. Poulose 		BUG();
4563c739b57SSuzuki K. Poulose 	}
4573c739b57SSuzuki K. Poulose 
4583c739b57SSuzuki K. Poulose 	return ret;
4593c739b57SSuzuki K. Poulose }
4603c739b57SSuzuki K. Poulose 
4613c739b57SSuzuki K. Poulose static void __init sort_ftr_regs(void)
4623c739b57SSuzuki K. Poulose {
4636f2b7eefSArd Biesheuvel 	int i;
4646f2b7eefSArd Biesheuvel 
4656f2b7eefSArd Biesheuvel 	/* Check that the array is sorted so that we can do the binary search */
4666f2b7eefSArd Biesheuvel 	for (i = 1; i < ARRAY_SIZE(arm64_ftr_regs); i++)
4676f2b7eefSArd Biesheuvel 		BUG_ON(arm64_ftr_regs[i].sys_id < arm64_ftr_regs[i - 1].sys_id);
4683c739b57SSuzuki K. Poulose }
4693c739b57SSuzuki K. Poulose 
4703c739b57SSuzuki K. Poulose /*
4713c739b57SSuzuki K. Poulose  * Initialise the CPU feature register from Boot CPU values.
4723c739b57SSuzuki K. Poulose  * Also initiliases the strict_mask for the register.
473b389d799SMark Rutland  * Any bits that are not covered by an arm64_ftr_bits entry are considered
474b389d799SMark Rutland  * RES0 for the system-wide value, and must strictly match.
4753c739b57SSuzuki K. Poulose  */
4763c739b57SSuzuki K. Poulose static void __init init_cpu_ftr_reg(u32 sys_reg, u64 new)
4773c739b57SSuzuki K. Poulose {
4783c739b57SSuzuki K. Poulose 	u64 val = 0;
4793c739b57SSuzuki K. Poulose 	u64 strict_mask = ~0x0ULL;
480fe4fbdbcSSuzuki K Poulose 	u64 user_mask = 0;
481b389d799SMark Rutland 	u64 valid_mask = 0;
482b389d799SMark Rutland 
4835e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
4843c739b57SSuzuki K. Poulose 	struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
4853c739b57SSuzuki K. Poulose 
4863c739b57SSuzuki K. Poulose 	BUG_ON(!reg);
4873c739b57SSuzuki K. Poulose 
4883c739b57SSuzuki K. Poulose 	for (ftrp  = reg->ftr_bits; ftrp->width; ftrp++) {
489b389d799SMark Rutland 		u64 ftr_mask = arm64_ftr_mask(ftrp);
4903c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
4913c739b57SSuzuki K. Poulose 
4923c739b57SSuzuki K. Poulose 		val = arm64_ftr_set_value(ftrp, val, ftr_new);
493b389d799SMark Rutland 
494b389d799SMark Rutland 		valid_mask |= ftr_mask;
4953c739b57SSuzuki K. Poulose 		if (!ftrp->strict)
496b389d799SMark Rutland 			strict_mask &= ~ftr_mask;
497fe4fbdbcSSuzuki K Poulose 		if (ftrp->visible)
498fe4fbdbcSSuzuki K Poulose 			user_mask |= ftr_mask;
499fe4fbdbcSSuzuki K Poulose 		else
500fe4fbdbcSSuzuki K Poulose 			reg->user_val = arm64_ftr_set_value(ftrp,
501fe4fbdbcSSuzuki K Poulose 							    reg->user_val,
502fe4fbdbcSSuzuki K Poulose 							    ftrp->safe_val);
5033c739b57SSuzuki K. Poulose 	}
504b389d799SMark Rutland 
505b389d799SMark Rutland 	val &= valid_mask;
506b389d799SMark Rutland 
5073c739b57SSuzuki K. Poulose 	reg->sys_val = val;
5083c739b57SSuzuki K. Poulose 	reg->strict_mask = strict_mask;
509fe4fbdbcSSuzuki K Poulose 	reg->user_mask = user_mask;
5103c739b57SSuzuki K. Poulose }
5113c739b57SSuzuki K. Poulose 
5121e89baedSSuzuki K Poulose extern const struct arm64_cpu_capabilities arm64_errata[];
5131e89baedSSuzuki K Poulose static void update_cpu_errata_workarounds(void);
5141e89baedSSuzuki K Poulose 
5153c739b57SSuzuki K. Poulose void __init init_cpu_features(struct cpuinfo_arm64 *info)
5163c739b57SSuzuki K. Poulose {
5173c739b57SSuzuki K. Poulose 	/* Before we start using the tables, make sure it is sorted */
5183c739b57SSuzuki K. Poulose 	sort_ftr_regs();
5193c739b57SSuzuki K. Poulose 
5203c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
5213c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
5223c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
5233c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
5243c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
5253c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
5263c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
5273c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
5283c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
529406e3087SJames Morse 	init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
5303c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
5313c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
5322e0f2478SDave Martin 	init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0);
533a6dc3cd7SSuzuki K Poulose 
534a6dc3cd7SSuzuki K Poulose 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
5353c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
5363c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
5373c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
5383c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
5393c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
5403c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
5413c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
5423c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
5433c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
5443c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
5453c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
5463c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
5473c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
5483c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
5493c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
5503c739b57SSuzuki K. Poulose 		init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
5513c739b57SSuzuki K. Poulose 	}
5523c739b57SSuzuki K. Poulose 
5532e0f2478SDave Martin 	if (id_aa64pfr0_sve(info->reg_id_aa64pfr0)) {
5542e0f2478SDave Martin 		init_cpu_ftr_reg(SYS_ZCR_EL1, info->reg_zcr);
5552e0f2478SDave Martin 		sve_init_vq_map();
5562e0f2478SDave Martin 	}
5575e91107bSSuzuki K Poulose 
5585e91107bSSuzuki K Poulose 	/*
5595e91107bSSuzuki K Poulose 	 * Run the errata work around checks on the boot CPU, once we have
5605e91107bSSuzuki K Poulose 	 * initialised the cpu feature infrastructure.
5615e91107bSSuzuki K Poulose 	 */
5625e91107bSSuzuki K Poulose 	update_cpu_errata_workarounds();
563a6dc3cd7SSuzuki K Poulose }
564a6dc3cd7SSuzuki K Poulose 
5653086d391SSuzuki K. Poulose static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
5663c739b57SSuzuki K. Poulose {
5675e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
5683c739b57SSuzuki K. Poulose 
5693c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
5703c739b57SSuzuki K. Poulose 		s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
5713c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
5723c739b57SSuzuki K. Poulose 
5733c739b57SSuzuki K. Poulose 		if (ftr_cur == ftr_new)
5743c739b57SSuzuki K. Poulose 			continue;
5753c739b57SSuzuki K. Poulose 		/* Find a safe value */
5763c739b57SSuzuki K. Poulose 		ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
5773c739b57SSuzuki K. Poulose 		reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
5783c739b57SSuzuki K. Poulose 	}
5793c739b57SSuzuki K. Poulose 
5803c739b57SSuzuki K. Poulose }
5813c739b57SSuzuki K. Poulose 
5823086d391SSuzuki K. Poulose static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
583cdcf817bSSuzuki K. Poulose {
5843086d391SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
5853086d391SSuzuki K. Poulose 
5863086d391SSuzuki K. Poulose 	BUG_ON(!regp);
5873086d391SSuzuki K. Poulose 	update_cpu_ftr_reg(regp, val);
5883086d391SSuzuki K. Poulose 	if ((boot & regp->strict_mask) == (val & regp->strict_mask))
5893086d391SSuzuki K. Poulose 		return 0;
5903086d391SSuzuki K. Poulose 	pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
5913086d391SSuzuki K. Poulose 			regp->name, boot, cpu, val);
5923086d391SSuzuki K. Poulose 	return 1;
5933086d391SSuzuki K. Poulose }
5943086d391SSuzuki K. Poulose 
5953086d391SSuzuki K. Poulose /*
5963086d391SSuzuki K. Poulose  * Update system wide CPU feature registers with the values from a
5973086d391SSuzuki K. Poulose  * non-boot CPU. Also performs SANITY checks to make sure that there
5983086d391SSuzuki K. Poulose  * aren't any insane variations from that of the boot CPU.
5993086d391SSuzuki K. Poulose  */
6003086d391SSuzuki K. Poulose void update_cpu_features(int cpu,
6013086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *info,
6023086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *boot)
6033086d391SSuzuki K. Poulose {
6043086d391SSuzuki K. Poulose 	int taint = 0;
6053086d391SSuzuki K. Poulose 
6063086d391SSuzuki K. Poulose 	/*
6073086d391SSuzuki K. Poulose 	 * The kernel can handle differing I-cache policies, but otherwise
6083086d391SSuzuki K. Poulose 	 * caches should look identical. Userspace JITs will make use of
6093086d391SSuzuki K. Poulose 	 * *minLine.
6103086d391SSuzuki K. Poulose 	 */
6113086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
6123086d391SSuzuki K. Poulose 				      info->reg_ctr, boot->reg_ctr);
6133086d391SSuzuki K. Poulose 
6143086d391SSuzuki K. Poulose 	/*
6153086d391SSuzuki K. Poulose 	 * Userspace may perform DC ZVA instructions. Mismatched block sizes
6163086d391SSuzuki K. Poulose 	 * could result in too much or too little memory being zeroed if a
6173086d391SSuzuki K. Poulose 	 * process is preempted and migrated between CPUs.
6183086d391SSuzuki K. Poulose 	 */
6193086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
6203086d391SSuzuki K. Poulose 				      info->reg_dczid, boot->reg_dczid);
6213086d391SSuzuki K. Poulose 
6223086d391SSuzuki K. Poulose 	/* If different, timekeeping will be broken (especially with KVM) */
6233086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
6243086d391SSuzuki K. Poulose 				      info->reg_cntfrq, boot->reg_cntfrq);
6253086d391SSuzuki K. Poulose 
6263086d391SSuzuki K. Poulose 	/*
6273086d391SSuzuki K. Poulose 	 * The kernel uses self-hosted debug features and expects CPUs to
6283086d391SSuzuki K. Poulose 	 * support identical debug features. We presently need CTX_CMPs, WRPs,
6293086d391SSuzuki K. Poulose 	 * and BRPs to be identical.
6303086d391SSuzuki K. Poulose 	 * ID_AA64DFR1 is currently RES0.
6313086d391SSuzuki K. Poulose 	 */
6323086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
6333086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
6343086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
6353086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
6363086d391SSuzuki K. Poulose 	/*
6373086d391SSuzuki K. Poulose 	 * Even in big.LITTLE, processors should be identical instruction-set
6383086d391SSuzuki K. Poulose 	 * wise.
6393086d391SSuzuki K. Poulose 	 */
6403086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
6413086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
6423086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
6433086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
6443086d391SSuzuki K. Poulose 
6453086d391SSuzuki K. Poulose 	/*
6463086d391SSuzuki K. Poulose 	 * Differing PARange support is fine as long as all peripherals and
6473086d391SSuzuki K. Poulose 	 * memory are mapped within the minimum PARange of all CPUs.
6483086d391SSuzuki K. Poulose 	 * Linux should not care about secure memory.
6493086d391SSuzuki K. Poulose 	 */
6503086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
6513086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
6523086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
6533086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
654406e3087SJames Morse 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
655406e3087SJames Morse 				      info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
6563086d391SSuzuki K. Poulose 
6573086d391SSuzuki K. Poulose 	/*
6583086d391SSuzuki K. Poulose 	 * EL3 is not our concern.
6593086d391SSuzuki K. Poulose 	 * ID_AA64PFR1 is currently RES0.
6603086d391SSuzuki K. Poulose 	 */
6613086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
6623086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
6633086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
6643086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
6653086d391SSuzuki K. Poulose 
6662e0f2478SDave Martin 	taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu,
6672e0f2478SDave Martin 				      info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0);
6682e0f2478SDave Martin 
6693086d391SSuzuki K. Poulose 	/*
670a6dc3cd7SSuzuki K Poulose 	 * If we have AArch32, we care about 32-bit features for compat.
671a6dc3cd7SSuzuki K Poulose 	 * If the system doesn't support AArch32, don't update them.
6723086d391SSuzuki K. Poulose 	 */
67346823dd1SDave Martin 	if (id_aa64pfr0_32bit_el0(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1)) &&
674a6dc3cd7SSuzuki K Poulose 		id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
675a6dc3cd7SSuzuki K Poulose 
6763086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
6773086d391SSuzuki K. Poulose 					info->reg_id_dfr0, boot->reg_id_dfr0);
6783086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
6793086d391SSuzuki K. Poulose 					info->reg_id_isar0, boot->reg_id_isar0);
6803086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
6813086d391SSuzuki K. Poulose 					info->reg_id_isar1, boot->reg_id_isar1);
6823086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
6833086d391SSuzuki K. Poulose 					info->reg_id_isar2, boot->reg_id_isar2);
6843086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
6853086d391SSuzuki K. Poulose 					info->reg_id_isar3, boot->reg_id_isar3);
6863086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
6873086d391SSuzuki K. Poulose 					info->reg_id_isar4, boot->reg_id_isar4);
6883086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
6893086d391SSuzuki K. Poulose 					info->reg_id_isar5, boot->reg_id_isar5);
6903086d391SSuzuki K. Poulose 
6913086d391SSuzuki K. Poulose 		/*
6923086d391SSuzuki K. Poulose 		 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
6933086d391SSuzuki K. Poulose 		 * ACTLR formats could differ across CPUs and therefore would have to
6943086d391SSuzuki K. Poulose 		 * be trapped for virtualization anyway.
6953086d391SSuzuki K. Poulose 		 */
6963086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
6973086d391SSuzuki K. Poulose 					info->reg_id_mmfr0, boot->reg_id_mmfr0);
6983086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
6993086d391SSuzuki K. Poulose 					info->reg_id_mmfr1, boot->reg_id_mmfr1);
7003086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
7013086d391SSuzuki K. Poulose 					info->reg_id_mmfr2, boot->reg_id_mmfr2);
7023086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
7033086d391SSuzuki K. Poulose 					info->reg_id_mmfr3, boot->reg_id_mmfr3);
7043086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
7053086d391SSuzuki K. Poulose 					info->reg_id_pfr0, boot->reg_id_pfr0);
7063086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
7073086d391SSuzuki K. Poulose 					info->reg_id_pfr1, boot->reg_id_pfr1);
7083086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
7093086d391SSuzuki K. Poulose 					info->reg_mvfr0, boot->reg_mvfr0);
7103086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
7113086d391SSuzuki K. Poulose 					info->reg_mvfr1, boot->reg_mvfr1);
7123086d391SSuzuki K. Poulose 		taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
7133086d391SSuzuki K. Poulose 					info->reg_mvfr2, boot->reg_mvfr2);
714a6dc3cd7SSuzuki K Poulose 	}
7153086d391SSuzuki K. Poulose 
7162e0f2478SDave Martin 	if (id_aa64pfr0_sve(info->reg_id_aa64pfr0)) {
7172e0f2478SDave Martin 		taint |= check_update_ftr_reg(SYS_ZCR_EL1, cpu,
7182e0f2478SDave Martin 					info->reg_zcr, boot->reg_zcr);
7192e0f2478SDave Martin 
7202e0f2478SDave Martin 		/* Probe vector lengths, unless we already gave up on SVE */
7212e0f2478SDave Martin 		if (id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1)) &&
7222e0f2478SDave Martin 		    !sys_caps_initialised)
7232e0f2478SDave Martin 			sve_update_vq_map();
7242e0f2478SDave Martin 	}
7252e0f2478SDave Martin 
7263086d391SSuzuki K. Poulose 	/*
7273086d391SSuzuki K. Poulose 	 * Mismatched CPU features are a recipe for disaster. Don't even
7283086d391SSuzuki K. Poulose 	 * pretend to support them.
7293086d391SSuzuki K. Poulose 	 */
7308dd0ee65SWill Deacon 	if (taint) {
7313fde2999SWill Deacon 		pr_warn_once("Unsupported CPU feature variation detected.\n");
7323fde2999SWill Deacon 		add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
733cdcf817bSSuzuki K. Poulose 	}
7348dd0ee65SWill Deacon }
735cdcf817bSSuzuki K. Poulose 
73646823dd1SDave Martin u64 read_sanitised_ftr_reg(u32 id)
737b3f15378SSuzuki K. Poulose {
738b3f15378SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
739b3f15378SSuzuki K. Poulose 
740b3f15378SSuzuki K. Poulose 	/* We shouldn't get a request for an unsupported register */
741b3f15378SSuzuki K. Poulose 	BUG_ON(!regp);
742b3f15378SSuzuki K. Poulose 	return regp->sys_val;
743b3f15378SSuzuki K. Poulose }
744359b7064SMarc Zyngier 
745965861d6SMark Rutland #define read_sysreg_case(r)	\
746965861d6SMark Rutland 	case r:		return read_sysreg_s(r)
747965861d6SMark Rutland 
74892406f0cSSuzuki K Poulose /*
74946823dd1SDave Martin  * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated.
75092406f0cSSuzuki K Poulose  * Read the system register on the current CPU
75192406f0cSSuzuki K Poulose  */
75246823dd1SDave Martin static u64 __read_sysreg_by_encoding(u32 sys_id)
75392406f0cSSuzuki K Poulose {
75492406f0cSSuzuki K Poulose 	switch (sys_id) {
755965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR0_EL1);
756965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR1_EL1);
757965861d6SMark Rutland 	read_sysreg_case(SYS_ID_DFR0_EL1);
758965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR0_EL1);
759965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR1_EL1);
760965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR2_EL1);
761965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR3_EL1);
762965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR0_EL1);
763965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR1_EL1);
764965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR2_EL1);
765965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR3_EL1);
766965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR4_EL1);
767965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR5_EL1);
768965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR0_EL1);
769965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR1_EL1);
770965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR2_EL1);
77192406f0cSSuzuki K Poulose 
772965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR0_EL1);
773965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR1_EL1);
774965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR0_EL1);
775965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR1_EL1);
776965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR0_EL1);
777965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR1_EL1);
778965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR2_EL1);
779965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR0_EL1);
780965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR1_EL1);
78192406f0cSSuzuki K Poulose 
782965861d6SMark Rutland 	read_sysreg_case(SYS_CNTFRQ_EL0);
783965861d6SMark Rutland 	read_sysreg_case(SYS_CTR_EL0);
784965861d6SMark Rutland 	read_sysreg_case(SYS_DCZID_EL0);
785965861d6SMark Rutland 
78692406f0cSSuzuki K Poulose 	default:
78792406f0cSSuzuki K Poulose 		BUG();
78892406f0cSSuzuki K Poulose 		return 0;
78992406f0cSSuzuki K Poulose 	}
79092406f0cSSuzuki K Poulose }
79192406f0cSSuzuki K Poulose 
792963fcd40SMarc Zyngier #include <linux/irqchip/arm-gic-v3.h>
793963fcd40SMarc Zyngier 
79494a9e04aSMarc Zyngier static bool
79518ffa046SJames Morse feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
79618ffa046SJames Morse {
79728c5dcb2SSuzuki K Poulose 	int val = cpuid_feature_extract_field(reg, entry->field_pos, entry->sign);
79818ffa046SJames Morse 
79918ffa046SJames Morse 	return val >= entry->min_field_value;
80018ffa046SJames Morse }
80118ffa046SJames Morse 
802da8d02d1SSuzuki K. Poulose static bool
80392406f0cSSuzuki K Poulose has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
804da8d02d1SSuzuki K. Poulose {
805da8d02d1SSuzuki K. Poulose 	u64 val;
80694a9e04aSMarc Zyngier 
80792406f0cSSuzuki K Poulose 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
80892406f0cSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
80946823dd1SDave Martin 		val = read_sanitised_ftr_reg(entry->sys_reg);
81092406f0cSSuzuki K Poulose 	else
81146823dd1SDave Martin 		val = __read_sysreg_by_encoding(entry->sys_reg);
81292406f0cSSuzuki K Poulose 
813da8d02d1SSuzuki K. Poulose 	return feature_matches(val, entry);
814da8d02d1SSuzuki K. Poulose }
815338d4f49SJames Morse 
81692406f0cSSuzuki K Poulose static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
817963fcd40SMarc Zyngier {
818963fcd40SMarc Zyngier 	bool has_sre;
819963fcd40SMarc Zyngier 
82092406f0cSSuzuki K Poulose 	if (!has_cpuid_feature(entry, scope))
821963fcd40SMarc Zyngier 		return false;
822963fcd40SMarc Zyngier 
823963fcd40SMarc Zyngier 	has_sre = gic_enable_sre();
824963fcd40SMarc Zyngier 	if (!has_sre)
825963fcd40SMarc Zyngier 		pr_warn_once("%s present but disabled by higher exception level\n",
826963fcd40SMarc Zyngier 			     entry->desc);
827963fcd40SMarc Zyngier 
828963fcd40SMarc Zyngier 	return has_sre;
829963fcd40SMarc Zyngier }
830963fcd40SMarc Zyngier 
83192406f0cSSuzuki K Poulose static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
832d5370f75SWill Deacon {
833d5370f75SWill Deacon 	u32 midr = read_cpuid_id();
834d5370f75SWill Deacon 
835d5370f75SWill Deacon 	/* Cavium ThunderX pass 1.x and 2.x */
836fa5ce3d1SRobert Richter 	return MIDR_IS_CPU_MODEL_RANGE(midr, MIDR_THUNDERX,
837fa5ce3d1SRobert Richter 		MIDR_CPU_VAR_REV(0, 0),
838fa5ce3d1SRobert Richter 		MIDR_CPU_VAR_REV(1, MIDR_REVISION_MASK));
839d5370f75SWill Deacon }
840d5370f75SWill Deacon 
84192406f0cSSuzuki K Poulose static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
842d88701beSMarc Zyngier {
843d88701beSMarc Zyngier 	return is_kernel_in_hyp_mode();
844d88701beSMarc Zyngier }
845d88701beSMarc Zyngier 
846d1745910SMarc Zyngier static bool hyp_offset_low(const struct arm64_cpu_capabilities *entry,
847d1745910SMarc Zyngier 			   int __unused)
848d1745910SMarc Zyngier {
8492077be67SLaura Abbott 	phys_addr_t idmap_addr = __pa_symbol(__hyp_idmap_text_start);
850d1745910SMarc Zyngier 
851d1745910SMarc Zyngier 	/*
852d1745910SMarc Zyngier 	 * Activate the lower HYP offset only if:
853d1745910SMarc Zyngier 	 * - the idmap doesn't clash with it,
854d1745910SMarc Zyngier 	 * - the kernel is not running at EL2.
855d1745910SMarc Zyngier 	 */
856d1745910SMarc Zyngier 	return idmap_addr > GENMASK(VA_BITS - 2, 0) && !is_kernel_in_hyp_mode();
857d1745910SMarc Zyngier }
858d1745910SMarc Zyngier 
85982e0191aSSuzuki K Poulose static bool has_no_fpsimd(const struct arm64_cpu_capabilities *entry, int __unused)
86082e0191aSSuzuki K Poulose {
86146823dd1SDave Martin 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
86282e0191aSSuzuki K Poulose 
86382e0191aSSuzuki K Poulose 	return cpuid_feature_extract_signed_field(pfr0,
86482e0191aSSuzuki K Poulose 					ID_AA64PFR0_FP_SHIFT) < 0;
86582e0191aSSuzuki K Poulose }
86682e0191aSSuzuki K Poulose 
8676ae4b6e0SShanker Donthineni static bool has_cache_idc(const struct arm64_cpu_capabilities *entry,
8686ae4b6e0SShanker Donthineni 			  int __unused)
8696ae4b6e0SShanker Donthineni {
8706ae4b6e0SShanker Donthineni 	return read_sanitised_ftr_reg(SYS_CTR_EL0) & BIT(CTR_IDC_SHIFT);
8716ae4b6e0SShanker Donthineni }
8726ae4b6e0SShanker Donthineni 
8736ae4b6e0SShanker Donthineni static bool has_cache_dic(const struct arm64_cpu_capabilities *entry,
8746ae4b6e0SShanker Donthineni 			  int __unused)
8756ae4b6e0SShanker Donthineni {
8766ae4b6e0SShanker Donthineni 	return read_sanitised_ftr_reg(SYS_CTR_EL0) & BIT(CTR_DIC_SHIFT);
8776ae4b6e0SShanker Donthineni }
8786ae4b6e0SShanker Donthineni 
879ea1e3de8SWill Deacon #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
880ea1e3de8SWill Deacon static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
881ea1e3de8SWill Deacon 
882ea1e3de8SWill Deacon static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
883ea1e3de8SWill Deacon 				int __unused)
884ea1e3de8SWill Deacon {
8856dc52b15SMarc Zyngier 	char const *str = "command line option";
886179a56f6SWill Deacon 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
887179a56f6SWill Deacon 
8886dc52b15SMarc Zyngier 	/*
8896dc52b15SMarc Zyngier 	 * For reasons that aren't entirely clear, enabling KPTI on Cavium
8906dc52b15SMarc Zyngier 	 * ThunderX leads to apparent I-cache corruption of kernel text, which
8916dc52b15SMarc Zyngier 	 * ends as well as you might imagine. Don't even try.
8926dc52b15SMarc Zyngier 	 */
8936dc52b15SMarc Zyngier 	if (cpus_have_const_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
8946dc52b15SMarc Zyngier 		str = "ARM64_WORKAROUND_CAVIUM_27456";
8956dc52b15SMarc Zyngier 		__kpti_forced = -1;
8966dc52b15SMarc Zyngier 	}
8976dc52b15SMarc Zyngier 
8986dc52b15SMarc Zyngier 	/* Forced? */
899ea1e3de8SWill Deacon 	if (__kpti_forced) {
9006dc52b15SMarc Zyngier 		pr_info_once("kernel page table isolation forced %s by %s\n",
9016dc52b15SMarc Zyngier 			     __kpti_forced > 0 ? "ON" : "OFF", str);
902ea1e3de8SWill Deacon 		return __kpti_forced > 0;
903ea1e3de8SWill Deacon 	}
904ea1e3de8SWill Deacon 
905ea1e3de8SWill Deacon 	/* Useful for KASLR robustness */
906ea1e3de8SWill Deacon 	if (IS_ENABLED(CONFIG_RANDOMIZE_BASE))
907ea1e3de8SWill Deacon 		return true;
908ea1e3de8SWill Deacon 
9090ba2e29cSJayachandran C 	/* Don't force KPTI for CPUs that are not vulnerable */
9100ba2e29cSJayachandran C 	switch (read_cpuid_id() & MIDR_CPU_MODEL_MASK) {
9110ba2e29cSJayachandran C 	case MIDR_CAVIUM_THUNDERX2:
9120ba2e29cSJayachandran C 	case MIDR_BRCM_VULCAN:
9130ba2e29cSJayachandran C 		return false;
9140ba2e29cSJayachandran C 	}
9150ba2e29cSJayachandran C 
916179a56f6SWill Deacon 	/* Defer to CPU feature registers */
917179a56f6SWill Deacon 	return !cpuid_feature_extract_unsigned_field(pfr0,
918179a56f6SWill Deacon 						     ID_AA64PFR0_CSV3_SHIFT);
919ea1e3de8SWill Deacon }
920ea1e3de8SWill Deacon 
921c0cda3b8SDave Martin static void
922c0cda3b8SDave Martin kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused)
923f992b4dfSWill Deacon {
924f992b4dfSWill Deacon 	typedef void (kpti_remap_fn)(int, int, phys_addr_t);
925f992b4dfSWill Deacon 	extern kpti_remap_fn idmap_kpti_install_ng_mappings;
926f992b4dfSWill Deacon 	kpti_remap_fn *remap_fn;
927f992b4dfSWill Deacon 
928f992b4dfSWill Deacon 	static bool kpti_applied = false;
929f992b4dfSWill Deacon 	int cpu = smp_processor_id();
930f992b4dfSWill Deacon 
931f992b4dfSWill Deacon 	if (kpti_applied)
932c0cda3b8SDave Martin 		return;
933f992b4dfSWill Deacon 
934f992b4dfSWill Deacon 	remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings);
935f992b4dfSWill Deacon 
936f992b4dfSWill Deacon 	cpu_install_idmap();
937f992b4dfSWill Deacon 	remap_fn(cpu, num_online_cpus(), __pa_symbol(swapper_pg_dir));
938f992b4dfSWill Deacon 	cpu_uninstall_idmap();
939f992b4dfSWill Deacon 
940f992b4dfSWill Deacon 	if (!cpu)
941f992b4dfSWill Deacon 		kpti_applied = true;
942f992b4dfSWill Deacon 
943c0cda3b8SDave Martin 	return;
944f992b4dfSWill Deacon }
945f992b4dfSWill Deacon 
946ea1e3de8SWill Deacon static int __init parse_kpti(char *str)
947ea1e3de8SWill Deacon {
948ea1e3de8SWill Deacon 	bool enabled;
949ea1e3de8SWill Deacon 	int ret = strtobool(str, &enabled);
950ea1e3de8SWill Deacon 
951ea1e3de8SWill Deacon 	if (ret)
952ea1e3de8SWill Deacon 		return ret;
953ea1e3de8SWill Deacon 
954ea1e3de8SWill Deacon 	__kpti_forced = enabled ? 1 : -1;
955ea1e3de8SWill Deacon 	return 0;
956ea1e3de8SWill Deacon }
957ea1e3de8SWill Deacon __setup("kpti=", parse_kpti);
958ea1e3de8SWill Deacon #endif	/* CONFIG_UNMAP_KERNEL_AT_EL0 */
959ea1e3de8SWill Deacon 
960c0cda3b8SDave Martin static void cpu_copy_el2regs(const struct arm64_cpu_capabilities *__unused)
9616d99b689SJames Morse {
9626d99b689SJames Morse 	/*
9636d99b689SJames Morse 	 * Copy register values that aren't redirected by hardware.
9646d99b689SJames Morse 	 *
9656d99b689SJames Morse 	 * Before code patching, we only set tpidr_el1, all CPUs need to copy
9666d99b689SJames Morse 	 * this value to tpidr_el2 before we patch the code. Once we've done
9676d99b689SJames Morse 	 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
9686d99b689SJames Morse 	 * do anything here.
9696d99b689SJames Morse 	 */
9706d99b689SJames Morse 	if (!alternatives_applied)
9716d99b689SJames Morse 		write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
9726d99b689SJames Morse }
9736d99b689SJames Morse 
974359b7064SMarc Zyngier static const struct arm64_cpu_capabilities arm64_features[] = {
97594a9e04aSMarc Zyngier 	{
97694a9e04aSMarc Zyngier 		.desc = "GIC system register CPU interface",
97794a9e04aSMarc Zyngier 		.capability = ARM64_HAS_SYSREG_GIC_CPUIF,
978*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
979963fcd40SMarc Zyngier 		.matches = has_useable_gicv3_cpuif,
980da8d02d1SSuzuki K. Poulose 		.sys_reg = SYS_ID_AA64PFR0_EL1,
981da8d02d1SSuzuki K. Poulose 		.field_pos = ID_AA64PFR0_GIC_SHIFT,
982ff96f7bcSSuzuki K Poulose 		.sign = FTR_UNSIGNED,
98318ffa046SJames Morse 		.min_field_value = 1,
98494a9e04aSMarc Zyngier 	},
985338d4f49SJames Morse #ifdef CONFIG_ARM64_PAN
986338d4f49SJames Morse 	{
987338d4f49SJames Morse 		.desc = "Privileged Access Never",
988338d4f49SJames Morse 		.capability = ARM64_HAS_PAN,
989*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
990da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
991da8d02d1SSuzuki K. Poulose 		.sys_reg = SYS_ID_AA64MMFR1_EL1,
992da8d02d1SSuzuki K. Poulose 		.field_pos = ID_AA64MMFR1_PAN_SHIFT,
993ff96f7bcSSuzuki K Poulose 		.sign = FTR_UNSIGNED,
994338d4f49SJames Morse 		.min_field_value = 1,
995c0cda3b8SDave Martin 		.cpu_enable = cpu_enable_pan,
996338d4f49SJames Morse 	},
997338d4f49SJames Morse #endif /* CONFIG_ARM64_PAN */
9982e94da13SWill Deacon #if defined(CONFIG_AS_LSE) && defined(CONFIG_ARM64_LSE_ATOMICS)
9992e94da13SWill Deacon 	{
10002e94da13SWill Deacon 		.desc = "LSE atomic instructions",
10012e94da13SWill Deacon 		.capability = ARM64_HAS_LSE_ATOMICS,
1002*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
1003da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
1004da8d02d1SSuzuki K. Poulose 		.sys_reg = SYS_ID_AA64ISAR0_EL1,
1005da8d02d1SSuzuki K. Poulose 		.field_pos = ID_AA64ISAR0_ATOMICS_SHIFT,
1006ff96f7bcSSuzuki K Poulose 		.sign = FTR_UNSIGNED,
10072e94da13SWill Deacon 		.min_field_value = 2,
10082e94da13SWill Deacon 	},
10092e94da13SWill Deacon #endif /* CONFIG_AS_LSE && CONFIG_ARM64_LSE_ATOMICS */
1010d88701beSMarc Zyngier 	{
1011d5370f75SWill Deacon 		.desc = "Software prefetching using PRFM",
1012d5370f75SWill Deacon 		.capability = ARM64_HAS_NO_HW_PREFETCH,
1013*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
1014d5370f75SWill Deacon 		.matches = has_no_hw_prefetch,
1015d5370f75SWill Deacon 	},
101657f4959bSJames Morse #ifdef CONFIG_ARM64_UAO
101757f4959bSJames Morse 	{
101857f4959bSJames Morse 		.desc = "User Access Override",
101957f4959bSJames Morse 		.capability = ARM64_HAS_UAO,
1020*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
102157f4959bSJames Morse 		.matches = has_cpuid_feature,
102257f4959bSJames Morse 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
102357f4959bSJames Morse 		.field_pos = ID_AA64MMFR2_UAO_SHIFT,
102457f4959bSJames Morse 		.min_field_value = 1,
1025c8b06e3fSJames Morse 		/*
1026c8b06e3fSJames Morse 		 * We rely on stop_machine() calling uao_thread_switch() to set
1027c8b06e3fSJames Morse 		 * UAO immediately after patching.
1028c8b06e3fSJames Morse 		 */
102957f4959bSJames Morse 	},
103057f4959bSJames Morse #endif /* CONFIG_ARM64_UAO */
103170544196SJames Morse #ifdef CONFIG_ARM64_PAN
103270544196SJames Morse 	{
103370544196SJames Morse 		.capability = ARM64_ALT_PAN_NOT_UAO,
1034*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
103570544196SJames Morse 		.matches = cpufeature_pan_not_uao,
103670544196SJames Morse 	},
103770544196SJames Morse #endif /* CONFIG_ARM64_PAN */
1038588ab3f9SLinus Torvalds 	{
1039d88701beSMarc Zyngier 		.desc = "Virtualization Host Extensions",
1040d88701beSMarc Zyngier 		.capability = ARM64_HAS_VIRT_HOST_EXTN,
1041*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
1042d88701beSMarc Zyngier 		.matches = runs_at_el2,
1043c0cda3b8SDave Martin 		.cpu_enable = cpu_copy_el2regs,
1044d88701beSMarc Zyngier 	},
1045042446a3SSuzuki K Poulose 	{
1046042446a3SSuzuki K Poulose 		.desc = "32-bit EL0 Support",
1047042446a3SSuzuki K Poulose 		.capability = ARM64_HAS_32BIT_EL0,
1048*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
1049042446a3SSuzuki K Poulose 		.matches = has_cpuid_feature,
1050042446a3SSuzuki K Poulose 		.sys_reg = SYS_ID_AA64PFR0_EL1,
1051042446a3SSuzuki K Poulose 		.sign = FTR_UNSIGNED,
1052042446a3SSuzuki K Poulose 		.field_pos = ID_AA64PFR0_EL0_SHIFT,
1053042446a3SSuzuki K Poulose 		.min_field_value = ID_AA64PFR0_EL0_32BIT_64BIT,
1054042446a3SSuzuki K Poulose 	},
1055d1745910SMarc Zyngier 	{
1056d1745910SMarc Zyngier 		.desc = "Reduced HYP mapping offset",
1057d1745910SMarc Zyngier 		.capability = ARM64_HYP_OFFSET_LOW,
1058*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
1059d1745910SMarc Zyngier 		.matches = hyp_offset_low,
1060d1745910SMarc Zyngier 	},
1061ea1e3de8SWill Deacon #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
1062ea1e3de8SWill Deacon 	{
1063179a56f6SWill Deacon 		.desc = "Kernel page table isolation (KPTI)",
1064ea1e3de8SWill Deacon 		.capability = ARM64_UNMAP_KERNEL_AT_EL0,
1065*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
1066ea1e3de8SWill Deacon 		.matches = unmap_kernel_at_el0,
1067c0cda3b8SDave Martin 		.cpu_enable = kpti_install_ng_mappings,
1068ea1e3de8SWill Deacon 	},
1069ea1e3de8SWill Deacon #endif
107082e0191aSSuzuki K Poulose 	{
107182e0191aSSuzuki K Poulose 		/* FP/SIMD is not implemented */
107282e0191aSSuzuki K Poulose 		.capability = ARM64_HAS_NO_FPSIMD,
1073*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
107482e0191aSSuzuki K Poulose 		.min_field_value = 0,
107582e0191aSSuzuki K Poulose 		.matches = has_no_fpsimd,
107682e0191aSSuzuki K Poulose 	},
1077d50e071fSRobin Murphy #ifdef CONFIG_ARM64_PMEM
1078d50e071fSRobin Murphy 	{
1079d50e071fSRobin Murphy 		.desc = "Data cache clean to Point of Persistence",
1080d50e071fSRobin Murphy 		.capability = ARM64_HAS_DCPOP,
1081*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
1082d50e071fSRobin Murphy 		.matches = has_cpuid_feature,
1083d50e071fSRobin Murphy 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
1084d50e071fSRobin Murphy 		.field_pos = ID_AA64ISAR1_DPB_SHIFT,
1085d50e071fSRobin Murphy 		.min_field_value = 1,
1086d50e071fSRobin Murphy 	},
1087d50e071fSRobin Murphy #endif
108843994d82SDave Martin #ifdef CONFIG_ARM64_SVE
108943994d82SDave Martin 	{
109043994d82SDave Martin 		.desc = "Scalable Vector Extension",
1091*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
109243994d82SDave Martin 		.capability = ARM64_SVE,
109343994d82SDave Martin 		.sys_reg = SYS_ID_AA64PFR0_EL1,
109443994d82SDave Martin 		.sign = FTR_UNSIGNED,
109543994d82SDave Martin 		.field_pos = ID_AA64PFR0_SVE_SHIFT,
109643994d82SDave Martin 		.min_field_value = ID_AA64PFR0_SVE,
109743994d82SDave Martin 		.matches = has_cpuid_feature,
1098c0cda3b8SDave Martin 		.cpu_enable = sve_kernel_enable,
109943994d82SDave Martin 	},
110043994d82SDave Martin #endif /* CONFIG_ARM64_SVE */
110164c02720SXie XiuQi #ifdef CONFIG_ARM64_RAS_EXTN
110264c02720SXie XiuQi 	{
110364c02720SXie XiuQi 		.desc = "RAS Extension Support",
110464c02720SXie XiuQi 		.capability = ARM64_HAS_RAS_EXTN,
1105*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
110664c02720SXie XiuQi 		.matches = has_cpuid_feature,
110764c02720SXie XiuQi 		.sys_reg = SYS_ID_AA64PFR0_EL1,
110864c02720SXie XiuQi 		.sign = FTR_UNSIGNED,
110964c02720SXie XiuQi 		.field_pos = ID_AA64PFR0_RAS_SHIFT,
111064c02720SXie XiuQi 		.min_field_value = ID_AA64PFR0_RAS_V1,
1111c0cda3b8SDave Martin 		.cpu_enable = cpu_clear_disr,
111264c02720SXie XiuQi 	},
111364c02720SXie XiuQi #endif /* CONFIG_ARM64_RAS_EXTN */
11146ae4b6e0SShanker Donthineni 	{
11156ae4b6e0SShanker Donthineni 		.desc = "Data cache clean to the PoU not required for I/D coherence",
11166ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_IDC,
1117*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
11186ae4b6e0SShanker Donthineni 		.matches = has_cache_idc,
11196ae4b6e0SShanker Donthineni 	},
11206ae4b6e0SShanker Donthineni 	{
11216ae4b6e0SShanker Donthineni 		.desc = "Instruction cache invalidation not required for I/D coherence",
11226ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_DIC,
1123*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
11246ae4b6e0SShanker Donthineni 		.matches = has_cache_dic,
11256ae4b6e0SShanker Donthineni 	},
1126359b7064SMarc Zyngier 	{},
1127359b7064SMarc Zyngier };
1128359b7064SMarc Zyngier 
1129143ba05dSSuzuki K Poulose #define HWCAP_CAP(reg, field, s, min_value, cap_type, cap)	\
113037b01d53SSuzuki K. Poulose 	{							\
113137b01d53SSuzuki K. Poulose 		.desc = #cap,					\
1132*5b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,		\
113337b01d53SSuzuki K. Poulose 		.matches = has_cpuid_feature,			\
113437b01d53SSuzuki K. Poulose 		.sys_reg = reg,					\
113537b01d53SSuzuki K. Poulose 		.field_pos = field,				\
1136ff96f7bcSSuzuki K Poulose 		.sign = s,					\
113737b01d53SSuzuki K. Poulose 		.min_field_value = min_value,			\
1138143ba05dSSuzuki K Poulose 		.hwcap_type = cap_type,				\
113937b01d53SSuzuki K. Poulose 		.hwcap = cap,					\
114037b01d53SSuzuki K. Poulose 	}
114137b01d53SSuzuki K. Poulose 
1142f3efb675SSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
1143ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_PMULL),
1144ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_AES_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_AES),
1145ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA1),
1146ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA2),
1147f5e035f8SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA2_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_SHA512),
1148ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_CRC32),
1149ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_ATOMICS_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ATOMICS),
1150f92f5ce0SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_RDM_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDRDM),
1151f5e035f8SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SHA3_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SHA3),
1152f5e035f8SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SM3_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SM3),
1153f5e035f8SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_SM4_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_SM4),
1154f5e035f8SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_DP_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDDP),
11553b3b6810SDongjiu Geng 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_FHM_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_ASIMDFHM),
11567206dc93SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_TS_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_FLAGM),
1157ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_FP),
1158bf500618SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_FP_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_FPHP),
1159ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 0, CAP_HWCAP, HWCAP_ASIMD),
1160bf500618SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_ASIMD_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_ASIMDHP),
11617206dc93SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_DIT_SHIFT, FTR_SIGNED, 1, CAP_HWCAP, HWCAP_DIT),
11627aac405eSRobin Murphy 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_DPB_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_DCPOP),
1163c8c3798dSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_JSCVT_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_JSCVT),
1164cb567e79SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_FCMA_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_FCMA),
1165c651aae5SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_LRCPC_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_LRCPC),
11667206dc93SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_LRCPC_SHIFT, FTR_UNSIGNED, 2, CAP_HWCAP, HWCAP_ILRCPC),
11677206dc93SSuzuki K Poulose 	HWCAP_CAP(SYS_ID_AA64MMFR2_EL1, ID_AA64MMFR2_AT_SHIFT, FTR_UNSIGNED, 1, CAP_HWCAP, HWCAP_USCAT),
116843994d82SDave Martin #ifdef CONFIG_ARM64_SVE
116943994d82SDave Martin 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_SVE_SHIFT, FTR_UNSIGNED, ID_AA64PFR0_SVE, CAP_HWCAP, HWCAP_SVE),
117043994d82SDave Martin #endif
117175283501SSuzuki K Poulose 	{},
117275283501SSuzuki K Poulose };
117375283501SSuzuki K Poulose 
117475283501SSuzuki K Poulose static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
117537b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
1176ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
1177ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
1178ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA1_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
1179ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA2_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
1180ff96f7bcSSuzuki K Poulose 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_CRC32_SHIFT, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
118137b01d53SSuzuki K. Poulose #endif
118237b01d53SSuzuki K. Poulose 	{},
118337b01d53SSuzuki K. Poulose };
118437b01d53SSuzuki K. Poulose 
1185f3efb675SSuzuki K Poulose static void __init cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
118637b01d53SSuzuki K. Poulose {
118737b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
118837b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
118937b01d53SSuzuki K. Poulose 		elf_hwcap |= cap->hwcap;
119037b01d53SSuzuki K. Poulose 		break;
119137b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
119237b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
119337b01d53SSuzuki K. Poulose 		compat_elf_hwcap |= (u32)cap->hwcap;
119437b01d53SSuzuki K. Poulose 		break;
119537b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
119637b01d53SSuzuki K. Poulose 		compat_elf_hwcap2 |= (u32)cap->hwcap;
119737b01d53SSuzuki K. Poulose 		break;
119837b01d53SSuzuki K. Poulose #endif
119937b01d53SSuzuki K. Poulose 	default:
120037b01d53SSuzuki K. Poulose 		WARN_ON(1);
120137b01d53SSuzuki K. Poulose 		break;
120237b01d53SSuzuki K. Poulose 	}
120337b01d53SSuzuki K. Poulose }
120437b01d53SSuzuki K. Poulose 
120537b01d53SSuzuki K. Poulose /* Check if we have a particular HWCAP enabled */
1206f3efb675SSuzuki K Poulose static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
120737b01d53SSuzuki K. Poulose {
120837b01d53SSuzuki K. Poulose 	bool rc;
120937b01d53SSuzuki K. Poulose 
121037b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
121137b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
121237b01d53SSuzuki K. Poulose 		rc = (elf_hwcap & cap->hwcap) != 0;
121337b01d53SSuzuki K. Poulose 		break;
121437b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
121537b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
121637b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
121737b01d53SSuzuki K. Poulose 		break;
121837b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
121937b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
122037b01d53SSuzuki K. Poulose 		break;
122137b01d53SSuzuki K. Poulose #endif
122237b01d53SSuzuki K. Poulose 	default:
122337b01d53SSuzuki K. Poulose 		WARN_ON(1);
122437b01d53SSuzuki K. Poulose 		rc = false;
122537b01d53SSuzuki K. Poulose 	}
122637b01d53SSuzuki K. Poulose 
122737b01d53SSuzuki K. Poulose 	return rc;
122837b01d53SSuzuki K. Poulose }
122937b01d53SSuzuki K. Poulose 
123075283501SSuzuki K Poulose static void __init setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
123137b01d53SSuzuki K. Poulose {
123277c97b4eSSuzuki K Poulose 	/* We support emulation of accesses to CPU ID feature registers */
123377c97b4eSSuzuki K Poulose 	elf_hwcap |= HWCAP_CPUID;
123475283501SSuzuki K Poulose 	for (; hwcaps->matches; hwcaps++)
1235143ba05dSSuzuki K Poulose 		if (hwcaps->matches(hwcaps, cpucap_default_scope(hwcaps)))
123675283501SSuzuki K Poulose 			cap_set_elf_hwcap(hwcaps);
123737b01d53SSuzuki K. Poulose }
123837b01d53SSuzuki K. Poulose 
123967948af4SSuzuki K Poulose /*
124067948af4SSuzuki K Poulose  * Check if the current CPU has a given feature capability.
124167948af4SSuzuki K Poulose  * Should be called from non-preemptible context.
124267948af4SSuzuki K Poulose  */
124367948af4SSuzuki K Poulose static bool __this_cpu_has_cap(const struct arm64_cpu_capabilities *cap_array,
124467948af4SSuzuki K Poulose 			       unsigned int cap)
124567948af4SSuzuki K Poulose {
124667948af4SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
124767948af4SSuzuki K Poulose 
124867948af4SSuzuki K Poulose 	if (WARN_ON(preemptible()))
124967948af4SSuzuki K Poulose 		return false;
125067948af4SSuzuki K Poulose 
1251edf298cfSJames Morse 	for (caps = cap_array; caps->matches; caps++)
125267948af4SSuzuki K Poulose 		if (caps->capability == cap &&
125367948af4SSuzuki K Poulose 		    caps->matches(caps, SCOPE_LOCAL_CPU))
125467948af4SSuzuki K Poulose 			return true;
125567948af4SSuzuki K Poulose 	return false;
125667948af4SSuzuki K Poulose }
125767948af4SSuzuki K Poulose 
12581e89baedSSuzuki K Poulose static void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
1259359b7064SMarc Zyngier 				    const char *info)
1260359b7064SMarc Zyngier {
126175283501SSuzuki K Poulose 	for (; caps->matches; caps++) {
1262143ba05dSSuzuki K Poulose 		if (!caps->matches(caps, cpucap_default_scope(caps)))
1263359b7064SMarc Zyngier 			continue;
1264359b7064SMarc Zyngier 
126575283501SSuzuki K Poulose 		if (!cpus_have_cap(caps->capability) && caps->desc)
126675283501SSuzuki K Poulose 			pr_info("%s %s\n", info, caps->desc);
126775283501SSuzuki K Poulose 		cpus_set_cap(caps->capability);
1268359b7064SMarc Zyngier 	}
1269359b7064SMarc Zyngier }
1270359b7064SMarc Zyngier 
1271c0cda3b8SDave Martin static int __enable_cpu_capability(void *arg)
1272c0cda3b8SDave Martin {
1273c0cda3b8SDave Martin 	const struct arm64_cpu_capabilities *cap = arg;
1274c0cda3b8SDave Martin 
1275c0cda3b8SDave Martin 	cap->cpu_enable(cap);
1276c0cda3b8SDave Martin 	return 0;
1277c0cda3b8SDave Martin }
1278c0cda3b8SDave Martin 
1279ce8b602cSSuzuki K. Poulose /*
1280dbb4e152SSuzuki K. Poulose  * Run through the enabled capabilities and enable() it on all active
1281dbb4e152SSuzuki K. Poulose  * CPUs
1282ce8b602cSSuzuki K. Poulose  */
12831e89baedSSuzuki K Poulose static void __init
12841e89baedSSuzuki K Poulose enable_cpu_capabilities(const struct arm64_cpu_capabilities *caps)
1285359b7064SMarc Zyngier {
128663a1e1c9SMark Rutland 	for (; caps->matches; caps++) {
128763a1e1c9SMark Rutland 		unsigned int num = caps->capability;
128863a1e1c9SMark Rutland 
128963a1e1c9SMark Rutland 		if (!cpus_have_cap(num))
129063a1e1c9SMark Rutland 			continue;
129163a1e1c9SMark Rutland 
129263a1e1c9SMark Rutland 		/* Ensure cpus_have_const_cap(num) works */
129363a1e1c9SMark Rutland 		static_branch_enable(&cpu_hwcap_keys[num]);
129463a1e1c9SMark Rutland 
1295c0cda3b8SDave Martin 		if (caps->cpu_enable) {
12962a6dcb2bSJames Morse 			/*
12972a6dcb2bSJames Morse 			 * Use stop_machine() as it schedules the work allowing
12982a6dcb2bSJames Morse 			 * us to modify PSTATE, instead of on_each_cpu() which
12992a6dcb2bSJames Morse 			 * uses an IPI, giving us a PSTATE that disappears when
13002a6dcb2bSJames Morse 			 * we return.
13012a6dcb2bSJames Morse 			 */
1302c0cda3b8SDave Martin 			stop_machine(__enable_cpu_capability, (void *)caps,
1303c0cda3b8SDave Martin 				     cpu_online_mask);
1304dbb4e152SSuzuki K. Poulose 		}
130563a1e1c9SMark Rutland 	}
130663a1e1c9SMark Rutland }
1307dbb4e152SSuzuki K. Poulose 
1308dbb4e152SSuzuki K. Poulose /*
130913f417f3SSuzuki K Poulose  * Check for CPU features that are used in early boot
131013f417f3SSuzuki K Poulose  * based on the Boot CPU value.
1311dbb4e152SSuzuki K. Poulose  */
131213f417f3SSuzuki K Poulose static void check_early_cpu_features(void)
1313dbb4e152SSuzuki K. Poulose {
1314ac1ad20fSSuzuki K Poulose 	verify_cpu_run_el();
131513f417f3SSuzuki K Poulose 	verify_cpu_asid_bits();
1316dbb4e152SSuzuki K. Poulose }
1317dbb4e152SSuzuki K. Poulose 
131875283501SSuzuki K Poulose static void
131975283501SSuzuki K Poulose verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
132075283501SSuzuki K Poulose {
132175283501SSuzuki K Poulose 
132292406f0cSSuzuki K Poulose 	for (; caps->matches; caps++)
132392406f0cSSuzuki K Poulose 		if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
132475283501SSuzuki K Poulose 			pr_crit("CPU%d: missing HWCAP: %s\n",
132575283501SSuzuki K Poulose 					smp_processor_id(), caps->desc);
132675283501SSuzuki K Poulose 			cpu_die_early();
132775283501SSuzuki K Poulose 		}
132875283501SSuzuki K Poulose }
132975283501SSuzuki K Poulose 
133075283501SSuzuki K Poulose static void
133167948af4SSuzuki K Poulose verify_local_cpu_features(const struct arm64_cpu_capabilities *caps_list)
133275283501SSuzuki K Poulose {
133367948af4SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps = caps_list;
133475283501SSuzuki K Poulose 	for (; caps->matches; caps++) {
133592406f0cSSuzuki K Poulose 		if (!cpus_have_cap(caps->capability))
133675283501SSuzuki K Poulose 			continue;
133775283501SSuzuki K Poulose 		/*
133875283501SSuzuki K Poulose 		 * If the new CPU misses an advertised feature, we cannot proceed
133975283501SSuzuki K Poulose 		 * further, park the cpu.
134075283501SSuzuki K Poulose 		 */
134167948af4SSuzuki K Poulose 		if (!__this_cpu_has_cap(caps_list, caps->capability)) {
134275283501SSuzuki K Poulose 			pr_crit("CPU%d: missing feature: %s\n",
134375283501SSuzuki K Poulose 					smp_processor_id(), caps->desc);
134475283501SSuzuki K Poulose 			cpu_die_early();
134575283501SSuzuki K Poulose 		}
1346c0cda3b8SDave Martin 		if (caps->cpu_enable)
1347c0cda3b8SDave Martin 			caps->cpu_enable(caps);
134875283501SSuzuki K Poulose 	}
134975283501SSuzuki K Poulose }
135075283501SSuzuki K Poulose 
13512e0f2478SDave Martin static void verify_sve_features(void)
13522e0f2478SDave Martin {
13532e0f2478SDave Martin 	u64 safe_zcr = read_sanitised_ftr_reg(SYS_ZCR_EL1);
13542e0f2478SDave Martin 	u64 zcr = read_zcr_features();
13552e0f2478SDave Martin 
13562e0f2478SDave Martin 	unsigned int safe_len = safe_zcr & ZCR_ELx_LEN_MASK;
13572e0f2478SDave Martin 	unsigned int len = zcr & ZCR_ELx_LEN_MASK;
13582e0f2478SDave Martin 
13592e0f2478SDave Martin 	if (len < safe_len || sve_verify_vq_map()) {
13602e0f2478SDave Martin 		pr_crit("CPU%d: SVE: required vector length(s) missing\n",
13612e0f2478SDave Martin 			smp_processor_id());
13622e0f2478SDave Martin 		cpu_die_early();
13632e0f2478SDave Martin 	}
13642e0f2478SDave Martin 
13652e0f2478SDave Martin 	/* Add checks on other ZCR bits here if necessary */
13662e0f2478SDave Martin }
13672e0f2478SDave Martin 
1368dbb4e152SSuzuki K. Poulose /*
13691e89baedSSuzuki K Poulose  * The CPU Errata work arounds are detected and applied at boot time
13701e89baedSSuzuki K Poulose  * and the related information is freed soon after. If the new CPU requires
13711e89baedSSuzuki K Poulose  * an errata not detected at boot, fail this CPU.
13721e89baedSSuzuki K Poulose  */
13731e89baedSSuzuki K Poulose static void verify_local_cpu_errata_workarounds(void)
13741e89baedSSuzuki K Poulose {
13751e89baedSSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps = arm64_errata;
13761e89baedSSuzuki K Poulose 
13771e89baedSSuzuki K Poulose 	for (; caps->matches; caps++) {
13781e89baedSSuzuki K Poulose 		if (cpus_have_cap(caps->capability)) {
13791e89baedSSuzuki K Poulose 			if (caps->cpu_enable)
13801e89baedSSuzuki K Poulose 				caps->cpu_enable(caps);
13811e89baedSSuzuki K Poulose 		} else if (caps->matches(caps, SCOPE_LOCAL_CPU)) {
13821e89baedSSuzuki K Poulose 			pr_crit("CPU%d: Requires work around for %s, not detected"
13831e89baedSSuzuki K Poulose 					" at boot time\n",
13841e89baedSSuzuki K Poulose 				smp_processor_id(),
13851e89baedSSuzuki K Poulose 				caps->desc ? : "an erratum");
13861e89baedSSuzuki K Poulose 			cpu_die_early();
13871e89baedSSuzuki K Poulose 		}
13881e89baedSSuzuki K Poulose 	}
13891e89baedSSuzuki K Poulose }
13901e89baedSSuzuki K Poulose 
13911e89baedSSuzuki K Poulose static void update_cpu_errata_workarounds(void)
13921e89baedSSuzuki K Poulose {
13931e89baedSSuzuki K Poulose 	update_cpu_capabilities(arm64_errata, "enabling workaround for");
13941e89baedSSuzuki K Poulose }
13951e89baedSSuzuki K Poulose 
13961e89baedSSuzuki K Poulose static void __init enable_errata_workarounds(void)
13971e89baedSSuzuki K Poulose {
13981e89baedSSuzuki K Poulose 	enable_cpu_capabilities(arm64_errata);
13991e89baedSSuzuki K Poulose }
14001e89baedSSuzuki K Poulose 
14011e89baedSSuzuki K Poulose /*
1402dbb4e152SSuzuki K. Poulose  * Run through the enabled system capabilities and enable() it on this CPU.
1403dbb4e152SSuzuki K. Poulose  * The capabilities were decided based on the available CPUs at the boot time.
1404dbb4e152SSuzuki K. Poulose  * Any new CPU should match the system wide status of the capability. If the
1405dbb4e152SSuzuki K. Poulose  * new CPU doesn't have a capability which the system now has enabled, we
1406dbb4e152SSuzuki K. Poulose  * cannot do anything to fix it up and could cause unexpected failures. So
1407dbb4e152SSuzuki K. Poulose  * we park the CPU.
1408dbb4e152SSuzuki K. Poulose  */
1409c47a1900SSuzuki K Poulose static void verify_local_cpu_capabilities(void)
1410dbb4e152SSuzuki K. Poulose {
141189ba2645SSuzuki K Poulose 	verify_local_cpu_errata_workarounds();
141275283501SSuzuki K Poulose 	verify_local_cpu_features(arm64_features);
141375283501SSuzuki K Poulose 	verify_local_elf_hwcaps(arm64_elf_hwcaps);
14142e0f2478SDave Martin 
1415643d703dSSuzuki K Poulose 	if (system_supports_32bit_el0())
141675283501SSuzuki K Poulose 		verify_local_elf_hwcaps(compat_elf_hwcaps);
14172e0f2478SDave Martin 
14182e0f2478SDave Martin 	if (system_supports_sve())
14192e0f2478SDave Martin 		verify_sve_features();
1420dbb4e152SSuzuki K. Poulose }
1421dbb4e152SSuzuki K. Poulose 
1422c47a1900SSuzuki K Poulose void check_local_cpu_capabilities(void)
1423c47a1900SSuzuki K Poulose {
1424c47a1900SSuzuki K Poulose 	/*
1425c47a1900SSuzuki K Poulose 	 * All secondary CPUs should conform to the early CPU features
1426c47a1900SSuzuki K Poulose 	 * in use by the kernel based on boot CPU.
1427c47a1900SSuzuki K Poulose 	 */
1428c47a1900SSuzuki K Poulose 	check_early_cpu_features();
1429c47a1900SSuzuki K Poulose 
1430c47a1900SSuzuki K Poulose 	/*
1431c47a1900SSuzuki K Poulose 	 * If we haven't finalised the system capabilities, this CPU gets
1432c47a1900SSuzuki K Poulose 	 * a chance to update the errata work arounds.
1433c47a1900SSuzuki K Poulose 	 * Otherwise, this CPU should verify that it has all the system
1434c47a1900SSuzuki K Poulose 	 * advertised capabilities.
1435c47a1900SSuzuki K Poulose 	 */
1436c47a1900SSuzuki K Poulose 	if (!sys_caps_initialised)
1437c47a1900SSuzuki K Poulose 		update_cpu_errata_workarounds();
1438c47a1900SSuzuki K Poulose 	else
1439c47a1900SSuzuki K Poulose 		verify_local_cpu_capabilities();
1440c47a1900SSuzuki K Poulose }
1441c47a1900SSuzuki K Poulose 
1442a7c61a34SJisheng Zhang static void __init setup_feature_capabilities(void)
1443359b7064SMarc Zyngier {
1444e0f6429dSKees Cook 	update_cpu_capabilities(arm64_features, "detected:");
1445ce8b602cSSuzuki K. Poulose 	enable_cpu_capabilities(arm64_features);
1446359b7064SMarc Zyngier }
14479cdf8ec4SSuzuki K. Poulose 
144863a1e1c9SMark Rutland DEFINE_STATIC_KEY_FALSE(arm64_const_caps_ready);
144963a1e1c9SMark Rutland EXPORT_SYMBOL(arm64_const_caps_ready);
145063a1e1c9SMark Rutland 
145163a1e1c9SMark Rutland static void __init mark_const_caps_ready(void)
145263a1e1c9SMark Rutland {
145363a1e1c9SMark Rutland 	static_branch_enable(&arm64_const_caps_ready);
145463a1e1c9SMark Rutland }
145563a1e1c9SMark Rutland 
14568f413758SMarc Zyngier extern const struct arm64_cpu_capabilities arm64_errata[];
14578f413758SMarc Zyngier 
14588f413758SMarc Zyngier bool this_cpu_has_cap(unsigned int cap)
14598f413758SMarc Zyngier {
14608f413758SMarc Zyngier 	return (__this_cpu_has_cap(arm64_features, cap) ||
14618f413758SMarc Zyngier 		__this_cpu_has_cap(arm64_errata, cap));
14628f413758SMarc Zyngier }
14638f413758SMarc Zyngier 
14649cdf8ec4SSuzuki K. Poulose void __init setup_cpu_features(void)
14659cdf8ec4SSuzuki K. Poulose {
14669cdf8ec4SSuzuki K. Poulose 	u32 cwg;
14679cdf8ec4SSuzuki K. Poulose 
1468dbb4e152SSuzuki K. Poulose 	/* Set the CPU feature capabilies */
1469dbb4e152SSuzuki K. Poulose 	setup_feature_capabilities();
14708e231852SAndre Przywara 	enable_errata_workarounds();
147163a1e1c9SMark Rutland 	mark_const_caps_ready();
147275283501SSuzuki K Poulose 	setup_elf_hwcaps(arm64_elf_hwcaps);
1473643d703dSSuzuki K Poulose 
1474643d703dSSuzuki K Poulose 	if (system_supports_32bit_el0())
147575283501SSuzuki K Poulose 		setup_elf_hwcaps(compat_elf_hwcaps);
1476dbb4e152SSuzuki K. Poulose 
14772e6f549fSKees Cook 	if (system_uses_ttbr0_pan())
14782e6f549fSKees Cook 		pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n");
14792e6f549fSKees Cook 
14802e0f2478SDave Martin 	sve_setup();
14812e0f2478SDave Martin 
1482dbb4e152SSuzuki K. Poulose 	/* Advertise that we have computed the system capabilities */
1483dbb4e152SSuzuki K. Poulose 	set_sys_caps_initialised();
1484dbb4e152SSuzuki K. Poulose 
14859cdf8ec4SSuzuki K. Poulose 	/*
14869cdf8ec4SSuzuki K. Poulose 	 * Check for sane CTR_EL0.CWG value.
14879cdf8ec4SSuzuki K. Poulose 	 */
14889cdf8ec4SSuzuki K. Poulose 	cwg = cache_type_cwg();
14899cdf8ec4SSuzuki K. Poulose 	if (!cwg)
14901f85b42aSCatalin Marinas 		pr_warn("No Cache Writeback Granule information, assuming %d\n",
14911f85b42aSCatalin Marinas 			ARCH_DMA_MINALIGN);
1492359b7064SMarc Zyngier }
149370544196SJames Morse 
149470544196SJames Morse static bool __maybe_unused
149592406f0cSSuzuki K Poulose cpufeature_pan_not_uao(const struct arm64_cpu_capabilities *entry, int __unused)
149670544196SJames Morse {
1497a4023f68SSuzuki K Poulose 	return (cpus_have_const_cap(ARM64_HAS_PAN) && !cpus_have_const_cap(ARM64_HAS_UAO));
149870544196SJames Morse }
149977c97b4eSSuzuki K Poulose 
150077c97b4eSSuzuki K Poulose /*
150177c97b4eSSuzuki K Poulose  * We emulate only the following system register space.
150277c97b4eSSuzuki K Poulose  * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 4 - 7]
150377c97b4eSSuzuki K Poulose  * See Table C5-6 System instruction encodings for System register accesses,
150477c97b4eSSuzuki K Poulose  * ARMv8 ARM(ARM DDI 0487A.f) for more details.
150577c97b4eSSuzuki K Poulose  */
150677c97b4eSSuzuki K Poulose static inline bool __attribute_const__ is_emulated(u32 id)
150777c97b4eSSuzuki K Poulose {
150877c97b4eSSuzuki K Poulose 	return (sys_reg_Op0(id) == 0x3 &&
150977c97b4eSSuzuki K Poulose 		sys_reg_CRn(id) == 0x0 &&
151077c97b4eSSuzuki K Poulose 		sys_reg_Op1(id) == 0x0 &&
151177c97b4eSSuzuki K Poulose 		(sys_reg_CRm(id) == 0 ||
151277c97b4eSSuzuki K Poulose 		 ((sys_reg_CRm(id) >= 4) && (sys_reg_CRm(id) <= 7))));
151377c97b4eSSuzuki K Poulose }
151477c97b4eSSuzuki K Poulose 
151577c97b4eSSuzuki K Poulose /*
151677c97b4eSSuzuki K Poulose  * With CRm == 0, reg should be one of :
151777c97b4eSSuzuki K Poulose  * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1.
151877c97b4eSSuzuki K Poulose  */
151977c97b4eSSuzuki K Poulose static inline int emulate_id_reg(u32 id, u64 *valp)
152077c97b4eSSuzuki K Poulose {
152177c97b4eSSuzuki K Poulose 	switch (id) {
152277c97b4eSSuzuki K Poulose 	case SYS_MIDR_EL1:
152377c97b4eSSuzuki K Poulose 		*valp = read_cpuid_id();
152477c97b4eSSuzuki K Poulose 		break;
152577c97b4eSSuzuki K Poulose 	case SYS_MPIDR_EL1:
152677c97b4eSSuzuki K Poulose 		*valp = SYS_MPIDR_SAFE_VAL;
152777c97b4eSSuzuki K Poulose 		break;
152877c97b4eSSuzuki K Poulose 	case SYS_REVIDR_EL1:
152977c97b4eSSuzuki K Poulose 		/* IMPLEMENTATION DEFINED values are emulated with 0 */
153077c97b4eSSuzuki K Poulose 		*valp = 0;
153177c97b4eSSuzuki K Poulose 		break;
153277c97b4eSSuzuki K Poulose 	default:
153377c97b4eSSuzuki K Poulose 		return -EINVAL;
153477c97b4eSSuzuki K Poulose 	}
153577c97b4eSSuzuki K Poulose 
153677c97b4eSSuzuki K Poulose 	return 0;
153777c97b4eSSuzuki K Poulose }
153877c97b4eSSuzuki K Poulose 
153977c97b4eSSuzuki K Poulose static int emulate_sys_reg(u32 id, u64 *valp)
154077c97b4eSSuzuki K Poulose {
154177c97b4eSSuzuki K Poulose 	struct arm64_ftr_reg *regp;
154277c97b4eSSuzuki K Poulose 
154377c97b4eSSuzuki K Poulose 	if (!is_emulated(id))
154477c97b4eSSuzuki K Poulose 		return -EINVAL;
154577c97b4eSSuzuki K Poulose 
154677c97b4eSSuzuki K Poulose 	if (sys_reg_CRm(id) == 0)
154777c97b4eSSuzuki K Poulose 		return emulate_id_reg(id, valp);
154877c97b4eSSuzuki K Poulose 
154977c97b4eSSuzuki K Poulose 	regp = get_arm64_ftr_reg(id);
155077c97b4eSSuzuki K Poulose 	if (regp)
155177c97b4eSSuzuki K Poulose 		*valp = arm64_ftr_reg_user_value(regp);
155277c97b4eSSuzuki K Poulose 	else
155377c97b4eSSuzuki K Poulose 		/*
155477c97b4eSSuzuki K Poulose 		 * The untracked registers are either IMPLEMENTATION DEFINED
155577c97b4eSSuzuki K Poulose 		 * (e.g, ID_AFR0_EL1) or reserved RAZ.
155677c97b4eSSuzuki K Poulose 		 */
155777c97b4eSSuzuki K Poulose 		*valp = 0;
155877c97b4eSSuzuki K Poulose 	return 0;
155977c97b4eSSuzuki K Poulose }
156077c97b4eSSuzuki K Poulose 
156177c97b4eSSuzuki K Poulose static int emulate_mrs(struct pt_regs *regs, u32 insn)
156277c97b4eSSuzuki K Poulose {
156377c97b4eSSuzuki K Poulose 	int rc;
156477c97b4eSSuzuki K Poulose 	u32 sys_reg, dst;
156577c97b4eSSuzuki K Poulose 	u64 val;
156677c97b4eSSuzuki K Poulose 
156777c97b4eSSuzuki K Poulose 	/*
156877c97b4eSSuzuki K Poulose 	 * sys_reg values are defined as used in mrs/msr instruction.
156977c97b4eSSuzuki K Poulose 	 * shift the imm value to get the encoding.
157077c97b4eSSuzuki K Poulose 	 */
157177c97b4eSSuzuki K Poulose 	sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5;
157277c97b4eSSuzuki K Poulose 	rc = emulate_sys_reg(sys_reg, &val);
157377c97b4eSSuzuki K Poulose 	if (!rc) {
157477c97b4eSSuzuki K Poulose 		dst = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn);
1575521c6461SMark Rutland 		pt_regs_write_reg(regs, dst, val);
15766436beeeSJulien Thierry 		arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
157777c97b4eSSuzuki K Poulose 	}
157877c97b4eSSuzuki K Poulose 
157977c97b4eSSuzuki K Poulose 	return rc;
158077c97b4eSSuzuki K Poulose }
158177c97b4eSSuzuki K Poulose 
158277c97b4eSSuzuki K Poulose static struct undef_hook mrs_hook = {
158377c97b4eSSuzuki K Poulose 	.instr_mask = 0xfff00000,
158477c97b4eSSuzuki K Poulose 	.instr_val  = 0xd5300000,
158577c97b4eSSuzuki K Poulose 	.pstate_mask = COMPAT_PSR_MODE_MASK,
158677c97b4eSSuzuki K Poulose 	.pstate_val = PSR_MODE_EL0t,
158777c97b4eSSuzuki K Poulose 	.fn = emulate_mrs,
158877c97b4eSSuzuki K Poulose };
158977c97b4eSSuzuki K Poulose 
159077c97b4eSSuzuki K Poulose static int __init enable_mrs_emulation(void)
159177c97b4eSSuzuki K Poulose {
159277c97b4eSSuzuki K Poulose 	register_undef_hook(&mrs_hook);
159377c97b4eSSuzuki K Poulose 	return 0;
159477c97b4eSSuzuki K Poulose }
159577c97b4eSSuzuki K Poulose 
1596c0d8832eSSuzuki K Poulose core_initcall(enable_mrs_emulation);
159768ddbf09SJames Morse 
1598c0cda3b8SDave Martin void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused)
159968ddbf09SJames Morse {
160068ddbf09SJames Morse 	/* Firmware may have left a deferred SError in this register. */
160168ddbf09SJames Morse 	write_sysreg_s(0, SYS_DISR_EL1);
160268ddbf09SJames Morse }
1603