xref: /linux/arch/arm64/kernel/cpufeature.c (revision 53275da8dccc8f8140f24e2634c5d61e3206307d)
1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2359b7064SMarc Zyngier /*
3359b7064SMarc Zyngier  * Contains CPU feature definitions
4359b7064SMarc Zyngier  *
5359b7064SMarc Zyngier  * Copyright (C) 2015 ARM Ltd.
6a2a69963SWill Deacon  *
7a2a69963SWill Deacon  * A note for the weary kernel hacker: the code here is confusing and hard to
8a2a69963SWill Deacon  * follow! That's partly because it's solving a nasty problem, but also because
9a2a69963SWill Deacon  * there's a little bit of over-abstraction that tends to obscure what's going
10a2a69963SWill Deacon  * on behind a maze of helper functions and macros.
11a2a69963SWill Deacon  *
12a2a69963SWill Deacon  * The basic problem is that hardware folks have started gluing together CPUs
13a2a69963SWill Deacon  * with distinct architectural features; in some cases even creating SoCs where
14a2a69963SWill Deacon  * user-visible instructions are available only on a subset of the available
15a2a69963SWill Deacon  * cores. We try to address this by snapshotting the feature registers of the
16a2a69963SWill Deacon  * boot CPU and comparing these with the feature registers of each secondary
17a2a69963SWill Deacon  * CPU when bringing them up. If there is a mismatch, then we update the
18a2a69963SWill Deacon  * snapshot state to indicate the lowest-common denominator of the feature,
19a2a69963SWill Deacon  * known as the "safe" value. This snapshot state can be queried to view the
20a2a69963SWill Deacon  * "sanitised" value of a feature register.
21a2a69963SWill Deacon  *
22a2a69963SWill Deacon  * The sanitised register values are used to decide which capabilities we
23a2a69963SWill Deacon  * have in the system. These may be in the form of traditional "hwcaps"
24a2a69963SWill Deacon  * advertised to userspace or internal "cpucaps" which are used to configure
25a2a69963SWill Deacon  * things like alternative patching and static keys. While a feature mismatch
26a2a69963SWill Deacon  * may result in a TAINT_CPU_OUT_OF_SPEC kernel taint, a capability mismatch
27a2a69963SWill Deacon  * may prevent a CPU from being onlined at all.
28a2a69963SWill Deacon  *
29a2a69963SWill Deacon  * Some implementation details worth remembering:
30a2a69963SWill Deacon  *
31a2a69963SWill Deacon  * - Mismatched features are *always* sanitised to a "safe" value, which
32a2a69963SWill Deacon  *   usually indicates that the feature is not supported.
33a2a69963SWill Deacon  *
34a2a69963SWill Deacon  * - A mismatched feature marked with FTR_STRICT will cause a "SANITY CHECK"
35a2a69963SWill Deacon  *   warning when onlining an offending CPU and the kernel will be tainted
36a2a69963SWill Deacon  *   with TAINT_CPU_OUT_OF_SPEC.
37a2a69963SWill Deacon  *
38a2a69963SWill Deacon  * - Features marked as FTR_VISIBLE have their sanitised value visible to
39a2a69963SWill Deacon  *   userspace. FTR_VISIBLE features in registers that are only visible
40a2a69963SWill Deacon  *   to EL0 by trapping *must* have a corresponding HWCAP so that late
41a2a69963SWill Deacon  *   onlining of CPUs cannot lead to features disappearing at runtime.
42a2a69963SWill Deacon  *
43a2a69963SWill Deacon  * - A "feature" is typically a 4-bit register field. A "capability" is the
44a2a69963SWill Deacon  *   high-level description derived from the sanitised field value.
45a2a69963SWill Deacon  *
46a2a69963SWill Deacon  * - Read the Arm ARM (DDI 0487F.a) section D13.1.3 ("Principles of the ID
47a2a69963SWill Deacon  *   scheme for fields in ID registers") to understand when feature fields
48a2a69963SWill Deacon  *   may be signed or unsigned (FTR_SIGNED and FTR_UNSIGNED accordingly).
49a2a69963SWill Deacon  *
50a2a69963SWill Deacon  * - KVM exposes its own view of the feature registers to guest operating
51a2a69963SWill Deacon  *   systems regardless of FTR_VISIBLE. This is typically driven from the
52a2a69963SWill Deacon  *   sanitised register values to allow virtual CPUs to be migrated between
53a2a69963SWill Deacon  *   arbitrary physical CPUs, but some features not present on the host are
54a2a69963SWill Deacon  *   also advertised and emulated. Look at sys_reg_descs[] for the gory
55a2a69963SWill Deacon  *   details.
56433022b5SWill Deacon  *
57433022b5SWill Deacon  * - If the arm64_ftr_bits[] for a register has a missing field, then this
58433022b5SWill Deacon  *   field is treated as STRICT RES0, including for read_sanitised_ftr_reg().
59433022b5SWill Deacon  *   This is stronger than FTR_HIDDEN and can be used to hide features from
60433022b5SWill Deacon  *   KVM guests.
61359b7064SMarc Zyngier  */
62359b7064SMarc Zyngier 
639cdf8ec4SSuzuki K. Poulose #define pr_fmt(fmt) "CPU features: " fmt
64359b7064SMarc Zyngier 
653c739b57SSuzuki K. Poulose #include <linux/bsearch.h>
662a6dcb2bSJames Morse #include <linux/cpumask.h>
675ffdfaedSVladimir Murzin #include <linux/crash_dump.h>
683c739b57SSuzuki K. Poulose #include <linux/sort.h>
692a6dcb2bSJames Morse #include <linux/stop_machine.h>
707af33504SWill Deacon #include <linux/sysfs.h>
71359b7064SMarc Zyngier #include <linux/types.h>
72f6334b17Skernel test robot #include <linux/minmax.h>
732077be67SLaura Abbott #include <linux/mm.h>
74a111b7c0SJosh Poimboeuf #include <linux/cpu.h>
752e903b91SAndrey Konovalov #include <linux/kasan.h>
76bd09128dSJames Morse #include <linux/percpu.h>
77bd09128dSJames Morse 
78359b7064SMarc Zyngier #include <asm/cpu.h>
79359b7064SMarc Zyngier #include <asm/cpufeature.h>
80dbb4e152SSuzuki K. Poulose #include <asm/cpu_ops.h>
812e0f2478SDave Martin #include <asm/fpsimd.h>
8244b3834bSJames Morse #include <asm/hwcap.h>
833e00e39dSMark Rutland #include <asm/insn.h>
843eb681fbSDavid Brazdil #include <asm/kvm_host.h>
8513f417f3SSuzuki K Poulose #include <asm/mmu_context.h>
8634bfeea4SCatalin Marinas #include <asm/mte.h>
87338d4f49SJames Morse #include <asm/processor.h>
88e62e0748SCarlos Bilbao #include <asm/smp.h>
89cdcf817bSSuzuki K. Poulose #include <asm/sysreg.h>
9077c97b4eSSuzuki K Poulose #include <asm/traps.h>
91bd09128dSJames Morse #include <asm/vectors.h>
92d88701beSMarc Zyngier #include <asm/virt.h>
93359b7064SMarc Zyngier 
94aec0bff7SAndrew Murray /* Kernel representation of AT_HWCAP and AT_HWCAP2 */
9560c868efSMark Brown static DECLARE_BITMAP(elf_hwcap, MAX_CPU_FEATURES) __read_mostly;
969cdf8ec4SSuzuki K. Poulose 
979cdf8ec4SSuzuki K. Poulose #ifdef CONFIG_COMPAT
989cdf8ec4SSuzuki K. Poulose #define COMPAT_ELF_HWCAP_DEFAULT	\
999cdf8ec4SSuzuki K. Poulose 				(COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\
1009cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\
1017559950aSSuzuki K Poulose 				 COMPAT_HWCAP_TLS|COMPAT_HWCAP_IDIV|\
1029cdf8ec4SSuzuki K. Poulose 				 COMPAT_HWCAP_LPAE)
1039cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT;
1049cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap2 __read_mostly;
1059cdf8ec4SSuzuki K. Poulose #endif
1069cdf8ec4SSuzuki K. Poulose 
1079cdf8ec4SSuzuki K. Poulose DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
1084b65a5dbSCatalin Marinas EXPORT_SYMBOL(cpu_hwcaps);
10982a3a21bSSuzuki K Poulose static struct arm64_cpu_capabilities const __ro_after_init *cpu_hwcaps_ptrs[ARM64_NCAPS];
1109cdf8ec4SSuzuki K. Poulose 
1110ceb0d56SDaniel Thompson /* Need also bit for ARM64_CB_PATCH */
1120ceb0d56SDaniel Thompson DECLARE_BITMAP(boot_capabilities, ARM64_NPATCHABLE);
1130ceb0d56SDaniel Thompson 
11409e3c22aSMark Brown bool arm64_use_ng_mappings = false;
11509e3c22aSMark Brown EXPORT_SYMBOL(arm64_use_ng_mappings);
11609e3c22aSMark Brown 
117bd09128dSJames Morse DEFINE_PER_CPU_READ_MOSTLY(const char *, this_cpu_vector) = vectors;
118bd09128dSJames Morse 
1198f1eec57SDave Martin /*
1202122a833SWill Deacon  * Permit PER_LINUX32 and execve() of 32-bit binaries even if not all CPUs
1212122a833SWill Deacon  * support it?
1222122a833SWill Deacon  */
1232122a833SWill Deacon static bool __read_mostly allow_mismatched_32bit_el0;
1242122a833SWill Deacon 
1252122a833SWill Deacon /*
1262122a833SWill Deacon  * Static branch enabled only if allow_mismatched_32bit_el0 is set and we have
1272122a833SWill Deacon  * seen at least one CPU capable of 32-bit EL0.
1282122a833SWill Deacon  */
1292122a833SWill Deacon DEFINE_STATIC_KEY_FALSE(arm64_mismatched_32bit_el0);
1302122a833SWill Deacon 
1312122a833SWill Deacon /*
1322122a833SWill Deacon  * Mask of CPUs supporting 32-bit EL0.
1332122a833SWill Deacon  * Only valid if arm64_mismatched_32bit_el0 is enabled.
1342122a833SWill Deacon  */
1352122a833SWill Deacon static cpumask_var_t cpu_32bit_el0_mask __cpumask_var_read_mostly;
1362122a833SWill Deacon 
1372122a833SWill Deacon /*
1388f1eec57SDave Martin  * Flag to indicate if we have computed the system wide
1398f1eec57SDave Martin  * capabilities based on the boot time active CPUs. This
1408f1eec57SDave Martin  * will be used to determine if a new booting CPU should
1418f1eec57SDave Martin  * go through the verification process to make sure that it
1428f1eec57SDave Martin  * supports the system capabilities, without using a hotplug
143b51c6ac2SSuzuki K Poulose  * notifier. This is also used to decide if we could use
144b51c6ac2SSuzuki K Poulose  * the fast path for checking constant CPU caps.
1458f1eec57SDave Martin  */
146b51c6ac2SSuzuki K Poulose DEFINE_STATIC_KEY_FALSE(arm64_const_caps_ready);
147b51c6ac2SSuzuki K Poulose EXPORT_SYMBOL(arm64_const_caps_ready);
148b51c6ac2SSuzuki K Poulose static inline void finalize_system_capabilities(void)
1498f1eec57SDave Martin {
150b51c6ac2SSuzuki K Poulose 	static_branch_enable(&arm64_const_caps_ready);
1518f1eec57SDave Martin }
1528f1eec57SDave Martin 
153638d5031SAnshuman Khandual void dump_cpu_features(void)
1548effeaafSMark Rutland {
1558effeaafSMark Rutland 	/* file-wide pr_fmt adds "CPU features: " prefix */
1568effeaafSMark Rutland 	pr_emerg("0x%*pb\n", ARM64_NCAPS, &cpu_hwcaps);
1578effeaafSMark Rutland }
1588effeaafSMark Rutland 
159efd9e03fSCatalin Marinas DEFINE_STATIC_KEY_ARRAY_FALSE(cpu_hwcap_keys, ARM64_NCAPS);
160efd9e03fSCatalin Marinas EXPORT_SYMBOL(cpu_hwcap_keys);
161efd9e03fSCatalin Marinas 
162fe4fbdbcSSuzuki K Poulose #define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
1633c739b57SSuzuki K. Poulose 	{						\
1644f0a606bSSuzuki K. Poulose 		.sign = SIGNED,				\
165fe4fbdbcSSuzuki K Poulose 		.visible = VISIBLE,			\
1663c739b57SSuzuki K. Poulose 		.strict = STRICT,			\
1673c739b57SSuzuki K. Poulose 		.type = TYPE,				\
1683c739b57SSuzuki K. Poulose 		.shift = SHIFT,				\
1693c739b57SSuzuki K. Poulose 		.width = WIDTH,				\
1703c739b57SSuzuki K. Poulose 		.safe_val = SAFE_VAL,			\
1713c739b57SSuzuki K. Poulose 	}
1723c739b57SSuzuki K. Poulose 
1730710cfdbSSuzuki K Poulose /* Define a feature with unsigned values */
174fe4fbdbcSSuzuki K Poulose #define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
175fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1764f0a606bSSuzuki K. Poulose 
1770710cfdbSSuzuki K Poulose /* Define a feature with a signed value */
178fe4fbdbcSSuzuki K Poulose #define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \
179fe4fbdbcSSuzuki K Poulose 	__ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL)
1800710cfdbSSuzuki K Poulose 
1813c739b57SSuzuki K. Poulose #define ARM64_FTR_END					\
1823c739b57SSuzuki K. Poulose 	{						\
1833c739b57SSuzuki K. Poulose 		.width = 0,				\
1843c739b57SSuzuki K. Poulose 	}
1853c739b57SSuzuki K. Poulose 
1865ffdfaedSVladimir Murzin static void cpu_enable_cnp(struct arm64_cpu_capabilities const *cap);
18770544196SJames Morse 
1883ff047f6SAmit Daniel Kachhap static bool __system_matches_cap(unsigned int n);
1893ff047f6SAmit Daniel Kachhap 
1904aa8a472SSuzuki K Poulose /*
1914aa8a472SSuzuki K Poulose  * NOTE: Any changes to the visibility of features should be kept in
1924aa8a472SSuzuki K Poulose  * sync with the documentation of the CPU feature register ABI.
1934aa8a472SSuzuki K Poulose  */
1945e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64isar0[] = {
1950eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RNDR_SHIFT, 4, 0),
1960eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TLB_SHIFT, 4, 0),
1970eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TS_SHIFT, 4, 0),
1980eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_FHM_SHIFT, 4, 0),
1990eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_DP_SHIFT, 4, 0),
2000eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM4_SHIFT, 4, 0),
2010eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM3_SHIFT, 4, 0),
2020eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA3_SHIFT, 4, 0),
2030eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RDM_SHIFT, 4, 0),
2040eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 4, 0),
2050eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_CRC32_SHIFT, 4, 0),
2060eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, 0),
2070eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA1_SHIFT, 4, 0),
2080eda2ec4SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_AES_SHIFT, 4, 0),
2093c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2103c739b57SSuzuki K. Poulose };
2113c739b57SSuzuki K. Poulose 
212c8c3798dSSuzuki K Poulose static const struct arm64_ftr_bits ftr_id_aa64isar1[] = {
213aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_I8MM_SHIFT, 4, 0),
214aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DGH_SHIFT, 4, 0),
215aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, 0),
216aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SPECRES_SHIFT, 4, 0),
217aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SB_SHIFT, 4, 0),
218aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FRINTTS_SHIFT, 4, 0),
2196984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
220aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPI_SHIFT, 4, 0),
2216984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
222aa50479bSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPA_SHIFT, 4, 0),
223aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, 0),
224aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FCMA_SHIFT, 4, 0),
225aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_JSCVT_SHIFT, 4, 0),
2266984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
227aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_API_SHIFT, 4, 0),
2286984eb47SMark Rutland 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
229aa50479bSMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_APA_SHIFT, 4, 0),
230aa50479bSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, 0),
231c8c3798dSSuzuki K Poulose 	ARM64_FTR_END,
232c8c3798dSSuzuki K Poulose };
233c8c3798dSSuzuki K Poulose 
2349e45365fSJoey Gouly static const struct arm64_ftr_bits ftr_id_aa64isar2[] = {
235b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64ISAR2_EL1_BC_SHIFT, 4, 0),
236def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
237b2d71f27SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64ISAR2_EL1_APA3_SHIFT, 4, 0),
238def8c222SVladimir Murzin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH),
239b2d71f27SMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_GPA3_SHIFT, 4, 0),
240b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRES_SHIFT, 4, 0),
241b2d71f27SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_WFxT_SHIFT, 4, 0),
2429e45365fSJoey Gouly 	ARM64_FTR_END,
2439e45365fSJoey Gouly };
2449e45365fSJoey Gouly 
2455e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = {
24655adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV3_SHIFT, 4, 0),
24755adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV2_SHIFT, 4, 0),
24855adc08dSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_DIT_SHIFT, 4, 0),
24955adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AMU_SHIFT, 4, 0),
25055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_MPAM_SHIFT, 4, 0),
25155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SEL2_SHIFT, 4, 0),
2523fab3999SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
25355adc08dSMark Brown 				   FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SVE_SHIFT, 4, 0),
25455adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_RAS_SHIFT, 4, 0),
25555adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_GIC_SHIFT, 4, 0),
2565620b4b0SMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, ID_AA64PFR0_EL1_AdvSIMD_NI),
25755adc08dSMark Brown 	S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_FP_SHIFT, 4, ID_AA64PFR0_EL1_FP_NI),
25855adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL3_SHIFT, 4, 0),
25955adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL2_SHIFT, 4, 0),
26055adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL1_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
26155adc08dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL0_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY),
2623c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
2633c739b57SSuzuki K. Poulose };
2643c739b57SSuzuki K. Poulose 
265d71be2b6SWill Deacon static const struct arm64_ftr_bits ftr_id_aa64pfr1[] = {
2665e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
2676ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SME_SHIFT, 4, 0),
2686ca2b9caSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MPAMFRAC_SHIFT, 4, 0),
2696ca2b9caSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_RASFRAC_SHIFT, 4, 0),
2703b714d24SVincenzo Frascino 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_MTE),
2716ca2b9caSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MTE_SHIFT, 4, ID_AA64PFR1_EL1_MTE_NI),
272*53275da8SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SSBS_SHIFT, 4, ID_AA64PFR1_EL1_SSBS_NI),
2738ef8f360SDave Martin 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_BTI),
2746ca2b9caSMark Brown 				    FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_BT_SHIFT, 4, 0),
275d71be2b6SWill Deacon 	ARM64_FTR_END,
276d71be2b6SWill Deacon };
277d71be2b6SWill Deacon 
27806a916feSDave Martin static const struct arm64_ftr_bits ftr_id_aa64zfr0[] = {
279ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2808d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F64MM_SHIFT, 4, 0),
281d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2828d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F32MM_SHIFT, 4, 0),
283d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2848d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_I8MM_SHIFT, 4, 0),
285d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2868d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SM4_SHIFT, 4, 0),
287ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2888d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SHA3_SHIFT, 4, 0),
289ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2908d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, 0),
291d4209d8bSSteven Price 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2928d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BitPerm_SHIFT, 4, 0),
293ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2948d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_AES_SHIFT, 4, 0),
295ec52c713SJulien Grall 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE),
2968d8feb0eSMark Brown 		       FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, 0),
29706a916feSDave Martin 	ARM64_FTR_END,
29806a916feSDave Martin };
29906a916feSDave Martin 
3005e64b862SMark Brown static const struct arm64_ftr_bits ftr_id_aa64smfr0[] = {
3015e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
302f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_FA64_SHIFT, 1, 0),
3035e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
304f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I16I64_SHIFT, 4, 0),
3055e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
306f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F64F64_SHIFT, 1, 0),
3075e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
308f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I8I32_SHIFT, 4, 0),
3095e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
310f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F16F32_SHIFT, 1, 0),
3115e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
312f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_B16F32_SHIFT, 1, 0),
3135e64b862SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME),
314f13d5469SMark Brown 		       FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F32F32_SHIFT, 1, 0),
3155e64b862SMark Brown 	ARM64_FTR_END,
3165e64b862SMark Brown };
3175e64b862SMark Brown 
3185e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = {
3192d987e64SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ECV_SHIFT, 4, 0),
3202d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_FGT_SHIFT, 4, 0),
3212d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_EXS_SHIFT, 4, 0),
3225717fe5aSWill Deacon 	/*
323b130a8f7SMarc Zyngier 	 * Page size not being supported at Stage-2 is not fatal. You
324b130a8f7SMarc Zyngier 	 * just give up KVM if PAGE_SIZE isn't supported there. Go fix
325b130a8f7SMarc Zyngier 	 * your favourite nesting hypervisor.
326b130a8f7SMarc Zyngier 	 *
327b130a8f7SMarc Zyngier 	 * There is a small corner case where the hypervisor explicitly
328b130a8f7SMarc Zyngier 	 * advertises a given granule size at Stage-2 (value 2) on some
329b130a8f7SMarc Zyngier 	 * vCPUs, and uses the fallback to Stage-1 (value 0) for other
330b130a8f7SMarc Zyngier 	 * vCPUs. Although this is not forbidden by the architecture, it
331b130a8f7SMarc Zyngier 	 * indicates that the hypervisor is being silly (or buggy).
332b130a8f7SMarc Zyngier 	 *
333b130a8f7SMarc Zyngier 	 * We make no effort to cope with this and pretend that if these
334b130a8f7SMarc Zyngier 	 * fields are inconsistent across vCPUs, then it isn't worth
335b130a8f7SMarc Zyngier 	 * trying to bring KVM up.
336b130a8f7SMarc Zyngier 	 */
3372d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT, 4, 1),
3382d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT, 4, 1),
3392d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT, 4, 1),
340b130a8f7SMarc Zyngier 	/*
3415717fe5aSWill Deacon 	 * We already refuse to boot CPUs that don't support our configured
3425717fe5aSWill Deacon 	 * page size, so we can only detect mismatches for a page size other
3435717fe5aSWill Deacon 	 * than the one we're currently using. Unfortunately, SoCs like this
3445717fe5aSWill Deacon 	 * exist in the wild so, even though we don't like it, we'll have to go
3455717fe5aSWill Deacon 	 * along with it and treat them as non-strict.
3465717fe5aSWill Deacon 	 */
3472d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN4_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN4_NI),
3482d987e64SMark Brown 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN64_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN64_NI),
3492d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN16_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN16_NI),
3505717fe5aSWill Deacon 
3512d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGENDEL0_SHIFT, 4, 0),
3523c739b57SSuzuki K. Poulose 	/* Linux shouldn't care about secure memory */
3532d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_SNSMEM_SHIFT, 4, 0),
354ed7c138dSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGEND_SHIFT, 4, 0),
35507d7d848SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ASIDBITS_SHIFT, 4, 0),
3563c739b57SSuzuki K. Poulose 	/*
3573c739b57SSuzuki K. Poulose 	 * Differing PARange is fine as long as all peripherals and memory are mapped
3583c739b57SSuzuki K. Poulose 	 * within the minimum PARange of all CPUs
3593c739b57SSuzuki K. Poulose 	 */
3602d987e64SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_PARANGE_SHIFT, 4, 0),
3613c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3623c739b57SSuzuki K. Poulose };
3633c739b57SSuzuki K. Poulose 
3645e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = {
3656fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TIDCP1_SHIFT, 4, 0),
3666fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_AFP_SHIFT, 4, 0),
3676fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_ETS_SHIFT, 4, 0),
3686fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TWED_SHIFT, 4, 0),
3696fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_XNX_SHIFT, 4, 0),
3706fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64MMFR1_EL1_SpecSEI_SHIFT, 4, 0),
3716fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_PAN_SHIFT, 4, 0),
3726fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_LO_SHIFT, 4, 0),
3736fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HPDS_SHIFT, 4, 0),
3746fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VH_SHIFT, 4, 0),
3756fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VMIDBits_SHIFT, 4, 0),
3766fcd0193SKristina Martsenko 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HAFDBS_SHIFT, 4, 0),
3773c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
3783c739b57SSuzuki K. Poulose };
3793c739b57SSuzuki K. Poulose 
3805e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = {
381a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_E0PD_SHIFT, 4, 0),
382a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_EVT_SHIFT, 4, 0),
383a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_BBM_SHIFT, 4, 0),
384a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_TTL_SHIFT, 4, 0),
385a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_FWB_SHIFT, 4, 0),
386a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IDS_SHIFT, 4, 0),
387a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_AT_SHIFT, 4, 0),
388a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_ST_SHIFT, 4, 0),
389a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_NV_SHIFT, 4, 0),
390a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CCIDX_SHIFT, 4, 0),
3918f40badeSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_VARange_SHIFT, 4, 0),
392a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IESB_SHIFT, 4, 0),
393a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_LSM_SHIFT, 4, 0),
394a957c6beSMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_UAO_SHIFT, 4, 0),
395ca951862SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CnP_SHIFT, 4, 0),
396406e3087SJames Morse 	ARM64_FTR_END,
397406e3087SJames Morse };
398406e3087SJames Morse 
3995e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_ctr[] = {
400be68a8aaSWill Deacon 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */
4015b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DIC_SHIFT, 1, 1),
4025b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IDC_SHIFT, 1, 1),
4035b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_CWG_SHIFT, 4, 0),
4045b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_ERG_SHIFT, 4, 0),
4055b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DminLine_SHIFT, 4, 1),
4063c739b57SSuzuki K. Poulose 	/*
4073c739b57SSuzuki K. Poulose 	 * Linux can handle differing I-cache policies. Userspace JITs will
408ee7bc638SSuzuki K Poulose 	 * make use of *minLine.
409155433cbSWill Deacon 	 * If we have differing I-cache policies, report it as the weakest - VIPT.
4103c739b57SSuzuki K. Poulose 	 */
4115b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, CTR_EL0_L1Ip_SHIFT, 2, CTR_EL0_L1Ip_VIPT),	/* L1Ip */
4125b345e39SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IminLine_SHIFT, 4, 0),
4133c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4143c739b57SSuzuki K. Poulose };
4153c739b57SSuzuki K. Poulose 
4168f266a5dSMarc Zyngier static struct arm64_ftr_override __ro_after_init no_override = { };
4178f266a5dSMarc Zyngier 
418675b0563SArd Biesheuvel struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = {
419675b0563SArd Biesheuvel 	.name		= "SYS_CTR_EL0",
4208f266a5dSMarc Zyngier 	.ftr_bits	= ftr_ctr,
4218f266a5dSMarc Zyngier 	.override	= &no_override,
422675b0563SArd Biesheuvel };
423675b0563SArd Biesheuvel 
4245e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr0[] = {
4258d3154afSAnshuman Khandual 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_INNERSHR_SHIFT, 4, 0xf),
4268d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_FCSE_SHIFT, 4, 0),
4278d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_MMFR0_AUXREG_SHIFT, 4, 0),
4288d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_TCM_SHIFT, 4, 0),
4298d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_SHARELVL_SHIFT, 4, 0),
4308d3154afSAnshuman Khandual 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_OUTERSHR_SHIFT, 4, 0xf),
4318d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_PMSA_SHIFT, 4, 0),
4328d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_VMSA_SHIFT, 4, 0),
4333c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4343c739b57SSuzuki K. Poulose };
4353c739b57SSuzuki K. Poulose 
4365e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = {
4378d3154afSAnshuman Khandual 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_DOUBLELOCK_SHIFT, 4, 0),
438fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_PMSVER_SHIFT, 4, 0),
439fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_CTX_CMPS_SHIFT, 4, 0),
440fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_WRPS_SHIFT, 4, 0),
441fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_BRPS_SHIFT, 4, 0),
442b20d1ba3SWill Deacon 	/*
443b20d1ba3SWill Deacon 	 * We can instantiate multiple PMU instances with different levels
444b20d1ba3SWill Deacon 	 * of support.
445fe4fbdbcSSuzuki K Poulose 	 */
446fe4fbdbcSSuzuki K Poulose 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_PMUVER_SHIFT, 4, 0),
447fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_DEBUGVER_SHIFT, 4, 0x6),
4483c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4493c739b57SSuzuki K. Poulose };
4503c739b57SSuzuki K. Poulose 
4515e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_mvfr2[] = {
4528d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_FPMISC_SHIFT, 4, 0),
4538d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_SIMDMISC_SHIFT, 4, 0),
4543c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4553c739b57SSuzuki K. Poulose };
4563c739b57SSuzuki K. Poulose 
4575e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_dczid[] = {
458bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, DCZID_EL0_DZP_SHIFT, 1, 1),
459bacf3085SMark Brown 	ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, DCZID_EL0_BS_SHIFT, 4, 0),
4603c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4613c739b57SSuzuki K. Poulose };
4623c739b57SSuzuki K. Poulose 
46321047e91SCatalin Marinas static const struct arm64_ftr_bits ftr_gmid[] = {
464e9757553SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, GMID_EL1_BS_SHIFT, 4, 0),
46521047e91SCatalin Marinas 	ARM64_FTR_END,
46621047e91SCatalin Marinas };
46721047e91SCatalin Marinas 
4682a5bc6c4SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar0[] = {
4692a5bc6c4SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_DIVIDE_SHIFT, 4, 0),
4702a5bc6c4SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_DEBUG_SHIFT, 4, 0),
4712a5bc6c4SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_COPROC_SHIFT, 4, 0),
4722a5bc6c4SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_CMPBRANCH_SHIFT, 4, 0),
4732a5bc6c4SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_BITFIELD_SHIFT, 4, 0),
4742a5bc6c4SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_BITCOUNT_SHIFT, 4, 0),
4752a5bc6c4SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_SWAP_SHIFT, 4, 0),
4762a5bc6c4SAnshuman Khandual 	ARM64_FTR_END,
4772a5bc6c4SAnshuman Khandual };
4783c739b57SSuzuki K. Poulose 
4795e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_isar5[] = {
4805bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_RDM_SHIFT, 4, 0),
4815bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_CRC32_SHIFT, 4, 0),
4825bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA2_SHIFT, 4, 0),
4835bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SHA1_SHIFT, 4, 0),
4845bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_AES_SHIFT, 4, 0),
4855bdecb79SSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_SEVL_SHIFT, 4, 0),
4863c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
4873c739b57SSuzuki K. Poulose };
4883c739b57SSuzuki K. Poulose 
4895e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr4[] = {
490fcd65353SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EVT_SHIFT, 4, 0),
491fcd65353SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_CCIDX_SHIFT, 4, 0),
492fcd65353SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_LSM_SHIFT, 4, 0),
493fcd65353SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_HPDS_SHIFT, 4, 0),
494fcd65353SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_CNP_SHIFT, 4, 0),
495fcd65353SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_XNX_SHIFT, 4, 0),
4968d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_AC2_SHIFT, 4, 0),
4978d3154afSAnshuman Khandual 
498fcd65353SAnshuman Khandual 	/*
499fcd65353SAnshuman Khandual 	 * SpecSEI = 1 indicates that the PE might generate an SError on an
500fcd65353SAnshuman Khandual 	 * external abort on speculative read. It is safe to assume that an
501fcd65353SAnshuman Khandual 	 * SError might be generated than it will not be. Hence it has been
502fcd65353SAnshuman Khandual 	 * classified as FTR_HIGHER_SAFE.
503fcd65353SAnshuman Khandual 	 */
504fcd65353SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_MMFR4_SPECSEI_SHIFT, 4, 0),
5053c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5063c739b57SSuzuki K. Poulose };
5073c739b57SSuzuki K. Poulose 
5080113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_isar4[] = {
5090113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_SWP_FRAC_SHIFT, 4, 0),
5100113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_PSR_M_SHIFT, 4, 0),
5110113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_SYNCH_PRIM_FRAC_SHIFT, 4, 0),
5120113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_BARRIER_SHIFT, 4, 0),
5130113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_SMC_SHIFT, 4, 0),
5140113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_WRITEBACK_SHIFT, 4, 0),
5150113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_WITHSHIFTS_SHIFT, 4, 0),
5160113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_UNPRIV_SHIFT, 4, 0),
5170113340eSWill Deacon 	ARM64_FTR_END,
5180113340eSWill Deacon };
5190113340eSWill Deacon 
520152accf8SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_mmfr5[] = {
521152accf8SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR5_ETS_SHIFT, 4, 0),
522152accf8SAnshuman Khandual 	ARM64_FTR_END,
523152accf8SAnshuman Khandual };
524152accf8SAnshuman Khandual 
5258e3747beSAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar6[] = {
5268e3747beSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_I8MM_SHIFT, 4, 0),
5278e3747beSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_BF16_SHIFT, 4, 0),
5288e3747beSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_SPECRES_SHIFT, 4, 0),
5298e3747beSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_SB_SHIFT, 4, 0),
5308e3747beSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_FHM_SHIFT, 4, 0),
5318e3747beSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_DP_SHIFT, 4, 0),
5328e3747beSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_JSCVT_SHIFT, 4, 0),
5338e3747beSAnshuman Khandual 	ARM64_FTR_END,
5348e3747beSAnshuman Khandual };
5358e3747beSAnshuman Khandual 
5365e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_pfr0[] = {
5370ae43a99SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_DIT_SHIFT, 4, 0),
5380ae43a99SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR0_CSV2_SHIFT, 4, 0),
5398d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_STATE3_SHIFT, 4, 0),
5408d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_STATE2_SHIFT, 4, 0),
5418d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_STATE1_SHIFT, 4, 0),
5428d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_STATE0_SHIFT, 4, 0),
5433c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5443c739b57SSuzuki K. Poulose };
5453c739b57SSuzuki K. Poulose 
5460113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_pfr1[] = {
5470113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_GIC_SHIFT, 4, 0),
5480113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_VIRT_FRAC_SHIFT, 4, 0),
5490113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_SEC_FRAC_SHIFT, 4, 0),
5500113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_GENTIMER_SHIFT, 4, 0),
5510113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_VIRTUALIZATION_SHIFT, 4, 0),
5520113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_MPROGMOD_SHIFT, 4, 0),
5530113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_SECURITY_SHIFT, 4, 0),
5540113340eSWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_PROGMOD_SHIFT, 4, 0),
5550113340eSWill Deacon 	ARM64_FTR_END,
5560113340eSWill Deacon };
5570113340eSWill Deacon 
55816824085SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_pfr2[] = {
559532d5815SWill Deacon 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_SSBS_SHIFT, 4, 0),
56016824085SAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_CSV3_SHIFT, 4, 0),
56116824085SAnshuman Khandual 	ARM64_FTR_END,
56216824085SAnshuman Khandual };
56316824085SAnshuman Khandual 
5645e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_dfr0[] = {
5651ed1b90aSAnshuman Khandual 	/* [31:28] TraceFilt */
566506506caSAlexandru Elisei 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_DFR0_PERFMON_SHIFT, 4, 0),
5678d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_MPROFDBG_SHIFT, 4, 0),
5688d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_MMAPTRC_SHIFT, 4, 0),
5698d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_COPTRC_SHIFT, 4, 0),
5708d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_MMAPDBG_SHIFT, 4, 0),
5718d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_COPSDBG_SHIFT, 4, 0),
5728d3154afSAnshuman Khandual 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_COPDBG_SHIFT, 4, 0),
573e5343503SSuzuki K Poulose 	ARM64_FTR_END,
574e5343503SSuzuki K Poulose };
575e5343503SSuzuki K Poulose 
576dd35ec07SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_dfr1[] = {
577dd35ec07SAnshuman Khandual 	S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR1_MTPMU_SHIFT, 4, 0),
578dd35ec07SAnshuman Khandual 	ARM64_FTR_END,
579dd35ec07SAnshuman Khandual };
580dd35ec07SAnshuman Khandual 
5812e0f2478SDave Martin static const struct arm64_ftr_bits ftr_zcr[] = {
5822e0f2478SDave Martin 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
5835b06dcfdSMark Brown 		ZCR_ELx_LEN_SHIFT, ZCR_ELx_LEN_WIDTH, 0),	/* LEN */
5842e0f2478SDave Martin 	ARM64_FTR_END,
5852e0f2478SDave Martin };
5862e0f2478SDave Martin 
587b42990d3SMark Brown static const struct arm64_ftr_bits ftr_smcr[] = {
588b42990d3SMark Brown 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE,
5895b06dcfdSMark Brown 		SMCR_ELx_LEN_SHIFT, SMCR_ELx_LEN_WIDTH, 0),	/* LEN */
5903c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
5913c739b57SSuzuki K. Poulose };
5923c739b57SSuzuki K. Poulose 
5933c739b57SSuzuki K. Poulose /*
5943c739b57SSuzuki K. Poulose  * Common ftr bits for a 32bit register with all hidden, strict
5953c739b57SSuzuki K. Poulose  * attributes, with 4bit feature fields and a default safe value of
5963c739b57SSuzuki K. Poulose  * 0. Covers the following 32bit registers:
5972a5bc6c4SAnshuman Khandual  * id_isar[1-4], id_mmfr[1-3], id_pfr1, mvfr[0-1]
5983c739b57SSuzuki K. Poulose  */
5995e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_generic_32bits[] = {
600fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0),
601fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0),
602fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0),
603fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0),
604fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0),
605fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0),
606fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0),
607fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0),
6083c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6093c739b57SSuzuki K. Poulose };
6103c739b57SSuzuki K. Poulose 
611eab43e88SSuzuki K Poulose /* Table for a single 32bit feature value */
612eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_single32[] = {
613fe4fbdbcSSuzuki K Poulose 	ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0),
6143c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6153c739b57SSuzuki K. Poulose };
6163c739b57SSuzuki K. Poulose 
617eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_raz[] = {
6183c739b57SSuzuki K. Poulose 	ARM64_FTR_END,
6193c739b57SSuzuki K. Poulose };
6203c739b57SSuzuki K. Poulose 
6219dc232a8SReiji Watanabe #define __ARM64_FTR_REG_OVERRIDE(id_str, id, table, ovr) {	\
6223c739b57SSuzuki K. Poulose 		.sys_id = id,					\
6236f2b7eefSArd Biesheuvel 		.reg = 	&(struct arm64_ftr_reg){		\
6249dc232a8SReiji Watanabe 			.name = id_str,				\
6258f266a5dSMarc Zyngier 			.override = (ovr),			\
6263c739b57SSuzuki K. Poulose 			.ftr_bits = &((table)[0]),		\
6276f2b7eefSArd Biesheuvel 	}}
6283c739b57SSuzuki K. Poulose 
6299dc232a8SReiji Watanabe #define ARM64_FTR_REG_OVERRIDE(id, table, ovr)	\
6309dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, ovr)
6319dc232a8SReiji Watanabe 
6329dc232a8SReiji Watanabe #define ARM64_FTR_REG(id, table)		\
6339dc232a8SReiji Watanabe 	__ARM64_FTR_REG_OVERRIDE(#id, id, table, &no_override)
6348f266a5dSMarc Zyngier 
635361db0fcSMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64mmfr1_override;
636504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr0_override;
63793ad55b7SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr1_override;
638504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64zfr0_override;
639b3000e21SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64smfr0_override;
640f8da5752SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64isar1_override;
641def8c222SVladimir Murzin struct arm64_ftr_override __ro_after_init id_aa64isar2_override;
642361db0fcSMarc Zyngier 
6436f2b7eefSArd Biesheuvel static const struct __ftr_reg_entry {
6446f2b7eefSArd Biesheuvel 	u32			sys_id;
6456f2b7eefSArd Biesheuvel 	struct arm64_ftr_reg 	*reg;
6466f2b7eefSArd Biesheuvel } arm64_ftr_regs[] = {
6473c739b57SSuzuki K. Poulose 
6483c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 1 */
6493c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0),
6500113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_id_pfr1),
651e5343503SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0),
6523c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0),
6533c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits),
6543c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits),
6553c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits),
6563c739b57SSuzuki K. Poulose 
6573c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 2 */
6582a5bc6c4SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_id_isar0),
6593c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits),
6603c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits),
6613c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits),
6620113340eSWill Deacon 	ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_id_isar4),
6633c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5),
6643c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4),
6658e3747beSAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_ISAR6_EL1, ftr_id_isar6),
6663c739b57SSuzuki K. Poulose 
6673c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 3 */
6683c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_generic_32bits),
6693c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_generic_32bits),
6703c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2),
67116824085SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_PFR2_EL1, ftr_id_pfr2),
672dd35ec07SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_DFR1_EL1, ftr_id_dfr1),
673152accf8SAnshuman Khandual 	ARM64_FTR_REG(SYS_ID_MMFR5_EL1, ftr_id_mmfr5),
6743c739b57SSuzuki K. Poulose 
6753c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 4 */
676504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0,
677504ee236SMarc Zyngier 			       &id_aa64pfr0_override),
67893ad55b7SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR1_EL1, ftr_id_aa64pfr1,
67993ad55b7SMarc Zyngier 			       &id_aa64pfr1_override),
680504ee236SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ZFR0_EL1, ftr_id_aa64zfr0,
681504ee236SMarc Zyngier 			       &id_aa64zfr0_override),
682b3000e21SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64SMFR0_EL1, ftr_id_aa64smfr0,
683b3000e21SMarc Zyngier 			       &id_aa64smfr0_override),
6843c739b57SSuzuki K. Poulose 
6853c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 5 */
6863c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0),
687eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz),
6883c739b57SSuzuki K. Poulose 
6893c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 6 */
6903c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0),
691f8da5752SMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1,
692f8da5752SMarc Zyngier 			       &id_aa64isar1_override),
693def8c222SVladimir Murzin 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR2_EL1, ftr_id_aa64isar2,
694def8c222SVladimir Murzin 			       &id_aa64isar2_override),
6953c739b57SSuzuki K. Poulose 
6963c739b57SSuzuki K. Poulose 	/* Op1 = 0, CRn = 0, CRm = 7 */
6973c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0),
698361db0fcSMarc Zyngier 	ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1,
699361db0fcSMarc Zyngier 			       &id_aa64mmfr1_override),
700406e3087SJames Morse 	ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2),
7013c739b57SSuzuki K. Poulose 
7022e0f2478SDave Martin 	/* Op1 = 0, CRn = 1, CRm = 2 */
7032e0f2478SDave Martin 	ARM64_FTR_REG(SYS_ZCR_EL1, ftr_zcr),
704b42990d3SMark Brown 	ARM64_FTR_REG(SYS_SMCR_EL1, ftr_smcr),
7052e0f2478SDave Martin 
70621047e91SCatalin Marinas 	/* Op1 = 1, CRn = 0, CRm = 0 */
70721047e91SCatalin Marinas 	ARM64_FTR_REG(SYS_GMID_EL1, ftr_gmid),
70821047e91SCatalin Marinas 
7093c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 0, CRm = 0 */
710675b0563SArd Biesheuvel 	{ SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 },
7113c739b57SSuzuki K. Poulose 	ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid),
7123c739b57SSuzuki K. Poulose 
7133c739b57SSuzuki K. Poulose 	/* Op1 = 3, CRn = 14, CRm = 0 */
714eab43e88SSuzuki K Poulose 	ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32),
7153c739b57SSuzuki K. Poulose };
7163c739b57SSuzuki K. Poulose 
7173c739b57SSuzuki K. Poulose static int search_cmp_ftr_reg(const void *id, const void *regp)
7183c739b57SSuzuki K. Poulose {
7196f2b7eefSArd Biesheuvel 	return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id;
7203c739b57SSuzuki K. Poulose }
7213c739b57SSuzuki K. Poulose 
7223c739b57SSuzuki K. Poulose /*
7233577dd37SAnshuman Khandual  * get_arm64_ftr_reg_nowarn - Looks up a feature register entry using
7243577dd37SAnshuman Khandual  * its sys_reg() encoding. With the array arm64_ftr_regs sorted in the
7253c739b57SSuzuki K. Poulose  * ascending order of sys_id, we use binary search to find a matching
7263c739b57SSuzuki K. Poulose  * entry.
7273c739b57SSuzuki K. Poulose  *
7283c739b57SSuzuki K. Poulose  * returns - Upon success,  matching ftr_reg entry for id.
7293c739b57SSuzuki K. Poulose  *         - NULL on failure. It is upto the caller to decide
7303c739b57SSuzuki K. Poulose  *	     the impact of a failure.
7313c739b57SSuzuki K. Poulose  */
7323577dd37SAnshuman Khandual static struct arm64_ftr_reg *get_arm64_ftr_reg_nowarn(u32 sys_id)
7333c739b57SSuzuki K. Poulose {
7346f2b7eefSArd Biesheuvel 	const struct __ftr_reg_entry *ret;
7356f2b7eefSArd Biesheuvel 
7366f2b7eefSArd Biesheuvel 	ret = bsearch((const void *)(unsigned long)sys_id,
7373c739b57SSuzuki K. Poulose 			arm64_ftr_regs,
7383c739b57SSuzuki K. Poulose 			ARRAY_SIZE(arm64_ftr_regs),
7393c739b57SSuzuki K. Poulose 			sizeof(arm64_ftr_regs[0]),
7403c739b57SSuzuki K. Poulose 			search_cmp_ftr_reg);
7416f2b7eefSArd Biesheuvel 	if (ret)
7426f2b7eefSArd Biesheuvel 		return ret->reg;
7436f2b7eefSArd Biesheuvel 	return NULL;
7443c739b57SSuzuki K. Poulose }
7453c739b57SSuzuki K. Poulose 
7463577dd37SAnshuman Khandual /*
7473577dd37SAnshuman Khandual  * get_arm64_ftr_reg - Looks up a feature register entry using
7483577dd37SAnshuman Khandual  * its sys_reg() encoding. This calls get_arm64_ftr_reg_nowarn().
7493577dd37SAnshuman Khandual  *
7503577dd37SAnshuman Khandual  * returns - Upon success,  matching ftr_reg entry for id.
7513577dd37SAnshuman Khandual  *         - NULL on failure but with an WARN_ON().
7523577dd37SAnshuman Khandual  */
7533577dd37SAnshuman Khandual static struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id)
7543577dd37SAnshuman Khandual {
7553577dd37SAnshuman Khandual 	struct arm64_ftr_reg *reg;
7563577dd37SAnshuman Khandual 
7573577dd37SAnshuman Khandual 	reg = get_arm64_ftr_reg_nowarn(sys_id);
7583577dd37SAnshuman Khandual 
7593577dd37SAnshuman Khandual 	/*
7603577dd37SAnshuman Khandual 	 * Requesting a non-existent register search is an error. Warn
7613577dd37SAnshuman Khandual 	 * and let the caller handle it.
7623577dd37SAnshuman Khandual 	 */
7633577dd37SAnshuman Khandual 	WARN_ON(!reg);
7643577dd37SAnshuman Khandual 	return reg;
7653577dd37SAnshuman Khandual }
7663577dd37SAnshuman Khandual 
7675e49d73cSArd Biesheuvel static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg,
7685e49d73cSArd Biesheuvel 			       s64 ftr_val)
7693c739b57SSuzuki K. Poulose {
7703c739b57SSuzuki K. Poulose 	u64 mask = arm64_ftr_mask(ftrp);
7713c739b57SSuzuki K. Poulose 
7723c739b57SSuzuki K. Poulose 	reg &= ~mask;
7733c739b57SSuzuki K. Poulose 	reg |= (ftr_val << ftrp->shift) & mask;
7743c739b57SSuzuki K. Poulose 	return reg;
7753c739b57SSuzuki K. Poulose }
7763c739b57SSuzuki K. Poulose 
7775e49d73cSArd Biesheuvel static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new,
7785e49d73cSArd Biesheuvel 				s64 cur)
7793c739b57SSuzuki K. Poulose {
7803c739b57SSuzuki K. Poulose 	s64 ret = 0;
7813c739b57SSuzuki K. Poulose 
7823c739b57SSuzuki K. Poulose 	switch (ftrp->type) {
7833c739b57SSuzuki K. Poulose 	case FTR_EXACT:
7843c739b57SSuzuki K. Poulose 		ret = ftrp->safe_val;
7853c739b57SSuzuki K. Poulose 		break;
7863c739b57SSuzuki K. Poulose 	case FTR_LOWER_SAFE:
787f6334b17Skernel test robot 		ret = min(new, cur);
7883c739b57SSuzuki K. Poulose 		break;
789147b9635SWill Deacon 	case FTR_HIGHER_OR_ZERO_SAFE:
790147b9635SWill Deacon 		if (!cur || !new)
791147b9635SWill Deacon 			break;
792df561f66SGustavo A. R. Silva 		fallthrough;
7933c739b57SSuzuki K. Poulose 	case FTR_HIGHER_SAFE:
794f6334b17Skernel test robot 		ret = max(new, cur);
7953c739b57SSuzuki K. Poulose 		break;
7963c739b57SSuzuki K. Poulose 	default:
7973c739b57SSuzuki K. Poulose 		BUG();
7983c739b57SSuzuki K. Poulose 	}
7993c739b57SSuzuki K. Poulose 
8003c739b57SSuzuki K. Poulose 	return ret;
8013c739b57SSuzuki K. Poulose }
8023c739b57SSuzuki K. Poulose 
8033c739b57SSuzuki K. Poulose static void __init sort_ftr_regs(void)
8043c739b57SSuzuki K. Poulose {
805c6c83d75SAnshuman Khandual 	unsigned int i;
8066f2b7eefSArd Biesheuvel 
807c6c83d75SAnshuman Khandual 	for (i = 0; i < ARRAY_SIZE(arm64_ftr_regs); i++) {
808c6c83d75SAnshuman Khandual 		const struct arm64_ftr_reg *ftr_reg = arm64_ftr_regs[i].reg;
809c6c83d75SAnshuman Khandual 		const struct arm64_ftr_bits *ftr_bits = ftr_reg->ftr_bits;
810c6c83d75SAnshuman Khandual 		unsigned int j = 0;
811c6c83d75SAnshuman Khandual 
812c6c83d75SAnshuman Khandual 		/*
813c6c83d75SAnshuman Khandual 		 * Features here must be sorted in descending order with respect
814c6c83d75SAnshuman Khandual 		 * to their shift values and should not overlap with each other.
815c6c83d75SAnshuman Khandual 		 */
816c6c83d75SAnshuman Khandual 		for (; ftr_bits->width != 0; ftr_bits++, j++) {
817c6c83d75SAnshuman Khandual 			unsigned int width = ftr_reg->ftr_bits[j].width;
818c6c83d75SAnshuman Khandual 			unsigned int shift = ftr_reg->ftr_bits[j].shift;
819c6c83d75SAnshuman Khandual 			unsigned int prev_shift;
820c6c83d75SAnshuman Khandual 
821c6c83d75SAnshuman Khandual 			WARN((shift  + width) > 64,
822c6c83d75SAnshuman Khandual 				"%s has invalid feature at shift %d\n",
823c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
824c6c83d75SAnshuman Khandual 
825c6c83d75SAnshuman Khandual 			/*
826c6c83d75SAnshuman Khandual 			 * Skip the first feature. There is nothing to
827c6c83d75SAnshuman Khandual 			 * compare against for now.
828c6c83d75SAnshuman Khandual 			 */
829c6c83d75SAnshuman Khandual 			if (j == 0)
830c6c83d75SAnshuman Khandual 				continue;
831c6c83d75SAnshuman Khandual 
832c6c83d75SAnshuman Khandual 			prev_shift = ftr_reg->ftr_bits[j - 1].shift;
833c6c83d75SAnshuman Khandual 			WARN((shift + width) > prev_shift,
834c6c83d75SAnshuman Khandual 				"%s has feature overlap at shift %d\n",
835c6c83d75SAnshuman Khandual 				ftr_reg->name, shift);
836c6c83d75SAnshuman Khandual 		}
837c6c83d75SAnshuman Khandual 
838c6c83d75SAnshuman Khandual 		/*
839c6c83d75SAnshuman Khandual 		 * Skip the first register. There is nothing to
840c6c83d75SAnshuman Khandual 		 * compare against for now.
841c6c83d75SAnshuman Khandual 		 */
842c6c83d75SAnshuman Khandual 		if (i == 0)
843c6c83d75SAnshuman Khandual 			continue;
844c6c83d75SAnshuman Khandual 		/*
845c6c83d75SAnshuman Khandual 		 * Registers here must be sorted in ascending order with respect
846c6c83d75SAnshuman Khandual 		 * to sys_id for subsequent binary search in get_arm64_ftr_reg()
847c6c83d75SAnshuman Khandual 		 * to work correctly.
848c6c83d75SAnshuman Khandual 		 */
8492de7689cSKristina Martsenko 		BUG_ON(arm64_ftr_regs[i].sys_id <= arm64_ftr_regs[i - 1].sys_id);
8503c739b57SSuzuki K. Poulose 	}
851c6c83d75SAnshuman Khandual }
8523c739b57SSuzuki K. Poulose 
8533c739b57SSuzuki K. Poulose /*
8543c739b57SSuzuki K. Poulose  * Initialise the CPU feature register from Boot CPU values.
8553c739b57SSuzuki K. Poulose  * Also initiliases the strict_mask for the register.
856b389d799SMark Rutland  * Any bits that are not covered by an arm64_ftr_bits entry are considered
857b389d799SMark Rutland  * RES0 for the system-wide value, and must strictly match.
8583c739b57SSuzuki K. Poulose  */
8592122a833SWill Deacon static void init_cpu_ftr_reg(u32 sys_reg, u64 new)
8603c739b57SSuzuki K. Poulose {
8613c739b57SSuzuki K. Poulose 	u64 val = 0;
8623c739b57SSuzuki K. Poulose 	u64 strict_mask = ~0x0ULL;
863fe4fbdbcSSuzuki K Poulose 	u64 user_mask = 0;
864b389d799SMark Rutland 	u64 valid_mask = 0;
865b389d799SMark Rutland 
8665e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
8673c739b57SSuzuki K. Poulose 	struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg);
8683c739b57SSuzuki K. Poulose 
8693577dd37SAnshuman Khandual 	if (!reg)
8703577dd37SAnshuman Khandual 		return;
8713c739b57SSuzuki K. Poulose 
8723c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
873b389d799SMark Rutland 		u64 ftr_mask = arm64_ftr_mask(ftrp);
8743c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
8758f266a5dSMarc Zyngier 		s64 ftr_ovr = arm64_ftr_value(ftrp, reg->override->val);
8768f266a5dSMarc Zyngier 
8778f266a5dSMarc Zyngier 		if ((ftr_mask & reg->override->mask) == ftr_mask) {
8788f266a5dSMarc Zyngier 			s64 tmp = arm64_ftr_safe_value(ftrp, ftr_ovr, ftr_new);
8798f266a5dSMarc Zyngier 			char *str = NULL;
8808f266a5dSMarc Zyngier 
8818f266a5dSMarc Zyngier 			if (ftr_ovr != tmp) {
8828f266a5dSMarc Zyngier 				/* Unsafe, remove the override */
8838f266a5dSMarc Zyngier 				reg->override->mask &= ~ftr_mask;
8848f266a5dSMarc Zyngier 				reg->override->val &= ~ftr_mask;
8858f266a5dSMarc Zyngier 				tmp = ftr_ovr;
8868f266a5dSMarc Zyngier 				str = "ignoring override";
8878f266a5dSMarc Zyngier 			} else if (ftr_new != tmp) {
8888f266a5dSMarc Zyngier 				/* Override was valid */
8898f266a5dSMarc Zyngier 				ftr_new = tmp;
8908f266a5dSMarc Zyngier 				str = "forced";
8918f266a5dSMarc Zyngier 			} else if (ftr_ovr == tmp) {
8928f266a5dSMarc Zyngier 				/* Override was the safe value */
8938f266a5dSMarc Zyngier 				str = "already set";
8948f266a5dSMarc Zyngier 			}
8958f266a5dSMarc Zyngier 
8968f266a5dSMarc Zyngier 			if (str)
8978f266a5dSMarc Zyngier 				pr_warn("%s[%d:%d]: %s to %llx\n",
8988f266a5dSMarc Zyngier 					reg->name,
8998f266a5dSMarc Zyngier 					ftrp->shift + ftrp->width - 1,
9008f266a5dSMarc Zyngier 					ftrp->shift, str, tmp);
901cac642c1SMarc Zyngier 		} else if ((ftr_mask & reg->override->val) == ftr_mask) {
902cac642c1SMarc Zyngier 			reg->override->val &= ~ftr_mask;
903cac642c1SMarc Zyngier 			pr_warn("%s[%d:%d]: impossible override, ignored\n",
904cac642c1SMarc Zyngier 				reg->name,
905cac642c1SMarc Zyngier 				ftrp->shift + ftrp->width - 1,
906cac642c1SMarc Zyngier 				ftrp->shift);
9078f266a5dSMarc Zyngier 		}
9083c739b57SSuzuki K. Poulose 
9093c739b57SSuzuki K. Poulose 		val = arm64_ftr_set_value(ftrp, val, ftr_new);
910b389d799SMark Rutland 
911b389d799SMark Rutland 		valid_mask |= ftr_mask;
9123c739b57SSuzuki K. Poulose 		if (!ftrp->strict)
913b389d799SMark Rutland 			strict_mask &= ~ftr_mask;
914fe4fbdbcSSuzuki K Poulose 		if (ftrp->visible)
915fe4fbdbcSSuzuki K Poulose 			user_mask |= ftr_mask;
916fe4fbdbcSSuzuki K Poulose 		else
917fe4fbdbcSSuzuki K Poulose 			reg->user_val = arm64_ftr_set_value(ftrp,
918fe4fbdbcSSuzuki K Poulose 							    reg->user_val,
919fe4fbdbcSSuzuki K Poulose 							    ftrp->safe_val);
9203c739b57SSuzuki K. Poulose 	}
921b389d799SMark Rutland 
922b389d799SMark Rutland 	val &= valid_mask;
923b389d799SMark Rutland 
9243c739b57SSuzuki K. Poulose 	reg->sys_val = val;
9253c739b57SSuzuki K. Poulose 	reg->strict_mask = strict_mask;
926fe4fbdbcSSuzuki K Poulose 	reg->user_mask = user_mask;
9273c739b57SSuzuki K. Poulose }
9283c739b57SSuzuki K. Poulose 
9291e89baedSSuzuki K Poulose extern const struct arm64_cpu_capabilities arm64_errata[];
93082a3a21bSSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_features[];
93182a3a21bSSuzuki K Poulose 
93282a3a21bSSuzuki K Poulose static void __init
93382a3a21bSSuzuki K Poulose init_cpu_hwcaps_indirect_list_from_array(const struct arm64_cpu_capabilities *caps)
93482a3a21bSSuzuki K Poulose {
93582a3a21bSSuzuki K Poulose 	for (; caps->matches; caps++) {
93682a3a21bSSuzuki K Poulose 		if (WARN(caps->capability >= ARM64_NCAPS,
93782a3a21bSSuzuki K Poulose 			"Invalid capability %d\n", caps->capability))
93882a3a21bSSuzuki K Poulose 			continue;
93982a3a21bSSuzuki K Poulose 		if (WARN(cpu_hwcaps_ptrs[caps->capability],
94082a3a21bSSuzuki K Poulose 			"Duplicate entry for capability %d\n",
94182a3a21bSSuzuki K Poulose 			caps->capability))
94282a3a21bSSuzuki K Poulose 			continue;
94382a3a21bSSuzuki K Poulose 		cpu_hwcaps_ptrs[caps->capability] = caps;
94482a3a21bSSuzuki K Poulose 	}
94582a3a21bSSuzuki K Poulose }
94682a3a21bSSuzuki K Poulose 
94782a3a21bSSuzuki K Poulose static void __init init_cpu_hwcaps_indirect_list(void)
94882a3a21bSSuzuki K Poulose {
94982a3a21bSSuzuki K Poulose 	init_cpu_hwcaps_indirect_list_from_array(arm64_features);
95082a3a21bSSuzuki K Poulose 	init_cpu_hwcaps_indirect_list_from_array(arm64_errata);
95182a3a21bSSuzuki K Poulose }
95282a3a21bSSuzuki K Poulose 
953fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void);
9541e89baedSSuzuki K Poulose 
9552122a833SWill Deacon static void init_32bit_cpu_features(struct cpuinfo_32bit *info)
9563c739b57SSuzuki K. Poulose {
9573c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0);
958dd35ec07SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_DFR1_EL1, info->reg_id_dfr1);
9593c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0);
9603c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1);
9613c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2);
9623c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3);
9633c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4);
9643c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5);
9658e3747beSAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_ISAR6_EL1, info->reg_id_isar6);
9663c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0);
9673c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1);
9683c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2);
9693c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3);
970858b8a80SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR4_EL1, info->reg_id_mmfr4);
971152accf8SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_MMFR5_EL1, info->reg_id_mmfr5);
9723c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0);
9733c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1);
97416824085SAnshuman Khandual 	init_cpu_ftr_reg(SYS_ID_PFR2_EL1, info->reg_id_pfr2);
9753c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0);
9763c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1);
9773c739b57SSuzuki K. Poulose 	init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2);
9783c739b57SSuzuki K. Poulose }
9793c739b57SSuzuki K. Poulose 
980930a58b4SWill Deacon void __init init_cpu_features(struct cpuinfo_arm64 *info)
981930a58b4SWill Deacon {
982930a58b4SWill Deacon 	/* Before we start using the tables, make sure it is sorted */
983930a58b4SWill Deacon 	sort_ftr_regs();
984930a58b4SWill Deacon 
985930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr);
986930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid);
987930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq);
988930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0);
989930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1);
990930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0);
991930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1);
9929e45365fSJoey Gouly 	init_cpu_ftr_reg(SYS_ID_AA64ISAR2_EL1, info->reg_id_aa64isar2);
993930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0);
994930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1);
995930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2);
996930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0);
997930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1);
998930a58b4SWill Deacon 	init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0);
9995e64b862SMark Brown 	init_cpu_ftr_reg(SYS_ID_AA64SMFR0_EL1, info->reg_id_aa64smfr0);
1000930a58b4SWill Deacon 
1001930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0))
1002930a58b4SWill Deacon 		init_32bit_cpu_features(&info->aarch32);
1003930a58b4SWill Deacon 
1004892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1005892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1006892f7237SMarc Zyngier 		info->reg_zcr = read_zcr_features();
10072e0f2478SDave Martin 		init_cpu_ftr_reg(SYS_ZCR_EL1, info->reg_zcr);
1008b5bc00ffSMark Brown 		vec_init_vq_map(ARM64_VEC_SVE);
10092e0f2478SDave Martin 	}
10105e91107bSSuzuki K Poulose 
1011892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1012892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1013892f7237SMarc Zyngier 		info->reg_smcr = read_smcr_features();
1014892f7237SMarc Zyngier 		/*
1015892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1016892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1017892f7237SMarc Zyngier 		 * and we block access to them.
1018892f7237SMarc Zyngier 		 */
1019892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1020b42990d3SMark Brown 		init_cpu_ftr_reg(SYS_SMCR_EL1, info->reg_smcr);
1021b42990d3SMark Brown 		vec_init_vq_map(ARM64_VEC_SME);
1022b42990d3SMark Brown 	}
1023b42990d3SMark Brown 
102421047e91SCatalin Marinas 	if (id_aa64pfr1_mte(info->reg_id_aa64pfr1))
102521047e91SCatalin Marinas 		init_cpu_ftr_reg(SYS_GMID_EL1, info->reg_gmid);
102621047e91SCatalin Marinas 
10275e91107bSSuzuki K Poulose 	/*
102882a3a21bSSuzuki K Poulose 	 * Initialize the indirect array of CPU hwcaps capabilities pointers
102982a3a21bSSuzuki K Poulose 	 * before we handle the boot CPU below.
103082a3a21bSSuzuki K Poulose 	 */
103182a3a21bSSuzuki K Poulose 	init_cpu_hwcaps_indirect_list();
103282a3a21bSSuzuki K Poulose 
103382a3a21bSSuzuki K Poulose 	/*
1034fd9d63daSSuzuki K Poulose 	 * Detect and enable early CPU capabilities based on the boot CPU,
1035fd9d63daSSuzuki K Poulose 	 * after we have initialised the CPU feature infrastructure.
10365e91107bSSuzuki K Poulose 	 */
1037fd9d63daSSuzuki K Poulose 	setup_boot_cpu_capabilities();
1038a6dc3cd7SSuzuki K Poulose }
1039a6dc3cd7SSuzuki K Poulose 
10403086d391SSuzuki K. Poulose static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new)
10413c739b57SSuzuki K. Poulose {
10425e49d73cSArd Biesheuvel 	const struct arm64_ftr_bits *ftrp;
10433c739b57SSuzuki K. Poulose 
10443c739b57SSuzuki K. Poulose 	for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) {
10453c739b57SSuzuki K. Poulose 		s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val);
10463c739b57SSuzuki K. Poulose 		s64 ftr_new = arm64_ftr_value(ftrp, new);
10473c739b57SSuzuki K. Poulose 
10483c739b57SSuzuki K. Poulose 		if (ftr_cur == ftr_new)
10493c739b57SSuzuki K. Poulose 			continue;
10503c739b57SSuzuki K. Poulose 		/* Find a safe value */
10513c739b57SSuzuki K. Poulose 		ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur);
10523c739b57SSuzuki K. Poulose 		reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new);
10533c739b57SSuzuki K. Poulose 	}
10543c739b57SSuzuki K. Poulose 
10553c739b57SSuzuki K. Poulose }
10563c739b57SSuzuki K. Poulose 
10573086d391SSuzuki K. Poulose static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot)
1058cdcf817bSSuzuki K. Poulose {
10593086d391SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
10603086d391SSuzuki K. Poulose 
10613577dd37SAnshuman Khandual 	if (!regp)
10623577dd37SAnshuman Khandual 		return 0;
10633577dd37SAnshuman Khandual 
10643086d391SSuzuki K. Poulose 	update_cpu_ftr_reg(regp, val);
10653086d391SSuzuki K. Poulose 	if ((boot & regp->strict_mask) == (val & regp->strict_mask))
10663086d391SSuzuki K. Poulose 		return 0;
10673086d391SSuzuki K. Poulose 	pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n",
10683086d391SSuzuki K. Poulose 			regp->name, boot, cpu, val);
10693086d391SSuzuki K. Poulose 	return 1;
10703086d391SSuzuki K. Poulose }
10713086d391SSuzuki K. Poulose 
1072eab2f926SWill Deacon static void relax_cpu_ftr_reg(u32 sys_id, int field)
1073eab2f926SWill Deacon {
1074eab2f926SWill Deacon 	const struct arm64_ftr_bits *ftrp;
1075eab2f926SWill Deacon 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id);
1076eab2f926SWill Deacon 
10773577dd37SAnshuman Khandual 	if (!regp)
1078eab2f926SWill Deacon 		return;
1079eab2f926SWill Deacon 
1080eab2f926SWill Deacon 	for (ftrp = regp->ftr_bits; ftrp->width; ftrp++) {
1081eab2f926SWill Deacon 		if (ftrp->shift == field) {
1082eab2f926SWill Deacon 			regp->strict_mask &= ~arm64_ftr_mask(ftrp);
1083eab2f926SWill Deacon 			break;
1084eab2f926SWill Deacon 		}
1085eab2f926SWill Deacon 	}
1086eab2f926SWill Deacon 
1087eab2f926SWill Deacon 	/* Bogus field? */
1088eab2f926SWill Deacon 	WARN_ON(!ftrp->width);
1089eab2f926SWill Deacon }
1090eab2f926SWill Deacon 
10912122a833SWill Deacon static void lazy_init_32bit_cpu_features(struct cpuinfo_arm64 *info,
10922122a833SWill Deacon 					 struct cpuinfo_arm64 *boot)
10932122a833SWill Deacon {
10942122a833SWill Deacon 	static bool boot_cpu_32bit_regs_overridden = false;
10952122a833SWill Deacon 
10962122a833SWill Deacon 	if (!allow_mismatched_32bit_el0 || boot_cpu_32bit_regs_overridden)
10972122a833SWill Deacon 		return;
10982122a833SWill Deacon 
10992122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(boot->reg_id_aa64pfr0))
11002122a833SWill Deacon 		return;
11012122a833SWill Deacon 
11022122a833SWill Deacon 	boot->aarch32 = info->aarch32;
11032122a833SWill Deacon 	init_32bit_cpu_features(&boot->aarch32);
11042122a833SWill Deacon 	boot_cpu_32bit_regs_overridden = true;
11052122a833SWill Deacon }
11062122a833SWill Deacon 
1107930a58b4SWill Deacon static int update_32bit_cpu_features(int cpu, struct cpuinfo_32bit *info,
1108930a58b4SWill Deacon 				     struct cpuinfo_32bit *boot)
11091efcfe79SWill Deacon {
11101efcfe79SWill Deacon 	int taint = 0;
11111efcfe79SWill Deacon 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
11121efcfe79SWill Deacon 
11131efcfe79SWill Deacon 	/*
1114eab2f926SWill Deacon 	 * If we don't have AArch32 at EL1, then relax the strictness of
1115eab2f926SWill Deacon 	 * EL1-dependent register fields to avoid spurious sanity check fails.
1116eab2f926SWill Deacon 	 */
1117eab2f926SWill Deacon 	if (!id_aa64pfr0_32bit_el1(pfr0)) {
1118eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_ISAR4_EL1, ID_ISAR4_SMC_SHIFT);
1119eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_VIRT_FRAC_SHIFT);
1120eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_SEC_FRAC_SHIFT);
1121eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_VIRTUALIZATION_SHIFT);
1122eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_SECURITY_SHIFT);
1123eab2f926SWill Deacon 		relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_PROGMOD_SHIFT);
1124eab2f926SWill Deacon 	}
1125eab2f926SWill Deacon 
11261efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu,
11271efcfe79SWill Deacon 				      info->reg_id_dfr0, boot->reg_id_dfr0);
1128dd35ec07SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_DFR1_EL1, cpu,
1129dd35ec07SAnshuman Khandual 				      info->reg_id_dfr1, boot->reg_id_dfr1);
11301efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu,
11311efcfe79SWill Deacon 				      info->reg_id_isar0, boot->reg_id_isar0);
11321efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu,
11331efcfe79SWill Deacon 				      info->reg_id_isar1, boot->reg_id_isar1);
11341efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu,
11351efcfe79SWill Deacon 				      info->reg_id_isar2, boot->reg_id_isar2);
11361efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu,
11371efcfe79SWill Deacon 				      info->reg_id_isar3, boot->reg_id_isar3);
11381efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu,
11391efcfe79SWill Deacon 				      info->reg_id_isar4, boot->reg_id_isar4);
11401efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu,
11411efcfe79SWill Deacon 				      info->reg_id_isar5, boot->reg_id_isar5);
11421efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_ISAR6_EL1, cpu,
11431efcfe79SWill Deacon 				      info->reg_id_isar6, boot->reg_id_isar6);
11441efcfe79SWill Deacon 
11451efcfe79SWill Deacon 	/*
11461efcfe79SWill Deacon 	 * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and
11471efcfe79SWill Deacon 	 * ACTLR formats could differ across CPUs and therefore would have to
11481efcfe79SWill Deacon 	 * be trapped for virtualization anyway.
11491efcfe79SWill Deacon 	 */
11501efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu,
11511efcfe79SWill Deacon 				      info->reg_id_mmfr0, boot->reg_id_mmfr0);
11521efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu,
11531efcfe79SWill Deacon 				      info->reg_id_mmfr1, boot->reg_id_mmfr1);
11541efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu,
11551efcfe79SWill Deacon 				      info->reg_id_mmfr2, boot->reg_id_mmfr2);
11561efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu,
11571efcfe79SWill Deacon 				      info->reg_id_mmfr3, boot->reg_id_mmfr3);
1158858b8a80SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR4_EL1, cpu,
1159858b8a80SAnshuman Khandual 				      info->reg_id_mmfr4, boot->reg_id_mmfr4);
1160152accf8SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_MMFR5_EL1, cpu,
1161152accf8SAnshuman Khandual 				      info->reg_id_mmfr5, boot->reg_id_mmfr5);
11621efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu,
11631efcfe79SWill Deacon 				      info->reg_id_pfr0, boot->reg_id_pfr0);
11641efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu,
11651efcfe79SWill Deacon 				      info->reg_id_pfr1, boot->reg_id_pfr1);
116616824085SAnshuman Khandual 	taint |= check_update_ftr_reg(SYS_ID_PFR2_EL1, cpu,
116716824085SAnshuman Khandual 				      info->reg_id_pfr2, boot->reg_id_pfr2);
11681efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu,
11691efcfe79SWill Deacon 				      info->reg_mvfr0, boot->reg_mvfr0);
11701efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu,
11711efcfe79SWill Deacon 				      info->reg_mvfr1, boot->reg_mvfr1);
11721efcfe79SWill Deacon 	taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu,
11731efcfe79SWill Deacon 				      info->reg_mvfr2, boot->reg_mvfr2);
11741efcfe79SWill Deacon 
11751efcfe79SWill Deacon 	return taint;
11761efcfe79SWill Deacon }
11771efcfe79SWill Deacon 
11783086d391SSuzuki K. Poulose /*
11793086d391SSuzuki K. Poulose  * Update system wide CPU feature registers with the values from a
11803086d391SSuzuki K. Poulose  * non-boot CPU. Also performs SANITY checks to make sure that there
11813086d391SSuzuki K. Poulose  * aren't any insane variations from that of the boot CPU.
11823086d391SSuzuki K. Poulose  */
11833086d391SSuzuki K. Poulose void update_cpu_features(int cpu,
11843086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *info,
11853086d391SSuzuki K. Poulose 			 struct cpuinfo_arm64 *boot)
11863086d391SSuzuki K. Poulose {
11873086d391SSuzuki K. Poulose 	int taint = 0;
11883086d391SSuzuki K. Poulose 
11893086d391SSuzuki K. Poulose 	/*
11903086d391SSuzuki K. Poulose 	 * The kernel can handle differing I-cache policies, but otherwise
11913086d391SSuzuki K. Poulose 	 * caches should look identical. Userspace JITs will make use of
11923086d391SSuzuki K. Poulose 	 * *minLine.
11933086d391SSuzuki K. Poulose 	 */
11943086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu,
11953086d391SSuzuki K. Poulose 				      info->reg_ctr, boot->reg_ctr);
11963086d391SSuzuki K. Poulose 
11973086d391SSuzuki K. Poulose 	/*
11983086d391SSuzuki K. Poulose 	 * Userspace may perform DC ZVA instructions. Mismatched block sizes
11993086d391SSuzuki K. Poulose 	 * could result in too much or too little memory being zeroed if a
12003086d391SSuzuki K. Poulose 	 * process is preempted and migrated between CPUs.
12013086d391SSuzuki K. Poulose 	 */
12023086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu,
12033086d391SSuzuki K. Poulose 				      info->reg_dczid, boot->reg_dczid);
12043086d391SSuzuki K. Poulose 
12053086d391SSuzuki K. Poulose 	/* If different, timekeeping will be broken (especially with KVM) */
12063086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu,
12073086d391SSuzuki K. Poulose 				      info->reg_cntfrq, boot->reg_cntfrq);
12083086d391SSuzuki K. Poulose 
12093086d391SSuzuki K. Poulose 	/*
12103086d391SSuzuki K. Poulose 	 * The kernel uses self-hosted debug features and expects CPUs to
12113086d391SSuzuki K. Poulose 	 * support identical debug features. We presently need CTX_CMPs, WRPs,
12123086d391SSuzuki K. Poulose 	 * and BRPs to be identical.
12133086d391SSuzuki K. Poulose 	 * ID_AA64DFR1 is currently RES0.
12143086d391SSuzuki K. Poulose 	 */
12153086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu,
12163086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0);
12173086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu,
12183086d391SSuzuki K. Poulose 				      info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1);
12193086d391SSuzuki K. Poulose 	/*
12203086d391SSuzuki K. Poulose 	 * Even in big.LITTLE, processors should be identical instruction-set
12213086d391SSuzuki K. Poulose 	 * wise.
12223086d391SSuzuki K. Poulose 	 */
12233086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu,
12243086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar0, boot->reg_id_aa64isar0);
12253086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu,
12263086d391SSuzuki K. Poulose 				      info->reg_id_aa64isar1, boot->reg_id_aa64isar1);
12279e45365fSJoey Gouly 	taint |= check_update_ftr_reg(SYS_ID_AA64ISAR2_EL1, cpu,
12289e45365fSJoey Gouly 				      info->reg_id_aa64isar2, boot->reg_id_aa64isar2);
12293086d391SSuzuki K. Poulose 
12303086d391SSuzuki K. Poulose 	/*
12313086d391SSuzuki K. Poulose 	 * Differing PARange support is fine as long as all peripherals and
12323086d391SSuzuki K. Poulose 	 * memory are mapped within the minimum PARange of all CPUs.
12333086d391SSuzuki K. Poulose 	 * Linux should not care about secure memory.
12343086d391SSuzuki K. Poulose 	 */
12353086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu,
12363086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0);
12373086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu,
12383086d391SSuzuki K. Poulose 				      info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1);
1239406e3087SJames Morse 	taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu,
1240406e3087SJames Morse 				      info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2);
12413086d391SSuzuki K. Poulose 
12423086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu,
12433086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0);
12443086d391SSuzuki K. Poulose 	taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu,
12453086d391SSuzuki K. Poulose 				      info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1);
12463086d391SSuzuki K. Poulose 
12472e0f2478SDave Martin 	taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu,
12482e0f2478SDave Martin 				      info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0);
12492e0f2478SDave Martin 
1250b42990d3SMark Brown 	taint |= check_update_ftr_reg(SYS_ID_AA64SMFR0_EL1, cpu,
1251b42990d3SMark Brown 				      info->reg_id_aa64smfr0, boot->reg_id_aa64smfr0);
1252b42990d3SMark Brown 
1253892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SVE) &&
1254892f7237SMarc Zyngier 	    id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) {
1255892f7237SMarc Zyngier 		info->reg_zcr = read_zcr_features();
12562e0f2478SDave Martin 		taint |= check_update_ftr_reg(SYS_ZCR_EL1, cpu,
12572e0f2478SDave Martin 					info->reg_zcr, boot->reg_zcr);
12582e0f2478SDave Martin 
1259892f7237SMarc Zyngier 		/* Probe vector lengths */
1260892f7237SMarc Zyngier 		if (!system_capabilities_finalized())
1261b5bc00ffSMark Brown 			vec_update_vq_map(ARM64_VEC_SVE);
12622e0f2478SDave Martin 	}
12632e0f2478SDave Martin 
1264892f7237SMarc Zyngier 	if (IS_ENABLED(CONFIG_ARM64_SME) &&
1265892f7237SMarc Zyngier 	    id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) {
1266892f7237SMarc Zyngier 		info->reg_smcr = read_smcr_features();
1267892f7237SMarc Zyngier 		/*
1268892f7237SMarc Zyngier 		 * We mask out SMPS since even if the hardware
1269892f7237SMarc Zyngier 		 * supports priorities the kernel does not at present
1270892f7237SMarc Zyngier 		 * and we block access to them.
1271892f7237SMarc Zyngier 		 */
1272892f7237SMarc Zyngier 		info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS;
1273b42990d3SMark Brown 		taint |= check_update_ftr_reg(SYS_SMCR_EL1, cpu,
1274b42990d3SMark Brown 					info->reg_smcr, boot->reg_smcr);
1275b42990d3SMark Brown 
1276892f7237SMarc Zyngier 		/* Probe vector lengths */
1277892f7237SMarc Zyngier 		if (!system_capabilities_finalized())
1278b42990d3SMark Brown 			vec_update_vq_map(ARM64_VEC_SME);
1279b42990d3SMark Brown 	}
1280b42990d3SMark Brown 
12813086d391SSuzuki K. Poulose 	/*
128221047e91SCatalin Marinas 	 * The kernel uses the LDGM/STGM instructions and the number of tags
128321047e91SCatalin Marinas 	 * they read/write depends on the GMID_EL1.BS field. Check that the
128421047e91SCatalin Marinas 	 * value is the same on all CPUs.
128521047e91SCatalin Marinas 	 */
128621047e91SCatalin Marinas 	if (IS_ENABLED(CONFIG_ARM64_MTE) &&
1287930a58b4SWill Deacon 	    id_aa64pfr1_mte(info->reg_id_aa64pfr1)) {
128821047e91SCatalin Marinas 		taint |= check_update_ftr_reg(SYS_GMID_EL1, cpu,
128921047e91SCatalin Marinas 					      info->reg_gmid, boot->reg_gmid);
1290930a58b4SWill Deacon 	}
129121047e91SCatalin Marinas 
129221047e91SCatalin Marinas 	/*
1293930a58b4SWill Deacon 	 * If we don't have AArch32 at all then skip the checks entirely
1294930a58b4SWill Deacon 	 * as the register values may be UNKNOWN and we're not going to be
1295930a58b4SWill Deacon 	 * using them for anything.
1296930a58b4SWill Deacon 	 *
12971efcfe79SWill Deacon 	 * This relies on a sanitised view of the AArch64 ID registers
12981efcfe79SWill Deacon 	 * (e.g. SYS_ID_AA64PFR0_EL1), so we call it last.
12991efcfe79SWill Deacon 	 */
1300930a58b4SWill Deacon 	if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) {
13012122a833SWill Deacon 		lazy_init_32bit_cpu_features(info, boot);
1302930a58b4SWill Deacon 		taint |= update_32bit_cpu_features(cpu, &info->aarch32,
1303930a58b4SWill Deacon 						   &boot->aarch32);
1304930a58b4SWill Deacon 	}
13051efcfe79SWill Deacon 
13061efcfe79SWill Deacon 	/*
13073086d391SSuzuki K. Poulose 	 * Mismatched CPU features are a recipe for disaster. Don't even
13083086d391SSuzuki K. Poulose 	 * pretend to support them.
13093086d391SSuzuki K. Poulose 	 */
13108dd0ee65SWill Deacon 	if (taint) {
13113fde2999SWill Deacon 		pr_warn_once("Unsupported CPU feature variation detected.\n");
13123fde2999SWill Deacon 		add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK);
1313cdcf817bSSuzuki K. Poulose 	}
13148dd0ee65SWill Deacon }
1315cdcf817bSSuzuki K. Poulose 
131646823dd1SDave Martin u64 read_sanitised_ftr_reg(u32 id)
1317b3f15378SSuzuki K. Poulose {
1318b3f15378SSuzuki K. Poulose 	struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id);
1319b3f15378SSuzuki K. Poulose 
13203577dd37SAnshuman Khandual 	if (!regp)
13213577dd37SAnshuman Khandual 		return 0;
1322b3f15378SSuzuki K. Poulose 	return regp->sys_val;
1323b3f15378SSuzuki K. Poulose }
13246f3c4afaSJean-Philippe Brucker EXPORT_SYMBOL_GPL(read_sanitised_ftr_reg);
1325359b7064SMarc Zyngier 
1326965861d6SMark Rutland #define read_sysreg_case(r)	\
1327b3341ae0SMarc Zyngier 	case r:		val = read_sysreg_s(r); break;
1328965861d6SMark Rutland 
132992406f0cSSuzuki K Poulose /*
133046823dd1SDave Martin  * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated.
133192406f0cSSuzuki K Poulose  * Read the system register on the current CPU
133292406f0cSSuzuki K Poulose  */
1333b3341ae0SMarc Zyngier u64 __read_sysreg_by_encoding(u32 sys_id)
133492406f0cSSuzuki K Poulose {
1335b3341ae0SMarc Zyngier 	struct arm64_ftr_reg *regp;
1336b3341ae0SMarc Zyngier 	u64 val;
1337b3341ae0SMarc Zyngier 
133892406f0cSSuzuki K Poulose 	switch (sys_id) {
1339965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR0_EL1);
1340965861d6SMark Rutland 	read_sysreg_case(SYS_ID_PFR1_EL1);
134116824085SAnshuman Khandual 	read_sysreg_case(SYS_ID_PFR2_EL1);
1342965861d6SMark Rutland 	read_sysreg_case(SYS_ID_DFR0_EL1);
1343dd35ec07SAnshuman Khandual 	read_sysreg_case(SYS_ID_DFR1_EL1);
1344965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR0_EL1);
1345965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR1_EL1);
1346965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR2_EL1);
1347965861d6SMark Rutland 	read_sysreg_case(SYS_ID_MMFR3_EL1);
1348858b8a80SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR4_EL1);
1349152accf8SAnshuman Khandual 	read_sysreg_case(SYS_ID_MMFR5_EL1);
1350965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR0_EL1);
1351965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR1_EL1);
1352965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR2_EL1);
1353965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR3_EL1);
1354965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR4_EL1);
1355965861d6SMark Rutland 	read_sysreg_case(SYS_ID_ISAR5_EL1);
13568e3747beSAnshuman Khandual 	read_sysreg_case(SYS_ID_ISAR6_EL1);
1357965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR0_EL1);
1358965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR1_EL1);
1359965861d6SMark Rutland 	read_sysreg_case(SYS_MVFR2_EL1);
136092406f0cSSuzuki K Poulose 
1361965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR0_EL1);
1362965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64PFR1_EL1);
136378ed70bfSDave Martin 	read_sysreg_case(SYS_ID_AA64ZFR0_EL1);
13648a58bcd0SMark Brown 	read_sysreg_case(SYS_ID_AA64SMFR0_EL1);
1365965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR0_EL1);
1366965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64DFR1_EL1);
1367965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR0_EL1);
1368965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR1_EL1);
1369965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64MMFR2_EL1);
1370965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR0_EL1);
1371965861d6SMark Rutland 	read_sysreg_case(SYS_ID_AA64ISAR1_EL1);
13729e45365fSJoey Gouly 	read_sysreg_case(SYS_ID_AA64ISAR2_EL1);
137392406f0cSSuzuki K Poulose 
1374965861d6SMark Rutland 	read_sysreg_case(SYS_CNTFRQ_EL0);
1375965861d6SMark Rutland 	read_sysreg_case(SYS_CTR_EL0);
1376965861d6SMark Rutland 	read_sysreg_case(SYS_DCZID_EL0);
1377965861d6SMark Rutland 
137892406f0cSSuzuki K Poulose 	default:
137992406f0cSSuzuki K Poulose 		BUG();
138092406f0cSSuzuki K Poulose 		return 0;
138192406f0cSSuzuki K Poulose 	}
1382b3341ae0SMarc Zyngier 
1383b3341ae0SMarc Zyngier 	regp  = get_arm64_ftr_reg(sys_id);
1384b3341ae0SMarc Zyngier 	if (regp) {
1385b3341ae0SMarc Zyngier 		val &= ~regp->override->mask;
1386b3341ae0SMarc Zyngier 		val |= (regp->override->val & regp->override->mask);
1387b3341ae0SMarc Zyngier 	}
1388b3341ae0SMarc Zyngier 
1389b3341ae0SMarc Zyngier 	return val;
139092406f0cSSuzuki K Poulose }
139192406f0cSSuzuki K Poulose 
1392963fcd40SMarc Zyngier #include <linux/irqchip/arm-gic-v3.h>
1393963fcd40SMarc Zyngier 
139494a9e04aSMarc Zyngier static bool
139518ffa046SJames Morse feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry)
139618ffa046SJames Morse {
13970a2eec83SMark Brown 	int val = cpuid_feature_extract_field_width(reg, entry->field_pos,
13980a2eec83SMark Brown 						    entry->field_width,
13990a2eec83SMark Brown 						    entry->sign);
140018ffa046SJames Morse 
140118ffa046SJames Morse 	return val >= entry->min_field_value;
140218ffa046SJames Morse }
140318ffa046SJames Morse 
1404da8d02d1SSuzuki K. Poulose static bool
140592406f0cSSuzuki K Poulose has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope)
1406da8d02d1SSuzuki K. Poulose {
1407da8d02d1SSuzuki K. Poulose 	u64 val;
140894a9e04aSMarc Zyngier 
140992406f0cSSuzuki K Poulose 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
141092406f0cSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
141146823dd1SDave Martin 		val = read_sanitised_ftr_reg(entry->sys_reg);
141292406f0cSSuzuki K Poulose 	else
141346823dd1SDave Martin 		val = __read_sysreg_by_encoding(entry->sys_reg);
141492406f0cSSuzuki K Poulose 
1415da8d02d1SSuzuki K. Poulose 	return feature_matches(val, entry);
1416da8d02d1SSuzuki K. Poulose }
1417338d4f49SJames Morse 
14182122a833SWill Deacon const struct cpumask *system_32bit_el0_cpumask(void)
14192122a833SWill Deacon {
14202122a833SWill Deacon 	if (!system_supports_32bit_el0())
14212122a833SWill Deacon 		return cpu_none_mask;
14222122a833SWill Deacon 
14232122a833SWill Deacon 	if (static_branch_unlikely(&arm64_mismatched_32bit_el0))
14242122a833SWill Deacon 		return cpu_32bit_el0_mask;
14252122a833SWill Deacon 
14262122a833SWill Deacon 	return cpu_possible_mask;
14272122a833SWill Deacon }
14282122a833SWill Deacon 
1429ead7de46SWill Deacon static int __init parse_32bit_el0_param(char *str)
1430ead7de46SWill Deacon {
1431ead7de46SWill Deacon 	allow_mismatched_32bit_el0 = true;
1432ead7de46SWill Deacon 	return 0;
1433ead7de46SWill Deacon }
1434ead7de46SWill Deacon early_param("allow_mismatched_32bit_el0", parse_32bit_el0_param);
1435ead7de46SWill Deacon 
14367af33504SWill Deacon static ssize_t aarch32_el0_show(struct device *dev,
14377af33504SWill Deacon 				struct device_attribute *attr, char *buf)
14387af33504SWill Deacon {
14397af33504SWill Deacon 	const struct cpumask *mask = system_32bit_el0_cpumask();
14407af33504SWill Deacon 
14417af33504SWill Deacon 	return sysfs_emit(buf, "%*pbl\n", cpumask_pr_args(mask));
14427af33504SWill Deacon }
14437af33504SWill Deacon static const DEVICE_ATTR_RO(aarch32_el0);
14447af33504SWill Deacon 
14457af33504SWill Deacon static int __init aarch32_el0_sysfs_init(void)
14467af33504SWill Deacon {
14477af33504SWill Deacon 	if (!allow_mismatched_32bit_el0)
14487af33504SWill Deacon 		return 0;
14497af33504SWill Deacon 
14507af33504SWill Deacon 	return device_create_file(cpu_subsys.dev_root, &dev_attr_aarch32_el0);
14517af33504SWill Deacon }
14527af33504SWill Deacon device_initcall(aarch32_el0_sysfs_init);
14537af33504SWill Deacon 
14542122a833SWill Deacon static bool has_32bit_el0(const struct arm64_cpu_capabilities *entry, int scope)
14552122a833SWill Deacon {
14562122a833SWill Deacon 	if (!has_cpuid_feature(entry, scope))
14572122a833SWill Deacon 		return allow_mismatched_32bit_el0;
14582122a833SWill Deacon 
14592122a833SWill Deacon 	if (scope == SCOPE_SYSTEM)
14602122a833SWill Deacon 		pr_info("detected: 32-bit EL0 Support\n");
14612122a833SWill Deacon 
14622122a833SWill Deacon 	return true;
14632122a833SWill Deacon }
14642122a833SWill Deacon 
146592406f0cSSuzuki K Poulose static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope)
1466963fcd40SMarc Zyngier {
1467963fcd40SMarc Zyngier 	bool has_sre;
1468963fcd40SMarc Zyngier 
146992406f0cSSuzuki K Poulose 	if (!has_cpuid_feature(entry, scope))
1470963fcd40SMarc Zyngier 		return false;
1471963fcd40SMarc Zyngier 
1472963fcd40SMarc Zyngier 	has_sre = gic_enable_sre();
1473963fcd40SMarc Zyngier 	if (!has_sre)
1474963fcd40SMarc Zyngier 		pr_warn_once("%s present but disabled by higher exception level\n",
1475963fcd40SMarc Zyngier 			     entry->desc);
1476963fcd40SMarc Zyngier 
1477963fcd40SMarc Zyngier 	return has_sre;
1478963fcd40SMarc Zyngier }
1479963fcd40SMarc Zyngier 
148092406f0cSSuzuki K Poulose static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused)
1481d5370f75SWill Deacon {
1482d5370f75SWill Deacon 	u32 midr = read_cpuid_id();
1483d5370f75SWill Deacon 
1484d5370f75SWill Deacon 	/* Cavium ThunderX pass 1.x and 2.x */
1485b99286b0SQian Cai 	return midr_is_cpu_model_range(midr, MIDR_THUNDERX,
1486fa5ce3d1SRobert Richter 		MIDR_CPU_VAR_REV(0, 0),
1487fa5ce3d1SRobert Richter 		MIDR_CPU_VAR_REV(1, MIDR_REVISION_MASK));
1488d5370f75SWill Deacon }
1489d5370f75SWill Deacon 
149082e0191aSSuzuki K Poulose static bool has_no_fpsimd(const struct arm64_cpu_capabilities *entry, int __unused)
149182e0191aSSuzuki K Poulose {
149246823dd1SDave Martin 	u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1);
149382e0191aSSuzuki K Poulose 
149482e0191aSSuzuki K Poulose 	return cpuid_feature_extract_signed_field(pfr0,
149555adc08dSMark Brown 					ID_AA64PFR0_EL1_FP_SHIFT) < 0;
149682e0191aSSuzuki K Poulose }
149782e0191aSSuzuki K Poulose 
14986ae4b6e0SShanker Donthineni static bool has_cache_idc(const struct arm64_cpu_capabilities *entry,
14998ab66cbeSSuzuki K Poulose 			  int scope)
15006ae4b6e0SShanker Donthineni {
15018ab66cbeSSuzuki K Poulose 	u64 ctr;
15028ab66cbeSSuzuki K Poulose 
15038ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
15048ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
15058ab66cbeSSuzuki K Poulose 	else
15061602df02SSuzuki K Poulose 		ctr = read_cpuid_effective_cachetype();
15078ab66cbeSSuzuki K Poulose 
15085b345e39SMark Brown 	return ctr & BIT(CTR_EL0_IDC_SHIFT);
15096ae4b6e0SShanker Donthineni }
15106ae4b6e0SShanker Donthineni 
15111602df02SSuzuki K Poulose static void cpu_emulate_effective_ctr(const struct arm64_cpu_capabilities *__unused)
15121602df02SSuzuki K Poulose {
15131602df02SSuzuki K Poulose 	/*
15141602df02SSuzuki K Poulose 	 * If the CPU exposes raw CTR_EL0.IDC = 0, while effectively
15151602df02SSuzuki K Poulose 	 * CTR_EL0.IDC = 1 (from CLIDR values), we need to trap accesses
15161602df02SSuzuki K Poulose 	 * to the CTR_EL0 on this CPU and emulate it with the real/safe
15171602df02SSuzuki K Poulose 	 * value.
15181602df02SSuzuki K Poulose 	 */
15195b345e39SMark Brown 	if (!(read_cpuid_cachetype() & BIT(CTR_EL0_IDC_SHIFT)))
15201602df02SSuzuki K Poulose 		sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0);
15211602df02SSuzuki K Poulose }
15221602df02SSuzuki K Poulose 
15236ae4b6e0SShanker Donthineni static bool has_cache_dic(const struct arm64_cpu_capabilities *entry,
15248ab66cbeSSuzuki K Poulose 			  int scope)
15256ae4b6e0SShanker Donthineni {
15268ab66cbeSSuzuki K Poulose 	u64 ctr;
15278ab66cbeSSuzuki K Poulose 
15288ab66cbeSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
15298ab66cbeSSuzuki K Poulose 		ctr = arm64_ftr_reg_ctrel0.sys_val;
15308ab66cbeSSuzuki K Poulose 	else
15318ab66cbeSSuzuki K Poulose 		ctr = read_cpuid_cachetype();
15328ab66cbeSSuzuki K Poulose 
15335b345e39SMark Brown 	return ctr & BIT(CTR_EL0_DIC_SHIFT);
15346ae4b6e0SShanker Donthineni }
15356ae4b6e0SShanker Donthineni 
15365ffdfaedSVladimir Murzin static bool __maybe_unused
15375ffdfaedSVladimir Murzin has_useable_cnp(const struct arm64_cpu_capabilities *entry, int scope)
15385ffdfaedSVladimir Murzin {
15395ffdfaedSVladimir Murzin 	/*
15405ffdfaedSVladimir Murzin 	 * Kdump isn't guaranteed to power-off all secondary CPUs, CNP
15415ffdfaedSVladimir Murzin 	 * may share TLB entries with a CPU stuck in the crashed
15425ffdfaedSVladimir Murzin 	 * kernel.
15435ffdfaedSVladimir Murzin 	 */
15445ffdfaedSVladimir Murzin 	if (is_kdump_kernel())
154520109a85SRich Wiley 		return false;
154620109a85SRich Wiley 
154720109a85SRich Wiley 	if (cpus_have_const_cap(ARM64_WORKAROUND_NVIDIA_CARMEL_CNP))
15485ffdfaedSVladimir Murzin 		return false;
15495ffdfaedSVladimir Murzin 
15505ffdfaedSVladimir Murzin 	return has_cpuid_feature(entry, scope);
15515ffdfaedSVladimir Murzin }
15525ffdfaedSVladimir Murzin 
155309e3c22aSMark Brown /*
155409e3c22aSMark Brown  * This check is triggered during the early boot before the cpufeature
155509e3c22aSMark Brown  * is initialised. Checking the status on the local CPU allows the boot
155609e3c22aSMark Brown  * CPU to detect the need for non-global mappings and thus avoiding a
155709e3c22aSMark Brown  * pagetable re-write after all the CPUs are booted. This check will be
155809e3c22aSMark Brown  * anyway run on individual CPUs, allowing us to get the consistent
155909e3c22aSMark Brown  * state once the SMP CPUs are up and thus make the switch to non-global
156009e3c22aSMark Brown  * mappings if required.
156109e3c22aSMark Brown  */
156209e3c22aSMark Brown bool kaslr_requires_kpti(void)
156309e3c22aSMark Brown {
156409e3c22aSMark Brown 	if (!IS_ENABLED(CONFIG_RANDOMIZE_BASE))
156509e3c22aSMark Brown 		return false;
156609e3c22aSMark Brown 
156709e3c22aSMark Brown 	/*
156809e3c22aSMark Brown 	 * E0PD does a similar job to KPTI so can be used instead
156909e3c22aSMark Brown 	 * where available.
157009e3c22aSMark Brown 	 */
157109e3c22aSMark Brown 	if (IS_ENABLED(CONFIG_ARM64_E0PD)) {
1572a569f5f3SWill Deacon 		u64 mmfr2 = read_sysreg_s(SYS_ID_AA64MMFR2_EL1);
1573a569f5f3SWill Deacon 		if (cpuid_feature_extract_unsigned_field(mmfr2,
1574a957c6beSMark Brown 						ID_AA64MMFR2_EL1_E0PD_SHIFT))
157509e3c22aSMark Brown 			return false;
157609e3c22aSMark Brown 	}
157709e3c22aSMark Brown 
157809e3c22aSMark Brown 	/*
157909e3c22aSMark Brown 	 * Systems affected by Cavium erratum 24756 are incompatible
158009e3c22aSMark Brown 	 * with KPTI.
158109e3c22aSMark Brown 	 */
1582ebac96edSWill Deacon 	if (IS_ENABLED(CONFIG_CAVIUM_ERRATUM_27456)) {
158309e3c22aSMark Brown 		extern const struct midr_range cavium_erratum_27456_cpus[];
158409e3c22aSMark Brown 
1585ebac96edSWill Deacon 		if (is_midr_in_range_list(read_cpuid_id(),
1586ebac96edSWill Deacon 					  cavium_erratum_27456_cpus))
158709e3c22aSMark Brown 			return false;
1588ebac96edSWill Deacon 	}
158909e3c22aSMark Brown 
159009e3c22aSMark Brown 	return kaslr_offset() > 0;
159109e3c22aSMark Brown }
159209e3c22aSMark Brown 
15931b3ccf4bSJeremy Linton static bool __meltdown_safe = true;
1594ea1e3de8SWill Deacon static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */
1595ea1e3de8SWill Deacon 
1596ea1e3de8SWill Deacon static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry,
1597d3aec8a2SSuzuki K Poulose 				int scope)
1598ea1e3de8SWill Deacon {
1599be5b2998SSuzuki K Poulose 	/* List of CPUs that are not vulnerable and don't need KPTI */
1600be5b2998SSuzuki K Poulose 	static const struct midr_range kpti_safe_list[] = {
1601be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2),
1602be5b2998SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN),
160331d868c4SFlorian Fainelli 		MIDR_ALL_VERSIONS(MIDR_BRAHMA_B53),
16042a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A35),
16052a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A53),
16062a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
16072a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A57),
16082a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A72),
16092a355ec2SWill Deacon 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A73),
16100ecc471aSHanjun Guo 		MIDR_ALL_VERSIONS(MIDR_HISI_TSV110),
1611918e1946SRich Wiley 		MIDR_ALL_VERSIONS(MIDR_NVIDIA_CARMEL),
1612e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_GOLD),
1613e3dd11a9SKonrad Dybcio 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_SILVER),
1614f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_3XX_SILVER),
1615f4617be3SSai Prakash Ranjan 		MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_4XX_SILVER),
161671c751f2SMark Rutland 		{ /* sentinel */ }
1617be5b2998SSuzuki K Poulose 	};
1618a111b7c0SJosh Poimboeuf 	char const *str = "kpti command line option";
16191b3ccf4bSJeremy Linton 	bool meltdown_safe;
16201b3ccf4bSJeremy Linton 
16211b3ccf4bSJeremy Linton 	meltdown_safe = is_midr_in_range_list(read_cpuid_id(), kpti_safe_list);
16221b3ccf4bSJeremy Linton 
16231b3ccf4bSJeremy Linton 	/* Defer to CPU feature registers */
16241b3ccf4bSJeremy Linton 	if (has_cpuid_feature(entry, scope))
16251b3ccf4bSJeremy Linton 		meltdown_safe = true;
16261b3ccf4bSJeremy Linton 
16271b3ccf4bSJeremy Linton 	if (!meltdown_safe)
16281b3ccf4bSJeremy Linton 		__meltdown_safe = false;
1629179a56f6SWill Deacon 
16306dc52b15SMarc Zyngier 	/*
16316dc52b15SMarc Zyngier 	 * For reasons that aren't entirely clear, enabling KPTI on Cavium
16326dc52b15SMarc Zyngier 	 * ThunderX leads to apparent I-cache corruption of kernel text, which
163322b70e6fSdann frazier 	 * ends as well as you might imagine. Don't even try. We cannot rely
163422b70e6fSdann frazier 	 * on the cpus_have_*cap() helpers here to detect the CPU erratum
163522b70e6fSdann frazier 	 * because cpucap detection order may change. However, since we know
163622b70e6fSdann frazier 	 * affected CPUs are always in a homogeneous configuration, it is
163722b70e6fSdann frazier 	 * safe to rely on this_cpu_has_cap() here.
16386dc52b15SMarc Zyngier 	 */
163922b70e6fSdann frazier 	if (this_cpu_has_cap(ARM64_WORKAROUND_CAVIUM_27456)) {
16406dc52b15SMarc Zyngier 		str = "ARM64_WORKAROUND_CAVIUM_27456";
16416dc52b15SMarc Zyngier 		__kpti_forced = -1;
16426dc52b15SMarc Zyngier 	}
16436dc52b15SMarc Zyngier 
16441b3ccf4bSJeremy Linton 	/* Useful for KASLR robustness */
1645c2d92353SMark Brown 	if (kaslr_requires_kpti()) {
16461b3ccf4bSJeremy Linton 		if (!__kpti_forced) {
16471b3ccf4bSJeremy Linton 			str = "KASLR";
16481b3ccf4bSJeremy Linton 			__kpti_forced = 1;
16491b3ccf4bSJeremy Linton 		}
16501b3ccf4bSJeremy Linton 	}
16511b3ccf4bSJeremy Linton 
1652a111b7c0SJosh Poimboeuf 	if (cpu_mitigations_off() && !__kpti_forced) {
1653a111b7c0SJosh Poimboeuf 		str = "mitigations=off";
1654a111b7c0SJosh Poimboeuf 		__kpti_forced = -1;
1655a111b7c0SJosh Poimboeuf 	}
1656a111b7c0SJosh Poimboeuf 
16571b3ccf4bSJeremy Linton 	if (!IS_ENABLED(CONFIG_UNMAP_KERNEL_AT_EL0)) {
16581b3ccf4bSJeremy Linton 		pr_info_once("kernel page table isolation disabled by kernel configuration\n");
16591b3ccf4bSJeremy Linton 		return false;
16601b3ccf4bSJeremy Linton 	}
16611b3ccf4bSJeremy Linton 
16626dc52b15SMarc Zyngier 	/* Forced? */
1663ea1e3de8SWill Deacon 	if (__kpti_forced) {
16646dc52b15SMarc Zyngier 		pr_info_once("kernel page table isolation forced %s by %s\n",
16656dc52b15SMarc Zyngier 			     __kpti_forced > 0 ? "ON" : "OFF", str);
1666ea1e3de8SWill Deacon 		return __kpti_forced > 0;
1667ea1e3de8SWill Deacon 	}
1668ea1e3de8SWill Deacon 
16691b3ccf4bSJeremy Linton 	return !meltdown_safe;
1670ea1e3de8SWill Deacon }
1671ea1e3de8SWill Deacon 
16721b3ccf4bSJeremy Linton #ifdef CONFIG_UNMAP_KERNEL_AT_EL0
167347546a19SArd Biesheuvel #define KPTI_NG_TEMP_VA		(-(1UL << PMD_SHIFT))
167447546a19SArd Biesheuvel 
167547546a19SArd Biesheuvel extern
167647546a19SArd Biesheuvel void create_kpti_ng_temp_pgd(pgd_t *pgdir, phys_addr_t phys, unsigned long virt,
167747546a19SArd Biesheuvel 			     phys_addr_t size, pgprot_t prot,
167847546a19SArd Biesheuvel 			     phys_addr_t (*pgtable_alloc)(int), int flags);
167947546a19SArd Biesheuvel 
168047546a19SArd Biesheuvel static phys_addr_t kpti_ng_temp_alloc;
168147546a19SArd Biesheuvel 
168247546a19SArd Biesheuvel static phys_addr_t kpti_ng_pgd_alloc(int shift)
168347546a19SArd Biesheuvel {
168447546a19SArd Biesheuvel 	kpti_ng_temp_alloc -= PAGE_SIZE;
168547546a19SArd Biesheuvel 	return kpti_ng_temp_alloc;
168647546a19SArd Biesheuvel }
168747546a19SArd Biesheuvel 
1688cbdac841SSami Tolvanen static void __nocfi
1689c0cda3b8SDave Martin kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused)
1690f992b4dfSWill Deacon {
169147546a19SArd Biesheuvel 	typedef void (kpti_remap_fn)(int, int, phys_addr_t, unsigned long);
1692f992b4dfSWill Deacon 	extern kpti_remap_fn idmap_kpti_install_ng_mappings;
1693f992b4dfSWill Deacon 	kpti_remap_fn *remap_fn;
1694f992b4dfSWill Deacon 
1695f992b4dfSWill Deacon 	int cpu = smp_processor_id();
169647546a19SArd Biesheuvel 	int levels = CONFIG_PGTABLE_LEVELS;
169747546a19SArd Biesheuvel 	int order = order_base_2(levels);
169847546a19SArd Biesheuvel 	u64 kpti_ng_temp_pgd_pa = 0;
169947546a19SArd Biesheuvel 	pgd_t *kpti_ng_temp_pgd;
170047546a19SArd Biesheuvel 	u64 alloc = 0;
1701f992b4dfSWill Deacon 
1702bd09128dSJames Morse 	if (__this_cpu_read(this_cpu_vector) == vectors) {
1703bd09128dSJames Morse 		const char *v = arm64_get_bp_hardening_vector(EL1_VECTOR_KPTI);
1704bd09128dSJames Morse 
1705bd09128dSJames Morse 		__this_cpu_write(this_cpu_vector, v);
1706bd09128dSJames Morse 	}
1707bd09128dSJames Morse 
1708b89d82efSWill Deacon 	/*
1709b89d82efSWill Deacon 	 * We don't need to rewrite the page-tables if either we've done
1710b89d82efSWill Deacon 	 * it already or we have KASLR enabled and therefore have not
1711b89d82efSWill Deacon 	 * created any global mappings at all.
1712b89d82efSWill Deacon 	 */
171309e3c22aSMark Brown 	if (arm64_use_ng_mappings)
1714c0cda3b8SDave Martin 		return;
1715f992b4dfSWill Deacon 
1716bde33977SSami Tolvanen 	remap_fn = (void *)__pa_symbol(function_nocfi(idmap_kpti_install_ng_mappings));
1717f992b4dfSWill Deacon 
171847546a19SArd Biesheuvel 	if (!cpu) {
171947546a19SArd Biesheuvel 		alloc = __get_free_pages(GFP_ATOMIC | __GFP_ZERO, order);
172047546a19SArd Biesheuvel 		kpti_ng_temp_pgd = (pgd_t *)(alloc + (levels - 1) * PAGE_SIZE);
172147546a19SArd Biesheuvel 		kpti_ng_temp_alloc = kpti_ng_temp_pgd_pa = __pa(kpti_ng_temp_pgd);
172247546a19SArd Biesheuvel 
172347546a19SArd Biesheuvel 		//
172447546a19SArd Biesheuvel 		// Create a minimal page table hierarchy that permits us to map
172547546a19SArd Biesheuvel 		// the swapper page tables temporarily as we traverse them.
172647546a19SArd Biesheuvel 		//
172747546a19SArd Biesheuvel 		// The physical pages are laid out as follows:
172847546a19SArd Biesheuvel 		//
172947546a19SArd Biesheuvel 		// +--------+-/-------+-/------ +-\\--------+
173047546a19SArd Biesheuvel 		// :  PTE[] : | PMD[] : | PUD[] : || PGD[]  :
173147546a19SArd Biesheuvel 		// +--------+-\-------+-\------ +-//--------+
173247546a19SArd Biesheuvel 		//      ^
173347546a19SArd Biesheuvel 		// The first page is mapped into this hierarchy at a PMD_SHIFT
173447546a19SArd Biesheuvel 		// aligned virtual address, so that we can manipulate the PTE
173547546a19SArd Biesheuvel 		// level entries while the mapping is active. The first entry
173647546a19SArd Biesheuvel 		// covers the PTE[] page itself, the remaining entries are free
173747546a19SArd Biesheuvel 		// to be used as a ad-hoc fixmap.
173847546a19SArd Biesheuvel 		//
173947546a19SArd Biesheuvel 		create_kpti_ng_temp_pgd(kpti_ng_temp_pgd, __pa(alloc),
174047546a19SArd Biesheuvel 					KPTI_NG_TEMP_VA, PAGE_SIZE, PAGE_KERNEL,
174147546a19SArd Biesheuvel 					kpti_ng_pgd_alloc, 0);
174247546a19SArd Biesheuvel 	}
174347546a19SArd Biesheuvel 
1744f992b4dfSWill Deacon 	cpu_install_idmap();
174547546a19SArd Biesheuvel 	remap_fn(cpu, num_online_cpus(), kpti_ng_temp_pgd_pa, KPTI_NG_TEMP_VA);
1746f992b4dfSWill Deacon 	cpu_uninstall_idmap();
1747f992b4dfSWill Deacon 
174847546a19SArd Biesheuvel 	if (!cpu) {
174947546a19SArd Biesheuvel 		free_pages(alloc, order);
175009e3c22aSMark Brown 		arm64_use_ng_mappings = true;
1751f992b4dfSWill Deacon 	}
175247546a19SArd Biesheuvel }
17531b3ccf4bSJeremy Linton #else
17541b3ccf4bSJeremy Linton static void
17551b3ccf4bSJeremy Linton kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused)
17561b3ccf4bSJeremy Linton {
17571b3ccf4bSJeremy Linton }
17581b3ccf4bSJeremy Linton #endif	/* CONFIG_UNMAP_KERNEL_AT_EL0 */
1759f992b4dfSWill Deacon 
1760ea1e3de8SWill Deacon static int __init parse_kpti(char *str)
1761ea1e3de8SWill Deacon {
1762ea1e3de8SWill Deacon 	bool enabled;
1763ea1e3de8SWill Deacon 	int ret = strtobool(str, &enabled);
1764ea1e3de8SWill Deacon 
1765ea1e3de8SWill Deacon 	if (ret)
1766ea1e3de8SWill Deacon 		return ret;
1767ea1e3de8SWill Deacon 
1768ea1e3de8SWill Deacon 	__kpti_forced = enabled ? 1 : -1;
1769ea1e3de8SWill Deacon 	return 0;
1770ea1e3de8SWill Deacon }
1771b5b7dd64SWill Deacon early_param("kpti", parse_kpti);
1772ea1e3de8SWill Deacon 
177305abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
177405abb595SSuzuki K Poulose static inline void __cpu_enable_hw_dbm(void)
177505abb595SSuzuki K Poulose {
177605abb595SSuzuki K Poulose 	u64 tcr = read_sysreg(tcr_el1) | TCR_HD;
177705abb595SSuzuki K Poulose 
177805abb595SSuzuki K Poulose 	write_sysreg(tcr, tcr_el1);
177905abb595SSuzuki K Poulose 	isb();
178080d6b466SWill Deacon 	local_flush_tlb_all();
178105abb595SSuzuki K Poulose }
178205abb595SSuzuki K Poulose 
1783ece1397cSSuzuki K Poulose static bool cpu_has_broken_dbm(void)
1784ece1397cSSuzuki K Poulose {
1785ece1397cSSuzuki K Poulose 	/* List of CPUs which have broken DBM support. */
1786ece1397cSSuzuki K Poulose 	static const struct midr_range cpus[] = {
1787ece1397cSSuzuki K Poulose #ifdef CONFIG_ARM64_ERRATUM_1024718
1788c0b15c25SSuzuki K Poulose 		MIDR_ALL_VERSIONS(MIDR_CORTEX_A55),
17899b23d95cSSai Prakash Ranjan 		/* Kryo4xx Silver (rdpe => r1p0) */
17909b23d95cSSai Prakash Ranjan 		MIDR_REV(MIDR_QCOM_KRYO_4XX_SILVER, 0xd, 0xe),
1791ece1397cSSuzuki K Poulose #endif
1792297ae1ebSJames Morse #ifdef CONFIG_ARM64_ERRATUM_2051678
1793297ae1ebSJames Morse 		MIDR_REV_RANGE(MIDR_CORTEX_A510, 0, 0, 2),
1794297ae1ebSJames Morse #endif
1795ece1397cSSuzuki K Poulose 		{},
1796ece1397cSSuzuki K Poulose 	};
1797ece1397cSSuzuki K Poulose 
1798ece1397cSSuzuki K Poulose 	return is_midr_in_range_list(read_cpuid_id(), cpus);
1799ece1397cSSuzuki K Poulose }
1800ece1397cSSuzuki K Poulose 
180105abb595SSuzuki K Poulose static bool cpu_can_use_dbm(const struct arm64_cpu_capabilities *cap)
180205abb595SSuzuki K Poulose {
1803ece1397cSSuzuki K Poulose 	return has_cpuid_feature(cap, SCOPE_LOCAL_CPU) &&
1804ece1397cSSuzuki K Poulose 	       !cpu_has_broken_dbm();
180505abb595SSuzuki K Poulose }
180605abb595SSuzuki K Poulose 
180705abb595SSuzuki K Poulose static void cpu_enable_hw_dbm(struct arm64_cpu_capabilities const *cap)
180805abb595SSuzuki K Poulose {
180905abb595SSuzuki K Poulose 	if (cpu_can_use_dbm(cap))
181005abb595SSuzuki K Poulose 		__cpu_enable_hw_dbm();
181105abb595SSuzuki K Poulose }
181205abb595SSuzuki K Poulose 
181305abb595SSuzuki K Poulose static bool has_hw_dbm(const struct arm64_cpu_capabilities *cap,
181405abb595SSuzuki K Poulose 		       int __unused)
181505abb595SSuzuki K Poulose {
181605abb595SSuzuki K Poulose 	static bool detected = false;
181705abb595SSuzuki K Poulose 	/*
181805abb595SSuzuki K Poulose 	 * DBM is a non-conflicting feature. i.e, the kernel can safely
181905abb595SSuzuki K Poulose 	 * run a mix of CPUs with and without the feature. So, we
182005abb595SSuzuki K Poulose 	 * unconditionally enable the capability to allow any late CPU
182105abb595SSuzuki K Poulose 	 * to use the feature. We only enable the control bits on the
182205abb595SSuzuki K Poulose 	 * CPU, if it actually supports.
182305abb595SSuzuki K Poulose 	 *
182405abb595SSuzuki K Poulose 	 * We have to make sure we print the "feature" detection only
182505abb595SSuzuki K Poulose 	 * when at least one CPU actually uses it. So check if this CPU
182605abb595SSuzuki K Poulose 	 * can actually use it and print the message exactly once.
182705abb595SSuzuki K Poulose 	 *
182805abb595SSuzuki K Poulose 	 * This is safe as all CPUs (including secondary CPUs - due to the
182905abb595SSuzuki K Poulose 	 * LOCAL_CPU scope - and the hotplugged CPUs - via verification)
183005abb595SSuzuki K Poulose 	 * goes through the "matches" check exactly once. Also if a CPU
183105abb595SSuzuki K Poulose 	 * matches the criteria, it is guaranteed that the CPU will turn
183205abb595SSuzuki K Poulose 	 * the DBM on, as the capability is unconditionally enabled.
183305abb595SSuzuki K Poulose 	 */
183405abb595SSuzuki K Poulose 	if (!detected && cpu_can_use_dbm(cap)) {
183505abb595SSuzuki K Poulose 		detected = true;
183605abb595SSuzuki K Poulose 		pr_info("detected: Hardware dirty bit management\n");
183705abb595SSuzuki K Poulose 	}
183805abb595SSuzuki K Poulose 
183905abb595SSuzuki K Poulose 	return true;
184005abb595SSuzuki K Poulose }
184105abb595SSuzuki K Poulose 
184205abb595SSuzuki K Poulose #endif
184305abb595SSuzuki K Poulose 
18442c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
18452c9d45b4SIonela Voinescu 
18462c9d45b4SIonela Voinescu /*
18472c9d45b4SIonela Voinescu  * The "amu_cpus" cpumask only signals that the CPU implementation for the
18482c9d45b4SIonela Voinescu  * flagged CPUs supports the Activity Monitors Unit (AMU) but does not provide
18492c9d45b4SIonela Voinescu  * information regarding all the events that it supports. When a CPU bit is
18502c9d45b4SIonela Voinescu  * set in the cpumask, the user of this feature can only rely on the presence
18512c9d45b4SIonela Voinescu  * of the 4 fixed counters for that CPU. But this does not guarantee that the
18522c9d45b4SIonela Voinescu  * counters are enabled or access to these counters is enabled by code
18532c9d45b4SIonela Voinescu  * executed at higher exception levels (firmware).
18542c9d45b4SIonela Voinescu  */
18552c9d45b4SIonela Voinescu static struct cpumask amu_cpus __read_mostly;
18562c9d45b4SIonela Voinescu 
18572c9d45b4SIonela Voinescu bool cpu_has_amu_feat(int cpu)
18582c9d45b4SIonela Voinescu {
18592c9d45b4SIonela Voinescu 	return cpumask_test_cpu(cpu, &amu_cpus);
18602c9d45b4SIonela Voinescu }
18612c9d45b4SIonela Voinescu 
186268c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
186368c5debcSIonela Voinescu {
186468c5debcSIonela Voinescu 	return cpumask_any(&amu_cpus);
186568c5debcSIonela Voinescu }
1866cd0ed03aSIonela Voinescu 
18672c9d45b4SIonela Voinescu static void cpu_amu_enable(struct arm64_cpu_capabilities const *cap)
18682c9d45b4SIonela Voinescu {
18692c9d45b4SIonela Voinescu 	if (has_cpuid_feature(cap, SCOPE_LOCAL_CPU)) {
18702c9d45b4SIonela Voinescu 		pr_info("detected CPU%d: Activity Monitors Unit (AMU)\n",
18712c9d45b4SIonela Voinescu 			smp_processor_id());
18722c9d45b4SIonela Voinescu 		cpumask_set_cpu(smp_processor_id(), &amu_cpus);
1873e89d120cSIonela Voinescu 
1874e89d120cSIonela Voinescu 		/* 0 reference values signal broken/disabled counters */
1875e89d120cSIonela Voinescu 		if (!this_cpu_has_cap(ARM64_WORKAROUND_2457168))
18764b9cf23cSIonela Voinescu 			update_freq_counters_refs();
18772c9d45b4SIonela Voinescu 	}
18782c9d45b4SIonela Voinescu }
18792c9d45b4SIonela Voinescu 
18802c9d45b4SIonela Voinescu static bool has_amu(const struct arm64_cpu_capabilities *cap,
18812c9d45b4SIonela Voinescu 		    int __unused)
18822c9d45b4SIonela Voinescu {
18832c9d45b4SIonela Voinescu 	/*
18842c9d45b4SIonela Voinescu 	 * The AMU extension is a non-conflicting feature: the kernel can
18852c9d45b4SIonela Voinescu 	 * safely run a mix of CPUs with and without support for the
18862c9d45b4SIonela Voinescu 	 * activity monitors extension. Therefore, unconditionally enable
18872c9d45b4SIonela Voinescu 	 * the capability to allow any late CPU to use the feature.
18882c9d45b4SIonela Voinescu 	 *
18892c9d45b4SIonela Voinescu 	 * With this feature unconditionally enabled, the cpu_enable
18902c9d45b4SIonela Voinescu 	 * function will be called for all CPUs that match the criteria,
18912c9d45b4SIonela Voinescu 	 * including secondary and hotplugged, marking this feature as
18922c9d45b4SIonela Voinescu 	 * present on that respective CPU. The enable function will also
18932c9d45b4SIonela Voinescu 	 * print a detection message.
18942c9d45b4SIonela Voinescu 	 */
18952c9d45b4SIonela Voinescu 
18962c9d45b4SIonela Voinescu 	return true;
18972c9d45b4SIonela Voinescu }
189868c5debcSIonela Voinescu #else
189968c5debcSIonela Voinescu int get_cpu_with_amu_feat(void)
190068c5debcSIonela Voinescu {
190168c5debcSIonela Voinescu 	return nr_cpu_ids;
190268c5debcSIonela Voinescu }
19032c9d45b4SIonela Voinescu #endif
19042c9d45b4SIonela Voinescu 
190512eb3691SWill Deacon static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused)
190612eb3691SWill Deacon {
190712eb3691SWill Deacon 	return is_kernel_in_hyp_mode();
190812eb3691SWill Deacon }
190912eb3691SWill Deacon 
1910c0cda3b8SDave Martin static void cpu_copy_el2regs(const struct arm64_cpu_capabilities *__unused)
19116d99b689SJames Morse {
19126d99b689SJames Morse 	/*
19136d99b689SJames Morse 	 * Copy register values that aren't redirected by hardware.
19146d99b689SJames Morse 	 *
19156d99b689SJames Morse 	 * Before code patching, we only set tpidr_el1, all CPUs need to copy
19166d99b689SJames Morse 	 * this value to tpidr_el2 before we patch the code. Once we've done
19176d99b689SJames Morse 	 * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to
19186d99b689SJames Morse 	 * do anything here.
19196d99b689SJames Morse 	 */
1920e9ab7a2eSJulien Thierry 	if (!alternative_is_applied(ARM64_HAS_VIRT_HOST_EXTN))
19216d99b689SJames Morse 		write_sysreg(read_sysreg(tpidr_el1), tpidr_el2);
19226d99b689SJames Morse }
19236d99b689SJames Morse 
1924b8925ee2SWill Deacon #ifdef CONFIG_ARM64_PAN
1925b8925ee2SWill Deacon static void cpu_enable_pan(const struct arm64_cpu_capabilities *__unused)
1926b8925ee2SWill Deacon {
1927b8925ee2SWill Deacon 	/*
1928b8925ee2SWill Deacon 	 * We modify PSTATE. This won't work from irq context as the PSTATE
1929b8925ee2SWill Deacon 	 * is discarded once we return from the exception.
1930b8925ee2SWill Deacon 	 */
1931b8925ee2SWill Deacon 	WARN_ON_ONCE(in_interrupt());
1932b8925ee2SWill Deacon 
1933b8925ee2SWill Deacon 	sysreg_clear_set(sctlr_el1, SCTLR_EL1_SPAN, 0);
1934515d5c8aSMark Rutland 	set_pstate_pan(1);
1935b8925ee2SWill Deacon }
1936b8925ee2SWill Deacon #endif /* CONFIG_ARM64_PAN */
1937b8925ee2SWill Deacon 
1938b8925ee2SWill Deacon #ifdef CONFIG_ARM64_RAS_EXTN
1939b8925ee2SWill Deacon static void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused)
1940b8925ee2SWill Deacon {
1941b8925ee2SWill Deacon 	/* Firmware may have left a deferred SError in this register. */
1942b8925ee2SWill Deacon 	write_sysreg_s(0, SYS_DISR_EL1);
1943b8925ee2SWill Deacon }
1944b8925ee2SWill Deacon #endif /* CONFIG_ARM64_RAS_EXTN */
1945b8925ee2SWill Deacon 
19466984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
1947ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_cpucap(const struct arm64_cpu_capabilities *entry, int scope)
194875031975SMark Rutland {
1949ba9d1d3eSAmit Daniel Kachhap 	int boot_val, sec_val;
1950ba9d1d3eSAmit Daniel Kachhap 
1951ba9d1d3eSAmit Daniel Kachhap 	/* We don't expect to be called with SCOPE_SYSTEM */
1952ba9d1d3eSAmit Daniel Kachhap 	WARN_ON(scope == SCOPE_SYSTEM);
1953ba9d1d3eSAmit Daniel Kachhap 	/*
1954ba9d1d3eSAmit Daniel Kachhap 	 * The ptr-auth feature levels are not intercompatible with lower
1955ba9d1d3eSAmit Daniel Kachhap 	 * levels. Hence we must match ptr-auth feature level of the secondary
1956ba9d1d3eSAmit Daniel Kachhap 	 * CPUs with that of the boot CPU. The level of boot cpu is fetched
1957ba9d1d3eSAmit Daniel Kachhap 	 * from the sanitised register whereas direct register read is done for
1958ba9d1d3eSAmit Daniel Kachhap 	 * the secondary CPUs.
1959ba9d1d3eSAmit Daniel Kachhap 	 * The sanitised feature state is guaranteed to match that of the
1960ba9d1d3eSAmit Daniel Kachhap 	 * boot CPU as a mismatched secondary CPU is parked before it gets
1961ba9d1d3eSAmit Daniel Kachhap 	 * a chance to update the state, with the capability.
1962ba9d1d3eSAmit Daniel Kachhap 	 */
1963ba9d1d3eSAmit Daniel Kachhap 	boot_val = cpuid_feature_extract_field(read_sanitised_ftr_reg(entry->sys_reg),
1964ba9d1d3eSAmit Daniel Kachhap 					       entry->field_pos, entry->sign);
1965ba9d1d3eSAmit Daniel Kachhap 	if (scope & SCOPE_BOOT_CPU)
1966ba9d1d3eSAmit Daniel Kachhap 		return boot_val >= entry->min_field_value;
1967ba9d1d3eSAmit Daniel Kachhap 	/* Now check for the secondary CPUs with SCOPE_LOCAL_CPU scope */
1968ba9d1d3eSAmit Daniel Kachhap 	sec_val = cpuid_feature_extract_field(__read_sysreg_by_encoding(entry->sys_reg),
1969ba9d1d3eSAmit Daniel Kachhap 					      entry->field_pos, entry->sign);
1970da844bebSVladimir Murzin 	return (sec_val >= entry->min_field_value) && (sec_val == boot_val);
1971ba9d1d3eSAmit Daniel Kachhap }
1972ba9d1d3eSAmit Daniel Kachhap 
1973ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_metacap(const struct arm64_cpu_capabilities *entry,
1974ba9d1d3eSAmit Daniel Kachhap 				     int scope)
1975ba9d1d3eSAmit Daniel Kachhap {
1976be3256a0SVladimir Murzin 	bool api = has_address_auth_cpucap(cpu_hwcaps_ptrs[ARM64_HAS_ADDRESS_AUTH_IMP_DEF], scope);
1977be3256a0SVladimir Murzin 	bool apa = has_address_auth_cpucap(cpu_hwcaps_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5], scope);
1978def8c222SVladimir Murzin 	bool apa3 = has_address_auth_cpucap(cpu_hwcaps_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3], scope);
1979be3256a0SVladimir Murzin 
1980def8c222SVladimir Murzin 	return apa || apa3 || api;
1981cfef06bdSKristina Martsenko }
1982cfef06bdSKristina Martsenko 
1983cfef06bdSKristina Martsenko static bool has_generic_auth(const struct arm64_cpu_capabilities *entry,
1984cfef06bdSKristina Martsenko 			     int __unused)
1985cfef06bdSKristina Martsenko {
1986be3256a0SVladimir Murzin 	bool gpi = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_IMP_DEF);
1987be3256a0SVladimir Murzin 	bool gpa = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5);
1988def8c222SVladimir Murzin 	bool gpa3 = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3);
1989be3256a0SVladimir Murzin 
1990def8c222SVladimir Murzin 	return gpa || gpa3 || gpi;
199175031975SMark Rutland }
19926984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
19936984eb47SMark Rutland 
19943e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
19953e6c69a0SMark Brown static void cpu_enable_e0pd(struct arm64_cpu_capabilities const *cap)
19963e6c69a0SMark Brown {
19973e6c69a0SMark Brown 	if (this_cpu_has_cap(ARM64_HAS_E0PD))
19983e6c69a0SMark Brown 		sysreg_clear_set(tcr_el1, 0, TCR_E0PD1);
19993e6c69a0SMark Brown }
20003e6c69a0SMark Brown #endif /* CONFIG_ARM64_E0PD */
20013e6c69a0SMark Brown 
2002b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2003bc3c03ccSJulien Thierry static bool enable_pseudo_nmi;
2004bc3c03ccSJulien Thierry 
2005bc3c03ccSJulien Thierry static int __init early_enable_pseudo_nmi(char *p)
2006bc3c03ccSJulien Thierry {
2007bc3c03ccSJulien Thierry 	return strtobool(p, &enable_pseudo_nmi);
2008bc3c03ccSJulien Thierry }
2009bc3c03ccSJulien Thierry early_param("irqchip.gicv3_pseudo_nmi", early_enable_pseudo_nmi);
2010bc3c03ccSJulien Thierry 
2011b90d2b22SJulien Thierry static bool can_use_gic_priorities(const struct arm64_cpu_capabilities *entry,
2012b90d2b22SJulien Thierry 				   int scope)
2013b90d2b22SJulien Thierry {
2014bc3c03ccSJulien Thierry 	return enable_pseudo_nmi && has_useable_gicv3_cpuif(entry, scope);
2015b90d2b22SJulien Thierry }
2016b90d2b22SJulien Thierry #endif
2017b90d2b22SJulien Thierry 
20188ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
20198ef8f360SDave Martin static void bti_enable(const struct arm64_cpu_capabilities *__unused)
20208ef8f360SDave Martin {
20218ef8f360SDave Martin 	/*
20228ef8f360SDave Martin 	 * Use of X16/X17 for tail-calls and trampolines that jump to
20238ef8f360SDave Martin 	 * function entry points using BR is a requirement for
20248ef8f360SDave Martin 	 * marking binaries with GNU_PROPERTY_AARCH64_FEATURE_1_BTI.
20258ef8f360SDave Martin 	 * So, be strict and forbid other BRs using other registers to
20268ef8f360SDave Martin 	 * jump onto a PACIxSP instruction:
20278ef8f360SDave Martin 	 */
20288ef8f360SDave Martin 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_BT0 | SCTLR_EL1_BT1);
20298ef8f360SDave Martin 	isb();
20308ef8f360SDave Martin }
20318ef8f360SDave Martin #endif /* CONFIG_ARM64_BTI */
20328ef8f360SDave Martin 
203334bfeea4SCatalin Marinas #ifdef CONFIG_ARM64_MTE
203434bfeea4SCatalin Marinas static void cpu_enable_mte(struct arm64_cpu_capabilities const *cap)
203534bfeea4SCatalin Marinas {
20367a062ce3SYee Lee 	sysreg_clear_set(sctlr_el1, 0, SCTLR_ELx_ATA | SCTLR_EL1_ATA0);
20377a062ce3SYee Lee 	isb();
20387a062ce3SYee Lee 
203934bfeea4SCatalin Marinas 	/*
204034bfeea4SCatalin Marinas 	 * Clear the tags in the zero page. This needs to be done via the
204134bfeea4SCatalin Marinas 	 * linear map which has the Tagged attribute.
204234bfeea4SCatalin Marinas 	 */
204368d54ceeSCatalin Marinas 	if (!test_and_set_bit(PG_mte_tagged, &ZERO_PAGE(0)->flags))
204434bfeea4SCatalin Marinas 		mte_clear_page_tags(lm_alias(empty_zero_page));
20452e903b91SAndrey Konovalov 
20462e903b91SAndrey Konovalov 	kasan_init_hw_tags_cpu();
204734bfeea4SCatalin Marinas }
204834bfeea4SCatalin Marinas #endif /* CONFIG_ARM64_MTE */
204934bfeea4SCatalin Marinas 
205044b3834bSJames Morse static void elf_hwcap_fixup(void)
205144b3834bSJames Morse {
205244b3834bSJames Morse #ifdef CONFIG_ARM64_ERRATUM_1742098
205344b3834bSJames Morse 	if (cpus_have_const_cap(ARM64_WORKAROUND_1742098))
205444b3834bSJames Morse 		compat_elf_hwcap2 &= ~COMPAT_HWCAP2_AES;
205544b3834bSJames Morse #endif /* ARM64_ERRATUM_1742098 */
205644b3834bSJames Morse }
205744b3834bSJames Morse 
20583eb681fbSDavid Brazdil #ifdef CONFIG_KVM
20593eb681fbSDavid Brazdil static bool is_kvm_protected_mode(const struct arm64_cpu_capabilities *entry, int __unused)
20603eb681fbSDavid Brazdil {
2061cde5042aSWill Deacon 	return kvm_get_mode() == KVM_MODE_PROTECTED;
20623eb681fbSDavid Brazdil }
20633eb681fbSDavid Brazdil #endif /* CONFIG_KVM */
20643eb681fbSDavid Brazdil 
20653a46b352SKristina Martsenko static void cpu_trap_el0_impdef(const struct arm64_cpu_capabilities *__unused)
20663a46b352SKristina Martsenko {
20673a46b352SKristina Martsenko 	sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_TIDCP);
20683a46b352SKristina Martsenko }
20693a46b352SKristina Martsenko 
20708c176e16SAmit Daniel Kachhap /* Internal helper functions to match cpu capability type */
20718c176e16SAmit Daniel Kachhap static bool
20728c176e16SAmit Daniel Kachhap cpucap_late_cpu_optional(const struct arm64_cpu_capabilities *cap)
20738c176e16SAmit Daniel Kachhap {
20748c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_OPTIONAL_FOR_LATE_CPU);
20758c176e16SAmit Daniel Kachhap }
20768c176e16SAmit Daniel Kachhap 
20778c176e16SAmit Daniel Kachhap static bool
20788c176e16SAmit Daniel Kachhap cpucap_late_cpu_permitted(const struct arm64_cpu_capabilities *cap)
20798c176e16SAmit Daniel Kachhap {
20808c176e16SAmit Daniel Kachhap 	return !!(cap->type & ARM64_CPUCAP_PERMITTED_FOR_LATE_CPU);
20818c176e16SAmit Daniel Kachhap }
20828c176e16SAmit Daniel Kachhap 
2083deeaac51SKristina Martsenko static bool
2084deeaac51SKristina Martsenko cpucap_panic_on_conflict(const struct arm64_cpu_capabilities *cap)
2085deeaac51SKristina Martsenko {
2086deeaac51SKristina Martsenko 	return !!(cap->type & ARM64_CPUCAP_PANIC_ON_CONFLICT);
2087deeaac51SKristina Martsenko }
2088deeaac51SKristina Martsenko 
2089359b7064SMarc Zyngier static const struct arm64_cpu_capabilities arm64_features[] = {
209094a9e04aSMarc Zyngier 	{
209194a9e04aSMarc Zyngier 		.desc = "GIC system register CPU interface",
209294a9e04aSMarc Zyngier 		.capability = ARM64_HAS_SYSREG_GIC_CPUIF,
2093c9bfdf73SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2094963fcd40SMarc Zyngier 		.matches = has_useable_gicv3_cpuif,
2095da8d02d1SSuzuki K. Poulose 		.sys_reg = SYS_ID_AA64PFR0_EL1,
209655adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_GIC_SHIFT,
2097b8fc7801SMark Brown 		.field_width = 4,
2098ff96f7bcSSuzuki K Poulose 		.sign = FTR_UNSIGNED,
209918ffa046SJames Morse 		.min_field_value = 1,
210094a9e04aSMarc Zyngier 	},
2101fdf86598SMarc Zyngier 	{
2102fdf86598SMarc Zyngier 		.desc = "Enhanced Counter Virtualization",
2103fdf86598SMarc Zyngier 		.capability = ARM64_HAS_ECV,
2104fdf86598SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2105fdf86598SMarc Zyngier 		.matches = has_cpuid_feature,
2106fdf86598SMarc Zyngier 		.sys_reg = SYS_ID_AA64MMFR0_EL1,
21072d987e64SMark Brown 		.field_pos = ID_AA64MMFR0_EL1_ECV_SHIFT,
21080a2eec83SMark Brown 		.field_width = 4,
2109fdf86598SMarc Zyngier 		.sign = FTR_UNSIGNED,
2110fdf86598SMarc Zyngier 		.min_field_value = 1,
2111fdf86598SMarc Zyngier 	},
2112338d4f49SJames Morse #ifdef CONFIG_ARM64_PAN
2113338d4f49SJames Morse 	{
2114338d4f49SJames Morse 		.desc = "Privileged Access Never",
2115338d4f49SJames Morse 		.capability = ARM64_HAS_PAN,
21165b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2117da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2118da8d02d1SSuzuki K. Poulose 		.sys_reg = SYS_ID_AA64MMFR1_EL1,
21196fcd0193SKristina Martsenko 		.field_pos = ID_AA64MMFR1_EL1_PAN_SHIFT,
21200a2eec83SMark Brown 		.field_width = 4,
2121ff96f7bcSSuzuki K Poulose 		.sign = FTR_UNSIGNED,
2122338d4f49SJames Morse 		.min_field_value = 1,
2123c0cda3b8SDave Martin 		.cpu_enable = cpu_enable_pan,
2124338d4f49SJames Morse 	},
2125338d4f49SJames Morse #endif /* CONFIG_ARM64_PAN */
212618107f8aSVladimir Murzin #ifdef CONFIG_ARM64_EPAN
212718107f8aSVladimir Murzin 	{
212818107f8aSVladimir Murzin 		.desc = "Enhanced Privileged Access Never",
212918107f8aSVladimir Murzin 		.capability = ARM64_HAS_EPAN,
213018107f8aSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
213118107f8aSVladimir Murzin 		.matches = has_cpuid_feature,
213218107f8aSVladimir Murzin 		.sys_reg = SYS_ID_AA64MMFR1_EL1,
21336fcd0193SKristina Martsenko 		.field_pos = ID_AA64MMFR1_EL1_PAN_SHIFT,
21340a2eec83SMark Brown 		.field_width = 4,
213518107f8aSVladimir Murzin 		.sign = FTR_UNSIGNED,
213618107f8aSVladimir Murzin 		.min_field_value = 3,
213718107f8aSVladimir Murzin 	},
213818107f8aSVladimir Murzin #endif /* CONFIG_ARM64_EPAN */
2139395af861SCatalin Marinas #ifdef CONFIG_ARM64_LSE_ATOMICS
21402e94da13SWill Deacon 	{
21412e94da13SWill Deacon 		.desc = "LSE atomic instructions",
21422e94da13SWill Deacon 		.capability = ARM64_HAS_LSE_ATOMICS,
21435b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2144da8d02d1SSuzuki K. Poulose 		.matches = has_cpuid_feature,
2145da8d02d1SSuzuki K. Poulose 		.sys_reg = SYS_ID_AA64ISAR0_EL1,
21460eda2ec4SMark Brown 		.field_pos = ID_AA64ISAR0_EL1_ATOMIC_SHIFT,
21470a2eec83SMark Brown 		.field_width = 4,
2148ff96f7bcSSuzuki K Poulose 		.sign = FTR_UNSIGNED,
21492e94da13SWill Deacon 		.min_field_value = 2,
21502e94da13SWill Deacon 	},
2151395af861SCatalin Marinas #endif /* CONFIG_ARM64_LSE_ATOMICS */
2152d88701beSMarc Zyngier 	{
2153d5370f75SWill Deacon 		.desc = "Software prefetching using PRFM",
2154d5370f75SWill Deacon 		.capability = ARM64_HAS_NO_HW_PREFETCH,
21555c137714SSuzuki K Poulose 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
2156d5370f75SWill Deacon 		.matches = has_no_hw_prefetch,
2157d5370f75SWill Deacon 	},
2158588ab3f9SLinus Torvalds 	{
2159d88701beSMarc Zyngier 		.desc = "Virtualization Host Extensions",
2160d88701beSMarc Zyngier 		.capability = ARM64_HAS_VIRT_HOST_EXTN,
2161830dcc9fSSuzuki K Poulose 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2162d88701beSMarc Zyngier 		.matches = runs_at_el2,
2163c0cda3b8SDave Martin 		.cpu_enable = cpu_copy_el2regs,
2164d88701beSMarc Zyngier 	},
2165042446a3SSuzuki K Poulose 	{
21662122a833SWill Deacon 		.capability = ARM64_HAS_32BIT_EL0_DO_NOT_USE,
21675b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
21682122a833SWill Deacon 		.matches = has_32bit_el0,
2169042446a3SSuzuki K Poulose 		.sys_reg = SYS_ID_AA64PFR0_EL1,
2170042446a3SSuzuki K Poulose 		.sign = FTR_UNSIGNED,
217155adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_EL0_SHIFT,
21720a2eec83SMark Brown 		.field_width = 4,
217355adc08dSMark Brown 		.min_field_value = ID_AA64PFR0_EL1_ELx_32BIT_64BIT,
2174042446a3SSuzuki K Poulose 	},
2175540f76d1SWill Deacon #ifdef CONFIG_KVM
2176540f76d1SWill Deacon 	{
2177540f76d1SWill Deacon 		.desc = "32-bit EL1 Support",
2178540f76d1SWill Deacon 		.capability = ARM64_HAS_32BIT_EL1,
2179540f76d1SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2180540f76d1SWill Deacon 		.matches = has_cpuid_feature,
2181540f76d1SWill Deacon 		.sys_reg = SYS_ID_AA64PFR0_EL1,
2182540f76d1SWill Deacon 		.sign = FTR_UNSIGNED,
218355adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_EL1_SHIFT,
21840a2eec83SMark Brown 		.field_width = 4,
218555adc08dSMark Brown 		.min_field_value = ID_AA64PFR0_EL1_ELx_32BIT_64BIT,
2186540f76d1SWill Deacon 	},
21873eb681fbSDavid Brazdil 	{
21883eb681fbSDavid Brazdil 		.desc = "Protected KVM",
21893eb681fbSDavid Brazdil 		.capability = ARM64_KVM_PROTECTED_MODE,
21903eb681fbSDavid Brazdil 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
21913eb681fbSDavid Brazdil 		.matches = is_kvm_protected_mode,
21923eb681fbSDavid Brazdil 	},
2193540f76d1SWill Deacon #endif
2194ea1e3de8SWill Deacon 	{
2195179a56f6SWill Deacon 		.desc = "Kernel page table isolation (KPTI)",
2196ea1e3de8SWill Deacon 		.capability = ARM64_UNMAP_KERNEL_AT_EL0,
2197d3aec8a2SSuzuki K Poulose 		.type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
2198d3aec8a2SSuzuki K Poulose 		/*
2199d3aec8a2SSuzuki K Poulose 		 * The ID feature fields below are used to indicate that
2200d3aec8a2SSuzuki K Poulose 		 * the CPU doesn't need KPTI. See unmap_kernel_at_el0 for
2201d3aec8a2SSuzuki K Poulose 		 * more details.
2202d3aec8a2SSuzuki K Poulose 		 */
2203d3aec8a2SSuzuki K Poulose 		.sys_reg = SYS_ID_AA64PFR0_EL1,
220455adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_CSV3_SHIFT,
22050a2eec83SMark Brown 		.field_width = 4,
2206d3aec8a2SSuzuki K Poulose 		.min_field_value = 1,
2207ea1e3de8SWill Deacon 		.matches = unmap_kernel_at_el0,
2208c0cda3b8SDave Martin 		.cpu_enable = kpti_install_ng_mappings,
2209ea1e3de8SWill Deacon 	},
221082e0191aSSuzuki K Poulose 	{
221182e0191aSSuzuki K Poulose 		/* FP/SIMD is not implemented */
221282e0191aSSuzuki K Poulose 		.capability = ARM64_HAS_NO_FPSIMD,
2213449443c0SSuzuki K Poulose 		.type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE,
221482e0191aSSuzuki K Poulose 		.min_field_value = 0,
221582e0191aSSuzuki K Poulose 		.matches = has_no_fpsimd,
221682e0191aSSuzuki K Poulose 	},
2217d50e071fSRobin Murphy #ifdef CONFIG_ARM64_PMEM
2218d50e071fSRobin Murphy 	{
2219d50e071fSRobin Murphy 		.desc = "Data cache clean to Point of Persistence",
2220d50e071fSRobin Murphy 		.capability = ARM64_HAS_DCPOP,
22215b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2222d50e071fSRobin Murphy 		.matches = has_cpuid_feature,
2223d50e071fSRobin Murphy 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
2224aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_DPB_SHIFT,
22250a2eec83SMark Brown 		.field_width = 4,
2226d50e071fSRobin Murphy 		.min_field_value = 1,
2227d50e071fSRobin Murphy 	},
2228b9585f53SAndrew Murray 	{
2229b9585f53SAndrew Murray 		.desc = "Data cache clean to Point of Deep Persistence",
2230b9585f53SAndrew Murray 		.capability = ARM64_HAS_DCPODP,
2231b9585f53SAndrew Murray 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2232b9585f53SAndrew Murray 		.matches = has_cpuid_feature,
2233b9585f53SAndrew Murray 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
2234b9585f53SAndrew Murray 		.sign = FTR_UNSIGNED,
2235aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_DPB_SHIFT,
22360a2eec83SMark Brown 		.field_width = 4,
2237b9585f53SAndrew Murray 		.min_field_value = 2,
2238b9585f53SAndrew Murray 	},
2239d50e071fSRobin Murphy #endif
224043994d82SDave Martin #ifdef CONFIG_ARM64_SVE
224143994d82SDave Martin 	{
224243994d82SDave Martin 		.desc = "Scalable Vector Extension",
22435b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
224443994d82SDave Martin 		.capability = ARM64_SVE,
224543994d82SDave Martin 		.sys_reg = SYS_ID_AA64PFR0_EL1,
224643994d82SDave Martin 		.sign = FTR_UNSIGNED,
224755adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_SVE_SHIFT,
22480a2eec83SMark Brown 		.field_width = 4,
22494f8456c3SMark Brown 		.min_field_value = ID_AA64PFR0_EL1_SVE_IMP,
225043994d82SDave Martin 		.matches = has_cpuid_feature,
2251c0cda3b8SDave Martin 		.cpu_enable = sve_kernel_enable,
225243994d82SDave Martin 	},
225343994d82SDave Martin #endif /* CONFIG_ARM64_SVE */
225464c02720SXie XiuQi #ifdef CONFIG_ARM64_RAS_EXTN
225564c02720SXie XiuQi 	{
225664c02720SXie XiuQi 		.desc = "RAS Extension Support",
225764c02720SXie XiuQi 		.capability = ARM64_HAS_RAS_EXTN,
22585b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
225964c02720SXie XiuQi 		.matches = has_cpuid_feature,
226064c02720SXie XiuQi 		.sys_reg = SYS_ID_AA64PFR0_EL1,
226164c02720SXie XiuQi 		.sign = FTR_UNSIGNED,
226255adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_RAS_SHIFT,
22630a2eec83SMark Brown 		.field_width = 4,
22644f8456c3SMark Brown 		.min_field_value = ID_AA64PFR0_EL1_RAS_IMP,
2265c0cda3b8SDave Martin 		.cpu_enable = cpu_clear_disr,
226664c02720SXie XiuQi 	},
226764c02720SXie XiuQi #endif /* CONFIG_ARM64_RAS_EXTN */
22682c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN
22692c9d45b4SIonela Voinescu 	{
22702c9d45b4SIonela Voinescu 		/*
22712c9d45b4SIonela Voinescu 		 * The feature is enabled by default if CONFIG_ARM64_AMU_EXTN=y.
22722c9d45b4SIonela Voinescu 		 * Therefore, don't provide .desc as we don't want the detection
22732c9d45b4SIonela Voinescu 		 * message to be shown until at least one CPU is detected to
22742c9d45b4SIonela Voinescu 		 * support the feature.
22752c9d45b4SIonela Voinescu 		 */
22762c9d45b4SIonela Voinescu 		.capability = ARM64_HAS_AMU_EXTN,
22772c9d45b4SIonela Voinescu 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
22782c9d45b4SIonela Voinescu 		.matches = has_amu,
22792c9d45b4SIonela Voinescu 		.sys_reg = SYS_ID_AA64PFR0_EL1,
22802c9d45b4SIonela Voinescu 		.sign = FTR_UNSIGNED,
228155adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_AMU_SHIFT,
22820a2eec83SMark Brown 		.field_width = 4,
22834f8456c3SMark Brown 		.min_field_value = ID_AA64PFR0_EL1_AMU_IMP,
22842c9d45b4SIonela Voinescu 		.cpu_enable = cpu_amu_enable,
22852c9d45b4SIonela Voinescu 	},
22862c9d45b4SIonela Voinescu #endif /* CONFIG_ARM64_AMU_EXTN */
22876ae4b6e0SShanker Donthineni 	{
22886ae4b6e0SShanker Donthineni 		.desc = "Data cache clean to the PoU not required for I/D coherence",
22896ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_IDC,
22905b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
22916ae4b6e0SShanker Donthineni 		.matches = has_cache_idc,
22921602df02SSuzuki K Poulose 		.cpu_enable = cpu_emulate_effective_ctr,
22936ae4b6e0SShanker Donthineni 	},
22946ae4b6e0SShanker Donthineni 	{
22956ae4b6e0SShanker Donthineni 		.desc = "Instruction cache invalidation not required for I/D coherence",
22966ae4b6e0SShanker Donthineni 		.capability = ARM64_HAS_CACHE_DIC,
22975b4747c5SSuzuki K Poulose 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
22986ae4b6e0SShanker Donthineni 		.matches = has_cache_dic,
22996ae4b6e0SShanker Donthineni 	},
2300e48d53a9SMarc Zyngier 	{
2301e48d53a9SMarc Zyngier 		.desc = "Stage-2 Force Write-Back",
2302e48d53a9SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2303e48d53a9SMarc Zyngier 		.capability = ARM64_HAS_STAGE2_FWB,
2304e48d53a9SMarc Zyngier 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
2305e48d53a9SMarc Zyngier 		.sign = FTR_UNSIGNED,
2306a957c6beSMark Brown 		.field_pos = ID_AA64MMFR2_EL1_FWB_SHIFT,
23070a2eec83SMark Brown 		.field_width = 4,
2308e48d53a9SMarc Zyngier 		.min_field_value = 1,
2309e48d53a9SMarc Zyngier 		.matches = has_cpuid_feature,
2310e48d53a9SMarc Zyngier 	},
2311552ae76fSMarc Zyngier 	{
2312552ae76fSMarc Zyngier 		.desc = "ARMv8.4 Translation Table Level",
2313552ae76fSMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2314552ae76fSMarc Zyngier 		.capability = ARM64_HAS_ARMv8_4_TTL,
2315552ae76fSMarc Zyngier 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
2316552ae76fSMarc Zyngier 		.sign = FTR_UNSIGNED,
2317a957c6beSMark Brown 		.field_pos = ID_AA64MMFR2_EL1_TTL_SHIFT,
23180a2eec83SMark Brown 		.field_width = 4,
2319552ae76fSMarc Zyngier 		.min_field_value = 1,
2320552ae76fSMarc Zyngier 		.matches = has_cpuid_feature,
2321552ae76fSMarc Zyngier 	},
2322b620ba54SZhenyu Ye 	{
2323b620ba54SZhenyu Ye 		.desc = "TLB range maintenance instructions",
2324b620ba54SZhenyu Ye 		.capability = ARM64_HAS_TLB_RANGE,
2325b620ba54SZhenyu Ye 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2326b620ba54SZhenyu Ye 		.matches = has_cpuid_feature,
2327b620ba54SZhenyu Ye 		.sys_reg = SYS_ID_AA64ISAR0_EL1,
23280eda2ec4SMark Brown 		.field_pos = ID_AA64ISAR0_EL1_TLB_SHIFT,
23290a2eec83SMark Brown 		.field_width = 4,
2330b620ba54SZhenyu Ye 		.sign = FTR_UNSIGNED,
23310eda2ec4SMark Brown 		.min_field_value = ID_AA64ISAR0_EL1_TLB_RANGE,
2332b620ba54SZhenyu Ye 	},
233305abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM
233405abb595SSuzuki K Poulose 	{
233505abb595SSuzuki K Poulose 		/*
233605abb595SSuzuki K Poulose 		 * Since we turn this on always, we don't want the user to
233705abb595SSuzuki K Poulose 		 * think that the feature is available when it may not be.
233805abb595SSuzuki K Poulose 		 * So hide the description.
233905abb595SSuzuki K Poulose 		 *
234005abb595SSuzuki K Poulose 		 * .desc = "Hardware pagetable Dirty Bit Management",
234105abb595SSuzuki K Poulose 		 *
234205abb595SSuzuki K Poulose 		 */
234305abb595SSuzuki K Poulose 		.type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE,
234405abb595SSuzuki K Poulose 		.capability = ARM64_HW_DBM,
234505abb595SSuzuki K Poulose 		.sys_reg = SYS_ID_AA64MMFR1_EL1,
234605abb595SSuzuki K Poulose 		.sign = FTR_UNSIGNED,
23476fcd0193SKristina Martsenko 		.field_pos = ID_AA64MMFR1_EL1_HAFDBS_SHIFT,
23480a2eec83SMark Brown 		.field_width = 4,
234905abb595SSuzuki K Poulose 		.min_field_value = 2,
235005abb595SSuzuki K Poulose 		.matches = has_hw_dbm,
235105abb595SSuzuki K Poulose 		.cpu_enable = cpu_enable_hw_dbm,
235205abb595SSuzuki K Poulose 	},
235305abb595SSuzuki K Poulose #endif
235486d0dd34SArd Biesheuvel 	{
235586d0dd34SArd Biesheuvel 		.desc = "CRC32 instructions",
235686d0dd34SArd Biesheuvel 		.capability = ARM64_HAS_CRC32,
235786d0dd34SArd Biesheuvel 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
235886d0dd34SArd Biesheuvel 		.matches = has_cpuid_feature,
235986d0dd34SArd Biesheuvel 		.sys_reg = SYS_ID_AA64ISAR0_EL1,
23600eda2ec4SMark Brown 		.field_pos = ID_AA64ISAR0_EL1_CRC32_SHIFT,
23610a2eec83SMark Brown 		.field_width = 4,
236286d0dd34SArd Biesheuvel 		.min_field_value = 1,
236386d0dd34SArd Biesheuvel 	},
2364d71be2b6SWill Deacon 	{
2365d71be2b6SWill Deacon 		.desc = "Speculative Store Bypassing Safe (SSBS)",
2366d71be2b6SWill Deacon 		.capability = ARM64_SSBS,
2367532d5815SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2368d71be2b6SWill Deacon 		.matches = has_cpuid_feature,
2369d71be2b6SWill Deacon 		.sys_reg = SYS_ID_AA64PFR1_EL1,
23706ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_SSBS_SHIFT,
23710a2eec83SMark Brown 		.field_width = 4,
2372d71be2b6SWill Deacon 		.sign = FTR_UNSIGNED,
2373*53275da8SMark Brown 		.min_field_value = ID_AA64PFR1_EL1_SSBS_IMP,
2374d71be2b6SWill Deacon 	},
23755ffdfaedSVladimir Murzin #ifdef CONFIG_ARM64_CNP
23765ffdfaedSVladimir Murzin 	{
23775ffdfaedSVladimir Murzin 		.desc = "Common not Private translations",
23785ffdfaedSVladimir Murzin 		.capability = ARM64_HAS_CNP,
23795ffdfaedSVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
23805ffdfaedSVladimir Murzin 		.matches = has_useable_cnp,
23815ffdfaedSVladimir Murzin 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
23825ffdfaedSVladimir Murzin 		.sign = FTR_UNSIGNED,
2383ca951862SMark Brown 		.field_pos = ID_AA64MMFR2_EL1_CnP_SHIFT,
23840a2eec83SMark Brown 		.field_width = 4,
23855ffdfaedSVladimir Murzin 		.min_field_value = 1,
23865ffdfaedSVladimir Murzin 		.cpu_enable = cpu_enable_cnp,
23875ffdfaedSVladimir Murzin 	},
23885ffdfaedSVladimir Murzin #endif
2389bd4fb6d2SWill Deacon 	{
2390bd4fb6d2SWill Deacon 		.desc = "Speculation barrier (SB)",
2391bd4fb6d2SWill Deacon 		.capability = ARM64_HAS_SB,
2392bd4fb6d2SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2393bd4fb6d2SWill Deacon 		.matches = has_cpuid_feature,
2394bd4fb6d2SWill Deacon 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
2395aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_SB_SHIFT,
23960a2eec83SMark Brown 		.field_width = 4,
2397bd4fb6d2SWill Deacon 		.sign = FTR_UNSIGNED,
2398bd4fb6d2SWill Deacon 		.min_field_value = 1,
2399bd4fb6d2SWill Deacon 	},
24006984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
24016984eb47SMark Rutland 	{
2402be3256a0SVladimir Murzin 		.desc = "Address authentication (architected QARMA5 algorithm)",
2403be3256a0SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5,
24046982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
24056984eb47SMark Rutland 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
24066984eb47SMark Rutland 		.sign = FTR_UNSIGNED,
2407aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_APA_SHIFT,
24080a2eec83SMark Brown 		.field_width = 4,
2409aa50479bSMark Brown 		.min_field_value = ID_AA64ISAR1_EL1_APA_PAuth,
2410ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
24116984eb47SMark Rutland 	},
24126984eb47SMark Rutland 	{
2413def8c222SVladimir Murzin 		.desc = "Address authentication (architected QARMA3 algorithm)",
2414def8c222SVladimir Murzin 		.capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3,
2415def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2416def8c222SVladimir Murzin 		.sys_reg = SYS_ID_AA64ISAR2_EL1,
2417def8c222SVladimir Murzin 		.sign = FTR_UNSIGNED,
2418b2d71f27SMark Brown 		.field_pos = ID_AA64ISAR2_EL1_APA3_SHIFT,
24198d93b7a2SWill Deacon 		.field_width = 4,
2420b2d71f27SMark Brown 		.min_field_value = ID_AA64ISAR2_EL1_APA3_PAuth,
2421def8c222SVladimir Murzin 		.matches = has_address_auth_cpucap,
2422def8c222SVladimir Murzin 	},
2423def8c222SVladimir Murzin 	{
24246984eb47SMark Rutland 		.desc = "Address authentication (IMP DEF algorithm)",
24256984eb47SMark Rutland 		.capability = ARM64_HAS_ADDRESS_AUTH_IMP_DEF,
24266982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
24276984eb47SMark Rutland 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
24286984eb47SMark Rutland 		.sign = FTR_UNSIGNED,
2429aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_API_SHIFT,
24300a2eec83SMark Brown 		.field_width = 4,
2431aa50479bSMark Brown 		.min_field_value = ID_AA64ISAR1_EL1_API_PAuth,
2432ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_cpucap,
2433cfef06bdSKristina Martsenko 	},
2434cfef06bdSKristina Martsenko 	{
2435cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_ADDRESS_AUTH,
24366982934eSKristina Martsenko 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2437ba9d1d3eSAmit Daniel Kachhap 		.matches = has_address_auth_metacap,
24386984eb47SMark Rutland 	},
24396984eb47SMark Rutland 	{
2440be3256a0SVladimir Murzin 		.desc = "Generic authentication (architected QARMA5 algorithm)",
2441be3256a0SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5,
24426984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24436984eb47SMark Rutland 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
24446984eb47SMark Rutland 		.sign = FTR_UNSIGNED,
2445aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_GPA_SHIFT,
24460a2eec83SMark Brown 		.field_width = 4,
2447aa50479bSMark Brown 		.min_field_value = ID_AA64ISAR1_EL1_GPA_IMP,
24486984eb47SMark Rutland 		.matches = has_cpuid_feature,
24496984eb47SMark Rutland 	},
24506984eb47SMark Rutland 	{
2451def8c222SVladimir Murzin 		.desc = "Generic authentication (architected QARMA3 algorithm)",
2452def8c222SVladimir Murzin 		.capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3,
2453def8c222SVladimir Murzin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2454def8c222SVladimir Murzin 		.sys_reg = SYS_ID_AA64ISAR2_EL1,
2455def8c222SVladimir Murzin 		.sign = FTR_UNSIGNED,
2456b2d71f27SMark Brown 		.field_pos = ID_AA64ISAR2_EL1_GPA3_SHIFT,
24578d93b7a2SWill Deacon 		.field_width = 4,
2458b2d71f27SMark Brown 		.min_field_value = ID_AA64ISAR2_EL1_GPA3_IMP,
2459def8c222SVladimir Murzin 		.matches = has_cpuid_feature,
2460def8c222SVladimir Murzin 	},
2461def8c222SVladimir Murzin 	{
24626984eb47SMark Rutland 		.desc = "Generic authentication (IMP DEF algorithm)",
24636984eb47SMark Rutland 		.capability = ARM64_HAS_GENERIC_AUTH_IMP_DEF,
24646984eb47SMark Rutland 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24656984eb47SMark Rutland 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
24666984eb47SMark Rutland 		.sign = FTR_UNSIGNED,
2467aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_GPI_SHIFT,
24680a2eec83SMark Brown 		.field_width = 4,
2469aa50479bSMark Brown 		.min_field_value = ID_AA64ISAR1_EL1_GPI_IMP,
24706984eb47SMark Rutland 		.matches = has_cpuid_feature,
24716984eb47SMark Rutland 	},
2472cfef06bdSKristina Martsenko 	{
2473cfef06bdSKristina Martsenko 		.capability = ARM64_HAS_GENERIC_AUTH,
2474cfef06bdSKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2475cfef06bdSKristina Martsenko 		.matches = has_generic_auth,
2476cfef06bdSKristina Martsenko 	},
24776984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */
2478b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI
2479b90d2b22SJulien Thierry 	{
2480b90d2b22SJulien Thierry 		/*
2481b90d2b22SJulien Thierry 		 * Depends on having GICv3
2482b90d2b22SJulien Thierry 		 */
2483b90d2b22SJulien Thierry 		.desc = "IRQ priority masking",
2484b90d2b22SJulien Thierry 		.capability = ARM64_HAS_IRQ_PRIO_MASKING,
2485b90d2b22SJulien Thierry 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2486b90d2b22SJulien Thierry 		.matches = can_use_gic_priorities,
2487b90d2b22SJulien Thierry 		.sys_reg = SYS_ID_AA64PFR0_EL1,
248855adc08dSMark Brown 		.field_pos = ID_AA64PFR0_EL1_GIC_SHIFT,
24890a2eec83SMark Brown 		.field_width = 4,
2490b90d2b22SJulien Thierry 		.sign = FTR_UNSIGNED,
2491b90d2b22SJulien Thierry 		.min_field_value = 1,
2492b90d2b22SJulien Thierry 	},
2493b90d2b22SJulien Thierry #endif
24943e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD
24953e6c69a0SMark Brown 	{
24963e6c69a0SMark Brown 		.desc = "E0PD",
24973e6c69a0SMark Brown 		.capability = ARM64_HAS_E0PD,
24983e6c69a0SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
24993e6c69a0SMark Brown 		.sys_reg = SYS_ID_AA64MMFR2_EL1,
25003e6c69a0SMark Brown 		.sign = FTR_UNSIGNED,
25010a2eec83SMark Brown 		.field_width = 4,
2502a957c6beSMark Brown 		.field_pos = ID_AA64MMFR2_EL1_E0PD_SHIFT,
25033e6c69a0SMark Brown 		.matches = has_cpuid_feature,
25043e6c69a0SMark Brown 		.min_field_value = 1,
25053e6c69a0SMark Brown 		.cpu_enable = cpu_enable_e0pd,
25063e6c69a0SMark Brown 	},
25073e6c69a0SMark Brown #endif
25081a50ec0bSRichard Henderson 	{
25091a50ec0bSRichard Henderson 		.desc = "Random Number Generator",
25101a50ec0bSRichard Henderson 		.capability = ARM64_HAS_RNG,
25111a50ec0bSRichard Henderson 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25121a50ec0bSRichard Henderson 		.matches = has_cpuid_feature,
25131a50ec0bSRichard Henderson 		.sys_reg = SYS_ID_AA64ISAR0_EL1,
25140eda2ec4SMark Brown 		.field_pos = ID_AA64ISAR0_EL1_RNDR_SHIFT,
25150a2eec83SMark Brown 		.field_width = 4,
25161a50ec0bSRichard Henderson 		.sign = FTR_UNSIGNED,
25171a50ec0bSRichard Henderson 		.min_field_value = 1,
25181a50ec0bSRichard Henderson 	},
25198ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
25208ef8f360SDave Martin 	{
25218ef8f360SDave Martin 		.desc = "Branch Target Identification",
25228ef8f360SDave Martin 		.capability = ARM64_BTI,
2523c8027285SMark Brown #ifdef CONFIG_ARM64_BTI_KERNEL
2524c8027285SMark Brown 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
2525c8027285SMark Brown #else
25268ef8f360SDave Martin 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2527c8027285SMark Brown #endif
25288ef8f360SDave Martin 		.matches = has_cpuid_feature,
25298ef8f360SDave Martin 		.cpu_enable = bti_enable,
25308ef8f360SDave Martin 		.sys_reg = SYS_ID_AA64PFR1_EL1,
25316ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_BT_SHIFT,
25320a2eec83SMark Brown 		.field_width = 4,
25336ca2b9caSMark Brown 		.min_field_value = ID_AA64PFR1_EL1_BT_BTI,
25348ef8f360SDave Martin 		.sign = FTR_UNSIGNED,
25358ef8f360SDave Martin 	},
25368ef8f360SDave Martin #endif
25373b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
25383b714d24SVincenzo Frascino 	{
25393b714d24SVincenzo Frascino 		.desc = "Memory Tagging Extension",
25403b714d24SVincenzo Frascino 		.capability = ARM64_MTE,
25413b714d24SVincenzo Frascino 		.type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE,
25423b714d24SVincenzo Frascino 		.matches = has_cpuid_feature,
25433b714d24SVincenzo Frascino 		.sys_reg = SYS_ID_AA64PFR1_EL1,
25446ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_MTE_SHIFT,
25450a2eec83SMark Brown 		.field_width = 4,
25466ca2b9caSMark Brown 		.min_field_value = ID_AA64PFR1_EL1_MTE,
25473b714d24SVincenzo Frascino 		.sign = FTR_UNSIGNED,
254834bfeea4SCatalin Marinas 		.cpu_enable = cpu_enable_mte,
25493b714d24SVincenzo Frascino 	},
2550d73c162eSVincenzo Frascino 	{
2551d73c162eSVincenzo Frascino 		.desc = "Asymmetric MTE Tag Check Fault",
2552d73c162eSVincenzo Frascino 		.capability = ARM64_MTE_ASYMM,
2553d73c162eSVincenzo Frascino 		.type = ARM64_CPUCAP_BOOT_CPU_FEATURE,
2554d73c162eSVincenzo Frascino 		.matches = has_cpuid_feature,
2555d73c162eSVincenzo Frascino 		.sys_reg = SYS_ID_AA64PFR1_EL1,
25566ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_MTE_SHIFT,
25570a2eec83SMark Brown 		.field_width = 4,
25586ca2b9caSMark Brown 		.min_field_value = ID_AA64PFR1_EL1_MTE_ASYMM,
2559d73c162eSVincenzo Frascino 		.sign = FTR_UNSIGNED,
2560d73c162eSVincenzo Frascino 	},
25613b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
2562364a5a8aSWill Deacon 	{
2563364a5a8aSWill Deacon 		.desc = "RCpc load-acquire (LDAPR)",
2564364a5a8aSWill Deacon 		.capability = ARM64_HAS_LDAPR,
2565364a5a8aSWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
2566364a5a8aSWill Deacon 		.sys_reg = SYS_ID_AA64ISAR1_EL1,
2567364a5a8aSWill Deacon 		.sign = FTR_UNSIGNED,
2568aa50479bSMark Brown 		.field_pos = ID_AA64ISAR1_EL1_LRCPC_SHIFT,
25690a2eec83SMark Brown 		.field_width = 4,
2570364a5a8aSWill Deacon 		.matches = has_cpuid_feature,
2571364a5a8aSWill Deacon 		.min_field_value = 1,
2572364a5a8aSWill Deacon 	},
25735e64b862SMark Brown #ifdef CONFIG_ARM64_SME
25745e64b862SMark Brown 	{
25755e64b862SMark Brown 		.desc = "Scalable Matrix Extension",
25765e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25775e64b862SMark Brown 		.capability = ARM64_SME,
25785e64b862SMark Brown 		.sys_reg = SYS_ID_AA64PFR1_EL1,
25795e64b862SMark Brown 		.sign = FTR_UNSIGNED,
25806ca2b9caSMark Brown 		.field_pos = ID_AA64PFR1_EL1_SME_SHIFT,
25815e64b862SMark Brown 		.field_width = 4,
25826ca2b9caSMark Brown 		.min_field_value = ID_AA64PFR1_EL1_SME,
25835e64b862SMark Brown 		.matches = has_cpuid_feature,
25845e64b862SMark Brown 		.cpu_enable = sme_kernel_enable,
25855e64b862SMark Brown 	},
25865e64b862SMark Brown 	/* FA64 should be sorted after the base SME capability */
25875e64b862SMark Brown 	{
25885e64b862SMark Brown 		.desc = "FA64",
25895e64b862SMark Brown 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
25905e64b862SMark Brown 		.capability = ARM64_SME_FA64,
25915e64b862SMark Brown 		.sys_reg = SYS_ID_AA64SMFR0_EL1,
25925e64b862SMark Brown 		.sign = FTR_UNSIGNED,
2593f13d5469SMark Brown 		.field_pos = ID_AA64SMFR0_EL1_FA64_SHIFT,
25945e64b862SMark Brown 		.field_width = 1,
2595f13d5469SMark Brown 		.min_field_value = ID_AA64SMFR0_EL1_FA64_IMP,
25965e64b862SMark Brown 		.matches = has_cpuid_feature,
25975e64b862SMark Brown 		.cpu_enable = fa64_kernel_enable,
25985e64b862SMark Brown 	},
25995e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
260006e0b802SMarc Zyngier 	{
260106e0b802SMarc Zyngier 		.desc = "WFx with timeout",
260206e0b802SMarc Zyngier 		.capability = ARM64_HAS_WFXT,
260306e0b802SMarc Zyngier 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
260406e0b802SMarc Zyngier 		.sys_reg = SYS_ID_AA64ISAR2_EL1,
260506e0b802SMarc Zyngier 		.sign = FTR_UNSIGNED,
2606b2d71f27SMark Brown 		.field_pos = ID_AA64ISAR2_EL1_WFxT_SHIFT,
260706e0b802SMarc Zyngier 		.field_width = 4,
260806e0b802SMarc Zyngier 		.matches = has_cpuid_feature,
2609b2d71f27SMark Brown 		.min_field_value = ID_AA64ISAR2_EL1_WFxT_IMP,
261006e0b802SMarc Zyngier 	},
26113a46b352SKristina Martsenko 	{
26123a46b352SKristina Martsenko 		.desc = "Trap EL0 IMPLEMENTATION DEFINED functionality",
26133a46b352SKristina Martsenko 		.capability = ARM64_HAS_TIDCP1,
26143a46b352SKristina Martsenko 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,
26153a46b352SKristina Martsenko 		.sys_reg = SYS_ID_AA64MMFR1_EL1,
26163a46b352SKristina Martsenko 		.sign = FTR_UNSIGNED,
26176fcd0193SKristina Martsenko 		.field_pos = ID_AA64MMFR1_EL1_TIDCP1_SHIFT,
26183a46b352SKristina Martsenko 		.field_width = 4,
26196fcd0193SKristina Martsenko 		.min_field_value = ID_AA64MMFR1_EL1_TIDCP1_IMP,
26203a46b352SKristina Martsenko 		.matches = has_cpuid_feature,
26213a46b352SKristina Martsenko 		.cpu_enable = cpu_trap_el0_impdef,
26223a46b352SKristina Martsenko 	},
2623359b7064SMarc Zyngier 	{},
2624359b7064SMarc Zyngier };
2625359b7064SMarc Zyngier 
26260a2eec83SMark Brown #define HWCAP_CPUID_MATCH(reg, field, width, s, min_value)			\
262737b01d53SSuzuki K. Poulose 		.matches = has_cpuid_feature,					\
262837b01d53SSuzuki K. Poulose 		.sys_reg = reg,							\
262937b01d53SSuzuki K. Poulose 		.field_pos = field,						\
26300a2eec83SMark Brown 		.field_width = width,						\
2631ff96f7bcSSuzuki K Poulose 		.sign = s,							\
26321e013d06SWill Deacon 		.min_field_value = min_value,
26331e013d06SWill Deacon 
26341e013d06SWill Deacon #define __HWCAP_CAP(name, cap_type, cap)					\
26351e013d06SWill Deacon 		.desc = name,							\
26361e013d06SWill Deacon 		.type = ARM64_CPUCAP_SYSTEM_FEATURE,				\
2637143ba05dSSuzuki K Poulose 		.hwcap_type = cap_type,						\
263837b01d53SSuzuki K. Poulose 		.hwcap = cap,							\
26391e013d06SWill Deacon 
26400a2eec83SMark Brown #define HWCAP_CAP(reg, field, width, s, min_value, cap_type, cap)		\
26411e013d06SWill Deacon 	{									\
26421e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
26430a2eec83SMark Brown 		HWCAP_CPUID_MATCH(reg, field, width, s, min_value) 		\
264437b01d53SSuzuki K. Poulose 	}
264537b01d53SSuzuki K. Poulose 
26461e013d06SWill Deacon #define HWCAP_MULTI_CAP(list, cap_type, cap)					\
26471e013d06SWill Deacon 	{									\
26481e013d06SWill Deacon 		__HWCAP_CAP(#cap, cap_type, cap)				\
26491e013d06SWill Deacon 		.matches = cpucap_multi_entry_cap_matches,			\
26501e013d06SWill Deacon 		.match_list = list,						\
26511e013d06SWill Deacon 	}
26521e013d06SWill Deacon 
26537559950aSSuzuki K Poulose #define HWCAP_CAP_MATCH(match, cap_type, cap)					\
26547559950aSSuzuki K Poulose 	{									\
26557559950aSSuzuki K Poulose 		__HWCAP_CAP(#cap, cap_type, cap)				\
26567559950aSSuzuki K Poulose 		.matches = match,						\
26577559950aSSuzuki K Poulose 	}
26587559950aSSuzuki K Poulose 
26591e013d06SWill Deacon #ifdef CONFIG_ARM64_PTR_AUTH
26601e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_addr_matches[] = {
26611e013d06SWill Deacon 	{
2662aa50479bSMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_APA_SHIFT,
26630a2eec83SMark Brown 				  4, FTR_UNSIGNED,
2664aa50479bSMark Brown 				  ID_AA64ISAR1_EL1_APA_PAuth)
26651e013d06SWill Deacon 	},
26661e013d06SWill Deacon 	{
2667b2d71f27SMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_APA3_SHIFT,
2668b2d71f27SMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_APA3_PAuth)
2669def8c222SVladimir Murzin 	},
2670def8c222SVladimir Murzin 	{
2671aa50479bSMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_API_SHIFT,
2672aa50479bSMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR1_EL1_API_PAuth)
26731e013d06SWill Deacon 	},
26741e013d06SWill Deacon 	{},
26751e013d06SWill Deacon };
26761e013d06SWill Deacon 
26771e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_gen_matches[] = {
26781e013d06SWill Deacon 	{
2679aa50479bSMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_GPA_SHIFT,
2680aa50479bSMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR1_EL1_GPA_IMP)
26811e013d06SWill Deacon 	},
26821e013d06SWill Deacon 	{
2683b2d71f27SMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_GPA3_SHIFT,
2684b2d71f27SMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_GPA3_IMP)
2685def8c222SVladimir Murzin 	},
2686def8c222SVladimir Murzin 	{
2687aa50479bSMark Brown 		HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_GPI_SHIFT,
2688aa50479bSMark Brown 				  4, FTR_UNSIGNED, ID_AA64ISAR1_EL1_GPI_IMP)
26891e013d06SWill Deacon 	},
26901e013d06SWill Deacon 	{},
26911e013d06SWill Deacon };
26921e013d06SWill Deacon #endif
26931e013d06SWill Deacon 
2694f3efb675SSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = {
26950eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_PMULL),
26960eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_AES),
26970eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA1_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SHA1),
26980eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SHA2),
26990eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_SHA512),
27000eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_CRC32_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_CRC32),
27010eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_ATOMICS),
27020eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_RDM_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDRDM),
27030eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA3_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SHA3),
27040eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SM3_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SM3),
27050eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SM4_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SM4),
27060eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_DP_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDDP),
27070eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_FHM_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDFHM),
27080eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_TS_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FLAGM),
27090eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_TS_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_FLAGM2),
27100eda2ec4SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_RNDR_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_RNG),
271155adc08dSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_FP_SHIFT, 4, FTR_SIGNED, 0, CAP_HWCAP, KERNEL_HWCAP_FP),
271255adc08dSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_FP_SHIFT, 4, FTR_SIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FPHP),
27135620b4b0SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, FTR_SIGNED, 0, CAP_HWCAP, KERNEL_HWCAP_ASIMD),
27145620b4b0SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, FTR_SIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDHP),
271555adc08dSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_DIT_SHIFT, 4, FTR_SIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_DIT),
2716aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_DCPOP),
2717aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_DCPODP),
2718aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_JSCVT_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_JSCVT),
2719aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_FCMA_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FCMA),
2720aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_LRCPC),
2721aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_ILRCPC),
2722aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_FRINTTS_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FRINT),
2723aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_SB_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SB),
2724aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_BF16),
272592867739SWill Deacon 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_EBF16),
2726aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_DGH_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_DGH),
2727aa50479bSMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_I8MM_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_I8MM),
2728a957c6beSMark Brown 	HWCAP_CAP(SYS_ID_AA64MMFR2_EL1, ID_AA64MMFR2_EL1_AT_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_USCAT),
272943994d82SDave Martin #ifdef CONFIG_ARM64_SVE
27304f8456c3SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_SVE_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR0_EL1_SVE_IMP, CAP_HWCAP, KERNEL_HWCAP_SVE),
27318d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SVEver_SVE2, CAP_HWCAP, KERNEL_HWCAP_SVE2),
27328d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_AES_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEAES),
27338d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_AES_PMULL128, CAP_HWCAP, KERNEL_HWCAP_SVEPMULL),
27348d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_BitPerm_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_BitPerm_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBITPERM),
27358d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_BF16_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBF16),
27368d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SHA3_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SHA3_IMP, CAP_HWCAP, KERNEL_HWCAP_SVESHA3),
27378d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SM4_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SM4_IMP, CAP_HWCAP, KERNEL_HWCAP_SVESM4),
27388d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_I8MM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_I8MM_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEI8MM),
27398d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_F32MM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_F32MM_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF32MM),
27408d8feb0eSMark Brown 	HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_F64MM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_F64MM_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF64MM),
274143994d82SDave Martin #endif
2742*53275da8SMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_SSBS_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_SSBS_SSBS2, CAP_HWCAP, KERNEL_HWCAP_SSBS),
27438ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI
27446ca2b9caSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_BT_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_BT_BTI, CAP_HWCAP, KERNEL_HWCAP_BTI),
27458ef8f360SDave Martin #endif
274675031975SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH
2747aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_addr_matches, CAP_HWCAP, KERNEL_HWCAP_PACA),
2748aaba098fSAndrew Murray 	HWCAP_MULTI_CAP(ptr_auth_hwcap_gen_matches, CAP_HWCAP, KERNEL_HWCAP_PACG),
274975031975SMark Rutland #endif
27503b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE
27516ca2b9caSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_MTE_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_MTE, CAP_HWCAP, KERNEL_HWCAP_MTE),
27526ca2b9caSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_MTE_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_MTE_ASYMM, CAP_HWCAP, KERNEL_HWCAP_MTE3),
27533b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */
27542d987e64SMark Brown 	HWCAP_CAP(SYS_ID_AA64MMFR0_EL1, ID_AA64MMFR0_EL1_ECV_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ECV),
27556fcd0193SKristina Martsenko 	HWCAP_CAP(SYS_ID_AA64MMFR1_EL1, ID_AA64MMFR1_EL1_AFP_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_AFP),
2756b2d71f27SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_RPRES_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_RPRES),
2757b2d71f27SMark Brown 	HWCAP_CAP(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_WFxT_SHIFT, 4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_WFxT_IMP, CAP_HWCAP, KERNEL_HWCAP_WFXT),
27585e64b862SMark Brown #ifdef CONFIG_ARM64_SME
27596ca2b9caSMark Brown 	HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_SME_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_SME, CAP_HWCAP, KERNEL_HWCAP_SME),
2760f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_FA64_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_FA64_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_FA64),
2761f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_I16I64_SHIFT, 4, FTR_UNSIGNED, ID_AA64SMFR0_EL1_I16I64_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I16I64),
2762f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_F64F64_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_F64F64_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F64F64),
2763f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_I8I32_SHIFT, 4, FTR_UNSIGNED, ID_AA64SMFR0_EL1_I8I32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I8I32),
2764f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_F16F32_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_F16F32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F16F32),
2765f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_B16F32_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_B16F32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_B16F32),
2766f13d5469SMark Brown 	HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_F32F32_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_F32F32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F32F32),
27675e64b862SMark Brown #endif /* CONFIG_ARM64_SME */
276875283501SSuzuki K Poulose 	{},
276975283501SSuzuki K Poulose };
277075283501SSuzuki K Poulose 
27717559950aSSuzuki K Poulose #ifdef CONFIG_COMPAT
27727559950aSSuzuki K Poulose static bool compat_has_neon(const struct arm64_cpu_capabilities *cap, int scope)
27737559950aSSuzuki K Poulose {
27747559950aSSuzuki K Poulose 	/*
27757559950aSSuzuki K Poulose 	 * Check that all of MVFR1_EL1.{SIMDSP, SIMDInt, SIMDLS} are available,
27767559950aSSuzuki K Poulose 	 * in line with that of arm32 as in vfp_init(). We make sure that the
27777559950aSSuzuki K Poulose 	 * check is future proof, by making sure value is non-zero.
27787559950aSSuzuki K Poulose 	 */
27797559950aSSuzuki K Poulose 	u32 mvfr1;
27807559950aSSuzuki K Poulose 
27817559950aSSuzuki K Poulose 	WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible());
27827559950aSSuzuki K Poulose 	if (scope == SCOPE_SYSTEM)
27837559950aSSuzuki K Poulose 		mvfr1 = read_sanitised_ftr_reg(SYS_MVFR1_EL1);
27847559950aSSuzuki K Poulose 	else
27857559950aSSuzuki K Poulose 		mvfr1 = read_sysreg_s(SYS_MVFR1_EL1);
27867559950aSSuzuki K Poulose 
27877559950aSSuzuki K Poulose 	return cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_SIMDSP_SHIFT) &&
27887559950aSSuzuki K Poulose 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_SIMDINT_SHIFT) &&
27897559950aSSuzuki K Poulose 		cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_SIMDLS_SHIFT);
27907559950aSSuzuki K Poulose }
27917559950aSSuzuki K Poulose #endif
27927559950aSSuzuki K Poulose 
279375283501SSuzuki K Poulose static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = {
279437b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
27957559950aSSuzuki K Poulose 	HWCAP_CAP_MATCH(compat_has_neon, CAP_COMPAT_HWCAP, COMPAT_HWCAP_NEON),
27960a2eec83SMark Brown 	HWCAP_CAP(SYS_MVFR1_EL1, MVFR1_SIMDFMAC_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv4),
27977559950aSSuzuki K Poulose 	/* Arm v8 mandates MVFR0.FPDP == {0, 2}. So, piggy back on this for the presence of VFP support */
27980a2eec83SMark Brown 	HWCAP_CAP(SYS_MVFR0_EL1, MVFR0_FPDP_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFP),
27990a2eec83SMark Brown 	HWCAP_CAP(SYS_MVFR0_EL1, MVFR0_FPDP_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv3),
28000a2eec83SMark Brown 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL),
28010a2eec83SMark Brown 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_AES_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES),
28020a2eec83SMark Brown 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA1_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1),
28030a2eec83SMark Brown 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_SHA2_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2),
28040a2eec83SMark Brown 	HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_CRC32_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32),
280537b01d53SSuzuki K. Poulose #endif
280637b01d53SSuzuki K. Poulose 	{},
280737b01d53SSuzuki K. Poulose };
280837b01d53SSuzuki K. Poulose 
28092122a833SWill Deacon static void cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap)
281037b01d53SSuzuki K. Poulose {
281137b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
281237b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
2813aaba098fSAndrew Murray 		cpu_set_feature(cap->hwcap);
281437b01d53SSuzuki K. Poulose 		break;
281537b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
281637b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
281737b01d53SSuzuki K. Poulose 		compat_elf_hwcap |= (u32)cap->hwcap;
281837b01d53SSuzuki K. Poulose 		break;
281937b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
282037b01d53SSuzuki K. Poulose 		compat_elf_hwcap2 |= (u32)cap->hwcap;
282137b01d53SSuzuki K. Poulose 		break;
282237b01d53SSuzuki K. Poulose #endif
282337b01d53SSuzuki K. Poulose 	default:
282437b01d53SSuzuki K. Poulose 		WARN_ON(1);
282537b01d53SSuzuki K. Poulose 		break;
282637b01d53SSuzuki K. Poulose 	}
282737b01d53SSuzuki K. Poulose }
282837b01d53SSuzuki K. Poulose 
282937b01d53SSuzuki K. Poulose /* Check if we have a particular HWCAP enabled */
2830f3efb675SSuzuki K Poulose static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap)
283137b01d53SSuzuki K. Poulose {
283237b01d53SSuzuki K. Poulose 	bool rc;
283337b01d53SSuzuki K. Poulose 
283437b01d53SSuzuki K. Poulose 	switch (cap->hwcap_type) {
283537b01d53SSuzuki K. Poulose 	case CAP_HWCAP:
2836aaba098fSAndrew Murray 		rc = cpu_have_feature(cap->hwcap);
283737b01d53SSuzuki K. Poulose 		break;
283837b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT
283937b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP:
284037b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0;
284137b01d53SSuzuki K. Poulose 		break;
284237b01d53SSuzuki K. Poulose 	case CAP_COMPAT_HWCAP2:
284337b01d53SSuzuki K. Poulose 		rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0;
284437b01d53SSuzuki K. Poulose 		break;
284537b01d53SSuzuki K. Poulose #endif
284637b01d53SSuzuki K. Poulose 	default:
284737b01d53SSuzuki K. Poulose 		WARN_ON(1);
284837b01d53SSuzuki K. Poulose 		rc = false;
284937b01d53SSuzuki K. Poulose 	}
285037b01d53SSuzuki K. Poulose 
285137b01d53SSuzuki K. Poulose 	return rc;
285237b01d53SSuzuki K. Poulose }
285337b01d53SSuzuki K. Poulose 
28542122a833SWill Deacon static void setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps)
285537b01d53SSuzuki K. Poulose {
285677c97b4eSSuzuki K Poulose 	/* We support emulation of accesses to CPU ID feature registers */
2857aaba098fSAndrew Murray 	cpu_set_named_feature(CPUID);
285875283501SSuzuki K Poulose 	for (; hwcaps->matches; hwcaps++)
2859143ba05dSSuzuki K Poulose 		if (hwcaps->matches(hwcaps, cpucap_default_scope(hwcaps)))
286075283501SSuzuki K Poulose 			cap_set_elf_hwcap(hwcaps);
286137b01d53SSuzuki K. Poulose }
286237b01d53SSuzuki K. Poulose 
2863606f8e7bSSuzuki K Poulose static void update_cpu_capabilities(u16 scope_mask)
286467948af4SSuzuki K Poulose {
2865606f8e7bSSuzuki K Poulose 	int i;
286667948af4SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
286767948af4SSuzuki K Poulose 
2868cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
2869606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
2870606f8e7bSSuzuki K Poulose 		caps = cpu_hwcaps_ptrs[i];
2871606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask) ||
2872606f8e7bSSuzuki K Poulose 		    cpus_have_cap(caps->capability) ||
2873cce360b5SSuzuki K Poulose 		    !caps->matches(caps, cpucap_default_scope(caps)))
2874359b7064SMarc Zyngier 			continue;
2875359b7064SMarc Zyngier 
2876606f8e7bSSuzuki K Poulose 		if (caps->desc)
2877606f8e7bSSuzuki K Poulose 			pr_info("detected: %s\n", caps->desc);
287875283501SSuzuki K Poulose 		cpus_set_cap(caps->capability);
28790ceb0d56SDaniel Thompson 
28800ceb0d56SDaniel Thompson 		if ((scope_mask & SCOPE_BOOT_CPU) && (caps->type & SCOPE_BOOT_CPU))
28810ceb0d56SDaniel Thompson 			set_bit(caps->capability, boot_capabilities);
2882359b7064SMarc Zyngier 	}
2883359b7064SMarc Zyngier }
2884359b7064SMarc Zyngier 
28850b587c84SSuzuki K Poulose /*
28860b587c84SSuzuki K Poulose  * Enable all the available capabilities on this CPU. The capabilities
28870b587c84SSuzuki K Poulose  * with BOOT_CPU scope are handled separately and hence skipped here.
28880b587c84SSuzuki K Poulose  */
28890b587c84SSuzuki K Poulose static int cpu_enable_non_boot_scope_capabilities(void *__unused)
2890ed478b3fSSuzuki K Poulose {
28910b587c84SSuzuki K Poulose 	int i;
28920b587c84SSuzuki K Poulose 	u16 non_boot_scope = SCOPE_ALL & ~SCOPE_BOOT_CPU;
2893ed478b3fSSuzuki K Poulose 
28940b587c84SSuzuki K Poulose 	for_each_available_cap(i) {
28950b587c84SSuzuki K Poulose 		const struct arm64_cpu_capabilities *cap = cpu_hwcaps_ptrs[i];
2896c0cda3b8SDave Martin 
28970b587c84SSuzuki K Poulose 		if (WARN_ON(!cap))
28980b587c84SSuzuki K Poulose 			continue;
28990b587c84SSuzuki K Poulose 
29000b587c84SSuzuki K Poulose 		if (!(cap->type & non_boot_scope))
29010b587c84SSuzuki K Poulose 			continue;
29020b587c84SSuzuki K Poulose 
29030b587c84SSuzuki K Poulose 		if (cap->cpu_enable)
2904c0cda3b8SDave Martin 			cap->cpu_enable(cap);
29050b587c84SSuzuki K Poulose 	}
2906c0cda3b8SDave Martin 	return 0;
2907c0cda3b8SDave Martin }
2908c0cda3b8SDave Martin 
2909ce8b602cSSuzuki K. Poulose /*
2910dbb4e152SSuzuki K. Poulose  * Run through the enabled capabilities and enable() it on all active
2911dbb4e152SSuzuki K. Poulose  * CPUs
2912ce8b602cSSuzuki K. Poulose  */
29130b587c84SSuzuki K Poulose static void __init enable_cpu_capabilities(u16 scope_mask)
2914359b7064SMarc Zyngier {
29150b587c84SSuzuki K Poulose 	int i;
29160b587c84SSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
29170b587c84SSuzuki K Poulose 	bool boot_scope;
291863a1e1c9SMark Rutland 
29190b587c84SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
29200b587c84SSuzuki K Poulose 	boot_scope = !!(scope_mask & SCOPE_BOOT_CPU);
29210b587c84SSuzuki K Poulose 
29220b587c84SSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
29230b587c84SSuzuki K Poulose 		unsigned int num;
29240b587c84SSuzuki K Poulose 
29250b587c84SSuzuki K Poulose 		caps = cpu_hwcaps_ptrs[i];
29260b587c84SSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
29270b587c84SSuzuki K Poulose 			continue;
29280b587c84SSuzuki K Poulose 		num = caps->capability;
29290b587c84SSuzuki K Poulose 		if (!cpus_have_cap(num))
293063a1e1c9SMark Rutland 			continue;
293163a1e1c9SMark Rutland 
293263a1e1c9SMark Rutland 		/* Ensure cpus_have_const_cap(num) works */
293363a1e1c9SMark Rutland 		static_branch_enable(&cpu_hwcap_keys[num]);
293463a1e1c9SMark Rutland 
29350b587c84SSuzuki K Poulose 		if (boot_scope && caps->cpu_enable)
29362a6dcb2bSJames Morse 			/*
2937fd9d63daSSuzuki K Poulose 			 * Capabilities with SCOPE_BOOT_CPU scope are finalised
2938fd9d63daSSuzuki K Poulose 			 * before any secondary CPU boots. Thus, each secondary
2939fd9d63daSSuzuki K Poulose 			 * will enable the capability as appropriate via
2940fd9d63daSSuzuki K Poulose 			 * check_local_cpu_capabilities(). The only exception is
2941fd9d63daSSuzuki K Poulose 			 * the boot CPU, for which the capability must be
2942fd9d63daSSuzuki K Poulose 			 * enabled here. This approach avoids costly
2943fd9d63daSSuzuki K Poulose 			 * stop_machine() calls for this case.
29442a6dcb2bSJames Morse 			 */
2945fd9d63daSSuzuki K Poulose 			caps->cpu_enable(caps);
294663a1e1c9SMark Rutland 	}
2947dbb4e152SSuzuki K. Poulose 
29480b587c84SSuzuki K Poulose 	/*
29490b587c84SSuzuki K Poulose 	 * For all non-boot scope capabilities, use stop_machine()
29500b587c84SSuzuki K Poulose 	 * as it schedules the work allowing us to modify PSTATE,
29510b587c84SSuzuki K Poulose 	 * instead of on_each_cpu() which uses an IPI, giving us a
29520b587c84SSuzuki K Poulose 	 * PSTATE that disappears when we return.
29530b587c84SSuzuki K Poulose 	 */
29540b587c84SSuzuki K Poulose 	if (!boot_scope)
29550b587c84SSuzuki K Poulose 		stop_machine(cpu_enable_non_boot_scope_capabilities,
29560b587c84SSuzuki K Poulose 			     NULL, cpu_online_mask);
2957ed478b3fSSuzuki K Poulose }
2958ed478b3fSSuzuki K Poulose 
2959dbb4e152SSuzuki K. Poulose /*
2960eaac4d83SSuzuki K Poulose  * Run through the list of capabilities to check for conflicts.
2961eaac4d83SSuzuki K Poulose  * If the system has already detected a capability, take necessary
2962eaac4d83SSuzuki K Poulose  * action on this CPU.
2963eaac4d83SSuzuki K Poulose  */
2964deeaac51SKristina Martsenko static void verify_local_cpu_caps(u16 scope_mask)
2965eaac4d83SSuzuki K Poulose {
2966606f8e7bSSuzuki K Poulose 	int i;
2967eaac4d83SSuzuki K Poulose 	bool cpu_has_cap, system_has_cap;
2968606f8e7bSSuzuki K Poulose 	const struct arm64_cpu_capabilities *caps;
2969eaac4d83SSuzuki K Poulose 
2970cce360b5SSuzuki K Poulose 	scope_mask &= ARM64_CPUCAP_SCOPE_MASK;
2971cce360b5SSuzuki K Poulose 
2972606f8e7bSSuzuki K Poulose 	for (i = 0; i < ARM64_NCAPS; i++) {
2973606f8e7bSSuzuki K Poulose 		caps = cpu_hwcaps_ptrs[i];
2974606f8e7bSSuzuki K Poulose 		if (!caps || !(caps->type & scope_mask))
2975cce360b5SSuzuki K Poulose 			continue;
2976cce360b5SSuzuki K Poulose 
2977ba7d9233SSuzuki K Poulose 		cpu_has_cap = caps->matches(caps, SCOPE_LOCAL_CPU);
2978eaac4d83SSuzuki K Poulose 		system_has_cap = cpus_have_cap(caps->capability);
2979eaac4d83SSuzuki K Poulose 
2980eaac4d83SSuzuki K Poulose 		if (system_has_cap) {
2981eaac4d83SSuzuki K Poulose 			/*
2982eaac4d83SSuzuki K Poulose 			 * Check if the new CPU misses an advertised feature,
2983eaac4d83SSuzuki K Poulose 			 * which is not safe to miss.
2984eaac4d83SSuzuki K Poulose 			 */
2985eaac4d83SSuzuki K Poulose 			if (!cpu_has_cap && !cpucap_late_cpu_optional(caps))
2986eaac4d83SSuzuki K Poulose 				break;
2987eaac4d83SSuzuki K Poulose 			/*
2988eaac4d83SSuzuki K Poulose 			 * We have to issue cpu_enable() irrespective of
2989eaac4d83SSuzuki K Poulose 			 * whether the CPU has it or not, as it is enabeld
2990eaac4d83SSuzuki K Poulose 			 * system wide. It is upto the call back to take
2991eaac4d83SSuzuki K Poulose 			 * appropriate action on this CPU.
2992eaac4d83SSuzuki K Poulose 			 */
2993eaac4d83SSuzuki K Poulose 			if (caps->cpu_enable)
2994eaac4d83SSuzuki K Poulose 				caps->cpu_enable(caps);
2995eaac4d83SSuzuki K Poulose 		} else {
2996eaac4d83SSuzuki K Poulose 			/*
2997eaac4d83SSuzuki K Poulose 			 * Check if the CPU has this capability if it isn't
2998eaac4d83SSuzuki K Poulose 			 * safe to have when the system doesn't.
2999eaac4d83SSuzuki K Poulose 			 */
3000eaac4d83SSuzuki K Poulose 			if (cpu_has_cap && !cpucap_late_cpu_permitted(caps))
3001eaac4d83SSuzuki K Poulose 				break;
3002eaac4d83SSuzuki K Poulose 		}
3003eaac4d83SSuzuki K Poulose 	}
3004eaac4d83SSuzuki K Poulose 
3005606f8e7bSSuzuki K Poulose 	if (i < ARM64_NCAPS) {
3006eaac4d83SSuzuki K Poulose 		pr_crit("CPU%d: Detected conflict for capability %d (%s), System: %d, CPU: %d\n",
3007eaac4d83SSuzuki K Poulose 			smp_processor_id(), caps->capability,
3008eaac4d83SSuzuki K Poulose 			caps->desc, system_has_cap, cpu_has_cap);
3009eaac4d83SSuzuki K Poulose 
3010deeaac51SKristina Martsenko 		if (cpucap_panic_on_conflict(caps))
3011deeaac51SKristina Martsenko 			cpu_panic_kernel();
3012deeaac51SKristina Martsenko 		else
3013deeaac51SKristina Martsenko 			cpu_die_early();
3014deeaac51SKristina Martsenko 	}
3015eaac4d83SSuzuki K Poulose }
3016eaac4d83SSuzuki K Poulose 
3017eaac4d83SSuzuki K Poulose /*
301813f417f3SSuzuki K Poulose  * Check for CPU features that are used in early boot
301913f417f3SSuzuki K Poulose  * based on the Boot CPU value.
3020dbb4e152SSuzuki K. Poulose  */
302113f417f3SSuzuki K Poulose static void check_early_cpu_features(void)
3022dbb4e152SSuzuki K. Poulose {
302313f417f3SSuzuki K Poulose 	verify_cpu_asid_bits();
3024deeaac51SKristina Martsenko 
3025deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_BOOT_CPU);
3026dbb4e152SSuzuki K. Poulose }
3027dbb4e152SSuzuki K. Poulose 
302875283501SSuzuki K Poulose static void
30292122a833SWill Deacon __verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps)
303075283501SSuzuki K Poulose {
303175283501SSuzuki K Poulose 
303292406f0cSSuzuki K Poulose 	for (; caps->matches; caps++)
303392406f0cSSuzuki K Poulose 		if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) {
303475283501SSuzuki K Poulose 			pr_crit("CPU%d: missing HWCAP: %s\n",
303575283501SSuzuki K Poulose 					smp_processor_id(), caps->desc);
303675283501SSuzuki K Poulose 			cpu_die_early();
303775283501SSuzuki K Poulose 		}
303875283501SSuzuki K Poulose }
303975283501SSuzuki K Poulose 
30402122a833SWill Deacon static void verify_local_elf_hwcaps(void)
30412122a833SWill Deacon {
30422122a833SWill Deacon 	__verify_local_elf_hwcaps(arm64_elf_hwcaps);
30432122a833SWill Deacon 
30442122a833SWill Deacon 	if (id_aa64pfr0_32bit_el0(read_cpuid(ID_AA64PFR0_EL1)))
30452122a833SWill Deacon 		__verify_local_elf_hwcaps(compat_elf_hwcaps);
30462122a833SWill Deacon }
30472122a833SWill Deacon 
30482e0f2478SDave Martin static void verify_sve_features(void)
30492e0f2478SDave Martin {
30502e0f2478SDave Martin 	u64 safe_zcr = read_sanitised_ftr_reg(SYS_ZCR_EL1);
30512e0f2478SDave Martin 	u64 zcr = read_zcr_features();
30522e0f2478SDave Martin 
30532e0f2478SDave Martin 	unsigned int safe_len = safe_zcr & ZCR_ELx_LEN_MASK;
30542e0f2478SDave Martin 	unsigned int len = zcr & ZCR_ELx_LEN_MASK;
30552e0f2478SDave Martin 
3056b5bc00ffSMark Brown 	if (len < safe_len || vec_verify_vq_map(ARM64_VEC_SVE)) {
3057d06b76beSDave Martin 		pr_crit("CPU%d: SVE: vector length support mismatch\n",
30582e0f2478SDave Martin 			smp_processor_id());
30592e0f2478SDave Martin 		cpu_die_early();
30602e0f2478SDave Martin 	}
30612e0f2478SDave Martin 
30622e0f2478SDave Martin 	/* Add checks on other ZCR bits here if necessary */
30632e0f2478SDave Martin }
30642e0f2478SDave Martin 
3065b42990d3SMark Brown static void verify_sme_features(void)
3066b42990d3SMark Brown {
3067b42990d3SMark Brown 	u64 safe_smcr = read_sanitised_ftr_reg(SYS_SMCR_EL1);
3068b42990d3SMark Brown 	u64 smcr = read_smcr_features();
3069b42990d3SMark Brown 
3070b42990d3SMark Brown 	unsigned int safe_len = safe_smcr & SMCR_ELx_LEN_MASK;
3071b42990d3SMark Brown 	unsigned int len = smcr & SMCR_ELx_LEN_MASK;
3072b42990d3SMark Brown 
3073b42990d3SMark Brown 	if (len < safe_len || vec_verify_vq_map(ARM64_VEC_SME)) {
3074b42990d3SMark Brown 		pr_crit("CPU%d: SME: vector length support mismatch\n",
3075b42990d3SMark Brown 			smp_processor_id());
3076b42990d3SMark Brown 		cpu_die_early();
3077b42990d3SMark Brown 	}
3078b42990d3SMark Brown 
3079b42990d3SMark Brown 	/* Add checks on other SMCR bits here if necessary */
3080b42990d3SMark Brown }
3081b42990d3SMark Brown 
3082c73433fcSAnshuman Khandual static void verify_hyp_capabilities(void)
3083c73433fcSAnshuman Khandual {
3084c73433fcSAnshuman Khandual 	u64 safe_mmfr1, mmfr0, mmfr1;
3085c73433fcSAnshuman Khandual 	int parange, ipa_max;
3086c73433fcSAnshuman Khandual 	unsigned int safe_vmid_bits, vmid_bits;
3087c73433fcSAnshuman Khandual 
308845ba7b19SShannon Zhao 	if (!IS_ENABLED(CONFIG_KVM))
3089c73433fcSAnshuman Khandual 		return;
3090c73433fcSAnshuman Khandual 
3091c73433fcSAnshuman Khandual 	safe_mmfr1 = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1);
3092c73433fcSAnshuman Khandual 	mmfr0 = read_cpuid(ID_AA64MMFR0_EL1);
3093c73433fcSAnshuman Khandual 	mmfr1 = read_cpuid(ID_AA64MMFR1_EL1);
3094c73433fcSAnshuman Khandual 
3095c73433fcSAnshuman Khandual 	/* Verify VMID bits */
3096c73433fcSAnshuman Khandual 	safe_vmid_bits = get_vmid_bits(safe_mmfr1);
3097c73433fcSAnshuman Khandual 	vmid_bits = get_vmid_bits(mmfr1);
3098c73433fcSAnshuman Khandual 	if (vmid_bits < safe_vmid_bits) {
3099c73433fcSAnshuman Khandual 		pr_crit("CPU%d: VMID width mismatch\n", smp_processor_id());
3100c73433fcSAnshuman Khandual 		cpu_die_early();
3101c73433fcSAnshuman Khandual 	}
3102c73433fcSAnshuman Khandual 
3103c73433fcSAnshuman Khandual 	/* Verify IPA range */
3104f73531f0SAnshuman Khandual 	parange = cpuid_feature_extract_unsigned_field(mmfr0,
31052d987e64SMark Brown 				ID_AA64MMFR0_EL1_PARANGE_SHIFT);
3106c73433fcSAnshuman Khandual 	ipa_max = id_aa64mmfr0_parange_to_phys_shift(parange);
3107c73433fcSAnshuman Khandual 	if (ipa_max < get_kvm_ipa_limit()) {
3108c73433fcSAnshuman Khandual 		pr_crit("CPU%d: IPA range mismatch\n", smp_processor_id());
3109c73433fcSAnshuman Khandual 		cpu_die_early();
3110c73433fcSAnshuman Khandual 	}
3111c73433fcSAnshuman Khandual }
31121e89baedSSuzuki K Poulose 
31131e89baedSSuzuki K Poulose /*
3114dbb4e152SSuzuki K. Poulose  * Run through the enabled system capabilities and enable() it on this CPU.
3115dbb4e152SSuzuki K. Poulose  * The capabilities were decided based on the available CPUs at the boot time.
3116dbb4e152SSuzuki K. Poulose  * Any new CPU should match the system wide status of the capability. If the
3117dbb4e152SSuzuki K. Poulose  * new CPU doesn't have a capability which the system now has enabled, we
3118dbb4e152SSuzuki K. Poulose  * cannot do anything to fix it up and could cause unexpected failures. So
3119dbb4e152SSuzuki K. Poulose  * we park the CPU.
3120dbb4e152SSuzuki K. Poulose  */
3121c47a1900SSuzuki K Poulose static void verify_local_cpu_capabilities(void)
3122dbb4e152SSuzuki K. Poulose {
3123fd9d63daSSuzuki K Poulose 	/*
3124fd9d63daSSuzuki K Poulose 	 * The capabilities with SCOPE_BOOT_CPU are checked from
3125fd9d63daSSuzuki K Poulose 	 * check_early_cpu_features(), as they need to be verified
3126fd9d63daSSuzuki K Poulose 	 * on all secondary CPUs.
3127fd9d63daSSuzuki K Poulose 	 */
3128deeaac51SKristina Martsenko 	verify_local_cpu_caps(SCOPE_ALL & ~SCOPE_BOOT_CPU);
31292122a833SWill Deacon 	verify_local_elf_hwcaps();
31302e0f2478SDave Martin 
31312e0f2478SDave Martin 	if (system_supports_sve())
31322e0f2478SDave Martin 		verify_sve_features();
3133c73433fcSAnshuman Khandual 
3134b42990d3SMark Brown 	if (system_supports_sme())
3135b42990d3SMark Brown 		verify_sme_features();
3136b42990d3SMark Brown 
3137c73433fcSAnshuman Khandual 	if (is_hyp_mode_available())
3138c73433fcSAnshuman Khandual 		verify_hyp_capabilities();
3139dbb4e152SSuzuki K. Poulose }
3140dbb4e152SSuzuki K. Poulose 
3141c47a1900SSuzuki K Poulose void check_local_cpu_capabilities(void)
3142c47a1900SSuzuki K Poulose {
3143c47a1900SSuzuki K Poulose 	/*
3144c47a1900SSuzuki K Poulose 	 * All secondary CPUs should conform to the early CPU features
3145c47a1900SSuzuki K Poulose 	 * in use by the kernel based on boot CPU.
3146c47a1900SSuzuki K Poulose 	 */
3147c47a1900SSuzuki K Poulose 	check_early_cpu_features();
3148c47a1900SSuzuki K Poulose 
3149c47a1900SSuzuki K Poulose 	/*
3150c47a1900SSuzuki K Poulose 	 * If we haven't finalised the system capabilities, this CPU gets
3151fbd890b9SSuzuki K Poulose 	 * a chance to update the errata work arounds and local features.
3152c47a1900SSuzuki K Poulose 	 * Otherwise, this CPU should verify that it has all the system
3153c47a1900SSuzuki K Poulose 	 * advertised capabilities.
3154c47a1900SSuzuki K Poulose 	 */
3155b51c6ac2SSuzuki K Poulose 	if (!system_capabilities_finalized())
3156ed478b3fSSuzuki K Poulose 		update_cpu_capabilities(SCOPE_LOCAL_CPU);
3157ed478b3fSSuzuki K Poulose 	else
3158c47a1900SSuzuki K Poulose 		verify_local_cpu_capabilities();
3159c47a1900SSuzuki K Poulose }
3160c47a1900SSuzuki K Poulose 
3161fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void)
3162fd9d63daSSuzuki K Poulose {
3163fd9d63daSSuzuki K Poulose 	/* Detect capabilities with either SCOPE_BOOT_CPU or SCOPE_LOCAL_CPU */
3164fd9d63daSSuzuki K Poulose 	update_cpu_capabilities(SCOPE_BOOT_CPU | SCOPE_LOCAL_CPU);
3165fd9d63daSSuzuki K Poulose 	/* Enable the SCOPE_BOOT_CPU capabilities alone right away */
3166fd9d63daSSuzuki K Poulose 	enable_cpu_capabilities(SCOPE_BOOT_CPU);
3167fd9d63daSSuzuki K Poulose }
3168fd9d63daSSuzuki K Poulose 
3169f7bfc14aSSuzuki K Poulose bool this_cpu_has_cap(unsigned int n)
31708f413758SMarc Zyngier {
3171f7bfc14aSSuzuki K Poulose 	if (!WARN_ON(preemptible()) && n < ARM64_NCAPS) {
3172f7bfc14aSSuzuki K Poulose 		const struct arm64_cpu_capabilities *cap = cpu_hwcaps_ptrs[n];
3173f7bfc14aSSuzuki K Poulose 
3174f7bfc14aSSuzuki K Poulose 		if (cap)
3175f7bfc14aSSuzuki K Poulose 			return cap->matches(cap, SCOPE_LOCAL_CPU);
3176f7bfc14aSSuzuki K Poulose 	}
3177f7bfc14aSSuzuki K Poulose 
3178f7bfc14aSSuzuki K Poulose 	return false;
31798f413758SMarc Zyngier }
318020b02fe3SArnd Bergmann EXPORT_SYMBOL_GPL(this_cpu_has_cap);
31818f413758SMarc Zyngier 
31823ff047f6SAmit Daniel Kachhap /*
31833ff047f6SAmit Daniel Kachhap  * This helper function is used in a narrow window when,
31843ff047f6SAmit Daniel Kachhap  * - The system wide safe registers are set with all the SMP CPUs and,
31853ff047f6SAmit Daniel Kachhap  * - The SYSTEM_FEATURE cpu_hwcaps may not have been set.
31863ff047f6SAmit Daniel Kachhap  * In all other cases cpus_have_{const_}cap() should be used.
31873ff047f6SAmit Daniel Kachhap  */
3188701f4906SMark Rutland static bool __maybe_unused __system_matches_cap(unsigned int n)
31893ff047f6SAmit Daniel Kachhap {
31903ff047f6SAmit Daniel Kachhap 	if (n < ARM64_NCAPS) {
31913ff047f6SAmit Daniel Kachhap 		const struct arm64_cpu_capabilities *cap = cpu_hwcaps_ptrs[n];
31923ff047f6SAmit Daniel Kachhap 
31933ff047f6SAmit Daniel Kachhap 		if (cap)
31943ff047f6SAmit Daniel Kachhap 			return cap->matches(cap, SCOPE_SYSTEM);
31953ff047f6SAmit Daniel Kachhap 	}
31963ff047f6SAmit Daniel Kachhap 	return false;
31973ff047f6SAmit Daniel Kachhap }
31983ff047f6SAmit Daniel Kachhap 
3199aec0bff7SAndrew Murray void cpu_set_feature(unsigned int num)
3200aec0bff7SAndrew Murray {
320160c868efSMark Brown 	set_bit(num, elf_hwcap);
3202aec0bff7SAndrew Murray }
3203aec0bff7SAndrew Murray 
3204aec0bff7SAndrew Murray bool cpu_have_feature(unsigned int num)
3205aec0bff7SAndrew Murray {
320660c868efSMark Brown 	return test_bit(num, elf_hwcap);
3207aec0bff7SAndrew Murray }
3208aec0bff7SAndrew Murray EXPORT_SYMBOL_GPL(cpu_have_feature);
3209aec0bff7SAndrew Murray 
3210aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap(void)
3211aec0bff7SAndrew Murray {
3212aec0bff7SAndrew Murray 	/*
3213aec0bff7SAndrew Murray 	 * We currently only populate the first 32 bits of AT_HWCAP. Please
3214aec0bff7SAndrew Murray 	 * note that for userspace compatibility we guarantee that bits 62
3215aec0bff7SAndrew Murray 	 * and 63 will always be returned as 0.
3216aec0bff7SAndrew Murray 	 */
321760c868efSMark Brown 	return elf_hwcap[0];
3218aec0bff7SAndrew Murray }
3219aec0bff7SAndrew Murray 
3220aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap2(void)
3221aec0bff7SAndrew Murray {
322260c868efSMark Brown 	return elf_hwcap[1];
3223aec0bff7SAndrew Murray }
3224aec0bff7SAndrew Murray 
3225ed478b3fSSuzuki K Poulose static void __init setup_system_capabilities(void)
3226ed478b3fSSuzuki K Poulose {
3227ed478b3fSSuzuki K Poulose 	/*
3228ed478b3fSSuzuki K Poulose 	 * We have finalised the system-wide safe feature
3229ed478b3fSSuzuki K Poulose 	 * registers, finalise the capabilities that depend
3230fd9d63daSSuzuki K Poulose 	 * on it. Also enable all the available capabilities,
3231fd9d63daSSuzuki K Poulose 	 * that are not enabled already.
3232ed478b3fSSuzuki K Poulose 	 */
3233ed478b3fSSuzuki K Poulose 	update_cpu_capabilities(SCOPE_SYSTEM);
3234fd9d63daSSuzuki K Poulose 	enable_cpu_capabilities(SCOPE_ALL & ~SCOPE_BOOT_CPU);
3235ed478b3fSSuzuki K Poulose }
3236ed478b3fSSuzuki K Poulose 
32379cdf8ec4SSuzuki K. Poulose void __init setup_cpu_features(void)
32389cdf8ec4SSuzuki K. Poulose {
32399cdf8ec4SSuzuki K. Poulose 	u32 cwg;
32409cdf8ec4SSuzuki K. Poulose 
3241ed478b3fSSuzuki K Poulose 	setup_system_capabilities();
324275283501SSuzuki K Poulose 	setup_elf_hwcaps(arm64_elf_hwcaps);
3243643d703dSSuzuki K Poulose 
324444b3834bSJames Morse 	if (system_supports_32bit_el0()) {
324575283501SSuzuki K Poulose 		setup_elf_hwcaps(compat_elf_hwcaps);
324644b3834bSJames Morse 		elf_hwcap_fixup();
324744b3834bSJames Morse 	}
3248dbb4e152SSuzuki K. Poulose 
32492e6f549fSKees Cook 	if (system_uses_ttbr0_pan())
32502e6f549fSKees Cook 		pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n");
32512e6f549fSKees Cook 
32522e0f2478SDave Martin 	sve_setup();
3253b42990d3SMark Brown 	sme_setup();
325494b07c1fSDave Martin 	minsigstksz_setup();
32552e0f2478SDave Martin 
3256dbb4e152SSuzuki K. Poulose 	/* Advertise that we have computed the system capabilities */
3257b51c6ac2SSuzuki K Poulose 	finalize_system_capabilities();
3258dbb4e152SSuzuki K. Poulose 
32599cdf8ec4SSuzuki K. Poulose 	/*
32609cdf8ec4SSuzuki K. Poulose 	 * Check for sane CTR_EL0.CWG value.
32619cdf8ec4SSuzuki K. Poulose 	 */
32629cdf8ec4SSuzuki K. Poulose 	cwg = cache_type_cwg();
32639cdf8ec4SSuzuki K. Poulose 	if (!cwg)
3264ebc7e21eSCatalin Marinas 		pr_warn("No Cache Writeback Granule information, assuming %d\n",
3265ebc7e21eSCatalin Marinas 			ARCH_DMA_MINALIGN);
3266359b7064SMarc Zyngier }
326770544196SJames Morse 
32682122a833SWill Deacon static int enable_mismatched_32bit_el0(unsigned int cpu)
32692122a833SWill Deacon {
3270df950811SWill Deacon 	/*
3271df950811SWill Deacon 	 * The first 32-bit-capable CPU we detected and so can no longer
3272df950811SWill Deacon 	 * be offlined by userspace. -1 indicates we haven't yet onlined
3273df950811SWill Deacon 	 * a 32-bit-capable CPU.
3274df950811SWill Deacon 	 */
3275df950811SWill Deacon 	static int lucky_winner = -1;
3276df950811SWill Deacon 
32772122a833SWill Deacon 	struct cpuinfo_arm64 *info = &per_cpu(cpu_data, cpu);
32782122a833SWill Deacon 	bool cpu_32bit = id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0);
32792122a833SWill Deacon 
32802122a833SWill Deacon 	if (cpu_32bit) {
32812122a833SWill Deacon 		cpumask_set_cpu(cpu, cpu_32bit_el0_mask);
32822122a833SWill Deacon 		static_branch_enable_cpuslocked(&arm64_mismatched_32bit_el0);
32832122a833SWill Deacon 	}
32842122a833SWill Deacon 
3285df950811SWill Deacon 	if (cpumask_test_cpu(0, cpu_32bit_el0_mask) == cpu_32bit)
3286df950811SWill Deacon 		return 0;
3287df950811SWill Deacon 
3288df950811SWill Deacon 	if (lucky_winner >= 0)
3289df950811SWill Deacon 		return 0;
3290df950811SWill Deacon 
3291df950811SWill Deacon 	/*
3292df950811SWill Deacon 	 * We've detected a mismatch. We need to keep one of our CPUs with
3293df950811SWill Deacon 	 * 32-bit EL0 online so that is_cpu_allowed() doesn't end up rejecting
3294df950811SWill Deacon 	 * every CPU in the system for a 32-bit task.
3295df950811SWill Deacon 	 */
3296df950811SWill Deacon 	lucky_winner = cpu_32bit ? cpu : cpumask_any_and(cpu_32bit_el0_mask,
3297df950811SWill Deacon 							 cpu_active_mask);
3298df950811SWill Deacon 	get_cpu_device(lucky_winner)->offline_disabled = true;
3299df950811SWill Deacon 	setup_elf_hwcaps(compat_elf_hwcaps);
330044b3834bSJames Morse 	elf_hwcap_fixup();
3301df950811SWill Deacon 	pr_info("Asymmetric 32-bit EL0 support detected on CPU %u; CPU hot-unplug disabled on CPU %u\n",
3302df950811SWill Deacon 		cpu, lucky_winner);
33032122a833SWill Deacon 	return 0;
33042122a833SWill Deacon }
33052122a833SWill Deacon 
33062122a833SWill Deacon static int __init init_32bit_el0_mask(void)
33072122a833SWill Deacon {
33082122a833SWill Deacon 	if (!allow_mismatched_32bit_el0)
33092122a833SWill Deacon 		return 0;
33102122a833SWill Deacon 
33112122a833SWill Deacon 	if (!zalloc_cpumask_var(&cpu_32bit_el0_mask, GFP_KERNEL))
33122122a833SWill Deacon 		return -ENOMEM;
33132122a833SWill Deacon 
33142122a833SWill Deacon 	return cpuhp_setup_state(CPUHP_AP_ONLINE_DYN,
33152122a833SWill Deacon 				 "arm64/mismatched_32bit_el0:online",
33162122a833SWill Deacon 				 enable_mismatched_32bit_el0, NULL);
33172122a833SWill Deacon }
33182122a833SWill Deacon subsys_initcall_sync(init_32bit_el0_mask);
33192122a833SWill Deacon 
33205ffdfaedSVladimir Murzin static void __maybe_unused cpu_enable_cnp(struct arm64_cpu_capabilities const *cap)
33215ffdfaedSVladimir Murzin {
33221682c45bSArd Biesheuvel 	cpu_replace_ttbr1(lm_alias(swapper_pg_dir), idmap_pg_dir);
33235ffdfaedSVladimir Murzin }
33245ffdfaedSVladimir Murzin 
332577c97b4eSSuzuki K Poulose /*
332677c97b4eSSuzuki K Poulose  * We emulate only the following system register space.
332777c97b4eSSuzuki K Poulose  * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 4 - 7]
332877c97b4eSSuzuki K Poulose  * See Table C5-6 System instruction encodings for System register accesses,
332977c97b4eSSuzuki K Poulose  * ARMv8 ARM(ARM DDI 0487A.f) for more details.
333077c97b4eSSuzuki K Poulose  */
333177c97b4eSSuzuki K Poulose static inline bool __attribute_const__ is_emulated(u32 id)
333277c97b4eSSuzuki K Poulose {
333377c97b4eSSuzuki K Poulose 	return (sys_reg_Op0(id) == 0x3 &&
333477c97b4eSSuzuki K Poulose 		sys_reg_CRn(id) == 0x0 &&
333577c97b4eSSuzuki K Poulose 		sys_reg_Op1(id) == 0x0 &&
333677c97b4eSSuzuki K Poulose 		(sys_reg_CRm(id) == 0 ||
333777c97b4eSSuzuki K Poulose 		 ((sys_reg_CRm(id) >= 4) && (sys_reg_CRm(id) <= 7))));
333877c97b4eSSuzuki K Poulose }
333977c97b4eSSuzuki K Poulose 
334077c97b4eSSuzuki K Poulose /*
334177c97b4eSSuzuki K Poulose  * With CRm == 0, reg should be one of :
334277c97b4eSSuzuki K Poulose  * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1.
334377c97b4eSSuzuki K Poulose  */
334477c97b4eSSuzuki K Poulose static inline int emulate_id_reg(u32 id, u64 *valp)
334577c97b4eSSuzuki K Poulose {
334677c97b4eSSuzuki K Poulose 	switch (id) {
334777c97b4eSSuzuki K Poulose 	case SYS_MIDR_EL1:
334877c97b4eSSuzuki K Poulose 		*valp = read_cpuid_id();
334977c97b4eSSuzuki K Poulose 		break;
335077c97b4eSSuzuki K Poulose 	case SYS_MPIDR_EL1:
335177c97b4eSSuzuki K Poulose 		*valp = SYS_MPIDR_SAFE_VAL;
335277c97b4eSSuzuki K Poulose 		break;
335377c97b4eSSuzuki K Poulose 	case SYS_REVIDR_EL1:
335477c97b4eSSuzuki K Poulose 		/* IMPLEMENTATION DEFINED values are emulated with 0 */
335577c97b4eSSuzuki K Poulose 		*valp = 0;
335677c97b4eSSuzuki K Poulose 		break;
335777c97b4eSSuzuki K Poulose 	default:
335877c97b4eSSuzuki K Poulose 		return -EINVAL;
335977c97b4eSSuzuki K Poulose 	}
336077c97b4eSSuzuki K Poulose 
336177c97b4eSSuzuki K Poulose 	return 0;
336277c97b4eSSuzuki K Poulose }
336377c97b4eSSuzuki K Poulose 
336477c97b4eSSuzuki K Poulose static int emulate_sys_reg(u32 id, u64 *valp)
336577c97b4eSSuzuki K Poulose {
336677c97b4eSSuzuki K Poulose 	struct arm64_ftr_reg *regp;
336777c97b4eSSuzuki K Poulose 
336877c97b4eSSuzuki K Poulose 	if (!is_emulated(id))
336977c97b4eSSuzuki K Poulose 		return -EINVAL;
337077c97b4eSSuzuki K Poulose 
337177c97b4eSSuzuki K Poulose 	if (sys_reg_CRm(id) == 0)
337277c97b4eSSuzuki K Poulose 		return emulate_id_reg(id, valp);
337377c97b4eSSuzuki K Poulose 
33743577dd37SAnshuman Khandual 	regp = get_arm64_ftr_reg_nowarn(id);
337577c97b4eSSuzuki K Poulose 	if (regp)
337677c97b4eSSuzuki K Poulose 		*valp = arm64_ftr_reg_user_value(regp);
337777c97b4eSSuzuki K Poulose 	else
337877c97b4eSSuzuki K Poulose 		/*
337977c97b4eSSuzuki K Poulose 		 * The untracked registers are either IMPLEMENTATION DEFINED
338077c97b4eSSuzuki K Poulose 		 * (e.g, ID_AFR0_EL1) or reserved RAZ.
338177c97b4eSSuzuki K Poulose 		 */
338277c97b4eSSuzuki K Poulose 		*valp = 0;
338377c97b4eSSuzuki K Poulose 	return 0;
338477c97b4eSSuzuki K Poulose }
338577c97b4eSSuzuki K Poulose 
3386520ad988SAnshuman Khandual int do_emulate_mrs(struct pt_regs *regs, u32 sys_reg, u32 rt)
338777c97b4eSSuzuki K Poulose {
338877c97b4eSSuzuki K Poulose 	int rc;
338977c97b4eSSuzuki K Poulose 	u64 val;
339077c97b4eSSuzuki K Poulose 
3391520ad988SAnshuman Khandual 	rc = emulate_sys_reg(sys_reg, &val);
3392520ad988SAnshuman Khandual 	if (!rc) {
3393520ad988SAnshuman Khandual 		pt_regs_write_reg(regs, rt, val);
3394520ad988SAnshuman Khandual 		arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
3395520ad988SAnshuman Khandual 	}
3396520ad988SAnshuman Khandual 	return rc;
3397520ad988SAnshuman Khandual }
3398520ad988SAnshuman Khandual 
3399520ad988SAnshuman Khandual static int emulate_mrs(struct pt_regs *regs, u32 insn)
3400520ad988SAnshuman Khandual {
3401520ad988SAnshuman Khandual 	u32 sys_reg, rt;
3402520ad988SAnshuman Khandual 
340377c97b4eSSuzuki K Poulose 	/*
340477c97b4eSSuzuki K Poulose 	 * sys_reg values are defined as used in mrs/msr instruction.
340577c97b4eSSuzuki K Poulose 	 * shift the imm value to get the encoding.
340677c97b4eSSuzuki K Poulose 	 */
340777c97b4eSSuzuki K Poulose 	sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5;
3408520ad988SAnshuman Khandual 	rt = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn);
3409520ad988SAnshuman Khandual 	return do_emulate_mrs(regs, sys_reg, rt);
341077c97b4eSSuzuki K Poulose }
341177c97b4eSSuzuki K Poulose 
341277c97b4eSSuzuki K Poulose static struct undef_hook mrs_hook = {
3413cf292e93SRaphael Gault 	.instr_mask = 0xffff0000,
3414cf292e93SRaphael Gault 	.instr_val  = 0xd5380000,
3415d64567f6SMark Rutland 	.pstate_mask = PSR_AA32_MODE_MASK,
341677c97b4eSSuzuki K Poulose 	.pstate_val = PSR_MODE_EL0t,
341777c97b4eSSuzuki K Poulose 	.fn = emulate_mrs,
341877c97b4eSSuzuki K Poulose };
341977c97b4eSSuzuki K Poulose 
342077c97b4eSSuzuki K Poulose static int __init enable_mrs_emulation(void)
342177c97b4eSSuzuki K Poulose {
342277c97b4eSSuzuki K Poulose 	register_undef_hook(&mrs_hook);
342377c97b4eSSuzuki K Poulose 	return 0;
342477c97b4eSSuzuki K Poulose }
342577c97b4eSSuzuki K Poulose 
3426c0d8832eSSuzuki K Poulose core_initcall(enable_mrs_emulation);
34271b3ccf4bSJeremy Linton 
34287f43c201SMarc Zyngier enum mitigation_state arm64_get_meltdown_state(void)
34297f43c201SMarc Zyngier {
34307f43c201SMarc Zyngier 	if (__meltdown_safe)
34317f43c201SMarc Zyngier 		return SPECTRE_UNAFFECTED;
34327f43c201SMarc Zyngier 
34337f43c201SMarc Zyngier 	if (arm64_kernel_unmapped_at_el0())
34347f43c201SMarc Zyngier 		return SPECTRE_MITIGATED;
34357f43c201SMarc Zyngier 
34367f43c201SMarc Zyngier 	return SPECTRE_VULNERABLE;
34377f43c201SMarc Zyngier }
34387f43c201SMarc Zyngier 
34391b3ccf4bSJeremy Linton ssize_t cpu_show_meltdown(struct device *dev, struct device_attribute *attr,
34401b3ccf4bSJeremy Linton 			  char *buf)
34411b3ccf4bSJeremy Linton {
34427f43c201SMarc Zyngier 	switch (arm64_get_meltdown_state()) {
34437f43c201SMarc Zyngier 	case SPECTRE_UNAFFECTED:
34441b3ccf4bSJeremy Linton 		return sprintf(buf, "Not affected\n");
34451b3ccf4bSJeremy Linton 
34467f43c201SMarc Zyngier 	case SPECTRE_MITIGATED:
34471b3ccf4bSJeremy Linton 		return sprintf(buf, "Mitigation: PTI\n");
34481b3ccf4bSJeremy Linton 
34497f43c201SMarc Zyngier 	default:
34501b3ccf4bSJeremy Linton 		return sprintf(buf, "Vulnerable\n");
34511b3ccf4bSJeremy Linton 	}
34527f43c201SMarc Zyngier }
3453