1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2359b7064SMarc Zyngier /* 3359b7064SMarc Zyngier * Contains CPU feature definitions 4359b7064SMarc Zyngier * 5359b7064SMarc Zyngier * Copyright (C) 2015 ARM Ltd. 6a2a69963SWill Deacon * 7a2a69963SWill Deacon * A note for the weary kernel hacker: the code here is confusing and hard to 8a2a69963SWill Deacon * follow! That's partly because it's solving a nasty problem, but also because 9a2a69963SWill Deacon * there's a little bit of over-abstraction that tends to obscure what's going 10a2a69963SWill Deacon * on behind a maze of helper functions and macros. 11a2a69963SWill Deacon * 12a2a69963SWill Deacon * The basic problem is that hardware folks have started gluing together CPUs 13a2a69963SWill Deacon * with distinct architectural features; in some cases even creating SoCs where 14a2a69963SWill Deacon * user-visible instructions are available only on a subset of the available 15a2a69963SWill Deacon * cores. We try to address this by snapshotting the feature registers of the 16a2a69963SWill Deacon * boot CPU and comparing these with the feature registers of each secondary 17a2a69963SWill Deacon * CPU when bringing them up. If there is a mismatch, then we update the 18a2a69963SWill Deacon * snapshot state to indicate the lowest-common denominator of the feature, 19a2a69963SWill Deacon * known as the "safe" value. This snapshot state can be queried to view the 20a2a69963SWill Deacon * "sanitised" value of a feature register. 21a2a69963SWill Deacon * 22a2a69963SWill Deacon * The sanitised register values are used to decide which capabilities we 23a2a69963SWill Deacon * have in the system. These may be in the form of traditional "hwcaps" 24a2a69963SWill Deacon * advertised to userspace or internal "cpucaps" which are used to configure 25a2a69963SWill Deacon * things like alternative patching and static keys. While a feature mismatch 26a2a69963SWill Deacon * may result in a TAINT_CPU_OUT_OF_SPEC kernel taint, a capability mismatch 27a2a69963SWill Deacon * may prevent a CPU from being onlined at all. 28a2a69963SWill Deacon * 29a2a69963SWill Deacon * Some implementation details worth remembering: 30a2a69963SWill Deacon * 31a2a69963SWill Deacon * - Mismatched features are *always* sanitised to a "safe" value, which 32a2a69963SWill Deacon * usually indicates that the feature is not supported. 33a2a69963SWill Deacon * 34a2a69963SWill Deacon * - A mismatched feature marked with FTR_STRICT will cause a "SANITY CHECK" 35a2a69963SWill Deacon * warning when onlining an offending CPU and the kernel will be tainted 36a2a69963SWill Deacon * with TAINT_CPU_OUT_OF_SPEC. 37a2a69963SWill Deacon * 38a2a69963SWill Deacon * - Features marked as FTR_VISIBLE have their sanitised value visible to 39a2a69963SWill Deacon * userspace. FTR_VISIBLE features in registers that are only visible 40a2a69963SWill Deacon * to EL0 by trapping *must* have a corresponding HWCAP so that late 41a2a69963SWill Deacon * onlining of CPUs cannot lead to features disappearing at runtime. 42a2a69963SWill Deacon * 43a2a69963SWill Deacon * - A "feature" is typically a 4-bit register field. A "capability" is the 44a2a69963SWill Deacon * high-level description derived from the sanitised field value. 45a2a69963SWill Deacon * 46a2a69963SWill Deacon * - Read the Arm ARM (DDI 0487F.a) section D13.1.3 ("Principles of the ID 47a2a69963SWill Deacon * scheme for fields in ID registers") to understand when feature fields 48a2a69963SWill Deacon * may be signed or unsigned (FTR_SIGNED and FTR_UNSIGNED accordingly). 49a2a69963SWill Deacon * 50a2a69963SWill Deacon * - KVM exposes its own view of the feature registers to guest operating 51a2a69963SWill Deacon * systems regardless of FTR_VISIBLE. This is typically driven from the 52a2a69963SWill Deacon * sanitised register values to allow virtual CPUs to be migrated between 53a2a69963SWill Deacon * arbitrary physical CPUs, but some features not present on the host are 54a2a69963SWill Deacon * also advertised and emulated. Look at sys_reg_descs[] for the gory 55a2a69963SWill Deacon * details. 56433022b5SWill Deacon * 57433022b5SWill Deacon * - If the arm64_ftr_bits[] for a register has a missing field, then this 58433022b5SWill Deacon * field is treated as STRICT RES0, including for read_sanitised_ftr_reg(). 59433022b5SWill Deacon * This is stronger than FTR_HIDDEN and can be used to hide features from 60433022b5SWill Deacon * KVM guests. 61359b7064SMarc Zyngier */ 62359b7064SMarc Zyngier 639cdf8ec4SSuzuki K. Poulose #define pr_fmt(fmt) "CPU features: " fmt 64359b7064SMarc Zyngier 653c739b57SSuzuki K. Poulose #include <linux/bsearch.h> 662a6dcb2bSJames Morse #include <linux/cpumask.h> 675ffdfaedSVladimir Murzin #include <linux/crash_dump.h> 683c739b57SSuzuki K. Poulose #include <linux/sort.h> 692a6dcb2bSJames Morse #include <linux/stop_machine.h> 707af33504SWill Deacon #include <linux/sysfs.h> 71359b7064SMarc Zyngier #include <linux/types.h> 72f6334b17Skernel test robot #include <linux/minmax.h> 732077be67SLaura Abbott #include <linux/mm.h> 74a111b7c0SJosh Poimboeuf #include <linux/cpu.h> 752e903b91SAndrey Konovalov #include <linux/kasan.h> 76bd09128dSJames Morse #include <linux/percpu.h> 77bd09128dSJames Morse 78359b7064SMarc Zyngier #include <asm/cpu.h> 79359b7064SMarc Zyngier #include <asm/cpufeature.h> 80dbb4e152SSuzuki K. Poulose #include <asm/cpu_ops.h> 812e0f2478SDave Martin #include <asm/fpsimd.h> 8244b3834bSJames Morse #include <asm/hwcap.h> 833e00e39dSMark Rutland #include <asm/insn.h> 843eb681fbSDavid Brazdil #include <asm/kvm_host.h> 8513f417f3SSuzuki K Poulose #include <asm/mmu_context.h> 8634bfeea4SCatalin Marinas #include <asm/mte.h> 87338d4f49SJames Morse #include <asm/processor.h> 88e62e0748SCarlos Bilbao #include <asm/smp.h> 89cdcf817bSSuzuki K. Poulose #include <asm/sysreg.h> 9077c97b4eSSuzuki K Poulose #include <asm/traps.h> 91bd09128dSJames Morse #include <asm/vectors.h> 92d88701beSMarc Zyngier #include <asm/virt.h> 93359b7064SMarc Zyngier 94aec0bff7SAndrew Murray /* Kernel representation of AT_HWCAP and AT_HWCAP2 */ 9560c868efSMark Brown static DECLARE_BITMAP(elf_hwcap, MAX_CPU_FEATURES) __read_mostly; 969cdf8ec4SSuzuki K. Poulose 979cdf8ec4SSuzuki K. Poulose #ifdef CONFIG_COMPAT 989cdf8ec4SSuzuki K. Poulose #define COMPAT_ELF_HWCAP_DEFAULT \ 999cdf8ec4SSuzuki K. Poulose (COMPAT_HWCAP_HALF|COMPAT_HWCAP_THUMB|\ 1009cdf8ec4SSuzuki K. Poulose COMPAT_HWCAP_FAST_MULT|COMPAT_HWCAP_EDSP|\ 1017559950aSSuzuki K Poulose COMPAT_HWCAP_TLS|COMPAT_HWCAP_IDIV|\ 1029cdf8ec4SSuzuki K. Poulose COMPAT_HWCAP_LPAE) 1039cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap __read_mostly = COMPAT_ELF_HWCAP_DEFAULT; 1049cdf8ec4SSuzuki K. Poulose unsigned int compat_elf_hwcap2 __read_mostly; 1059cdf8ec4SSuzuki K. Poulose #endif 1069cdf8ec4SSuzuki K. Poulose 1079cdf8ec4SSuzuki K. Poulose DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS); 1084b65a5dbSCatalin Marinas EXPORT_SYMBOL(cpu_hwcaps); 10982a3a21bSSuzuki K Poulose static struct arm64_cpu_capabilities const __ro_after_init *cpu_hwcaps_ptrs[ARM64_NCAPS]; 1109cdf8ec4SSuzuki K. Poulose 1114c0bd995SMark Rutland DECLARE_BITMAP(boot_capabilities, ARM64_NCAPS); 1120ceb0d56SDaniel Thompson 11309e3c22aSMark Brown bool arm64_use_ng_mappings = false; 11409e3c22aSMark Brown EXPORT_SYMBOL(arm64_use_ng_mappings); 11509e3c22aSMark Brown 116bd09128dSJames Morse DEFINE_PER_CPU_READ_MOSTLY(const char *, this_cpu_vector) = vectors; 117bd09128dSJames Morse 1188f1eec57SDave Martin /* 1192122a833SWill Deacon * Permit PER_LINUX32 and execve() of 32-bit binaries even if not all CPUs 1202122a833SWill Deacon * support it? 1212122a833SWill Deacon */ 1222122a833SWill Deacon static bool __read_mostly allow_mismatched_32bit_el0; 1232122a833SWill Deacon 1242122a833SWill Deacon /* 1252122a833SWill Deacon * Static branch enabled only if allow_mismatched_32bit_el0 is set and we have 1262122a833SWill Deacon * seen at least one CPU capable of 32-bit EL0. 1272122a833SWill Deacon */ 1282122a833SWill Deacon DEFINE_STATIC_KEY_FALSE(arm64_mismatched_32bit_el0); 1292122a833SWill Deacon 1302122a833SWill Deacon /* 1312122a833SWill Deacon * Mask of CPUs supporting 32-bit EL0. 1322122a833SWill Deacon * Only valid if arm64_mismatched_32bit_el0 is enabled. 1332122a833SWill Deacon */ 1342122a833SWill Deacon static cpumask_var_t cpu_32bit_el0_mask __cpumask_var_read_mostly; 1352122a833SWill Deacon 136638d5031SAnshuman Khandual void dump_cpu_features(void) 1378effeaafSMark Rutland { 1388effeaafSMark Rutland /* file-wide pr_fmt adds "CPU features: " prefix */ 1398effeaafSMark Rutland pr_emerg("0x%*pb\n", ARM64_NCAPS, &cpu_hwcaps); 1408effeaafSMark Rutland } 1418effeaafSMark Rutland 142fe4fbdbcSSuzuki K Poulose #define __ARM64_FTR_BITS(SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \ 1433c739b57SSuzuki K. Poulose { \ 1444f0a606bSSuzuki K. Poulose .sign = SIGNED, \ 145fe4fbdbcSSuzuki K Poulose .visible = VISIBLE, \ 1463c739b57SSuzuki K. Poulose .strict = STRICT, \ 1473c739b57SSuzuki K. Poulose .type = TYPE, \ 1483c739b57SSuzuki K. Poulose .shift = SHIFT, \ 1493c739b57SSuzuki K. Poulose .width = WIDTH, \ 1503c739b57SSuzuki K. Poulose .safe_val = SAFE_VAL, \ 1513c739b57SSuzuki K. Poulose } 1523c739b57SSuzuki K. Poulose 1530710cfdbSSuzuki K Poulose /* Define a feature with unsigned values */ 154fe4fbdbcSSuzuki K Poulose #define ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \ 155fe4fbdbcSSuzuki K Poulose __ARM64_FTR_BITS(FTR_UNSIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) 1564f0a606bSSuzuki K. Poulose 1570710cfdbSSuzuki K Poulose /* Define a feature with a signed value */ 158fe4fbdbcSSuzuki K Poulose #define S_ARM64_FTR_BITS(VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) \ 159fe4fbdbcSSuzuki K Poulose __ARM64_FTR_BITS(FTR_SIGNED, VISIBLE, STRICT, TYPE, SHIFT, WIDTH, SAFE_VAL) 1600710cfdbSSuzuki K Poulose 1613c739b57SSuzuki K. Poulose #define ARM64_FTR_END \ 1623c739b57SSuzuki K. Poulose { \ 1633c739b57SSuzuki K. Poulose .width = 0, \ 1643c739b57SSuzuki K. Poulose } 1653c739b57SSuzuki K. Poulose 1665ffdfaedSVladimir Murzin static void cpu_enable_cnp(struct arm64_cpu_capabilities const *cap); 16770544196SJames Morse 1683ff047f6SAmit Daniel Kachhap static bool __system_matches_cap(unsigned int n); 1693ff047f6SAmit Daniel Kachhap 1704aa8a472SSuzuki K Poulose /* 1714aa8a472SSuzuki K Poulose * NOTE: Any changes to the visibility of features should be kept in 1724aa8a472SSuzuki K Poulose * sync with the documentation of the CPU feature register ABI. 1734aa8a472SSuzuki K Poulose */ 1745e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64isar0[] = { 1750eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RNDR_SHIFT, 4, 0), 1760eda2ec4SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TLB_SHIFT, 4, 0), 1770eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_TS_SHIFT, 4, 0), 1780eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_FHM_SHIFT, 4, 0), 1790eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_DP_SHIFT, 4, 0), 1800eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM4_SHIFT, 4, 0), 1810eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SM3_SHIFT, 4, 0), 1820eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA3_SHIFT, 4, 0), 1830eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_RDM_SHIFT, 4, 0), 1840eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 4, 0), 1850eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_CRC32_SHIFT, 4, 0), 1860eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, 0), 1870eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_SHA1_SHIFT, 4, 0), 1880eda2ec4SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR0_EL1_AES_SHIFT, 4, 0), 1893c739b57SSuzuki K. Poulose ARM64_FTR_END, 1903c739b57SSuzuki K. Poulose }; 1913c739b57SSuzuki K. Poulose 192c8c3798dSSuzuki K Poulose static const struct arm64_ftr_bits ftr_id_aa64isar1[] = { 193aa50479bSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_I8MM_SHIFT, 4, 0), 194aa50479bSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DGH_SHIFT, 4, 0), 195aa50479bSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, 0), 196aa50479bSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SPECRES_SHIFT, 4, 0), 197aa50479bSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_SB_SHIFT, 4, 0), 198aa50479bSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FRINTTS_SHIFT, 4, 0), 1996984eb47SMark Rutland ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH), 200aa50479bSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPI_SHIFT, 4, 0), 2016984eb47SMark Rutland ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH), 202aa50479bSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_GPA_SHIFT, 4, 0), 203aa50479bSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, 0), 204aa50479bSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_FCMA_SHIFT, 4, 0), 205aa50479bSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_JSCVT_SHIFT, 4, 0), 2066984eb47SMark Rutland ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH), 207aa50479bSMark Brown FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_API_SHIFT, 4, 0), 2086984eb47SMark Rutland ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH), 209aa50479bSMark Brown FTR_STRICT, FTR_EXACT, ID_AA64ISAR1_EL1_APA_SHIFT, 4, 0), 210aa50479bSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, 0), 211c8c3798dSSuzuki K Poulose ARM64_FTR_END, 212c8c3798dSSuzuki K Poulose }; 213c8c3798dSSuzuki K Poulose 2149e45365fSJoey Gouly static const struct arm64_ftr_bits ftr_id_aa64isar2[] = { 21595aa6860SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_CSSC_SHIFT, 4, 0), 216939e4649SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRFM_SHIFT, 4, 0), 217b2d71f27SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64ISAR2_EL1_BC_SHIFT, 4, 0), 218def8c222SVladimir Murzin ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH), 219b2d71f27SMark Brown FTR_STRICT, FTR_EXACT, ID_AA64ISAR2_EL1_APA3_SHIFT, 4, 0), 220def8c222SVladimir Murzin ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_PTR_AUTH), 221b2d71f27SMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_GPA3_SHIFT, 4, 0), 222b2d71f27SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_RPRES_SHIFT, 4, 0), 223b2d71f27SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64ISAR2_EL1_WFxT_SHIFT, 4, 0), 2249e45365fSJoey Gouly ARM64_FTR_END, 2259e45365fSJoey Gouly }; 2269e45365fSJoey Gouly 2275e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64pfr0[] = { 22855adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV3_SHIFT, 4, 0), 22955adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_CSV2_SHIFT, 4, 0), 23055adc08dSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_DIT_SHIFT, 4, 0), 23155adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AMU_SHIFT, 4, 0), 23255adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_MPAM_SHIFT, 4, 0), 23355adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SEL2_SHIFT, 4, 0), 2343fab3999SDave Martin ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 23555adc08dSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_SVE_SHIFT, 4, 0), 23655adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_RAS_SHIFT, 4, 0), 23755adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_GIC_SHIFT, 4, 0), 2385620b4b0SMark Brown S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, ID_AA64PFR0_EL1_AdvSIMD_NI), 23955adc08dSMark Brown S_ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_FP_SHIFT, 4, ID_AA64PFR0_EL1_FP_NI), 24055adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL3_SHIFT, 4, 0), 24155adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL2_SHIFT, 4, 0), 24255adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL1_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY), 24355adc08dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR0_EL1_EL0_SHIFT, 4, ID_AA64PFR0_EL1_ELx_64BIT_ONLY), 2443c739b57SSuzuki K. Poulose ARM64_FTR_END, 2453c739b57SSuzuki K. Poulose }; 2463c739b57SSuzuki K. Poulose 247d71be2b6SWill Deacon static const struct arm64_ftr_bits ftr_id_aa64pfr1[] = { 2485e64b862SMark Brown ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME), 2496ca2b9caSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SME_SHIFT, 4, 0), 250cf7fdbbeSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MPAM_frac_SHIFT, 4, 0), 251cf7fdbbeSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_RAS_frac_SHIFT, 4, 0), 2523b714d24SVincenzo Frascino ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_MTE), 2536ca2b9caSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_MTE_SHIFT, 4, ID_AA64PFR1_EL1_MTE_NI), 25453275da8SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_SSBS_SHIFT, 4, ID_AA64PFR1_EL1_SSBS_NI), 2558ef8f360SDave Martin ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_BTI), 2566ca2b9caSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64PFR1_EL1_BT_SHIFT, 4, 0), 257d71be2b6SWill Deacon ARM64_FTR_END, 258d71be2b6SWill Deacon }; 259d71be2b6SWill Deacon 26006a916feSDave Martin static const struct arm64_ftr_bits ftr_id_aa64zfr0[] = { 261ec52c713SJulien Grall ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 2628d8feb0eSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F64MM_SHIFT, 4, 0), 263d4209d8bSSteven Price ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 2648d8feb0eSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_F32MM_SHIFT, 4, 0), 265d4209d8bSSteven Price ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 2668d8feb0eSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_I8MM_SHIFT, 4, 0), 267d4209d8bSSteven Price ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 2688d8feb0eSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SM4_SHIFT, 4, 0), 269ec52c713SJulien Grall ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 2708d8feb0eSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SHA3_SHIFT, 4, 0), 271ec52c713SJulien Grall ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 2728d8feb0eSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, 0), 273d4209d8bSSteven Price ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 2748d8feb0eSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_BitPerm_SHIFT, 4, 0), 275ec52c713SJulien Grall ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 2768d8feb0eSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_AES_SHIFT, 4, 0), 277ec52c713SJulien Grall ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SVE), 2788d8feb0eSMark Brown FTR_STRICT, FTR_LOWER_SAFE, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, 0), 27906a916feSDave Martin ARM64_FTR_END, 28006a916feSDave Martin }; 28106a916feSDave Martin 2825e64b862SMark Brown static const struct arm64_ftr_bits ftr_id_aa64smfr0[] = { 2835e64b862SMark Brown ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME), 284f13d5469SMark Brown FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_FA64_SHIFT, 1, 0), 2855e64b862SMark Brown ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME), 286f13d5469SMark Brown FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I16I64_SHIFT, 4, 0), 2875e64b862SMark Brown ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME), 288f13d5469SMark Brown FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F64F64_SHIFT, 1, 0), 2895e64b862SMark Brown ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME), 290f13d5469SMark Brown FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_I8I32_SHIFT, 4, 0), 2915e64b862SMark Brown ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME), 292f13d5469SMark Brown FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F16F32_SHIFT, 1, 0), 2935e64b862SMark Brown ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME), 294f13d5469SMark Brown FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_B16F32_SHIFT, 1, 0), 2955e64b862SMark Brown ARM64_FTR_BITS(FTR_VISIBLE_IF_IS_ENABLED(CONFIG_ARM64_SME), 296f13d5469SMark Brown FTR_STRICT, FTR_EXACT, ID_AA64SMFR0_EL1_F32F32_SHIFT, 1, 0), 2975e64b862SMark Brown ARM64_FTR_END, 2985e64b862SMark Brown }; 2995e64b862SMark Brown 3005e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr0[] = { 3012d987e64SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ECV_SHIFT, 4, 0), 3022d987e64SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_FGT_SHIFT, 4, 0), 3032d987e64SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_EXS_SHIFT, 4, 0), 3045717fe5aSWill Deacon /* 305b130a8f7SMarc Zyngier * Page size not being supported at Stage-2 is not fatal. You 306b130a8f7SMarc Zyngier * just give up KVM if PAGE_SIZE isn't supported there. Go fix 307b130a8f7SMarc Zyngier * your favourite nesting hypervisor. 308b130a8f7SMarc Zyngier * 309b130a8f7SMarc Zyngier * There is a small corner case where the hypervisor explicitly 310b130a8f7SMarc Zyngier * advertises a given granule size at Stage-2 (value 2) on some 311b130a8f7SMarc Zyngier * vCPUs, and uses the fallback to Stage-1 (value 0) for other 312b130a8f7SMarc Zyngier * vCPUs. Although this is not forbidden by the architecture, it 313b130a8f7SMarc Zyngier * indicates that the hypervisor is being silly (or buggy). 314b130a8f7SMarc Zyngier * 315b130a8f7SMarc Zyngier * We make no effort to cope with this and pretend that if these 316b130a8f7SMarc Zyngier * fields are inconsistent across vCPUs, then it isn't worth 317b130a8f7SMarc Zyngier * trying to bring KVM up. 318b130a8f7SMarc Zyngier */ 3192d987e64SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT, 4, 1), 3202d987e64SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT, 4, 1), 3212d987e64SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT, 4, 1), 322b130a8f7SMarc Zyngier /* 3235717fe5aSWill Deacon * We already refuse to boot CPUs that don't support our configured 3245717fe5aSWill Deacon * page size, so we can only detect mismatches for a page size other 3255717fe5aSWill Deacon * than the one we're currently using. Unfortunately, SoCs like this 3265717fe5aSWill Deacon * exist in the wild so, even though we don't like it, we'll have to go 3275717fe5aSWill Deacon * along with it and treat them as non-strict. 3285717fe5aSWill Deacon */ 3292d987e64SMark Brown S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN4_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN4_NI), 3302d987e64SMark Brown S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN64_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN64_NI), 3312d987e64SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_TGRAN16_SHIFT, 4, ID_AA64MMFR0_EL1_TGRAN16_NI), 3325717fe5aSWill Deacon 3332d987e64SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGENDEL0_SHIFT, 4, 0), 3343c739b57SSuzuki K. Poulose /* Linux shouldn't care about secure memory */ 3352d987e64SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_SNSMEM_SHIFT, 4, 0), 336ed7c138dSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_BIGEND_SHIFT, 4, 0), 33707d7d848SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_ASIDBITS_SHIFT, 4, 0), 3383c739b57SSuzuki K. Poulose /* 3393c739b57SSuzuki K. Poulose * Differing PARange is fine as long as all peripherals and memory are mapped 3403c739b57SSuzuki K. Poulose * within the minimum PARange of all CPUs 3413c739b57SSuzuki K. Poulose */ 3422d987e64SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR0_EL1_PARANGE_SHIFT, 4, 0), 3433c739b57SSuzuki K. Poulose ARM64_FTR_END, 3443c739b57SSuzuki K. Poulose }; 3453c739b57SSuzuki K. Poulose 3465e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr1[] = { 3476fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TIDCP1_SHIFT, 4, 0), 3486fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_AFP_SHIFT, 4, 0), 3496fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_ETS_SHIFT, 4, 0), 3506fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_TWED_SHIFT, 4, 0), 3516fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_XNX_SHIFT, 4, 0), 3526fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_AA64MMFR1_EL1_SpecSEI_SHIFT, 4, 0), 3536fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_PAN_SHIFT, 4, 0), 3546fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_LO_SHIFT, 4, 0), 3556fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HPDS_SHIFT, 4, 0), 3566fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VH_SHIFT, 4, 0), 3576fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_VMIDBits_SHIFT, 4, 0), 3586fcd0193SKristina Martsenko ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR1_EL1_HAFDBS_SHIFT, 4, 0), 3593c739b57SSuzuki K. Poulose ARM64_FTR_END, 3603c739b57SSuzuki K. Poulose }; 3613c739b57SSuzuki K. Poulose 3625e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64mmfr2[] = { 363a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_E0PD_SHIFT, 4, 0), 364a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_EVT_SHIFT, 4, 0), 365a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_BBM_SHIFT, 4, 0), 366a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_TTL_SHIFT, 4, 0), 367a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_FWB_SHIFT, 4, 0), 368a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IDS_SHIFT, 4, 0), 369a957c6beSMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_AT_SHIFT, 4, 0), 370a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_ST_SHIFT, 4, 0), 371a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_NV_SHIFT, 4, 0), 372a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CCIDX_SHIFT, 4, 0), 3738f40badeSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_VARange_SHIFT, 4, 0), 374a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_IESB_SHIFT, 4, 0), 375a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_LSM_SHIFT, 4, 0), 376a957c6beSMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_UAO_SHIFT, 4, 0), 377ca951862SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64MMFR2_EL1_CnP_SHIFT, 4, 0), 378406e3087SJames Morse ARM64_FTR_END, 379406e3087SJames Morse }; 380406e3087SJames Morse 3815e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_ctr[] = { 382be68a8aaSWill Deacon ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, 31, 1, 1), /* RES1 */ 3835b345e39SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DIC_SHIFT, 1, 1), 3845b345e39SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IDC_SHIFT, 1, 1), 3855b345e39SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_CWG_SHIFT, 4, 0), 3865b345e39SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_HIGHER_OR_ZERO_SAFE, CTR_EL0_ERG_SHIFT, 4, 0), 3875b345e39SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_DminLine_SHIFT, 4, 1), 3883c739b57SSuzuki K. Poulose /* 3893c739b57SSuzuki K. Poulose * Linux can handle differing I-cache policies. Userspace JITs will 390ee7bc638SSuzuki K Poulose * make use of *minLine. 391155433cbSWill Deacon * If we have differing I-cache policies, report it as the weakest - VIPT. 3923c739b57SSuzuki K. Poulose */ 3935b345e39SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_NONSTRICT, FTR_EXACT, CTR_EL0_L1Ip_SHIFT, 2, CTR_EL0_L1Ip_VIPT), /* L1Ip */ 3945b345e39SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, CTR_EL0_IminLine_SHIFT, 4, 0), 3953c739b57SSuzuki K. Poulose ARM64_FTR_END, 3963c739b57SSuzuki K. Poulose }; 3973c739b57SSuzuki K. Poulose 3988f266a5dSMarc Zyngier static struct arm64_ftr_override __ro_after_init no_override = { }; 3998f266a5dSMarc Zyngier 400675b0563SArd Biesheuvel struct arm64_ftr_reg arm64_ftr_reg_ctrel0 = { 401675b0563SArd Biesheuvel .name = "SYS_CTR_EL0", 4028f266a5dSMarc Zyngier .ftr_bits = ftr_ctr, 4038f266a5dSMarc Zyngier .override = &no_override, 404675b0563SArd Biesheuvel }; 405675b0563SArd Biesheuvel 4065e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr0[] = { 40737622baeSJames Morse S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_InnerShr_SHIFT, 4, 0xf), 40837622baeSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_FCSE_SHIFT, 4, 0), 40937622baeSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_AuxReg_SHIFT, 4, 0), 41037622baeSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_TCM_SHIFT, 4, 0), 41137622baeSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_ShareLvl_SHIFT, 4, 0), 41237622baeSJames Morse S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_OuterShr_SHIFT, 4, 0xf), 41337622baeSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_PMSA_SHIFT, 4, 0), 41437622baeSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR0_EL1_VMSA_SHIFT, 4, 0), 4153c739b57SSuzuki K. Poulose ARM64_FTR_END, 4163c739b57SSuzuki K. Poulose }; 4173c739b57SSuzuki K. Poulose 4185e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_aa64dfr0[] = { 419fcf37b38SMark Brown S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_DoubleLock_SHIFT, 4, 0), 420fcf37b38SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_PMSVer_SHIFT, 4, 0), 421fcf37b38SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_CTX_CMPs_SHIFT, 4, 0), 422fcf37b38SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_WRPs_SHIFT, 4, 0), 423fcf37b38SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_AA64DFR0_EL1_BRPs_SHIFT, 4, 0), 424b20d1ba3SWill Deacon /* 425b20d1ba3SWill Deacon * We can instantiate multiple PMU instances with different levels 426b20d1ba3SWill Deacon * of support. 427fe4fbdbcSSuzuki K Poulose */ 428fcf37b38SMark Brown S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_AA64DFR0_EL1_PMUVer_SHIFT, 4, 0), 429fcf37b38SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, ID_AA64DFR0_EL1_DebugVer_SHIFT, 4, 0x6), 4303c739b57SSuzuki K. Poulose ARM64_FTR_END, 4313c739b57SSuzuki K. Poulose }; 4323c739b57SSuzuki K. Poulose 43385f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr0[] = { 434a3aab948SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPRound_SHIFT, 4, 0), 435a3aab948SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPShVec_SHIFT, 4, 0), 436a3aab948SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPSqrt_SHIFT, 4, 0), 437a3aab948SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPDivide_SHIFT, 4, 0), 438a3aab948SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPTrap_SHIFT, 4, 0), 439a3aab948SJames Morse ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPDP_SHIFT, 4, 0), 440a3aab948SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_FPSP_SHIFT, 4, 0), 441a3aab948SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR0_EL1_SIMDReg_SHIFT, 4, 0), 44285f15063SAmit Daniel Kachhap ARM64_FTR_END, 44385f15063SAmit Daniel Kachhap }; 44485f15063SAmit Daniel Kachhap 44585f15063SAmit Daniel Kachhap static const struct arm64_ftr_bits ftr_mvfr1[] = { 446d3e1aa85SJames Morse ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDFMAC_SHIFT, 4, 0), 447846b73a4SAmit Daniel Kachhap ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPHP_SHIFT, 4, 0), 448846b73a4SAmit Daniel Kachhap ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDHP_SHIFT, 4, 0), 449d3e1aa85SJames Morse ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDSP_SHIFT, 4, 0), 450d3e1aa85SJames Morse ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDInt_SHIFT, 4, 0), 451d3e1aa85SJames Morse ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_SIMDLS_SHIFT, 4, 0), 452d3e1aa85SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPDNaN_SHIFT, 4, 0), 453d3e1aa85SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR1_EL1_FPFtZ_SHIFT, 4, 0), 45485f15063SAmit Daniel Kachhap ARM64_FTR_END, 45585f15063SAmit Daniel Kachhap }; 45685f15063SAmit Daniel Kachhap 4575e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_mvfr2[] = { 458c6e155e8SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_EL1_FPMisc_SHIFT, 4, 0), 459c6e155e8SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, MVFR2_EL1_SIMDMisc_SHIFT, 4, 0), 4603c739b57SSuzuki K. Poulose ARM64_FTR_END, 4613c739b57SSuzuki K. Poulose }; 4623c739b57SSuzuki K. Poulose 4635e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_dczid[] = { 464bacf3085SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_EXACT, DCZID_EL0_DZP_SHIFT, 1, 1), 465bacf3085SMark Brown ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, DCZID_EL0_BS_SHIFT, 4, 0), 4663c739b57SSuzuki K. Poulose ARM64_FTR_END, 4673c739b57SSuzuki K. Poulose }; 4683c739b57SSuzuki K. Poulose 46921047e91SCatalin Marinas static const struct arm64_ftr_bits ftr_gmid[] = { 470e9757553SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, GMID_EL1_BS_SHIFT, 4, 0), 47121047e91SCatalin Marinas ARM64_FTR_END, 47221047e91SCatalin Marinas }; 47321047e91SCatalin Marinas 4742a5bc6c4SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar0[] = { 47552b3dc55SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Divide_SHIFT, 4, 0), 47652b3dc55SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Debug_SHIFT, 4, 0), 47752b3dc55SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Coproc_SHIFT, 4, 0), 47852b3dc55SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_CmpBranch_SHIFT, 4, 0), 47952b3dc55SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitField_SHIFT, 4, 0), 48052b3dc55SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_BitCount_SHIFT, 4, 0), 48152b3dc55SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR0_EL1_Swap_SHIFT, 4, 0), 4822a5bc6c4SAnshuman Khandual ARM64_FTR_END, 4832a5bc6c4SAnshuman Khandual }; 4843c739b57SSuzuki K. Poulose 4855e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_isar5[] = { 486816c8638SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_RDM_SHIFT, 4, 0), 487816c8638SJames Morse ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_CRC32_SHIFT, 4, 0), 488816c8638SJames Morse ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA2_SHIFT, 4, 0), 489816c8638SJames Morse ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SHA1_SHIFT, 4, 0), 490816c8638SJames Morse ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_AES_SHIFT, 4, 0), 491816c8638SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR5_EL1_SEVL_SHIFT, 4, 0), 4923c739b57SSuzuki K. Poulose ARM64_FTR_END, 4933c739b57SSuzuki K. Poulose }; 4943c739b57SSuzuki K. Poulose 4955e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_mmfr4[] = { 4965ea1534eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_EVT_SHIFT, 4, 0), 4975ea1534eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CCIDX_SHIFT, 4, 0), 4985ea1534eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_LSM_SHIFT, 4, 0), 4995ea1534eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_HPDS_SHIFT, 4, 0), 5005ea1534eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_CnP_SHIFT, 4, 0), 5015ea1534eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_XNX_SHIFT, 4, 0), 5025ea1534eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR4_EL1_AC2_SHIFT, 4, 0), 5038d3154afSAnshuman Khandual 504fcd65353SAnshuman Khandual /* 505fcd65353SAnshuman Khandual * SpecSEI = 1 indicates that the PE might generate an SError on an 506fcd65353SAnshuman Khandual * external abort on speculative read. It is safe to assume that an 507fcd65353SAnshuman Khandual * SError might be generated than it will not be. Hence it has been 508fcd65353SAnshuman Khandual * classified as FTR_HIGHER_SAFE. 509fcd65353SAnshuman Khandual */ 5105ea1534eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_HIGHER_SAFE, ID_MMFR4_EL1_SpecSEI_SHIFT, 4, 0), 5113c739b57SSuzuki K. Poulose ARM64_FTR_END, 5123c739b57SSuzuki K. Poulose }; 5133c739b57SSuzuki K. Poulose 5140113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_isar4[] = { 5153f08e378SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SWP_frac_SHIFT, 4, 0), 5163f08e378SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_PSR_M_SHIFT, 4, 0), 5173f08e378SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SynchPrim_frac_SHIFT, 4, 0), 5183f08e378SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Barrier_SHIFT, 4, 0), 5193f08e378SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_SMC_SHIFT, 4, 0), 5203f08e378SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Writeback_SHIFT, 4, 0), 5213f08e378SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_WithShifts_SHIFT, 4, 0), 5223f08e378SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR4_EL1_Unpriv_SHIFT, 4, 0), 5230113340eSWill Deacon ARM64_FTR_END, 5240113340eSWill Deacon }; 5250113340eSWill Deacon 526152accf8SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_mmfr5[] = { 5277b24177cSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_MMFR5_EL1_ETS_SHIFT, 4, 0), 528152accf8SAnshuman Khandual ARM64_FTR_END, 529152accf8SAnshuman Khandual }; 530152accf8SAnshuman Khandual 5318e3747beSAnshuman Khandual static const struct arm64_ftr_bits ftr_id_isar6[] = { 532eef4344fSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_I8MM_SHIFT, 4, 0), 533eef4344fSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_BF16_SHIFT, 4, 0), 534eef4344fSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SPECRES_SHIFT, 4, 0), 535eef4344fSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_SB_SHIFT, 4, 0), 536eef4344fSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_FHM_SHIFT, 4, 0), 537*27addd40SAmit Daniel Kachhap ARM64_FTR_BITS(FTR_VISIBLE, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_DP_SHIFT, 4, 0), 538eef4344fSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_ISAR6_EL1_JSCVT_SHIFT, 4, 0), 5398e3747beSAnshuman Khandual ARM64_FTR_END, 5408e3747beSAnshuman Khandual }; 5418e3747beSAnshuman Khandual 5425e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_pfr0[] = { 543e0bf98feSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_DIT_SHIFT, 4, 0), 544e0bf98feSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_CSV2_SHIFT, 4, 0), 545e0bf98feSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State3_SHIFT, 4, 0), 546e0bf98feSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State2_SHIFT, 4, 0), 547e0bf98feSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State1_SHIFT, 4, 0), 548e0bf98feSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR0_EL1_State0_SHIFT, 4, 0), 5493c739b57SSuzuki K. Poulose ARM64_FTR_END, 5503c739b57SSuzuki K. Poulose }; 5513c739b57SSuzuki K. Poulose 5520113340eSWill Deacon static const struct arm64_ftr_bits ftr_id_pfr1[] = { 5530a648056SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_GIC_SHIFT, 4, 0), 5540a648056SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Virt_frac_SHIFT, 4, 0), 5550a648056SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Sec_frac_SHIFT, 4, 0), 5560a648056SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_GenTimer_SHIFT, 4, 0), 5570a648056SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Virtualization_SHIFT, 4, 0), 5580a648056SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_MProgMod_SHIFT, 4, 0), 5590a648056SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_Security_SHIFT, 4, 0), 5600a648056SJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_PFR1_EL1_ProgMod_SHIFT, 4, 0), 5610113340eSWill Deacon ARM64_FTR_END, 5620113340eSWill Deacon }; 5630113340eSWill Deacon 56416824085SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_pfr2[] = { 5651ecf3dcbSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_EL1_SSBS_SHIFT, 4, 0), 5661ecf3dcbSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, ID_PFR2_EL1_CSV3_SHIFT, 4, 0), 56716824085SAnshuman Khandual ARM64_FTR_END, 56816824085SAnshuman Khandual }; 56916824085SAnshuman Khandual 5705e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_id_dfr0[] = { 5711ed1b90aSAnshuman Khandual /* [31:28] TraceFilt */ 572f4f5969eSJames Morse S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_EXACT, ID_DFR0_EL1_PerfMon_SHIFT, 4, 0), 573f4f5969eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MProfDbg_SHIFT, 4, 0), 574f4f5969eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MMapTrc_SHIFT, 4, 0), 575f4f5969eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopTrc_SHIFT, 4, 0), 576f4f5969eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_MMapDbg_SHIFT, 4, 0), 577f4f5969eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopSDbg_SHIFT, 4, 0), 578f4f5969eSJames Morse ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR0_EL1_CopDbg_SHIFT, 4, 0), 579e5343503SSuzuki K Poulose ARM64_FTR_END, 580e5343503SSuzuki K Poulose }; 581e5343503SSuzuki K Poulose 582dd35ec07SAnshuman Khandual static const struct arm64_ftr_bits ftr_id_dfr1[] = { 583d092106dSJames Morse S_ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, ID_DFR1_EL1_MTPMU_SHIFT, 4, 0), 584dd35ec07SAnshuman Khandual ARM64_FTR_END, 585dd35ec07SAnshuman Khandual }; 586dd35ec07SAnshuman Khandual 5872e0f2478SDave Martin static const struct arm64_ftr_bits ftr_zcr[] = { 5882e0f2478SDave Martin ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, 5895b06dcfdSMark Brown ZCR_ELx_LEN_SHIFT, ZCR_ELx_LEN_WIDTH, 0), /* LEN */ 5902e0f2478SDave Martin ARM64_FTR_END, 5912e0f2478SDave Martin }; 5922e0f2478SDave Martin 593b42990d3SMark Brown static const struct arm64_ftr_bits ftr_smcr[] = { 594b42990d3SMark Brown ARM64_FTR_BITS(FTR_HIDDEN, FTR_NONSTRICT, FTR_LOWER_SAFE, 5955b06dcfdSMark Brown SMCR_ELx_LEN_SHIFT, SMCR_ELx_LEN_WIDTH, 0), /* LEN */ 5963c739b57SSuzuki K. Poulose ARM64_FTR_END, 5973c739b57SSuzuki K. Poulose }; 5983c739b57SSuzuki K. Poulose 5993c739b57SSuzuki K. Poulose /* 6003c739b57SSuzuki K. Poulose * Common ftr bits for a 32bit register with all hidden, strict 6013c739b57SSuzuki K. Poulose * attributes, with 4bit feature fields and a default safe value of 6023c739b57SSuzuki K. Poulose * 0. Covers the following 32bit registers: 60385f15063SAmit Daniel Kachhap * id_isar[1-3], id_mmfr[1-3] 6043c739b57SSuzuki K. Poulose */ 6055e49d73cSArd Biesheuvel static const struct arm64_ftr_bits ftr_generic_32bits[] = { 606fe4fbdbcSSuzuki K Poulose ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 28, 4, 0), 607fe4fbdbcSSuzuki K Poulose ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 24, 4, 0), 608fe4fbdbcSSuzuki K Poulose ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 20, 4, 0), 609fe4fbdbcSSuzuki K Poulose ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 16, 4, 0), 610fe4fbdbcSSuzuki K Poulose ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 12, 4, 0), 611fe4fbdbcSSuzuki K Poulose ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 8, 4, 0), 612fe4fbdbcSSuzuki K Poulose ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 4, 4, 0), 613fe4fbdbcSSuzuki K Poulose ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_LOWER_SAFE, 0, 4, 0), 6143c739b57SSuzuki K. Poulose ARM64_FTR_END, 6153c739b57SSuzuki K. Poulose }; 6163c739b57SSuzuki K. Poulose 617eab43e88SSuzuki K Poulose /* Table for a single 32bit feature value */ 618eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_single32[] = { 619fe4fbdbcSSuzuki K Poulose ARM64_FTR_BITS(FTR_HIDDEN, FTR_STRICT, FTR_EXACT, 0, 32, 0), 6203c739b57SSuzuki K. Poulose ARM64_FTR_END, 6213c739b57SSuzuki K. Poulose }; 6223c739b57SSuzuki K. Poulose 623eab43e88SSuzuki K Poulose static const struct arm64_ftr_bits ftr_raz[] = { 6243c739b57SSuzuki K. Poulose ARM64_FTR_END, 6253c739b57SSuzuki K. Poulose }; 6263c739b57SSuzuki K. Poulose 6279dc232a8SReiji Watanabe #define __ARM64_FTR_REG_OVERRIDE(id_str, id, table, ovr) { \ 6283c739b57SSuzuki K. Poulose .sys_id = id, \ 6296f2b7eefSArd Biesheuvel .reg = &(struct arm64_ftr_reg){ \ 6309dc232a8SReiji Watanabe .name = id_str, \ 6318f266a5dSMarc Zyngier .override = (ovr), \ 6323c739b57SSuzuki K. Poulose .ftr_bits = &((table)[0]), \ 6336f2b7eefSArd Biesheuvel }} 6343c739b57SSuzuki K. Poulose 6359dc232a8SReiji Watanabe #define ARM64_FTR_REG_OVERRIDE(id, table, ovr) \ 6369dc232a8SReiji Watanabe __ARM64_FTR_REG_OVERRIDE(#id, id, table, ovr) 6379dc232a8SReiji Watanabe 6389dc232a8SReiji Watanabe #define ARM64_FTR_REG(id, table) \ 6399dc232a8SReiji Watanabe __ARM64_FTR_REG_OVERRIDE(#id, id, table, &no_override) 6408f266a5dSMarc Zyngier 641361db0fcSMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64mmfr1_override; 642504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr0_override; 64393ad55b7SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64pfr1_override; 644504ee236SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64zfr0_override; 645b3000e21SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64smfr0_override; 646f8da5752SMarc Zyngier struct arm64_ftr_override __ro_after_init id_aa64isar1_override; 647def8c222SVladimir Murzin struct arm64_ftr_override __ro_after_init id_aa64isar2_override; 648361db0fcSMarc Zyngier 6496f2b7eefSArd Biesheuvel static const struct __ftr_reg_entry { 6506f2b7eefSArd Biesheuvel u32 sys_id; 6516f2b7eefSArd Biesheuvel struct arm64_ftr_reg *reg; 6526f2b7eefSArd Biesheuvel } arm64_ftr_regs[] = { 6533c739b57SSuzuki K. Poulose 6543c739b57SSuzuki K. Poulose /* Op1 = 0, CRn = 0, CRm = 1 */ 6553c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_PFR0_EL1, ftr_id_pfr0), 6560113340eSWill Deacon ARM64_FTR_REG(SYS_ID_PFR1_EL1, ftr_id_pfr1), 657e5343503SSuzuki K Poulose ARM64_FTR_REG(SYS_ID_DFR0_EL1, ftr_id_dfr0), 6583c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_MMFR0_EL1, ftr_id_mmfr0), 6593c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_MMFR1_EL1, ftr_generic_32bits), 6603c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_MMFR2_EL1, ftr_generic_32bits), 6613c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_MMFR3_EL1, ftr_generic_32bits), 6623c739b57SSuzuki K. Poulose 6633c739b57SSuzuki K. Poulose /* Op1 = 0, CRn = 0, CRm = 2 */ 6642a5bc6c4SAnshuman Khandual ARM64_FTR_REG(SYS_ID_ISAR0_EL1, ftr_id_isar0), 6653c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_ISAR1_EL1, ftr_generic_32bits), 6663c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_ISAR2_EL1, ftr_generic_32bits), 6673c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_ISAR3_EL1, ftr_generic_32bits), 6680113340eSWill Deacon ARM64_FTR_REG(SYS_ID_ISAR4_EL1, ftr_id_isar4), 6693c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_ISAR5_EL1, ftr_id_isar5), 6703c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_MMFR4_EL1, ftr_id_mmfr4), 6718e3747beSAnshuman Khandual ARM64_FTR_REG(SYS_ID_ISAR6_EL1, ftr_id_isar6), 6723c739b57SSuzuki K. Poulose 6733c739b57SSuzuki K. Poulose /* Op1 = 0, CRn = 0, CRm = 3 */ 67485f15063SAmit Daniel Kachhap ARM64_FTR_REG(SYS_MVFR0_EL1, ftr_mvfr0), 67585f15063SAmit Daniel Kachhap ARM64_FTR_REG(SYS_MVFR1_EL1, ftr_mvfr1), 6763c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_MVFR2_EL1, ftr_mvfr2), 67716824085SAnshuman Khandual ARM64_FTR_REG(SYS_ID_PFR2_EL1, ftr_id_pfr2), 678dd35ec07SAnshuman Khandual ARM64_FTR_REG(SYS_ID_DFR1_EL1, ftr_id_dfr1), 679152accf8SAnshuman Khandual ARM64_FTR_REG(SYS_ID_MMFR5_EL1, ftr_id_mmfr5), 6803c739b57SSuzuki K. Poulose 6813c739b57SSuzuki K. Poulose /* Op1 = 0, CRn = 0, CRm = 4 */ 682504ee236SMarc Zyngier ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR0_EL1, ftr_id_aa64pfr0, 683504ee236SMarc Zyngier &id_aa64pfr0_override), 68493ad55b7SMarc Zyngier ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64PFR1_EL1, ftr_id_aa64pfr1, 68593ad55b7SMarc Zyngier &id_aa64pfr1_override), 686504ee236SMarc Zyngier ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ZFR0_EL1, ftr_id_aa64zfr0, 687504ee236SMarc Zyngier &id_aa64zfr0_override), 688b3000e21SMarc Zyngier ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64SMFR0_EL1, ftr_id_aa64smfr0, 689b3000e21SMarc Zyngier &id_aa64smfr0_override), 6903c739b57SSuzuki K. Poulose 6913c739b57SSuzuki K. Poulose /* Op1 = 0, CRn = 0, CRm = 5 */ 6923c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_AA64DFR0_EL1, ftr_id_aa64dfr0), 693eab43e88SSuzuki K Poulose ARM64_FTR_REG(SYS_ID_AA64DFR1_EL1, ftr_raz), 6943c739b57SSuzuki K. Poulose 6953c739b57SSuzuki K. Poulose /* Op1 = 0, CRn = 0, CRm = 6 */ 6963c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_AA64ISAR0_EL1, ftr_id_aa64isar0), 697f8da5752SMarc Zyngier ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR1_EL1, ftr_id_aa64isar1, 698f8da5752SMarc Zyngier &id_aa64isar1_override), 699def8c222SVladimir Murzin ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64ISAR2_EL1, ftr_id_aa64isar2, 700def8c222SVladimir Murzin &id_aa64isar2_override), 7013c739b57SSuzuki K. Poulose 7023c739b57SSuzuki K. Poulose /* Op1 = 0, CRn = 0, CRm = 7 */ 7033c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_ID_AA64MMFR0_EL1, ftr_id_aa64mmfr0), 704361db0fcSMarc Zyngier ARM64_FTR_REG_OVERRIDE(SYS_ID_AA64MMFR1_EL1, ftr_id_aa64mmfr1, 705361db0fcSMarc Zyngier &id_aa64mmfr1_override), 706406e3087SJames Morse ARM64_FTR_REG(SYS_ID_AA64MMFR2_EL1, ftr_id_aa64mmfr2), 7073c739b57SSuzuki K. Poulose 7082e0f2478SDave Martin /* Op1 = 0, CRn = 1, CRm = 2 */ 7092e0f2478SDave Martin ARM64_FTR_REG(SYS_ZCR_EL1, ftr_zcr), 710b42990d3SMark Brown ARM64_FTR_REG(SYS_SMCR_EL1, ftr_smcr), 7112e0f2478SDave Martin 71221047e91SCatalin Marinas /* Op1 = 1, CRn = 0, CRm = 0 */ 71321047e91SCatalin Marinas ARM64_FTR_REG(SYS_GMID_EL1, ftr_gmid), 71421047e91SCatalin Marinas 7153c739b57SSuzuki K. Poulose /* Op1 = 3, CRn = 0, CRm = 0 */ 716675b0563SArd Biesheuvel { SYS_CTR_EL0, &arm64_ftr_reg_ctrel0 }, 7173c739b57SSuzuki K. Poulose ARM64_FTR_REG(SYS_DCZID_EL0, ftr_dczid), 7183c739b57SSuzuki K. Poulose 7193c739b57SSuzuki K. Poulose /* Op1 = 3, CRn = 14, CRm = 0 */ 720eab43e88SSuzuki K Poulose ARM64_FTR_REG(SYS_CNTFRQ_EL0, ftr_single32), 7213c739b57SSuzuki K. Poulose }; 7223c739b57SSuzuki K. Poulose 7233c739b57SSuzuki K. Poulose static int search_cmp_ftr_reg(const void *id, const void *regp) 7243c739b57SSuzuki K. Poulose { 7256f2b7eefSArd Biesheuvel return (int)(unsigned long)id - (int)((const struct __ftr_reg_entry *)regp)->sys_id; 7263c739b57SSuzuki K. Poulose } 7273c739b57SSuzuki K. Poulose 7283c739b57SSuzuki K. Poulose /* 7293577dd37SAnshuman Khandual * get_arm64_ftr_reg_nowarn - Looks up a feature register entry using 7303577dd37SAnshuman Khandual * its sys_reg() encoding. With the array arm64_ftr_regs sorted in the 7313c739b57SSuzuki K. Poulose * ascending order of sys_id, we use binary search to find a matching 7323c739b57SSuzuki K. Poulose * entry. 7333c739b57SSuzuki K. Poulose * 7343c739b57SSuzuki K. Poulose * returns - Upon success, matching ftr_reg entry for id. 7353c739b57SSuzuki K. Poulose * - NULL on failure. It is upto the caller to decide 7363c739b57SSuzuki K. Poulose * the impact of a failure. 7373c739b57SSuzuki K. Poulose */ 7383577dd37SAnshuman Khandual static struct arm64_ftr_reg *get_arm64_ftr_reg_nowarn(u32 sys_id) 7393c739b57SSuzuki K. Poulose { 7406f2b7eefSArd Biesheuvel const struct __ftr_reg_entry *ret; 7416f2b7eefSArd Biesheuvel 7426f2b7eefSArd Biesheuvel ret = bsearch((const void *)(unsigned long)sys_id, 7433c739b57SSuzuki K. Poulose arm64_ftr_regs, 7443c739b57SSuzuki K. Poulose ARRAY_SIZE(arm64_ftr_regs), 7453c739b57SSuzuki K. Poulose sizeof(arm64_ftr_regs[0]), 7463c739b57SSuzuki K. Poulose search_cmp_ftr_reg); 7476f2b7eefSArd Biesheuvel if (ret) 7486f2b7eefSArd Biesheuvel return ret->reg; 7496f2b7eefSArd Biesheuvel return NULL; 7503c739b57SSuzuki K. Poulose } 7513c739b57SSuzuki K. Poulose 7523577dd37SAnshuman Khandual /* 7533577dd37SAnshuman Khandual * get_arm64_ftr_reg - Looks up a feature register entry using 7543577dd37SAnshuman Khandual * its sys_reg() encoding. This calls get_arm64_ftr_reg_nowarn(). 7553577dd37SAnshuman Khandual * 7563577dd37SAnshuman Khandual * returns - Upon success, matching ftr_reg entry for id. 7573577dd37SAnshuman Khandual * - NULL on failure but with an WARN_ON(). 7583577dd37SAnshuman Khandual */ 759445c953eSJames Morse struct arm64_ftr_reg *get_arm64_ftr_reg(u32 sys_id) 7603577dd37SAnshuman Khandual { 7613577dd37SAnshuman Khandual struct arm64_ftr_reg *reg; 7623577dd37SAnshuman Khandual 7633577dd37SAnshuman Khandual reg = get_arm64_ftr_reg_nowarn(sys_id); 7643577dd37SAnshuman Khandual 7653577dd37SAnshuman Khandual /* 7663577dd37SAnshuman Khandual * Requesting a non-existent register search is an error. Warn 7673577dd37SAnshuman Khandual * and let the caller handle it. 7683577dd37SAnshuman Khandual */ 7693577dd37SAnshuman Khandual WARN_ON(!reg); 7703577dd37SAnshuman Khandual return reg; 7713577dd37SAnshuman Khandual } 7723577dd37SAnshuman Khandual 7735e49d73cSArd Biesheuvel static u64 arm64_ftr_set_value(const struct arm64_ftr_bits *ftrp, s64 reg, 7745e49d73cSArd Biesheuvel s64 ftr_val) 7753c739b57SSuzuki K. Poulose { 7763c739b57SSuzuki K. Poulose u64 mask = arm64_ftr_mask(ftrp); 7773c739b57SSuzuki K. Poulose 7783c739b57SSuzuki K. Poulose reg &= ~mask; 7793c739b57SSuzuki K. Poulose reg |= (ftr_val << ftrp->shift) & mask; 7803c739b57SSuzuki K. Poulose return reg; 7813c739b57SSuzuki K. Poulose } 7823c739b57SSuzuki K. Poulose 7835e49d73cSArd Biesheuvel static s64 arm64_ftr_safe_value(const struct arm64_ftr_bits *ftrp, s64 new, 7845e49d73cSArd Biesheuvel s64 cur) 7853c739b57SSuzuki K. Poulose { 7863c739b57SSuzuki K. Poulose s64 ret = 0; 7873c739b57SSuzuki K. Poulose 7883c739b57SSuzuki K. Poulose switch (ftrp->type) { 7893c739b57SSuzuki K. Poulose case FTR_EXACT: 7903c739b57SSuzuki K. Poulose ret = ftrp->safe_val; 7913c739b57SSuzuki K. Poulose break; 7923c739b57SSuzuki K. Poulose case FTR_LOWER_SAFE: 793f6334b17Skernel test robot ret = min(new, cur); 7943c739b57SSuzuki K. Poulose break; 795147b9635SWill Deacon case FTR_HIGHER_OR_ZERO_SAFE: 796147b9635SWill Deacon if (!cur || !new) 797147b9635SWill Deacon break; 798df561f66SGustavo A. R. Silva fallthrough; 7993c739b57SSuzuki K. Poulose case FTR_HIGHER_SAFE: 800f6334b17Skernel test robot ret = max(new, cur); 8013c739b57SSuzuki K. Poulose break; 8023c739b57SSuzuki K. Poulose default: 8033c739b57SSuzuki K. Poulose BUG(); 8043c739b57SSuzuki K. Poulose } 8053c739b57SSuzuki K. Poulose 8063c739b57SSuzuki K. Poulose return ret; 8073c739b57SSuzuki K. Poulose } 8083c739b57SSuzuki K. Poulose 8093c739b57SSuzuki K. Poulose static void __init sort_ftr_regs(void) 8103c739b57SSuzuki K. Poulose { 811c6c83d75SAnshuman Khandual unsigned int i; 8126f2b7eefSArd Biesheuvel 813c6c83d75SAnshuman Khandual for (i = 0; i < ARRAY_SIZE(arm64_ftr_regs); i++) { 814c6c83d75SAnshuman Khandual const struct arm64_ftr_reg *ftr_reg = arm64_ftr_regs[i].reg; 815c6c83d75SAnshuman Khandual const struct arm64_ftr_bits *ftr_bits = ftr_reg->ftr_bits; 816c6c83d75SAnshuman Khandual unsigned int j = 0; 817c6c83d75SAnshuman Khandual 818c6c83d75SAnshuman Khandual /* 819c6c83d75SAnshuman Khandual * Features here must be sorted in descending order with respect 820c6c83d75SAnshuman Khandual * to their shift values and should not overlap with each other. 821c6c83d75SAnshuman Khandual */ 822c6c83d75SAnshuman Khandual for (; ftr_bits->width != 0; ftr_bits++, j++) { 823c6c83d75SAnshuman Khandual unsigned int width = ftr_reg->ftr_bits[j].width; 824c6c83d75SAnshuman Khandual unsigned int shift = ftr_reg->ftr_bits[j].shift; 825c6c83d75SAnshuman Khandual unsigned int prev_shift; 826c6c83d75SAnshuman Khandual 827c6c83d75SAnshuman Khandual WARN((shift + width) > 64, 828c6c83d75SAnshuman Khandual "%s has invalid feature at shift %d\n", 829c6c83d75SAnshuman Khandual ftr_reg->name, shift); 830c6c83d75SAnshuman Khandual 831c6c83d75SAnshuman Khandual /* 832c6c83d75SAnshuman Khandual * Skip the first feature. There is nothing to 833c6c83d75SAnshuman Khandual * compare against for now. 834c6c83d75SAnshuman Khandual */ 835c6c83d75SAnshuman Khandual if (j == 0) 836c6c83d75SAnshuman Khandual continue; 837c6c83d75SAnshuman Khandual 838c6c83d75SAnshuman Khandual prev_shift = ftr_reg->ftr_bits[j - 1].shift; 839c6c83d75SAnshuman Khandual WARN((shift + width) > prev_shift, 840c6c83d75SAnshuman Khandual "%s has feature overlap at shift %d\n", 841c6c83d75SAnshuman Khandual ftr_reg->name, shift); 842c6c83d75SAnshuman Khandual } 843c6c83d75SAnshuman Khandual 844c6c83d75SAnshuman Khandual /* 845c6c83d75SAnshuman Khandual * Skip the first register. There is nothing to 846c6c83d75SAnshuman Khandual * compare against for now. 847c6c83d75SAnshuman Khandual */ 848c6c83d75SAnshuman Khandual if (i == 0) 849c6c83d75SAnshuman Khandual continue; 850c6c83d75SAnshuman Khandual /* 851c6c83d75SAnshuman Khandual * Registers here must be sorted in ascending order with respect 852c6c83d75SAnshuman Khandual * to sys_id for subsequent binary search in get_arm64_ftr_reg() 853c6c83d75SAnshuman Khandual * to work correctly. 854c6c83d75SAnshuman Khandual */ 8552de7689cSKristina Martsenko BUG_ON(arm64_ftr_regs[i].sys_id <= arm64_ftr_regs[i - 1].sys_id); 8563c739b57SSuzuki K. Poulose } 857c6c83d75SAnshuman Khandual } 8583c739b57SSuzuki K. Poulose 8593c739b57SSuzuki K. Poulose /* 8603c739b57SSuzuki K. Poulose * Initialise the CPU feature register from Boot CPU values. 8613c739b57SSuzuki K. Poulose * Also initiliases the strict_mask for the register. 862b389d799SMark Rutland * Any bits that are not covered by an arm64_ftr_bits entry are considered 863b389d799SMark Rutland * RES0 for the system-wide value, and must strictly match. 8643c739b57SSuzuki K. Poulose */ 8652122a833SWill Deacon static void init_cpu_ftr_reg(u32 sys_reg, u64 new) 8663c739b57SSuzuki K. Poulose { 8673c739b57SSuzuki K. Poulose u64 val = 0; 8683c739b57SSuzuki K. Poulose u64 strict_mask = ~0x0ULL; 869fe4fbdbcSSuzuki K Poulose u64 user_mask = 0; 870b389d799SMark Rutland u64 valid_mask = 0; 871b389d799SMark Rutland 8725e49d73cSArd Biesheuvel const struct arm64_ftr_bits *ftrp; 8733c739b57SSuzuki K. Poulose struct arm64_ftr_reg *reg = get_arm64_ftr_reg(sys_reg); 8743c739b57SSuzuki K. Poulose 8753577dd37SAnshuman Khandual if (!reg) 8763577dd37SAnshuman Khandual return; 8773c739b57SSuzuki K. Poulose 8783c739b57SSuzuki K. Poulose for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) { 879b389d799SMark Rutland u64 ftr_mask = arm64_ftr_mask(ftrp); 8803c739b57SSuzuki K. Poulose s64 ftr_new = arm64_ftr_value(ftrp, new); 8818f266a5dSMarc Zyngier s64 ftr_ovr = arm64_ftr_value(ftrp, reg->override->val); 8828f266a5dSMarc Zyngier 8838f266a5dSMarc Zyngier if ((ftr_mask & reg->override->mask) == ftr_mask) { 8848f266a5dSMarc Zyngier s64 tmp = arm64_ftr_safe_value(ftrp, ftr_ovr, ftr_new); 8858f266a5dSMarc Zyngier char *str = NULL; 8868f266a5dSMarc Zyngier 8878f266a5dSMarc Zyngier if (ftr_ovr != tmp) { 8888f266a5dSMarc Zyngier /* Unsafe, remove the override */ 8898f266a5dSMarc Zyngier reg->override->mask &= ~ftr_mask; 8908f266a5dSMarc Zyngier reg->override->val &= ~ftr_mask; 8918f266a5dSMarc Zyngier tmp = ftr_ovr; 8928f266a5dSMarc Zyngier str = "ignoring override"; 8938f266a5dSMarc Zyngier } else if (ftr_new != tmp) { 8948f266a5dSMarc Zyngier /* Override was valid */ 8958f266a5dSMarc Zyngier ftr_new = tmp; 8968f266a5dSMarc Zyngier str = "forced"; 8978f266a5dSMarc Zyngier } else if (ftr_ovr == tmp) { 8988f266a5dSMarc Zyngier /* Override was the safe value */ 8998f266a5dSMarc Zyngier str = "already set"; 9008f266a5dSMarc Zyngier } 9018f266a5dSMarc Zyngier 9028f266a5dSMarc Zyngier if (str) 9038f266a5dSMarc Zyngier pr_warn("%s[%d:%d]: %s to %llx\n", 9048f266a5dSMarc Zyngier reg->name, 9058f266a5dSMarc Zyngier ftrp->shift + ftrp->width - 1, 9068f266a5dSMarc Zyngier ftrp->shift, str, tmp); 907cac642c1SMarc Zyngier } else if ((ftr_mask & reg->override->val) == ftr_mask) { 908cac642c1SMarc Zyngier reg->override->val &= ~ftr_mask; 909cac642c1SMarc Zyngier pr_warn("%s[%d:%d]: impossible override, ignored\n", 910cac642c1SMarc Zyngier reg->name, 911cac642c1SMarc Zyngier ftrp->shift + ftrp->width - 1, 912cac642c1SMarc Zyngier ftrp->shift); 9138f266a5dSMarc Zyngier } 9143c739b57SSuzuki K. Poulose 9153c739b57SSuzuki K. Poulose val = arm64_ftr_set_value(ftrp, val, ftr_new); 916b389d799SMark Rutland 917b389d799SMark Rutland valid_mask |= ftr_mask; 9183c739b57SSuzuki K. Poulose if (!ftrp->strict) 919b389d799SMark Rutland strict_mask &= ~ftr_mask; 920fe4fbdbcSSuzuki K Poulose if (ftrp->visible) 921fe4fbdbcSSuzuki K Poulose user_mask |= ftr_mask; 922fe4fbdbcSSuzuki K Poulose else 923fe4fbdbcSSuzuki K Poulose reg->user_val = arm64_ftr_set_value(ftrp, 924fe4fbdbcSSuzuki K Poulose reg->user_val, 925fe4fbdbcSSuzuki K Poulose ftrp->safe_val); 9263c739b57SSuzuki K. Poulose } 927b389d799SMark Rutland 928b389d799SMark Rutland val &= valid_mask; 929b389d799SMark Rutland 9303c739b57SSuzuki K. Poulose reg->sys_val = val; 9313c739b57SSuzuki K. Poulose reg->strict_mask = strict_mask; 932fe4fbdbcSSuzuki K Poulose reg->user_mask = user_mask; 9333c739b57SSuzuki K. Poulose } 9343c739b57SSuzuki K. Poulose 9351e89baedSSuzuki K Poulose extern const struct arm64_cpu_capabilities arm64_errata[]; 93682a3a21bSSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_features[]; 93782a3a21bSSuzuki K Poulose 93882a3a21bSSuzuki K Poulose static void __init 93982a3a21bSSuzuki K Poulose init_cpu_hwcaps_indirect_list_from_array(const struct arm64_cpu_capabilities *caps) 94082a3a21bSSuzuki K Poulose { 94182a3a21bSSuzuki K Poulose for (; caps->matches; caps++) { 94282a3a21bSSuzuki K Poulose if (WARN(caps->capability >= ARM64_NCAPS, 94382a3a21bSSuzuki K Poulose "Invalid capability %d\n", caps->capability)) 94482a3a21bSSuzuki K Poulose continue; 94582a3a21bSSuzuki K Poulose if (WARN(cpu_hwcaps_ptrs[caps->capability], 94682a3a21bSSuzuki K Poulose "Duplicate entry for capability %d\n", 94782a3a21bSSuzuki K Poulose caps->capability)) 94882a3a21bSSuzuki K Poulose continue; 94982a3a21bSSuzuki K Poulose cpu_hwcaps_ptrs[caps->capability] = caps; 95082a3a21bSSuzuki K Poulose } 95182a3a21bSSuzuki K Poulose } 95282a3a21bSSuzuki K Poulose 95382a3a21bSSuzuki K Poulose static void __init init_cpu_hwcaps_indirect_list(void) 95482a3a21bSSuzuki K Poulose { 95582a3a21bSSuzuki K Poulose init_cpu_hwcaps_indirect_list_from_array(arm64_features); 95682a3a21bSSuzuki K Poulose init_cpu_hwcaps_indirect_list_from_array(arm64_errata); 95782a3a21bSSuzuki K Poulose } 95882a3a21bSSuzuki K Poulose 959fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void); 9601e89baedSSuzuki K Poulose 9612122a833SWill Deacon static void init_32bit_cpu_features(struct cpuinfo_32bit *info) 9623c739b57SSuzuki K. Poulose { 9633c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_DFR0_EL1, info->reg_id_dfr0); 964dd35ec07SAnshuman Khandual init_cpu_ftr_reg(SYS_ID_DFR1_EL1, info->reg_id_dfr1); 9653c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_ISAR0_EL1, info->reg_id_isar0); 9663c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_ISAR1_EL1, info->reg_id_isar1); 9673c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_ISAR2_EL1, info->reg_id_isar2); 9683c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_ISAR3_EL1, info->reg_id_isar3); 9693c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_ISAR4_EL1, info->reg_id_isar4); 9703c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_ISAR5_EL1, info->reg_id_isar5); 9718e3747beSAnshuman Khandual init_cpu_ftr_reg(SYS_ID_ISAR6_EL1, info->reg_id_isar6); 9723c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_MMFR0_EL1, info->reg_id_mmfr0); 9733c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_MMFR1_EL1, info->reg_id_mmfr1); 9743c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_MMFR2_EL1, info->reg_id_mmfr2); 9753c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_MMFR3_EL1, info->reg_id_mmfr3); 976858b8a80SAnshuman Khandual init_cpu_ftr_reg(SYS_ID_MMFR4_EL1, info->reg_id_mmfr4); 977152accf8SAnshuman Khandual init_cpu_ftr_reg(SYS_ID_MMFR5_EL1, info->reg_id_mmfr5); 9783c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_PFR0_EL1, info->reg_id_pfr0); 9793c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_ID_PFR1_EL1, info->reg_id_pfr1); 98016824085SAnshuman Khandual init_cpu_ftr_reg(SYS_ID_PFR2_EL1, info->reg_id_pfr2); 9813c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_MVFR0_EL1, info->reg_mvfr0); 9823c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_MVFR1_EL1, info->reg_mvfr1); 9833c739b57SSuzuki K. Poulose init_cpu_ftr_reg(SYS_MVFR2_EL1, info->reg_mvfr2); 9843c739b57SSuzuki K. Poulose } 9853c739b57SSuzuki K. Poulose 986930a58b4SWill Deacon void __init init_cpu_features(struct cpuinfo_arm64 *info) 987930a58b4SWill Deacon { 988930a58b4SWill Deacon /* Before we start using the tables, make sure it is sorted */ 989930a58b4SWill Deacon sort_ftr_regs(); 990930a58b4SWill Deacon 991930a58b4SWill Deacon init_cpu_ftr_reg(SYS_CTR_EL0, info->reg_ctr); 992930a58b4SWill Deacon init_cpu_ftr_reg(SYS_DCZID_EL0, info->reg_dczid); 993930a58b4SWill Deacon init_cpu_ftr_reg(SYS_CNTFRQ_EL0, info->reg_cntfrq); 994930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64DFR0_EL1, info->reg_id_aa64dfr0); 995930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64DFR1_EL1, info->reg_id_aa64dfr1); 996930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64ISAR0_EL1, info->reg_id_aa64isar0); 997930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64ISAR1_EL1, info->reg_id_aa64isar1); 9989e45365fSJoey Gouly init_cpu_ftr_reg(SYS_ID_AA64ISAR2_EL1, info->reg_id_aa64isar2); 999930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64MMFR0_EL1, info->reg_id_aa64mmfr0); 1000930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64MMFR1_EL1, info->reg_id_aa64mmfr1); 1001930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64MMFR2_EL1, info->reg_id_aa64mmfr2); 1002930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64PFR0_EL1, info->reg_id_aa64pfr0); 1003930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64PFR1_EL1, info->reg_id_aa64pfr1); 1004930a58b4SWill Deacon init_cpu_ftr_reg(SYS_ID_AA64ZFR0_EL1, info->reg_id_aa64zfr0); 10055e64b862SMark Brown init_cpu_ftr_reg(SYS_ID_AA64SMFR0_EL1, info->reg_id_aa64smfr0); 1006930a58b4SWill Deacon 1007930a58b4SWill Deacon if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) 1008930a58b4SWill Deacon init_32bit_cpu_features(&info->aarch32); 1009930a58b4SWill Deacon 1010892f7237SMarc Zyngier if (IS_ENABLED(CONFIG_ARM64_SVE) && 1011892f7237SMarc Zyngier id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) { 1012892f7237SMarc Zyngier info->reg_zcr = read_zcr_features(); 10132e0f2478SDave Martin init_cpu_ftr_reg(SYS_ZCR_EL1, info->reg_zcr); 1014b5bc00ffSMark Brown vec_init_vq_map(ARM64_VEC_SVE); 10152e0f2478SDave Martin } 10165e91107bSSuzuki K Poulose 1017892f7237SMarc Zyngier if (IS_ENABLED(CONFIG_ARM64_SME) && 1018892f7237SMarc Zyngier id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) { 1019892f7237SMarc Zyngier info->reg_smcr = read_smcr_features(); 1020892f7237SMarc Zyngier /* 1021892f7237SMarc Zyngier * We mask out SMPS since even if the hardware 1022892f7237SMarc Zyngier * supports priorities the kernel does not at present 1023892f7237SMarc Zyngier * and we block access to them. 1024892f7237SMarc Zyngier */ 1025892f7237SMarc Zyngier info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS; 1026b42990d3SMark Brown init_cpu_ftr_reg(SYS_SMCR_EL1, info->reg_smcr); 1027b42990d3SMark Brown vec_init_vq_map(ARM64_VEC_SME); 1028b42990d3SMark Brown } 1029b42990d3SMark Brown 103021047e91SCatalin Marinas if (id_aa64pfr1_mte(info->reg_id_aa64pfr1)) 103121047e91SCatalin Marinas init_cpu_ftr_reg(SYS_GMID_EL1, info->reg_gmid); 103221047e91SCatalin Marinas 10335e91107bSSuzuki K Poulose /* 103482a3a21bSSuzuki K Poulose * Initialize the indirect array of CPU hwcaps capabilities pointers 103582a3a21bSSuzuki K Poulose * before we handle the boot CPU below. 103682a3a21bSSuzuki K Poulose */ 103782a3a21bSSuzuki K Poulose init_cpu_hwcaps_indirect_list(); 103882a3a21bSSuzuki K Poulose 103982a3a21bSSuzuki K Poulose /* 1040fd9d63daSSuzuki K Poulose * Detect and enable early CPU capabilities based on the boot CPU, 1041fd9d63daSSuzuki K Poulose * after we have initialised the CPU feature infrastructure. 10425e91107bSSuzuki K Poulose */ 1043fd9d63daSSuzuki K Poulose setup_boot_cpu_capabilities(); 1044a6dc3cd7SSuzuki K Poulose } 1045a6dc3cd7SSuzuki K Poulose 10463086d391SSuzuki K. Poulose static void update_cpu_ftr_reg(struct arm64_ftr_reg *reg, u64 new) 10473c739b57SSuzuki K. Poulose { 10485e49d73cSArd Biesheuvel const struct arm64_ftr_bits *ftrp; 10493c739b57SSuzuki K. Poulose 10503c739b57SSuzuki K. Poulose for (ftrp = reg->ftr_bits; ftrp->width; ftrp++) { 10513c739b57SSuzuki K. Poulose s64 ftr_cur = arm64_ftr_value(ftrp, reg->sys_val); 10523c739b57SSuzuki K. Poulose s64 ftr_new = arm64_ftr_value(ftrp, new); 10533c739b57SSuzuki K. Poulose 10543c739b57SSuzuki K. Poulose if (ftr_cur == ftr_new) 10553c739b57SSuzuki K. Poulose continue; 10563c739b57SSuzuki K. Poulose /* Find a safe value */ 10573c739b57SSuzuki K. Poulose ftr_new = arm64_ftr_safe_value(ftrp, ftr_new, ftr_cur); 10583c739b57SSuzuki K. Poulose reg->sys_val = arm64_ftr_set_value(ftrp, reg->sys_val, ftr_new); 10593c739b57SSuzuki K. Poulose } 10603c739b57SSuzuki K. Poulose 10613c739b57SSuzuki K. Poulose } 10623c739b57SSuzuki K. Poulose 10633086d391SSuzuki K. Poulose static int check_update_ftr_reg(u32 sys_id, int cpu, u64 val, u64 boot) 1064cdcf817bSSuzuki K. Poulose { 10653086d391SSuzuki K. Poulose struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id); 10663086d391SSuzuki K. Poulose 10673577dd37SAnshuman Khandual if (!regp) 10683577dd37SAnshuman Khandual return 0; 10693577dd37SAnshuman Khandual 10703086d391SSuzuki K. Poulose update_cpu_ftr_reg(regp, val); 10713086d391SSuzuki K. Poulose if ((boot & regp->strict_mask) == (val & regp->strict_mask)) 10723086d391SSuzuki K. Poulose return 0; 10733086d391SSuzuki K. Poulose pr_warn("SANITY CHECK: Unexpected variation in %s. Boot CPU: %#016llx, CPU%d: %#016llx\n", 10743086d391SSuzuki K. Poulose regp->name, boot, cpu, val); 10753086d391SSuzuki K. Poulose return 1; 10763086d391SSuzuki K. Poulose } 10773086d391SSuzuki K. Poulose 1078eab2f926SWill Deacon static void relax_cpu_ftr_reg(u32 sys_id, int field) 1079eab2f926SWill Deacon { 1080eab2f926SWill Deacon const struct arm64_ftr_bits *ftrp; 1081eab2f926SWill Deacon struct arm64_ftr_reg *regp = get_arm64_ftr_reg(sys_id); 1082eab2f926SWill Deacon 10833577dd37SAnshuman Khandual if (!regp) 1084eab2f926SWill Deacon return; 1085eab2f926SWill Deacon 1086eab2f926SWill Deacon for (ftrp = regp->ftr_bits; ftrp->width; ftrp++) { 1087eab2f926SWill Deacon if (ftrp->shift == field) { 1088eab2f926SWill Deacon regp->strict_mask &= ~arm64_ftr_mask(ftrp); 1089eab2f926SWill Deacon break; 1090eab2f926SWill Deacon } 1091eab2f926SWill Deacon } 1092eab2f926SWill Deacon 1093eab2f926SWill Deacon /* Bogus field? */ 1094eab2f926SWill Deacon WARN_ON(!ftrp->width); 1095eab2f926SWill Deacon } 1096eab2f926SWill Deacon 10972122a833SWill Deacon static void lazy_init_32bit_cpu_features(struct cpuinfo_arm64 *info, 10982122a833SWill Deacon struct cpuinfo_arm64 *boot) 10992122a833SWill Deacon { 11002122a833SWill Deacon static bool boot_cpu_32bit_regs_overridden = false; 11012122a833SWill Deacon 11022122a833SWill Deacon if (!allow_mismatched_32bit_el0 || boot_cpu_32bit_regs_overridden) 11032122a833SWill Deacon return; 11042122a833SWill Deacon 11052122a833SWill Deacon if (id_aa64pfr0_32bit_el0(boot->reg_id_aa64pfr0)) 11062122a833SWill Deacon return; 11072122a833SWill Deacon 11082122a833SWill Deacon boot->aarch32 = info->aarch32; 11092122a833SWill Deacon init_32bit_cpu_features(&boot->aarch32); 11102122a833SWill Deacon boot_cpu_32bit_regs_overridden = true; 11112122a833SWill Deacon } 11122122a833SWill Deacon 1113930a58b4SWill Deacon static int update_32bit_cpu_features(int cpu, struct cpuinfo_32bit *info, 1114930a58b4SWill Deacon struct cpuinfo_32bit *boot) 11151efcfe79SWill Deacon { 11161efcfe79SWill Deacon int taint = 0; 11171efcfe79SWill Deacon u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1); 11181efcfe79SWill Deacon 11191efcfe79SWill Deacon /* 1120eab2f926SWill Deacon * If we don't have AArch32 at EL1, then relax the strictness of 1121eab2f926SWill Deacon * EL1-dependent register fields to avoid spurious sanity check fails. 1122eab2f926SWill Deacon */ 1123eab2f926SWill Deacon if (!id_aa64pfr0_32bit_el1(pfr0)) { 11243f08e378SJames Morse relax_cpu_ftr_reg(SYS_ID_ISAR4_EL1, ID_ISAR4_EL1_SMC_SHIFT); 11250a648056SJames Morse relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Virt_frac_SHIFT); 11260a648056SJames Morse relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Sec_frac_SHIFT); 11270a648056SJames Morse relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Virtualization_SHIFT); 11280a648056SJames Morse relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_Security_SHIFT); 11290a648056SJames Morse relax_cpu_ftr_reg(SYS_ID_PFR1_EL1, ID_PFR1_EL1_ProgMod_SHIFT); 1130eab2f926SWill Deacon } 1131eab2f926SWill Deacon 11321efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_DFR0_EL1, cpu, 11331efcfe79SWill Deacon info->reg_id_dfr0, boot->reg_id_dfr0); 1134dd35ec07SAnshuman Khandual taint |= check_update_ftr_reg(SYS_ID_DFR1_EL1, cpu, 1135dd35ec07SAnshuman Khandual info->reg_id_dfr1, boot->reg_id_dfr1); 11361efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_ISAR0_EL1, cpu, 11371efcfe79SWill Deacon info->reg_id_isar0, boot->reg_id_isar0); 11381efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_ISAR1_EL1, cpu, 11391efcfe79SWill Deacon info->reg_id_isar1, boot->reg_id_isar1); 11401efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_ISAR2_EL1, cpu, 11411efcfe79SWill Deacon info->reg_id_isar2, boot->reg_id_isar2); 11421efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_ISAR3_EL1, cpu, 11431efcfe79SWill Deacon info->reg_id_isar3, boot->reg_id_isar3); 11441efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_ISAR4_EL1, cpu, 11451efcfe79SWill Deacon info->reg_id_isar4, boot->reg_id_isar4); 11461efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_ISAR5_EL1, cpu, 11471efcfe79SWill Deacon info->reg_id_isar5, boot->reg_id_isar5); 11481efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_ISAR6_EL1, cpu, 11491efcfe79SWill Deacon info->reg_id_isar6, boot->reg_id_isar6); 11501efcfe79SWill Deacon 11511efcfe79SWill Deacon /* 11521efcfe79SWill Deacon * Regardless of the value of the AuxReg field, the AIFSR, ADFSR, and 11531efcfe79SWill Deacon * ACTLR formats could differ across CPUs and therefore would have to 11541efcfe79SWill Deacon * be trapped for virtualization anyway. 11551efcfe79SWill Deacon */ 11561efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_MMFR0_EL1, cpu, 11571efcfe79SWill Deacon info->reg_id_mmfr0, boot->reg_id_mmfr0); 11581efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_MMFR1_EL1, cpu, 11591efcfe79SWill Deacon info->reg_id_mmfr1, boot->reg_id_mmfr1); 11601efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_MMFR2_EL1, cpu, 11611efcfe79SWill Deacon info->reg_id_mmfr2, boot->reg_id_mmfr2); 11621efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_MMFR3_EL1, cpu, 11631efcfe79SWill Deacon info->reg_id_mmfr3, boot->reg_id_mmfr3); 1164858b8a80SAnshuman Khandual taint |= check_update_ftr_reg(SYS_ID_MMFR4_EL1, cpu, 1165858b8a80SAnshuman Khandual info->reg_id_mmfr4, boot->reg_id_mmfr4); 1166152accf8SAnshuman Khandual taint |= check_update_ftr_reg(SYS_ID_MMFR5_EL1, cpu, 1167152accf8SAnshuman Khandual info->reg_id_mmfr5, boot->reg_id_mmfr5); 11681efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_PFR0_EL1, cpu, 11691efcfe79SWill Deacon info->reg_id_pfr0, boot->reg_id_pfr0); 11701efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_ID_PFR1_EL1, cpu, 11711efcfe79SWill Deacon info->reg_id_pfr1, boot->reg_id_pfr1); 117216824085SAnshuman Khandual taint |= check_update_ftr_reg(SYS_ID_PFR2_EL1, cpu, 117316824085SAnshuman Khandual info->reg_id_pfr2, boot->reg_id_pfr2); 11741efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_MVFR0_EL1, cpu, 11751efcfe79SWill Deacon info->reg_mvfr0, boot->reg_mvfr0); 11761efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_MVFR1_EL1, cpu, 11771efcfe79SWill Deacon info->reg_mvfr1, boot->reg_mvfr1); 11781efcfe79SWill Deacon taint |= check_update_ftr_reg(SYS_MVFR2_EL1, cpu, 11791efcfe79SWill Deacon info->reg_mvfr2, boot->reg_mvfr2); 11801efcfe79SWill Deacon 11811efcfe79SWill Deacon return taint; 11821efcfe79SWill Deacon } 11831efcfe79SWill Deacon 11843086d391SSuzuki K. Poulose /* 11853086d391SSuzuki K. Poulose * Update system wide CPU feature registers with the values from a 11863086d391SSuzuki K. Poulose * non-boot CPU. Also performs SANITY checks to make sure that there 11873086d391SSuzuki K. Poulose * aren't any insane variations from that of the boot CPU. 11883086d391SSuzuki K. Poulose */ 11893086d391SSuzuki K. Poulose void update_cpu_features(int cpu, 11903086d391SSuzuki K. Poulose struct cpuinfo_arm64 *info, 11913086d391SSuzuki K. Poulose struct cpuinfo_arm64 *boot) 11923086d391SSuzuki K. Poulose { 11933086d391SSuzuki K. Poulose int taint = 0; 11943086d391SSuzuki K. Poulose 11953086d391SSuzuki K. Poulose /* 11963086d391SSuzuki K. Poulose * The kernel can handle differing I-cache policies, but otherwise 11973086d391SSuzuki K. Poulose * caches should look identical. Userspace JITs will make use of 11983086d391SSuzuki K. Poulose * *minLine. 11993086d391SSuzuki K. Poulose */ 12003086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_CTR_EL0, cpu, 12013086d391SSuzuki K. Poulose info->reg_ctr, boot->reg_ctr); 12023086d391SSuzuki K. Poulose 12033086d391SSuzuki K. Poulose /* 12043086d391SSuzuki K. Poulose * Userspace may perform DC ZVA instructions. Mismatched block sizes 12053086d391SSuzuki K. Poulose * could result in too much or too little memory being zeroed if a 12063086d391SSuzuki K. Poulose * process is preempted and migrated between CPUs. 12073086d391SSuzuki K. Poulose */ 12083086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_DCZID_EL0, cpu, 12093086d391SSuzuki K. Poulose info->reg_dczid, boot->reg_dczid); 12103086d391SSuzuki K. Poulose 12113086d391SSuzuki K. Poulose /* If different, timekeeping will be broken (especially with KVM) */ 12123086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_CNTFRQ_EL0, cpu, 12133086d391SSuzuki K. Poulose info->reg_cntfrq, boot->reg_cntfrq); 12143086d391SSuzuki K. Poulose 12153086d391SSuzuki K. Poulose /* 12163086d391SSuzuki K. Poulose * The kernel uses self-hosted debug features and expects CPUs to 12173086d391SSuzuki K. Poulose * support identical debug features. We presently need CTX_CMPs, WRPs, 12183086d391SSuzuki K. Poulose * and BRPs to be identical. 12193086d391SSuzuki K. Poulose * ID_AA64DFR1 is currently RES0. 12203086d391SSuzuki K. Poulose */ 12213086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_ID_AA64DFR0_EL1, cpu, 12223086d391SSuzuki K. Poulose info->reg_id_aa64dfr0, boot->reg_id_aa64dfr0); 12233086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_ID_AA64DFR1_EL1, cpu, 12243086d391SSuzuki K. Poulose info->reg_id_aa64dfr1, boot->reg_id_aa64dfr1); 12253086d391SSuzuki K. Poulose /* 12263086d391SSuzuki K. Poulose * Even in big.LITTLE, processors should be identical instruction-set 12273086d391SSuzuki K. Poulose * wise. 12283086d391SSuzuki K. Poulose */ 12293086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_ID_AA64ISAR0_EL1, cpu, 12303086d391SSuzuki K. Poulose info->reg_id_aa64isar0, boot->reg_id_aa64isar0); 12313086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_ID_AA64ISAR1_EL1, cpu, 12323086d391SSuzuki K. Poulose info->reg_id_aa64isar1, boot->reg_id_aa64isar1); 12339e45365fSJoey Gouly taint |= check_update_ftr_reg(SYS_ID_AA64ISAR2_EL1, cpu, 12349e45365fSJoey Gouly info->reg_id_aa64isar2, boot->reg_id_aa64isar2); 12353086d391SSuzuki K. Poulose 12363086d391SSuzuki K. Poulose /* 12373086d391SSuzuki K. Poulose * Differing PARange support is fine as long as all peripherals and 12383086d391SSuzuki K. Poulose * memory are mapped within the minimum PARange of all CPUs. 12393086d391SSuzuki K. Poulose * Linux should not care about secure memory. 12403086d391SSuzuki K. Poulose */ 12413086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_ID_AA64MMFR0_EL1, cpu, 12423086d391SSuzuki K. Poulose info->reg_id_aa64mmfr0, boot->reg_id_aa64mmfr0); 12433086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_ID_AA64MMFR1_EL1, cpu, 12443086d391SSuzuki K. Poulose info->reg_id_aa64mmfr1, boot->reg_id_aa64mmfr1); 1245406e3087SJames Morse taint |= check_update_ftr_reg(SYS_ID_AA64MMFR2_EL1, cpu, 1246406e3087SJames Morse info->reg_id_aa64mmfr2, boot->reg_id_aa64mmfr2); 12473086d391SSuzuki K. Poulose 12483086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_ID_AA64PFR0_EL1, cpu, 12493086d391SSuzuki K. Poulose info->reg_id_aa64pfr0, boot->reg_id_aa64pfr0); 12503086d391SSuzuki K. Poulose taint |= check_update_ftr_reg(SYS_ID_AA64PFR1_EL1, cpu, 12513086d391SSuzuki K. Poulose info->reg_id_aa64pfr1, boot->reg_id_aa64pfr1); 12523086d391SSuzuki K. Poulose 12532e0f2478SDave Martin taint |= check_update_ftr_reg(SYS_ID_AA64ZFR0_EL1, cpu, 12542e0f2478SDave Martin info->reg_id_aa64zfr0, boot->reg_id_aa64zfr0); 12552e0f2478SDave Martin 1256b42990d3SMark Brown taint |= check_update_ftr_reg(SYS_ID_AA64SMFR0_EL1, cpu, 1257b42990d3SMark Brown info->reg_id_aa64smfr0, boot->reg_id_aa64smfr0); 1258b42990d3SMark Brown 1259892f7237SMarc Zyngier if (IS_ENABLED(CONFIG_ARM64_SVE) && 1260892f7237SMarc Zyngier id_aa64pfr0_sve(read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1))) { 1261892f7237SMarc Zyngier info->reg_zcr = read_zcr_features(); 12622e0f2478SDave Martin taint |= check_update_ftr_reg(SYS_ZCR_EL1, cpu, 12632e0f2478SDave Martin info->reg_zcr, boot->reg_zcr); 12642e0f2478SDave Martin 1265892f7237SMarc Zyngier /* Probe vector lengths */ 1266892f7237SMarc Zyngier if (!system_capabilities_finalized()) 1267b5bc00ffSMark Brown vec_update_vq_map(ARM64_VEC_SVE); 12682e0f2478SDave Martin } 12692e0f2478SDave Martin 1270892f7237SMarc Zyngier if (IS_ENABLED(CONFIG_ARM64_SME) && 1271892f7237SMarc Zyngier id_aa64pfr1_sme(read_sanitised_ftr_reg(SYS_ID_AA64PFR1_EL1))) { 1272892f7237SMarc Zyngier info->reg_smcr = read_smcr_features(); 1273892f7237SMarc Zyngier /* 1274892f7237SMarc Zyngier * We mask out SMPS since even if the hardware 1275892f7237SMarc Zyngier * supports priorities the kernel does not at present 1276892f7237SMarc Zyngier * and we block access to them. 1277892f7237SMarc Zyngier */ 1278892f7237SMarc Zyngier info->reg_smidr = read_cpuid(SMIDR_EL1) & ~SMIDR_EL1_SMPS; 1279b42990d3SMark Brown taint |= check_update_ftr_reg(SYS_SMCR_EL1, cpu, 1280b42990d3SMark Brown info->reg_smcr, boot->reg_smcr); 1281b42990d3SMark Brown 1282892f7237SMarc Zyngier /* Probe vector lengths */ 1283892f7237SMarc Zyngier if (!system_capabilities_finalized()) 1284b42990d3SMark Brown vec_update_vq_map(ARM64_VEC_SME); 1285b42990d3SMark Brown } 1286b42990d3SMark Brown 12873086d391SSuzuki K. Poulose /* 128821047e91SCatalin Marinas * The kernel uses the LDGM/STGM instructions and the number of tags 128921047e91SCatalin Marinas * they read/write depends on the GMID_EL1.BS field. Check that the 129021047e91SCatalin Marinas * value is the same on all CPUs. 129121047e91SCatalin Marinas */ 129221047e91SCatalin Marinas if (IS_ENABLED(CONFIG_ARM64_MTE) && 1293930a58b4SWill Deacon id_aa64pfr1_mte(info->reg_id_aa64pfr1)) { 129421047e91SCatalin Marinas taint |= check_update_ftr_reg(SYS_GMID_EL1, cpu, 129521047e91SCatalin Marinas info->reg_gmid, boot->reg_gmid); 1296930a58b4SWill Deacon } 129721047e91SCatalin Marinas 129821047e91SCatalin Marinas /* 1299930a58b4SWill Deacon * If we don't have AArch32 at all then skip the checks entirely 1300930a58b4SWill Deacon * as the register values may be UNKNOWN and we're not going to be 1301930a58b4SWill Deacon * using them for anything. 1302930a58b4SWill Deacon * 13031efcfe79SWill Deacon * This relies on a sanitised view of the AArch64 ID registers 13041efcfe79SWill Deacon * (e.g. SYS_ID_AA64PFR0_EL1), so we call it last. 13051efcfe79SWill Deacon */ 1306930a58b4SWill Deacon if (id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0)) { 13072122a833SWill Deacon lazy_init_32bit_cpu_features(info, boot); 1308930a58b4SWill Deacon taint |= update_32bit_cpu_features(cpu, &info->aarch32, 1309930a58b4SWill Deacon &boot->aarch32); 1310930a58b4SWill Deacon } 13111efcfe79SWill Deacon 13121efcfe79SWill Deacon /* 13133086d391SSuzuki K. Poulose * Mismatched CPU features are a recipe for disaster. Don't even 13143086d391SSuzuki K. Poulose * pretend to support them. 13153086d391SSuzuki K. Poulose */ 13168dd0ee65SWill Deacon if (taint) { 13173fde2999SWill Deacon pr_warn_once("Unsupported CPU feature variation detected.\n"); 13183fde2999SWill Deacon add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_STILL_OK); 1319cdcf817bSSuzuki K. Poulose } 13208dd0ee65SWill Deacon } 1321cdcf817bSSuzuki K. Poulose 132246823dd1SDave Martin u64 read_sanitised_ftr_reg(u32 id) 1323b3f15378SSuzuki K. Poulose { 1324b3f15378SSuzuki K. Poulose struct arm64_ftr_reg *regp = get_arm64_ftr_reg(id); 1325b3f15378SSuzuki K. Poulose 13263577dd37SAnshuman Khandual if (!regp) 13273577dd37SAnshuman Khandual return 0; 1328b3f15378SSuzuki K. Poulose return regp->sys_val; 1329b3f15378SSuzuki K. Poulose } 13306f3c4afaSJean-Philippe Brucker EXPORT_SYMBOL_GPL(read_sanitised_ftr_reg); 1331359b7064SMarc Zyngier 1332965861d6SMark Rutland #define read_sysreg_case(r) \ 1333b3341ae0SMarc Zyngier case r: val = read_sysreg_s(r); break; 1334965861d6SMark Rutland 133592406f0cSSuzuki K Poulose /* 133646823dd1SDave Martin * __read_sysreg_by_encoding() - Used by a STARTING cpu before cpuinfo is populated. 133792406f0cSSuzuki K Poulose * Read the system register on the current CPU 133892406f0cSSuzuki K Poulose */ 1339b3341ae0SMarc Zyngier u64 __read_sysreg_by_encoding(u32 sys_id) 134092406f0cSSuzuki K Poulose { 1341b3341ae0SMarc Zyngier struct arm64_ftr_reg *regp; 1342b3341ae0SMarc Zyngier u64 val; 1343b3341ae0SMarc Zyngier 134492406f0cSSuzuki K Poulose switch (sys_id) { 1345965861d6SMark Rutland read_sysreg_case(SYS_ID_PFR0_EL1); 1346965861d6SMark Rutland read_sysreg_case(SYS_ID_PFR1_EL1); 134716824085SAnshuman Khandual read_sysreg_case(SYS_ID_PFR2_EL1); 1348965861d6SMark Rutland read_sysreg_case(SYS_ID_DFR0_EL1); 1349dd35ec07SAnshuman Khandual read_sysreg_case(SYS_ID_DFR1_EL1); 1350965861d6SMark Rutland read_sysreg_case(SYS_ID_MMFR0_EL1); 1351965861d6SMark Rutland read_sysreg_case(SYS_ID_MMFR1_EL1); 1352965861d6SMark Rutland read_sysreg_case(SYS_ID_MMFR2_EL1); 1353965861d6SMark Rutland read_sysreg_case(SYS_ID_MMFR3_EL1); 1354858b8a80SAnshuman Khandual read_sysreg_case(SYS_ID_MMFR4_EL1); 1355152accf8SAnshuman Khandual read_sysreg_case(SYS_ID_MMFR5_EL1); 1356965861d6SMark Rutland read_sysreg_case(SYS_ID_ISAR0_EL1); 1357965861d6SMark Rutland read_sysreg_case(SYS_ID_ISAR1_EL1); 1358965861d6SMark Rutland read_sysreg_case(SYS_ID_ISAR2_EL1); 1359965861d6SMark Rutland read_sysreg_case(SYS_ID_ISAR3_EL1); 1360965861d6SMark Rutland read_sysreg_case(SYS_ID_ISAR4_EL1); 1361965861d6SMark Rutland read_sysreg_case(SYS_ID_ISAR5_EL1); 13628e3747beSAnshuman Khandual read_sysreg_case(SYS_ID_ISAR6_EL1); 1363965861d6SMark Rutland read_sysreg_case(SYS_MVFR0_EL1); 1364965861d6SMark Rutland read_sysreg_case(SYS_MVFR1_EL1); 1365965861d6SMark Rutland read_sysreg_case(SYS_MVFR2_EL1); 136692406f0cSSuzuki K Poulose 1367965861d6SMark Rutland read_sysreg_case(SYS_ID_AA64PFR0_EL1); 1368965861d6SMark Rutland read_sysreg_case(SYS_ID_AA64PFR1_EL1); 136978ed70bfSDave Martin read_sysreg_case(SYS_ID_AA64ZFR0_EL1); 13708a58bcd0SMark Brown read_sysreg_case(SYS_ID_AA64SMFR0_EL1); 1371965861d6SMark Rutland read_sysreg_case(SYS_ID_AA64DFR0_EL1); 1372965861d6SMark Rutland read_sysreg_case(SYS_ID_AA64DFR1_EL1); 1373965861d6SMark Rutland read_sysreg_case(SYS_ID_AA64MMFR0_EL1); 1374965861d6SMark Rutland read_sysreg_case(SYS_ID_AA64MMFR1_EL1); 1375965861d6SMark Rutland read_sysreg_case(SYS_ID_AA64MMFR2_EL1); 1376965861d6SMark Rutland read_sysreg_case(SYS_ID_AA64ISAR0_EL1); 1377965861d6SMark Rutland read_sysreg_case(SYS_ID_AA64ISAR1_EL1); 13789e45365fSJoey Gouly read_sysreg_case(SYS_ID_AA64ISAR2_EL1); 137992406f0cSSuzuki K Poulose 1380965861d6SMark Rutland read_sysreg_case(SYS_CNTFRQ_EL0); 1381965861d6SMark Rutland read_sysreg_case(SYS_CTR_EL0); 1382965861d6SMark Rutland read_sysreg_case(SYS_DCZID_EL0); 1383965861d6SMark Rutland 138492406f0cSSuzuki K Poulose default: 138592406f0cSSuzuki K Poulose BUG(); 138692406f0cSSuzuki K Poulose return 0; 138792406f0cSSuzuki K Poulose } 1388b3341ae0SMarc Zyngier 1389b3341ae0SMarc Zyngier regp = get_arm64_ftr_reg(sys_id); 1390b3341ae0SMarc Zyngier if (regp) { 1391b3341ae0SMarc Zyngier val &= ~regp->override->mask; 1392b3341ae0SMarc Zyngier val |= (regp->override->val & regp->override->mask); 1393b3341ae0SMarc Zyngier } 1394b3341ae0SMarc Zyngier 1395b3341ae0SMarc Zyngier return val; 139692406f0cSSuzuki K Poulose } 139792406f0cSSuzuki K Poulose 1398963fcd40SMarc Zyngier #include <linux/irqchip/arm-gic-v3.h> 1399963fcd40SMarc Zyngier 140094a9e04aSMarc Zyngier static bool 14014c0bd995SMark Rutland has_always(const struct arm64_cpu_capabilities *entry, int scope) 14024c0bd995SMark Rutland { 14034c0bd995SMark Rutland return true; 14044c0bd995SMark Rutland } 14054c0bd995SMark Rutland 14064c0bd995SMark Rutland static bool 140718ffa046SJames Morse feature_matches(u64 reg, const struct arm64_cpu_capabilities *entry) 140818ffa046SJames Morse { 14090a2eec83SMark Brown int val = cpuid_feature_extract_field_width(reg, entry->field_pos, 14100a2eec83SMark Brown entry->field_width, 14110a2eec83SMark Brown entry->sign); 141218ffa046SJames Morse 141318ffa046SJames Morse return val >= entry->min_field_value; 141418ffa046SJames Morse } 141518ffa046SJames Morse 1416237405ebSJames Morse static u64 1417237405ebSJames Morse read_scoped_sysreg(const struct arm64_cpu_capabilities *entry, int scope) 1418237405ebSJames Morse { 1419237405ebSJames Morse WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible()); 1420237405ebSJames Morse if (scope == SCOPE_SYSTEM) 1421237405ebSJames Morse return read_sanitised_ftr_reg(entry->sys_reg); 1422237405ebSJames Morse else 1423237405ebSJames Morse return __read_sysreg_by_encoding(entry->sys_reg); 1424237405ebSJames Morse } 1425237405ebSJames Morse 1426237405ebSJames Morse static bool 1427237405ebSJames Morse has_user_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope) 1428237405ebSJames Morse { 1429237405ebSJames Morse int mask; 1430237405ebSJames Morse struct arm64_ftr_reg *regp; 1431237405ebSJames Morse u64 val = read_scoped_sysreg(entry, scope); 1432237405ebSJames Morse 1433237405ebSJames Morse regp = get_arm64_ftr_reg(entry->sys_reg); 1434237405ebSJames Morse if (!regp) 1435237405ebSJames Morse return false; 1436237405ebSJames Morse 1437237405ebSJames Morse mask = cpuid_feature_extract_unsigned_field_width(regp->user_mask, 1438237405ebSJames Morse entry->field_pos, 1439237405ebSJames Morse entry->field_width); 1440237405ebSJames Morse if (!mask) 1441237405ebSJames Morse return false; 1442237405ebSJames Morse 1443237405ebSJames Morse return feature_matches(val, entry); 1444237405ebSJames Morse } 1445237405ebSJames Morse 1446da8d02d1SSuzuki K. Poulose static bool 144792406f0cSSuzuki K Poulose has_cpuid_feature(const struct arm64_cpu_capabilities *entry, int scope) 1448da8d02d1SSuzuki K. Poulose { 1449237405ebSJames Morse u64 val = read_scoped_sysreg(entry, scope); 1450da8d02d1SSuzuki K. Poulose return feature_matches(val, entry); 1451da8d02d1SSuzuki K. Poulose } 1452338d4f49SJames Morse 14532122a833SWill Deacon const struct cpumask *system_32bit_el0_cpumask(void) 14542122a833SWill Deacon { 14552122a833SWill Deacon if (!system_supports_32bit_el0()) 14562122a833SWill Deacon return cpu_none_mask; 14572122a833SWill Deacon 14582122a833SWill Deacon if (static_branch_unlikely(&arm64_mismatched_32bit_el0)) 14592122a833SWill Deacon return cpu_32bit_el0_mask; 14602122a833SWill Deacon 14612122a833SWill Deacon return cpu_possible_mask; 14622122a833SWill Deacon } 14632122a833SWill Deacon 1464ead7de46SWill Deacon static int __init parse_32bit_el0_param(char *str) 1465ead7de46SWill Deacon { 1466ead7de46SWill Deacon allow_mismatched_32bit_el0 = true; 1467ead7de46SWill Deacon return 0; 1468ead7de46SWill Deacon } 1469ead7de46SWill Deacon early_param("allow_mismatched_32bit_el0", parse_32bit_el0_param); 1470ead7de46SWill Deacon 14717af33504SWill Deacon static ssize_t aarch32_el0_show(struct device *dev, 14727af33504SWill Deacon struct device_attribute *attr, char *buf) 14737af33504SWill Deacon { 14747af33504SWill Deacon const struct cpumask *mask = system_32bit_el0_cpumask(); 14757af33504SWill Deacon 14767af33504SWill Deacon return sysfs_emit(buf, "%*pbl\n", cpumask_pr_args(mask)); 14777af33504SWill Deacon } 14787af33504SWill Deacon static const DEVICE_ATTR_RO(aarch32_el0); 14797af33504SWill Deacon 14807af33504SWill Deacon static int __init aarch32_el0_sysfs_init(void) 14817af33504SWill Deacon { 14827af33504SWill Deacon if (!allow_mismatched_32bit_el0) 14837af33504SWill Deacon return 0; 14847af33504SWill Deacon 14857af33504SWill Deacon return device_create_file(cpu_subsys.dev_root, &dev_attr_aarch32_el0); 14867af33504SWill Deacon } 14877af33504SWill Deacon device_initcall(aarch32_el0_sysfs_init); 14887af33504SWill Deacon 14892122a833SWill Deacon static bool has_32bit_el0(const struct arm64_cpu_capabilities *entry, int scope) 14902122a833SWill Deacon { 14912122a833SWill Deacon if (!has_cpuid_feature(entry, scope)) 14922122a833SWill Deacon return allow_mismatched_32bit_el0; 14932122a833SWill Deacon 14942122a833SWill Deacon if (scope == SCOPE_SYSTEM) 14952122a833SWill Deacon pr_info("detected: 32-bit EL0 Support\n"); 14962122a833SWill Deacon 14972122a833SWill Deacon return true; 14982122a833SWill Deacon } 14992122a833SWill Deacon 150092406f0cSSuzuki K Poulose static bool has_useable_gicv3_cpuif(const struct arm64_cpu_capabilities *entry, int scope) 1501963fcd40SMarc Zyngier { 1502963fcd40SMarc Zyngier bool has_sre; 1503963fcd40SMarc Zyngier 150492406f0cSSuzuki K Poulose if (!has_cpuid_feature(entry, scope)) 1505963fcd40SMarc Zyngier return false; 1506963fcd40SMarc Zyngier 1507963fcd40SMarc Zyngier has_sre = gic_enable_sre(); 1508963fcd40SMarc Zyngier if (!has_sre) 1509963fcd40SMarc Zyngier pr_warn_once("%s present but disabled by higher exception level\n", 1510963fcd40SMarc Zyngier entry->desc); 1511963fcd40SMarc Zyngier 1512963fcd40SMarc Zyngier return has_sre; 1513963fcd40SMarc Zyngier } 1514963fcd40SMarc Zyngier 151592406f0cSSuzuki K Poulose static bool has_no_hw_prefetch(const struct arm64_cpu_capabilities *entry, int __unused) 1516d5370f75SWill Deacon { 1517d5370f75SWill Deacon u32 midr = read_cpuid_id(); 1518d5370f75SWill Deacon 1519d5370f75SWill Deacon /* Cavium ThunderX pass 1.x and 2.x */ 1520b99286b0SQian Cai return midr_is_cpu_model_range(midr, MIDR_THUNDERX, 1521fa5ce3d1SRobert Richter MIDR_CPU_VAR_REV(0, 0), 1522fa5ce3d1SRobert Richter MIDR_CPU_VAR_REV(1, MIDR_REVISION_MASK)); 1523d5370f75SWill Deacon } 1524d5370f75SWill Deacon 152582e0191aSSuzuki K Poulose static bool has_no_fpsimd(const struct arm64_cpu_capabilities *entry, int __unused) 152682e0191aSSuzuki K Poulose { 152746823dd1SDave Martin u64 pfr0 = read_sanitised_ftr_reg(SYS_ID_AA64PFR0_EL1); 152882e0191aSSuzuki K Poulose 152982e0191aSSuzuki K Poulose return cpuid_feature_extract_signed_field(pfr0, 153055adc08dSMark Brown ID_AA64PFR0_EL1_FP_SHIFT) < 0; 153182e0191aSSuzuki K Poulose } 153282e0191aSSuzuki K Poulose 15336ae4b6e0SShanker Donthineni static bool has_cache_idc(const struct arm64_cpu_capabilities *entry, 15348ab66cbeSSuzuki K Poulose int scope) 15356ae4b6e0SShanker Donthineni { 15368ab66cbeSSuzuki K Poulose u64 ctr; 15378ab66cbeSSuzuki K Poulose 15388ab66cbeSSuzuki K Poulose if (scope == SCOPE_SYSTEM) 15398ab66cbeSSuzuki K Poulose ctr = arm64_ftr_reg_ctrel0.sys_val; 15408ab66cbeSSuzuki K Poulose else 15411602df02SSuzuki K Poulose ctr = read_cpuid_effective_cachetype(); 15428ab66cbeSSuzuki K Poulose 15435b345e39SMark Brown return ctr & BIT(CTR_EL0_IDC_SHIFT); 15446ae4b6e0SShanker Donthineni } 15456ae4b6e0SShanker Donthineni 15461602df02SSuzuki K Poulose static void cpu_emulate_effective_ctr(const struct arm64_cpu_capabilities *__unused) 15471602df02SSuzuki K Poulose { 15481602df02SSuzuki K Poulose /* 15491602df02SSuzuki K Poulose * If the CPU exposes raw CTR_EL0.IDC = 0, while effectively 15501602df02SSuzuki K Poulose * CTR_EL0.IDC = 1 (from CLIDR values), we need to trap accesses 15511602df02SSuzuki K Poulose * to the CTR_EL0 on this CPU and emulate it with the real/safe 15521602df02SSuzuki K Poulose * value. 15531602df02SSuzuki K Poulose */ 15545b345e39SMark Brown if (!(read_cpuid_cachetype() & BIT(CTR_EL0_IDC_SHIFT))) 15551602df02SSuzuki K Poulose sysreg_clear_set(sctlr_el1, SCTLR_EL1_UCT, 0); 15561602df02SSuzuki K Poulose } 15571602df02SSuzuki K Poulose 15586ae4b6e0SShanker Donthineni static bool has_cache_dic(const struct arm64_cpu_capabilities *entry, 15598ab66cbeSSuzuki K Poulose int scope) 15606ae4b6e0SShanker Donthineni { 15618ab66cbeSSuzuki K Poulose u64 ctr; 15628ab66cbeSSuzuki K Poulose 15638ab66cbeSSuzuki K Poulose if (scope == SCOPE_SYSTEM) 15648ab66cbeSSuzuki K Poulose ctr = arm64_ftr_reg_ctrel0.sys_val; 15658ab66cbeSSuzuki K Poulose else 15668ab66cbeSSuzuki K Poulose ctr = read_cpuid_cachetype(); 15678ab66cbeSSuzuki K Poulose 15685b345e39SMark Brown return ctr & BIT(CTR_EL0_DIC_SHIFT); 15696ae4b6e0SShanker Donthineni } 15706ae4b6e0SShanker Donthineni 15715ffdfaedSVladimir Murzin static bool __maybe_unused 15725ffdfaedSVladimir Murzin has_useable_cnp(const struct arm64_cpu_capabilities *entry, int scope) 15735ffdfaedSVladimir Murzin { 15745ffdfaedSVladimir Murzin /* 15755ffdfaedSVladimir Murzin * Kdump isn't guaranteed to power-off all secondary CPUs, CNP 15765ffdfaedSVladimir Murzin * may share TLB entries with a CPU stuck in the crashed 15775ffdfaedSVladimir Murzin * kernel. 15785ffdfaedSVladimir Murzin */ 15795ffdfaedSVladimir Murzin if (is_kdump_kernel()) 158020109a85SRich Wiley return false; 158120109a85SRich Wiley 158220109a85SRich Wiley if (cpus_have_const_cap(ARM64_WORKAROUND_NVIDIA_CARMEL_CNP)) 15835ffdfaedSVladimir Murzin return false; 15845ffdfaedSVladimir Murzin 15855ffdfaedSVladimir Murzin return has_cpuid_feature(entry, scope); 15865ffdfaedSVladimir Murzin } 15875ffdfaedSVladimir Murzin 158809e3c22aSMark Brown /* 158909e3c22aSMark Brown * This check is triggered during the early boot before the cpufeature 159009e3c22aSMark Brown * is initialised. Checking the status on the local CPU allows the boot 159109e3c22aSMark Brown * CPU to detect the need for non-global mappings and thus avoiding a 159209e3c22aSMark Brown * pagetable re-write after all the CPUs are booted. This check will be 159309e3c22aSMark Brown * anyway run on individual CPUs, allowing us to get the consistent 159409e3c22aSMark Brown * state once the SMP CPUs are up and thus make the switch to non-global 159509e3c22aSMark Brown * mappings if required. 159609e3c22aSMark Brown */ 159709e3c22aSMark Brown bool kaslr_requires_kpti(void) 159809e3c22aSMark Brown { 159909e3c22aSMark Brown if (!IS_ENABLED(CONFIG_RANDOMIZE_BASE)) 160009e3c22aSMark Brown return false; 160109e3c22aSMark Brown 160209e3c22aSMark Brown /* 160309e3c22aSMark Brown * E0PD does a similar job to KPTI so can be used instead 160409e3c22aSMark Brown * where available. 160509e3c22aSMark Brown */ 160609e3c22aSMark Brown if (IS_ENABLED(CONFIG_ARM64_E0PD)) { 1607a569f5f3SWill Deacon u64 mmfr2 = read_sysreg_s(SYS_ID_AA64MMFR2_EL1); 1608a569f5f3SWill Deacon if (cpuid_feature_extract_unsigned_field(mmfr2, 1609a957c6beSMark Brown ID_AA64MMFR2_EL1_E0PD_SHIFT)) 161009e3c22aSMark Brown return false; 161109e3c22aSMark Brown } 161209e3c22aSMark Brown 161309e3c22aSMark Brown /* 161409e3c22aSMark Brown * Systems affected by Cavium erratum 24756 are incompatible 161509e3c22aSMark Brown * with KPTI. 161609e3c22aSMark Brown */ 1617ebac96edSWill Deacon if (IS_ENABLED(CONFIG_CAVIUM_ERRATUM_27456)) { 161809e3c22aSMark Brown extern const struct midr_range cavium_erratum_27456_cpus[]; 161909e3c22aSMark Brown 1620ebac96edSWill Deacon if (is_midr_in_range_list(read_cpuid_id(), 1621ebac96edSWill Deacon cavium_erratum_27456_cpus)) 162209e3c22aSMark Brown return false; 1623ebac96edSWill Deacon } 162409e3c22aSMark Brown 162509e3c22aSMark Brown return kaslr_offset() > 0; 162609e3c22aSMark Brown } 162709e3c22aSMark Brown 16281b3ccf4bSJeremy Linton static bool __meltdown_safe = true; 1629ea1e3de8SWill Deacon static int __kpti_forced; /* 0: not forced, >0: forced on, <0: forced off */ 1630ea1e3de8SWill Deacon 1631ea1e3de8SWill Deacon static bool unmap_kernel_at_el0(const struct arm64_cpu_capabilities *entry, 1632d3aec8a2SSuzuki K Poulose int scope) 1633ea1e3de8SWill Deacon { 1634be5b2998SSuzuki K Poulose /* List of CPUs that are not vulnerable and don't need KPTI */ 1635be5b2998SSuzuki K Poulose static const struct midr_range kpti_safe_list[] = { 1636be5b2998SSuzuki K Poulose MIDR_ALL_VERSIONS(MIDR_CAVIUM_THUNDERX2), 1637be5b2998SSuzuki K Poulose MIDR_ALL_VERSIONS(MIDR_BRCM_VULCAN), 163831d868c4SFlorian Fainelli MIDR_ALL_VERSIONS(MIDR_BRAHMA_B53), 16392a355ec2SWill Deacon MIDR_ALL_VERSIONS(MIDR_CORTEX_A35), 16402a355ec2SWill Deacon MIDR_ALL_VERSIONS(MIDR_CORTEX_A53), 16412a355ec2SWill Deacon MIDR_ALL_VERSIONS(MIDR_CORTEX_A55), 16422a355ec2SWill Deacon MIDR_ALL_VERSIONS(MIDR_CORTEX_A57), 16432a355ec2SWill Deacon MIDR_ALL_VERSIONS(MIDR_CORTEX_A72), 16442a355ec2SWill Deacon MIDR_ALL_VERSIONS(MIDR_CORTEX_A73), 16450ecc471aSHanjun Guo MIDR_ALL_VERSIONS(MIDR_HISI_TSV110), 1646918e1946SRich Wiley MIDR_ALL_VERSIONS(MIDR_NVIDIA_CARMEL), 1647e3dd11a9SKonrad Dybcio MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_GOLD), 1648e3dd11a9SKonrad Dybcio MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_2XX_SILVER), 1649f4617be3SSai Prakash Ranjan MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_3XX_SILVER), 1650f4617be3SSai Prakash Ranjan MIDR_ALL_VERSIONS(MIDR_QCOM_KRYO_4XX_SILVER), 165171c751f2SMark Rutland { /* sentinel */ } 1652be5b2998SSuzuki K Poulose }; 1653a111b7c0SJosh Poimboeuf char const *str = "kpti command line option"; 16541b3ccf4bSJeremy Linton bool meltdown_safe; 16551b3ccf4bSJeremy Linton 16561b3ccf4bSJeremy Linton meltdown_safe = is_midr_in_range_list(read_cpuid_id(), kpti_safe_list); 16571b3ccf4bSJeremy Linton 16581b3ccf4bSJeremy Linton /* Defer to CPU feature registers */ 16591b3ccf4bSJeremy Linton if (has_cpuid_feature(entry, scope)) 16601b3ccf4bSJeremy Linton meltdown_safe = true; 16611b3ccf4bSJeremy Linton 16621b3ccf4bSJeremy Linton if (!meltdown_safe) 16631b3ccf4bSJeremy Linton __meltdown_safe = false; 1664179a56f6SWill Deacon 16656dc52b15SMarc Zyngier /* 16666dc52b15SMarc Zyngier * For reasons that aren't entirely clear, enabling KPTI on Cavium 16676dc52b15SMarc Zyngier * ThunderX leads to apparent I-cache corruption of kernel text, which 166822b70e6fSdann frazier * ends as well as you might imagine. Don't even try. We cannot rely 166922b70e6fSdann frazier * on the cpus_have_*cap() helpers here to detect the CPU erratum 167022b70e6fSdann frazier * because cpucap detection order may change. However, since we know 167122b70e6fSdann frazier * affected CPUs are always in a homogeneous configuration, it is 167222b70e6fSdann frazier * safe to rely on this_cpu_has_cap() here. 16736dc52b15SMarc Zyngier */ 167422b70e6fSdann frazier if (this_cpu_has_cap(ARM64_WORKAROUND_CAVIUM_27456)) { 16756dc52b15SMarc Zyngier str = "ARM64_WORKAROUND_CAVIUM_27456"; 16766dc52b15SMarc Zyngier __kpti_forced = -1; 16776dc52b15SMarc Zyngier } 16786dc52b15SMarc Zyngier 16791b3ccf4bSJeremy Linton /* Useful for KASLR robustness */ 1680c2d92353SMark Brown if (kaslr_requires_kpti()) { 16811b3ccf4bSJeremy Linton if (!__kpti_forced) { 16821b3ccf4bSJeremy Linton str = "KASLR"; 16831b3ccf4bSJeremy Linton __kpti_forced = 1; 16841b3ccf4bSJeremy Linton } 16851b3ccf4bSJeremy Linton } 16861b3ccf4bSJeremy Linton 1687a111b7c0SJosh Poimboeuf if (cpu_mitigations_off() && !__kpti_forced) { 1688a111b7c0SJosh Poimboeuf str = "mitigations=off"; 1689a111b7c0SJosh Poimboeuf __kpti_forced = -1; 1690a111b7c0SJosh Poimboeuf } 1691a111b7c0SJosh Poimboeuf 16921b3ccf4bSJeremy Linton if (!IS_ENABLED(CONFIG_UNMAP_KERNEL_AT_EL0)) { 16931b3ccf4bSJeremy Linton pr_info_once("kernel page table isolation disabled by kernel configuration\n"); 16941b3ccf4bSJeremy Linton return false; 16951b3ccf4bSJeremy Linton } 16961b3ccf4bSJeremy Linton 16976dc52b15SMarc Zyngier /* Forced? */ 1698ea1e3de8SWill Deacon if (__kpti_forced) { 16996dc52b15SMarc Zyngier pr_info_once("kernel page table isolation forced %s by %s\n", 17006dc52b15SMarc Zyngier __kpti_forced > 0 ? "ON" : "OFF", str); 1701ea1e3de8SWill Deacon return __kpti_forced > 0; 1702ea1e3de8SWill Deacon } 1703ea1e3de8SWill Deacon 17041b3ccf4bSJeremy Linton return !meltdown_safe; 1705ea1e3de8SWill Deacon } 1706ea1e3de8SWill Deacon 17071b3ccf4bSJeremy Linton #ifdef CONFIG_UNMAP_KERNEL_AT_EL0 170847546a19SArd Biesheuvel #define KPTI_NG_TEMP_VA (-(1UL << PMD_SHIFT)) 170947546a19SArd Biesheuvel 171047546a19SArd Biesheuvel extern 171147546a19SArd Biesheuvel void create_kpti_ng_temp_pgd(pgd_t *pgdir, phys_addr_t phys, unsigned long virt, 171247546a19SArd Biesheuvel phys_addr_t size, pgprot_t prot, 171347546a19SArd Biesheuvel phys_addr_t (*pgtable_alloc)(int), int flags); 171447546a19SArd Biesheuvel 171547546a19SArd Biesheuvel static phys_addr_t kpti_ng_temp_alloc; 171647546a19SArd Biesheuvel 171747546a19SArd Biesheuvel static phys_addr_t kpti_ng_pgd_alloc(int shift) 171847546a19SArd Biesheuvel { 171947546a19SArd Biesheuvel kpti_ng_temp_alloc -= PAGE_SIZE; 172047546a19SArd Biesheuvel return kpti_ng_temp_alloc; 172147546a19SArd Biesheuvel } 172247546a19SArd Biesheuvel 17235f20997cSSami Tolvanen static void 1724c0cda3b8SDave Martin kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused) 1725f992b4dfSWill Deacon { 172647546a19SArd Biesheuvel typedef void (kpti_remap_fn)(int, int, phys_addr_t, unsigned long); 1727f992b4dfSWill Deacon extern kpti_remap_fn idmap_kpti_install_ng_mappings; 1728f992b4dfSWill Deacon kpti_remap_fn *remap_fn; 1729f992b4dfSWill Deacon 1730f992b4dfSWill Deacon int cpu = smp_processor_id(); 173147546a19SArd Biesheuvel int levels = CONFIG_PGTABLE_LEVELS; 173247546a19SArd Biesheuvel int order = order_base_2(levels); 173347546a19SArd Biesheuvel u64 kpti_ng_temp_pgd_pa = 0; 173447546a19SArd Biesheuvel pgd_t *kpti_ng_temp_pgd; 173547546a19SArd Biesheuvel u64 alloc = 0; 1736f992b4dfSWill Deacon 1737bd09128dSJames Morse if (__this_cpu_read(this_cpu_vector) == vectors) { 1738bd09128dSJames Morse const char *v = arm64_get_bp_hardening_vector(EL1_VECTOR_KPTI); 1739bd09128dSJames Morse 1740bd09128dSJames Morse __this_cpu_write(this_cpu_vector, v); 1741bd09128dSJames Morse } 1742bd09128dSJames Morse 1743b89d82efSWill Deacon /* 1744b89d82efSWill Deacon * We don't need to rewrite the page-tables if either we've done 1745b89d82efSWill Deacon * it already or we have KASLR enabled and therefore have not 1746b89d82efSWill Deacon * created any global mappings at all. 1747b89d82efSWill Deacon */ 174809e3c22aSMark Brown if (arm64_use_ng_mappings) 1749c0cda3b8SDave Martin return; 1750f992b4dfSWill Deacon 1751607289a7SSami Tolvanen remap_fn = (void *)__pa_symbol(idmap_kpti_install_ng_mappings); 1752f992b4dfSWill Deacon 175347546a19SArd Biesheuvel if (!cpu) { 175447546a19SArd Biesheuvel alloc = __get_free_pages(GFP_ATOMIC | __GFP_ZERO, order); 175547546a19SArd Biesheuvel kpti_ng_temp_pgd = (pgd_t *)(alloc + (levels - 1) * PAGE_SIZE); 175647546a19SArd Biesheuvel kpti_ng_temp_alloc = kpti_ng_temp_pgd_pa = __pa(kpti_ng_temp_pgd); 175747546a19SArd Biesheuvel 175847546a19SArd Biesheuvel // 175947546a19SArd Biesheuvel // Create a minimal page table hierarchy that permits us to map 176047546a19SArd Biesheuvel // the swapper page tables temporarily as we traverse them. 176147546a19SArd Biesheuvel // 176247546a19SArd Biesheuvel // The physical pages are laid out as follows: 176347546a19SArd Biesheuvel // 176447546a19SArd Biesheuvel // +--------+-/-------+-/------ +-\\--------+ 176547546a19SArd Biesheuvel // : PTE[] : | PMD[] : | PUD[] : || PGD[] : 176647546a19SArd Biesheuvel // +--------+-\-------+-\------ +-//--------+ 176747546a19SArd Biesheuvel // ^ 176847546a19SArd Biesheuvel // The first page is mapped into this hierarchy at a PMD_SHIFT 176947546a19SArd Biesheuvel // aligned virtual address, so that we can manipulate the PTE 177047546a19SArd Biesheuvel // level entries while the mapping is active. The first entry 177147546a19SArd Biesheuvel // covers the PTE[] page itself, the remaining entries are free 177247546a19SArd Biesheuvel // to be used as a ad-hoc fixmap. 177347546a19SArd Biesheuvel // 177447546a19SArd Biesheuvel create_kpti_ng_temp_pgd(kpti_ng_temp_pgd, __pa(alloc), 177547546a19SArd Biesheuvel KPTI_NG_TEMP_VA, PAGE_SIZE, PAGE_KERNEL, 177647546a19SArd Biesheuvel kpti_ng_pgd_alloc, 0); 177747546a19SArd Biesheuvel } 177847546a19SArd Biesheuvel 1779f992b4dfSWill Deacon cpu_install_idmap(); 178047546a19SArd Biesheuvel remap_fn(cpu, num_online_cpus(), kpti_ng_temp_pgd_pa, KPTI_NG_TEMP_VA); 1781f992b4dfSWill Deacon cpu_uninstall_idmap(); 1782f992b4dfSWill Deacon 178347546a19SArd Biesheuvel if (!cpu) { 178447546a19SArd Biesheuvel free_pages(alloc, order); 178509e3c22aSMark Brown arm64_use_ng_mappings = true; 1786f992b4dfSWill Deacon } 178747546a19SArd Biesheuvel } 17881b3ccf4bSJeremy Linton #else 17891b3ccf4bSJeremy Linton static void 17901b3ccf4bSJeremy Linton kpti_install_ng_mappings(const struct arm64_cpu_capabilities *__unused) 17911b3ccf4bSJeremy Linton { 17921b3ccf4bSJeremy Linton } 17931b3ccf4bSJeremy Linton #endif /* CONFIG_UNMAP_KERNEL_AT_EL0 */ 1794f992b4dfSWill Deacon 1795ea1e3de8SWill Deacon static int __init parse_kpti(char *str) 1796ea1e3de8SWill Deacon { 1797ea1e3de8SWill Deacon bool enabled; 1798ea1e3de8SWill Deacon int ret = strtobool(str, &enabled); 1799ea1e3de8SWill Deacon 1800ea1e3de8SWill Deacon if (ret) 1801ea1e3de8SWill Deacon return ret; 1802ea1e3de8SWill Deacon 1803ea1e3de8SWill Deacon __kpti_forced = enabled ? 1 : -1; 1804ea1e3de8SWill Deacon return 0; 1805ea1e3de8SWill Deacon } 1806b5b7dd64SWill Deacon early_param("kpti", parse_kpti); 1807ea1e3de8SWill Deacon 180805abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM 180905abb595SSuzuki K Poulose static inline void __cpu_enable_hw_dbm(void) 181005abb595SSuzuki K Poulose { 181105abb595SSuzuki K Poulose u64 tcr = read_sysreg(tcr_el1) | TCR_HD; 181205abb595SSuzuki K Poulose 181305abb595SSuzuki K Poulose write_sysreg(tcr, tcr_el1); 181405abb595SSuzuki K Poulose isb(); 181580d6b466SWill Deacon local_flush_tlb_all(); 181605abb595SSuzuki K Poulose } 181705abb595SSuzuki K Poulose 1818ece1397cSSuzuki K Poulose static bool cpu_has_broken_dbm(void) 1819ece1397cSSuzuki K Poulose { 1820ece1397cSSuzuki K Poulose /* List of CPUs which have broken DBM support. */ 1821ece1397cSSuzuki K Poulose static const struct midr_range cpus[] = { 1822ece1397cSSuzuki K Poulose #ifdef CONFIG_ARM64_ERRATUM_1024718 1823c0b15c25SSuzuki K Poulose MIDR_ALL_VERSIONS(MIDR_CORTEX_A55), 18249b23d95cSSai Prakash Ranjan /* Kryo4xx Silver (rdpe => r1p0) */ 18259b23d95cSSai Prakash Ranjan MIDR_REV(MIDR_QCOM_KRYO_4XX_SILVER, 0xd, 0xe), 1826ece1397cSSuzuki K Poulose #endif 1827297ae1ebSJames Morse #ifdef CONFIG_ARM64_ERRATUM_2051678 1828297ae1ebSJames Morse MIDR_REV_RANGE(MIDR_CORTEX_A510, 0, 0, 2), 1829297ae1ebSJames Morse #endif 1830ece1397cSSuzuki K Poulose {}, 1831ece1397cSSuzuki K Poulose }; 1832ece1397cSSuzuki K Poulose 1833ece1397cSSuzuki K Poulose return is_midr_in_range_list(read_cpuid_id(), cpus); 1834ece1397cSSuzuki K Poulose } 1835ece1397cSSuzuki K Poulose 183605abb595SSuzuki K Poulose static bool cpu_can_use_dbm(const struct arm64_cpu_capabilities *cap) 183705abb595SSuzuki K Poulose { 1838ece1397cSSuzuki K Poulose return has_cpuid_feature(cap, SCOPE_LOCAL_CPU) && 1839ece1397cSSuzuki K Poulose !cpu_has_broken_dbm(); 184005abb595SSuzuki K Poulose } 184105abb595SSuzuki K Poulose 184205abb595SSuzuki K Poulose static void cpu_enable_hw_dbm(struct arm64_cpu_capabilities const *cap) 184305abb595SSuzuki K Poulose { 184405abb595SSuzuki K Poulose if (cpu_can_use_dbm(cap)) 184505abb595SSuzuki K Poulose __cpu_enable_hw_dbm(); 184605abb595SSuzuki K Poulose } 184705abb595SSuzuki K Poulose 184805abb595SSuzuki K Poulose static bool has_hw_dbm(const struct arm64_cpu_capabilities *cap, 184905abb595SSuzuki K Poulose int __unused) 185005abb595SSuzuki K Poulose { 185105abb595SSuzuki K Poulose static bool detected = false; 185205abb595SSuzuki K Poulose /* 185305abb595SSuzuki K Poulose * DBM is a non-conflicting feature. i.e, the kernel can safely 185405abb595SSuzuki K Poulose * run a mix of CPUs with and without the feature. So, we 185505abb595SSuzuki K Poulose * unconditionally enable the capability to allow any late CPU 185605abb595SSuzuki K Poulose * to use the feature. We only enable the control bits on the 185705abb595SSuzuki K Poulose * CPU, if it actually supports. 185805abb595SSuzuki K Poulose * 185905abb595SSuzuki K Poulose * We have to make sure we print the "feature" detection only 186005abb595SSuzuki K Poulose * when at least one CPU actually uses it. So check if this CPU 186105abb595SSuzuki K Poulose * can actually use it and print the message exactly once. 186205abb595SSuzuki K Poulose * 186305abb595SSuzuki K Poulose * This is safe as all CPUs (including secondary CPUs - due to the 186405abb595SSuzuki K Poulose * LOCAL_CPU scope - and the hotplugged CPUs - via verification) 186505abb595SSuzuki K Poulose * goes through the "matches" check exactly once. Also if a CPU 186605abb595SSuzuki K Poulose * matches the criteria, it is guaranteed that the CPU will turn 186705abb595SSuzuki K Poulose * the DBM on, as the capability is unconditionally enabled. 186805abb595SSuzuki K Poulose */ 186905abb595SSuzuki K Poulose if (!detected && cpu_can_use_dbm(cap)) { 187005abb595SSuzuki K Poulose detected = true; 187105abb595SSuzuki K Poulose pr_info("detected: Hardware dirty bit management\n"); 187205abb595SSuzuki K Poulose } 187305abb595SSuzuki K Poulose 187405abb595SSuzuki K Poulose return true; 187505abb595SSuzuki K Poulose } 187605abb595SSuzuki K Poulose 187705abb595SSuzuki K Poulose #endif 187805abb595SSuzuki K Poulose 18792c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN 18802c9d45b4SIonela Voinescu 18812c9d45b4SIonela Voinescu /* 18822c9d45b4SIonela Voinescu * The "amu_cpus" cpumask only signals that the CPU implementation for the 18832c9d45b4SIonela Voinescu * flagged CPUs supports the Activity Monitors Unit (AMU) but does not provide 18842c9d45b4SIonela Voinescu * information regarding all the events that it supports. When a CPU bit is 18852c9d45b4SIonela Voinescu * set in the cpumask, the user of this feature can only rely on the presence 18862c9d45b4SIonela Voinescu * of the 4 fixed counters for that CPU. But this does not guarantee that the 18872c9d45b4SIonela Voinescu * counters are enabled or access to these counters is enabled by code 18882c9d45b4SIonela Voinescu * executed at higher exception levels (firmware). 18892c9d45b4SIonela Voinescu */ 18902c9d45b4SIonela Voinescu static struct cpumask amu_cpus __read_mostly; 18912c9d45b4SIonela Voinescu 18922c9d45b4SIonela Voinescu bool cpu_has_amu_feat(int cpu) 18932c9d45b4SIonela Voinescu { 18942c9d45b4SIonela Voinescu return cpumask_test_cpu(cpu, &amu_cpus); 18952c9d45b4SIonela Voinescu } 18962c9d45b4SIonela Voinescu 189768c5debcSIonela Voinescu int get_cpu_with_amu_feat(void) 189868c5debcSIonela Voinescu { 189968c5debcSIonela Voinescu return cpumask_any(&amu_cpus); 190068c5debcSIonela Voinescu } 1901cd0ed03aSIonela Voinescu 19022c9d45b4SIonela Voinescu static void cpu_amu_enable(struct arm64_cpu_capabilities const *cap) 19032c9d45b4SIonela Voinescu { 19042c9d45b4SIonela Voinescu if (has_cpuid_feature(cap, SCOPE_LOCAL_CPU)) { 19052c9d45b4SIonela Voinescu pr_info("detected CPU%d: Activity Monitors Unit (AMU)\n", 19062c9d45b4SIonela Voinescu smp_processor_id()); 19072c9d45b4SIonela Voinescu cpumask_set_cpu(smp_processor_id(), &amu_cpus); 1908e89d120cSIonela Voinescu 1909e89d120cSIonela Voinescu /* 0 reference values signal broken/disabled counters */ 1910e89d120cSIonela Voinescu if (!this_cpu_has_cap(ARM64_WORKAROUND_2457168)) 19114b9cf23cSIonela Voinescu update_freq_counters_refs(); 19122c9d45b4SIonela Voinescu } 19132c9d45b4SIonela Voinescu } 19142c9d45b4SIonela Voinescu 19152c9d45b4SIonela Voinescu static bool has_amu(const struct arm64_cpu_capabilities *cap, 19162c9d45b4SIonela Voinescu int __unused) 19172c9d45b4SIonela Voinescu { 19182c9d45b4SIonela Voinescu /* 19192c9d45b4SIonela Voinescu * The AMU extension is a non-conflicting feature: the kernel can 19202c9d45b4SIonela Voinescu * safely run a mix of CPUs with and without support for the 19212c9d45b4SIonela Voinescu * activity monitors extension. Therefore, unconditionally enable 19222c9d45b4SIonela Voinescu * the capability to allow any late CPU to use the feature. 19232c9d45b4SIonela Voinescu * 19242c9d45b4SIonela Voinescu * With this feature unconditionally enabled, the cpu_enable 19252c9d45b4SIonela Voinescu * function will be called for all CPUs that match the criteria, 19262c9d45b4SIonela Voinescu * including secondary and hotplugged, marking this feature as 19272c9d45b4SIonela Voinescu * present on that respective CPU. The enable function will also 19282c9d45b4SIonela Voinescu * print a detection message. 19292c9d45b4SIonela Voinescu */ 19302c9d45b4SIonela Voinescu 19312c9d45b4SIonela Voinescu return true; 19322c9d45b4SIonela Voinescu } 193368c5debcSIonela Voinescu #else 193468c5debcSIonela Voinescu int get_cpu_with_amu_feat(void) 193568c5debcSIonela Voinescu { 193668c5debcSIonela Voinescu return nr_cpu_ids; 193768c5debcSIonela Voinescu } 19382c9d45b4SIonela Voinescu #endif 19392c9d45b4SIonela Voinescu 194012eb3691SWill Deacon static bool runs_at_el2(const struct arm64_cpu_capabilities *entry, int __unused) 194112eb3691SWill Deacon { 194212eb3691SWill Deacon return is_kernel_in_hyp_mode(); 194312eb3691SWill Deacon } 194412eb3691SWill Deacon 1945c0cda3b8SDave Martin static void cpu_copy_el2regs(const struct arm64_cpu_capabilities *__unused) 19466d99b689SJames Morse { 19476d99b689SJames Morse /* 19486d99b689SJames Morse * Copy register values that aren't redirected by hardware. 19496d99b689SJames Morse * 19506d99b689SJames Morse * Before code patching, we only set tpidr_el1, all CPUs need to copy 19516d99b689SJames Morse * this value to tpidr_el2 before we patch the code. Once we've done 19526d99b689SJames Morse * that, freshly-onlined CPUs will set tpidr_el2, so we don't need to 19536d99b689SJames Morse * do anything here. 19546d99b689SJames Morse */ 1955e9ab7a2eSJulien Thierry if (!alternative_is_applied(ARM64_HAS_VIRT_HOST_EXTN)) 19566d99b689SJames Morse write_sysreg(read_sysreg(tpidr_el1), tpidr_el2); 19576d99b689SJames Morse } 19586d99b689SJames Morse 1959b8925ee2SWill Deacon #ifdef CONFIG_ARM64_PAN 1960b8925ee2SWill Deacon static void cpu_enable_pan(const struct arm64_cpu_capabilities *__unused) 1961b8925ee2SWill Deacon { 1962b8925ee2SWill Deacon /* 1963b8925ee2SWill Deacon * We modify PSTATE. This won't work from irq context as the PSTATE 1964b8925ee2SWill Deacon * is discarded once we return from the exception. 1965b8925ee2SWill Deacon */ 1966b8925ee2SWill Deacon WARN_ON_ONCE(in_interrupt()); 1967b8925ee2SWill Deacon 1968b8925ee2SWill Deacon sysreg_clear_set(sctlr_el1, SCTLR_EL1_SPAN, 0); 1969515d5c8aSMark Rutland set_pstate_pan(1); 1970b8925ee2SWill Deacon } 1971b8925ee2SWill Deacon #endif /* CONFIG_ARM64_PAN */ 1972b8925ee2SWill Deacon 1973b8925ee2SWill Deacon #ifdef CONFIG_ARM64_RAS_EXTN 1974b8925ee2SWill Deacon static void cpu_clear_disr(const struct arm64_cpu_capabilities *__unused) 1975b8925ee2SWill Deacon { 1976b8925ee2SWill Deacon /* Firmware may have left a deferred SError in this register. */ 1977b8925ee2SWill Deacon write_sysreg_s(0, SYS_DISR_EL1); 1978b8925ee2SWill Deacon } 1979b8925ee2SWill Deacon #endif /* CONFIG_ARM64_RAS_EXTN */ 1980b8925ee2SWill Deacon 19816984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH 1982ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_cpucap(const struct arm64_cpu_capabilities *entry, int scope) 198375031975SMark Rutland { 1984ba9d1d3eSAmit Daniel Kachhap int boot_val, sec_val; 1985ba9d1d3eSAmit Daniel Kachhap 1986ba9d1d3eSAmit Daniel Kachhap /* We don't expect to be called with SCOPE_SYSTEM */ 1987ba9d1d3eSAmit Daniel Kachhap WARN_ON(scope == SCOPE_SYSTEM); 1988ba9d1d3eSAmit Daniel Kachhap /* 1989ba9d1d3eSAmit Daniel Kachhap * The ptr-auth feature levels are not intercompatible with lower 1990ba9d1d3eSAmit Daniel Kachhap * levels. Hence we must match ptr-auth feature level of the secondary 1991ba9d1d3eSAmit Daniel Kachhap * CPUs with that of the boot CPU. The level of boot cpu is fetched 1992ba9d1d3eSAmit Daniel Kachhap * from the sanitised register whereas direct register read is done for 1993ba9d1d3eSAmit Daniel Kachhap * the secondary CPUs. 1994ba9d1d3eSAmit Daniel Kachhap * The sanitised feature state is guaranteed to match that of the 1995ba9d1d3eSAmit Daniel Kachhap * boot CPU as a mismatched secondary CPU is parked before it gets 1996ba9d1d3eSAmit Daniel Kachhap * a chance to update the state, with the capability. 1997ba9d1d3eSAmit Daniel Kachhap */ 1998ba9d1d3eSAmit Daniel Kachhap boot_val = cpuid_feature_extract_field(read_sanitised_ftr_reg(entry->sys_reg), 1999ba9d1d3eSAmit Daniel Kachhap entry->field_pos, entry->sign); 2000ba9d1d3eSAmit Daniel Kachhap if (scope & SCOPE_BOOT_CPU) 2001ba9d1d3eSAmit Daniel Kachhap return boot_val >= entry->min_field_value; 2002ba9d1d3eSAmit Daniel Kachhap /* Now check for the secondary CPUs with SCOPE_LOCAL_CPU scope */ 2003ba9d1d3eSAmit Daniel Kachhap sec_val = cpuid_feature_extract_field(__read_sysreg_by_encoding(entry->sys_reg), 2004ba9d1d3eSAmit Daniel Kachhap entry->field_pos, entry->sign); 2005da844bebSVladimir Murzin return (sec_val >= entry->min_field_value) && (sec_val == boot_val); 2006ba9d1d3eSAmit Daniel Kachhap } 2007ba9d1d3eSAmit Daniel Kachhap 2008ba9d1d3eSAmit Daniel Kachhap static bool has_address_auth_metacap(const struct arm64_cpu_capabilities *entry, 2009ba9d1d3eSAmit Daniel Kachhap int scope) 2010ba9d1d3eSAmit Daniel Kachhap { 2011be3256a0SVladimir Murzin bool api = has_address_auth_cpucap(cpu_hwcaps_ptrs[ARM64_HAS_ADDRESS_AUTH_IMP_DEF], scope); 2012be3256a0SVladimir Murzin bool apa = has_address_auth_cpucap(cpu_hwcaps_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5], scope); 2013def8c222SVladimir Murzin bool apa3 = has_address_auth_cpucap(cpu_hwcaps_ptrs[ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3], scope); 2014be3256a0SVladimir Murzin 2015def8c222SVladimir Murzin return apa || apa3 || api; 2016cfef06bdSKristina Martsenko } 2017cfef06bdSKristina Martsenko 2018cfef06bdSKristina Martsenko static bool has_generic_auth(const struct arm64_cpu_capabilities *entry, 2019cfef06bdSKristina Martsenko int __unused) 2020cfef06bdSKristina Martsenko { 2021be3256a0SVladimir Murzin bool gpi = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_IMP_DEF); 2022be3256a0SVladimir Murzin bool gpa = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5); 2023def8c222SVladimir Murzin bool gpa3 = __system_matches_cap(ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3); 2024be3256a0SVladimir Murzin 2025def8c222SVladimir Murzin return gpa || gpa3 || gpi; 202675031975SMark Rutland } 20276984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */ 20286984eb47SMark Rutland 20293e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD 20303e6c69a0SMark Brown static void cpu_enable_e0pd(struct arm64_cpu_capabilities const *cap) 20313e6c69a0SMark Brown { 20323e6c69a0SMark Brown if (this_cpu_has_cap(ARM64_HAS_E0PD)) 20333e6c69a0SMark Brown sysreg_clear_set(tcr_el1, 0, TCR_E0PD1); 20343e6c69a0SMark Brown } 20353e6c69a0SMark Brown #endif /* CONFIG_ARM64_E0PD */ 20363e6c69a0SMark Brown 2037b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI 2038bc3c03ccSJulien Thierry static bool enable_pseudo_nmi; 2039bc3c03ccSJulien Thierry 2040bc3c03ccSJulien Thierry static int __init early_enable_pseudo_nmi(char *p) 2041bc3c03ccSJulien Thierry { 2042bc3c03ccSJulien Thierry return strtobool(p, &enable_pseudo_nmi); 2043bc3c03ccSJulien Thierry } 2044bc3c03ccSJulien Thierry early_param("irqchip.gicv3_pseudo_nmi", early_enable_pseudo_nmi); 2045bc3c03ccSJulien Thierry 2046b90d2b22SJulien Thierry static bool can_use_gic_priorities(const struct arm64_cpu_capabilities *entry, 2047b90d2b22SJulien Thierry int scope) 2048b90d2b22SJulien Thierry { 2049bc3c03ccSJulien Thierry return enable_pseudo_nmi && has_useable_gicv3_cpuif(entry, scope); 2050b90d2b22SJulien Thierry } 2051b90d2b22SJulien Thierry #endif 2052b90d2b22SJulien Thierry 20538ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI 20548ef8f360SDave Martin static void bti_enable(const struct arm64_cpu_capabilities *__unused) 20558ef8f360SDave Martin { 20568ef8f360SDave Martin /* 20578ef8f360SDave Martin * Use of X16/X17 for tail-calls and trampolines that jump to 20588ef8f360SDave Martin * function entry points using BR is a requirement for 20598ef8f360SDave Martin * marking binaries with GNU_PROPERTY_AARCH64_FEATURE_1_BTI. 20608ef8f360SDave Martin * So, be strict and forbid other BRs using other registers to 20618ef8f360SDave Martin * jump onto a PACIxSP instruction: 20628ef8f360SDave Martin */ 20638ef8f360SDave Martin sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_BT0 | SCTLR_EL1_BT1); 20648ef8f360SDave Martin isb(); 20658ef8f360SDave Martin } 20668ef8f360SDave Martin #endif /* CONFIG_ARM64_BTI */ 20678ef8f360SDave Martin 206834bfeea4SCatalin Marinas #ifdef CONFIG_ARM64_MTE 206934bfeea4SCatalin Marinas static void cpu_enable_mte(struct arm64_cpu_capabilities const *cap) 207034bfeea4SCatalin Marinas { 20717a062ce3SYee Lee sysreg_clear_set(sctlr_el1, 0, SCTLR_ELx_ATA | SCTLR_EL1_ATA0); 2072973b9e37SPeter Collingbourne 2073973b9e37SPeter Collingbourne mte_cpu_setup(); 20747a062ce3SYee Lee 207534bfeea4SCatalin Marinas /* 207634bfeea4SCatalin Marinas * Clear the tags in the zero page. This needs to be done via the 207734bfeea4SCatalin Marinas * linear map which has the Tagged attribute. 207834bfeea4SCatalin Marinas */ 2079d77e59a8SCatalin Marinas if (try_page_mte_tagging(ZERO_PAGE(0))) { 208034bfeea4SCatalin Marinas mte_clear_page_tags(lm_alias(empty_zero_page)); 2081e059853dSCatalin Marinas set_page_mte_tagged(ZERO_PAGE(0)); 2082e059853dSCatalin Marinas } 20832e903b91SAndrey Konovalov 20842e903b91SAndrey Konovalov kasan_init_hw_tags_cpu(); 208534bfeea4SCatalin Marinas } 208634bfeea4SCatalin Marinas #endif /* CONFIG_ARM64_MTE */ 208734bfeea4SCatalin Marinas 208844b3834bSJames Morse static void elf_hwcap_fixup(void) 208944b3834bSJames Morse { 209044b3834bSJames Morse #ifdef CONFIG_ARM64_ERRATUM_1742098 209144b3834bSJames Morse if (cpus_have_const_cap(ARM64_WORKAROUND_1742098)) 209244b3834bSJames Morse compat_elf_hwcap2 &= ~COMPAT_HWCAP2_AES; 209344b3834bSJames Morse #endif /* ARM64_ERRATUM_1742098 */ 209444b3834bSJames Morse } 209544b3834bSJames Morse 20963eb681fbSDavid Brazdil #ifdef CONFIG_KVM 20973eb681fbSDavid Brazdil static bool is_kvm_protected_mode(const struct arm64_cpu_capabilities *entry, int __unused) 20983eb681fbSDavid Brazdil { 2099cde5042aSWill Deacon return kvm_get_mode() == KVM_MODE_PROTECTED; 21003eb681fbSDavid Brazdil } 21013eb681fbSDavid Brazdil #endif /* CONFIG_KVM */ 21023eb681fbSDavid Brazdil 21033a46b352SKristina Martsenko static void cpu_trap_el0_impdef(const struct arm64_cpu_capabilities *__unused) 21043a46b352SKristina Martsenko { 21053a46b352SKristina Martsenko sysreg_clear_set(sctlr_el1, 0, SCTLR_EL1_TIDCP); 21063a46b352SKristina Martsenko } 21073a46b352SKristina Martsenko 210801ab991fSArd Biesheuvel static void cpu_enable_dit(const struct arm64_cpu_capabilities *__unused) 210901ab991fSArd Biesheuvel { 211001ab991fSArd Biesheuvel set_pstate_dit(1); 211101ab991fSArd Biesheuvel } 211201ab991fSArd Biesheuvel 21138c176e16SAmit Daniel Kachhap /* Internal helper functions to match cpu capability type */ 21148c176e16SAmit Daniel Kachhap static bool 21158c176e16SAmit Daniel Kachhap cpucap_late_cpu_optional(const struct arm64_cpu_capabilities *cap) 21168c176e16SAmit Daniel Kachhap { 21178c176e16SAmit Daniel Kachhap return !!(cap->type & ARM64_CPUCAP_OPTIONAL_FOR_LATE_CPU); 21188c176e16SAmit Daniel Kachhap } 21198c176e16SAmit Daniel Kachhap 21208c176e16SAmit Daniel Kachhap static bool 21218c176e16SAmit Daniel Kachhap cpucap_late_cpu_permitted(const struct arm64_cpu_capabilities *cap) 21228c176e16SAmit Daniel Kachhap { 21238c176e16SAmit Daniel Kachhap return !!(cap->type & ARM64_CPUCAP_PERMITTED_FOR_LATE_CPU); 21248c176e16SAmit Daniel Kachhap } 21258c176e16SAmit Daniel Kachhap 2126deeaac51SKristina Martsenko static bool 2127deeaac51SKristina Martsenko cpucap_panic_on_conflict(const struct arm64_cpu_capabilities *cap) 2128deeaac51SKristina Martsenko { 2129deeaac51SKristina Martsenko return !!(cap->type & ARM64_CPUCAP_PANIC_ON_CONFLICT); 2130deeaac51SKristina Martsenko } 2131deeaac51SKristina Martsenko 2132359b7064SMarc Zyngier static const struct arm64_cpu_capabilities arm64_features[] = { 213394a9e04aSMarc Zyngier { 21344c0bd995SMark Rutland .capability = ARM64_ALWAYS_BOOT, 21354c0bd995SMark Rutland .type = ARM64_CPUCAP_BOOT_CPU_FEATURE, 21364c0bd995SMark Rutland .matches = has_always, 21374c0bd995SMark Rutland }, 21384c0bd995SMark Rutland { 21394c0bd995SMark Rutland .capability = ARM64_ALWAYS_SYSTEM, 21404c0bd995SMark Rutland .type = ARM64_CPUCAP_SYSTEM_FEATURE, 21414c0bd995SMark Rutland .matches = has_always, 21424c0bd995SMark Rutland }, 21434c0bd995SMark Rutland { 214494a9e04aSMarc Zyngier .desc = "GIC system register CPU interface", 214594a9e04aSMarc Zyngier .capability = ARM64_HAS_SYSREG_GIC_CPUIF, 2146c9bfdf73SJulien Thierry .type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE, 2147963fcd40SMarc Zyngier .matches = has_useable_gicv3_cpuif, 2148da8d02d1SSuzuki K. Poulose .sys_reg = SYS_ID_AA64PFR0_EL1, 214955adc08dSMark Brown .field_pos = ID_AA64PFR0_EL1_GIC_SHIFT, 2150b8fc7801SMark Brown .field_width = 4, 2151ff96f7bcSSuzuki K Poulose .sign = FTR_UNSIGNED, 215218ffa046SJames Morse .min_field_value = 1, 215394a9e04aSMarc Zyngier }, 2154fdf86598SMarc Zyngier { 2155fdf86598SMarc Zyngier .desc = "Enhanced Counter Virtualization", 2156fdf86598SMarc Zyngier .capability = ARM64_HAS_ECV, 2157fdf86598SMarc Zyngier .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2158fdf86598SMarc Zyngier .matches = has_cpuid_feature, 2159fdf86598SMarc Zyngier .sys_reg = SYS_ID_AA64MMFR0_EL1, 21602d987e64SMark Brown .field_pos = ID_AA64MMFR0_EL1_ECV_SHIFT, 21610a2eec83SMark Brown .field_width = 4, 2162fdf86598SMarc Zyngier .sign = FTR_UNSIGNED, 2163fdf86598SMarc Zyngier .min_field_value = 1, 2164fdf86598SMarc Zyngier }, 2165338d4f49SJames Morse #ifdef CONFIG_ARM64_PAN 2166338d4f49SJames Morse { 2167338d4f49SJames Morse .desc = "Privileged Access Never", 2168338d4f49SJames Morse .capability = ARM64_HAS_PAN, 21695b4747c5SSuzuki K Poulose .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2170da8d02d1SSuzuki K. Poulose .matches = has_cpuid_feature, 2171da8d02d1SSuzuki K. Poulose .sys_reg = SYS_ID_AA64MMFR1_EL1, 21726fcd0193SKristina Martsenko .field_pos = ID_AA64MMFR1_EL1_PAN_SHIFT, 21730a2eec83SMark Brown .field_width = 4, 2174ff96f7bcSSuzuki K Poulose .sign = FTR_UNSIGNED, 2175338d4f49SJames Morse .min_field_value = 1, 2176c0cda3b8SDave Martin .cpu_enable = cpu_enable_pan, 2177338d4f49SJames Morse }, 2178338d4f49SJames Morse #endif /* CONFIG_ARM64_PAN */ 217918107f8aSVladimir Murzin #ifdef CONFIG_ARM64_EPAN 218018107f8aSVladimir Murzin { 218118107f8aSVladimir Murzin .desc = "Enhanced Privileged Access Never", 218218107f8aSVladimir Murzin .capability = ARM64_HAS_EPAN, 218318107f8aSVladimir Murzin .type = ARM64_CPUCAP_SYSTEM_FEATURE, 218418107f8aSVladimir Murzin .matches = has_cpuid_feature, 218518107f8aSVladimir Murzin .sys_reg = SYS_ID_AA64MMFR1_EL1, 21866fcd0193SKristina Martsenko .field_pos = ID_AA64MMFR1_EL1_PAN_SHIFT, 21870a2eec83SMark Brown .field_width = 4, 218818107f8aSVladimir Murzin .sign = FTR_UNSIGNED, 218918107f8aSVladimir Murzin .min_field_value = 3, 219018107f8aSVladimir Murzin }, 219118107f8aSVladimir Murzin #endif /* CONFIG_ARM64_EPAN */ 2192395af861SCatalin Marinas #ifdef CONFIG_ARM64_LSE_ATOMICS 21932e94da13SWill Deacon { 21942e94da13SWill Deacon .desc = "LSE atomic instructions", 21952e94da13SWill Deacon .capability = ARM64_HAS_LSE_ATOMICS, 21965b4747c5SSuzuki K Poulose .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2197da8d02d1SSuzuki K. Poulose .matches = has_cpuid_feature, 2198da8d02d1SSuzuki K. Poulose .sys_reg = SYS_ID_AA64ISAR0_EL1, 21990eda2ec4SMark Brown .field_pos = ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 22000a2eec83SMark Brown .field_width = 4, 2201ff96f7bcSSuzuki K Poulose .sign = FTR_UNSIGNED, 22022e94da13SWill Deacon .min_field_value = 2, 22032e94da13SWill Deacon }, 2204395af861SCatalin Marinas #endif /* CONFIG_ARM64_LSE_ATOMICS */ 2205d88701beSMarc Zyngier { 2206d5370f75SWill Deacon .desc = "Software prefetching using PRFM", 2207d5370f75SWill Deacon .capability = ARM64_HAS_NO_HW_PREFETCH, 22085c137714SSuzuki K Poulose .type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE, 2209d5370f75SWill Deacon .matches = has_no_hw_prefetch, 2210d5370f75SWill Deacon }, 2211588ab3f9SLinus Torvalds { 2212d88701beSMarc Zyngier .desc = "Virtualization Host Extensions", 2213d88701beSMarc Zyngier .capability = ARM64_HAS_VIRT_HOST_EXTN, 2214830dcc9fSSuzuki K Poulose .type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE, 2215d88701beSMarc Zyngier .matches = runs_at_el2, 2216c0cda3b8SDave Martin .cpu_enable = cpu_copy_el2regs, 2217d88701beSMarc Zyngier }, 2218042446a3SSuzuki K Poulose { 22192122a833SWill Deacon .capability = ARM64_HAS_32BIT_EL0_DO_NOT_USE, 22205b4747c5SSuzuki K Poulose .type = ARM64_CPUCAP_SYSTEM_FEATURE, 22212122a833SWill Deacon .matches = has_32bit_el0, 2222042446a3SSuzuki K Poulose .sys_reg = SYS_ID_AA64PFR0_EL1, 2223042446a3SSuzuki K Poulose .sign = FTR_UNSIGNED, 222455adc08dSMark Brown .field_pos = ID_AA64PFR0_EL1_EL0_SHIFT, 22250a2eec83SMark Brown .field_width = 4, 222655adc08dSMark Brown .min_field_value = ID_AA64PFR0_EL1_ELx_32BIT_64BIT, 2227042446a3SSuzuki K Poulose }, 2228540f76d1SWill Deacon #ifdef CONFIG_KVM 2229540f76d1SWill Deacon { 2230540f76d1SWill Deacon .desc = "32-bit EL1 Support", 2231540f76d1SWill Deacon .capability = ARM64_HAS_32BIT_EL1, 2232540f76d1SWill Deacon .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2233540f76d1SWill Deacon .matches = has_cpuid_feature, 2234540f76d1SWill Deacon .sys_reg = SYS_ID_AA64PFR0_EL1, 2235540f76d1SWill Deacon .sign = FTR_UNSIGNED, 223655adc08dSMark Brown .field_pos = ID_AA64PFR0_EL1_EL1_SHIFT, 22370a2eec83SMark Brown .field_width = 4, 223855adc08dSMark Brown .min_field_value = ID_AA64PFR0_EL1_ELx_32BIT_64BIT, 2239540f76d1SWill Deacon }, 22403eb681fbSDavid Brazdil { 22413eb681fbSDavid Brazdil .desc = "Protected KVM", 22423eb681fbSDavid Brazdil .capability = ARM64_KVM_PROTECTED_MODE, 22433eb681fbSDavid Brazdil .type = ARM64_CPUCAP_SYSTEM_FEATURE, 22443eb681fbSDavid Brazdil .matches = is_kvm_protected_mode, 22453eb681fbSDavid Brazdil }, 2246540f76d1SWill Deacon #endif 2247ea1e3de8SWill Deacon { 2248179a56f6SWill Deacon .desc = "Kernel page table isolation (KPTI)", 2249ea1e3de8SWill Deacon .capability = ARM64_UNMAP_KERNEL_AT_EL0, 2250d3aec8a2SSuzuki K Poulose .type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE, 2251d3aec8a2SSuzuki K Poulose /* 2252d3aec8a2SSuzuki K Poulose * The ID feature fields below are used to indicate that 2253d3aec8a2SSuzuki K Poulose * the CPU doesn't need KPTI. See unmap_kernel_at_el0 for 2254d3aec8a2SSuzuki K Poulose * more details. 2255d3aec8a2SSuzuki K Poulose */ 2256d3aec8a2SSuzuki K Poulose .sys_reg = SYS_ID_AA64PFR0_EL1, 225755adc08dSMark Brown .field_pos = ID_AA64PFR0_EL1_CSV3_SHIFT, 22580a2eec83SMark Brown .field_width = 4, 2259d3aec8a2SSuzuki K Poulose .min_field_value = 1, 2260ea1e3de8SWill Deacon .matches = unmap_kernel_at_el0, 2261c0cda3b8SDave Martin .cpu_enable = kpti_install_ng_mappings, 2262ea1e3de8SWill Deacon }, 226382e0191aSSuzuki K Poulose { 226482e0191aSSuzuki K Poulose /* FP/SIMD is not implemented */ 226582e0191aSSuzuki K Poulose .capability = ARM64_HAS_NO_FPSIMD, 2266449443c0SSuzuki K Poulose .type = ARM64_CPUCAP_BOOT_RESTRICTED_CPU_LOCAL_FEATURE, 226782e0191aSSuzuki K Poulose .min_field_value = 0, 226882e0191aSSuzuki K Poulose .matches = has_no_fpsimd, 226982e0191aSSuzuki K Poulose }, 2270d50e071fSRobin Murphy #ifdef CONFIG_ARM64_PMEM 2271d50e071fSRobin Murphy { 2272d50e071fSRobin Murphy .desc = "Data cache clean to Point of Persistence", 2273d50e071fSRobin Murphy .capability = ARM64_HAS_DCPOP, 22745b4747c5SSuzuki K Poulose .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2275d50e071fSRobin Murphy .matches = has_cpuid_feature, 2276d50e071fSRobin Murphy .sys_reg = SYS_ID_AA64ISAR1_EL1, 2277aa50479bSMark Brown .field_pos = ID_AA64ISAR1_EL1_DPB_SHIFT, 22780a2eec83SMark Brown .field_width = 4, 2279d50e071fSRobin Murphy .min_field_value = 1, 2280d50e071fSRobin Murphy }, 2281b9585f53SAndrew Murray { 2282b9585f53SAndrew Murray .desc = "Data cache clean to Point of Deep Persistence", 2283b9585f53SAndrew Murray .capability = ARM64_HAS_DCPODP, 2284b9585f53SAndrew Murray .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2285b9585f53SAndrew Murray .matches = has_cpuid_feature, 2286b9585f53SAndrew Murray .sys_reg = SYS_ID_AA64ISAR1_EL1, 2287b9585f53SAndrew Murray .sign = FTR_UNSIGNED, 2288aa50479bSMark Brown .field_pos = ID_AA64ISAR1_EL1_DPB_SHIFT, 22890a2eec83SMark Brown .field_width = 4, 2290b9585f53SAndrew Murray .min_field_value = 2, 2291b9585f53SAndrew Murray }, 2292d50e071fSRobin Murphy #endif 229343994d82SDave Martin #ifdef CONFIG_ARM64_SVE 229443994d82SDave Martin { 229543994d82SDave Martin .desc = "Scalable Vector Extension", 22965b4747c5SSuzuki K Poulose .type = ARM64_CPUCAP_SYSTEM_FEATURE, 229743994d82SDave Martin .capability = ARM64_SVE, 229843994d82SDave Martin .sys_reg = SYS_ID_AA64PFR0_EL1, 229943994d82SDave Martin .sign = FTR_UNSIGNED, 230055adc08dSMark Brown .field_pos = ID_AA64PFR0_EL1_SVE_SHIFT, 23010a2eec83SMark Brown .field_width = 4, 23024f8456c3SMark Brown .min_field_value = ID_AA64PFR0_EL1_SVE_IMP, 230343994d82SDave Martin .matches = has_cpuid_feature, 2304c0cda3b8SDave Martin .cpu_enable = sve_kernel_enable, 230543994d82SDave Martin }, 230643994d82SDave Martin #endif /* CONFIG_ARM64_SVE */ 230764c02720SXie XiuQi #ifdef CONFIG_ARM64_RAS_EXTN 230864c02720SXie XiuQi { 230964c02720SXie XiuQi .desc = "RAS Extension Support", 231064c02720SXie XiuQi .capability = ARM64_HAS_RAS_EXTN, 23115b4747c5SSuzuki K Poulose .type = ARM64_CPUCAP_SYSTEM_FEATURE, 231264c02720SXie XiuQi .matches = has_cpuid_feature, 231364c02720SXie XiuQi .sys_reg = SYS_ID_AA64PFR0_EL1, 231464c02720SXie XiuQi .sign = FTR_UNSIGNED, 231555adc08dSMark Brown .field_pos = ID_AA64PFR0_EL1_RAS_SHIFT, 23160a2eec83SMark Brown .field_width = 4, 23174f8456c3SMark Brown .min_field_value = ID_AA64PFR0_EL1_RAS_IMP, 2318c0cda3b8SDave Martin .cpu_enable = cpu_clear_disr, 231964c02720SXie XiuQi }, 232064c02720SXie XiuQi #endif /* CONFIG_ARM64_RAS_EXTN */ 23212c9d45b4SIonela Voinescu #ifdef CONFIG_ARM64_AMU_EXTN 23222c9d45b4SIonela Voinescu { 23232c9d45b4SIonela Voinescu /* 23242c9d45b4SIonela Voinescu * The feature is enabled by default if CONFIG_ARM64_AMU_EXTN=y. 23252c9d45b4SIonela Voinescu * Therefore, don't provide .desc as we don't want the detection 23262c9d45b4SIonela Voinescu * message to be shown until at least one CPU is detected to 23272c9d45b4SIonela Voinescu * support the feature. 23282c9d45b4SIonela Voinescu */ 23292c9d45b4SIonela Voinescu .capability = ARM64_HAS_AMU_EXTN, 23302c9d45b4SIonela Voinescu .type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE, 23312c9d45b4SIonela Voinescu .matches = has_amu, 23322c9d45b4SIonela Voinescu .sys_reg = SYS_ID_AA64PFR0_EL1, 23332c9d45b4SIonela Voinescu .sign = FTR_UNSIGNED, 233455adc08dSMark Brown .field_pos = ID_AA64PFR0_EL1_AMU_SHIFT, 23350a2eec83SMark Brown .field_width = 4, 23364f8456c3SMark Brown .min_field_value = ID_AA64PFR0_EL1_AMU_IMP, 23372c9d45b4SIonela Voinescu .cpu_enable = cpu_amu_enable, 23382c9d45b4SIonela Voinescu }, 23392c9d45b4SIonela Voinescu #endif /* CONFIG_ARM64_AMU_EXTN */ 23406ae4b6e0SShanker Donthineni { 23416ae4b6e0SShanker Donthineni .desc = "Data cache clean to the PoU not required for I/D coherence", 23426ae4b6e0SShanker Donthineni .capability = ARM64_HAS_CACHE_IDC, 23435b4747c5SSuzuki K Poulose .type = ARM64_CPUCAP_SYSTEM_FEATURE, 23446ae4b6e0SShanker Donthineni .matches = has_cache_idc, 23451602df02SSuzuki K Poulose .cpu_enable = cpu_emulate_effective_ctr, 23466ae4b6e0SShanker Donthineni }, 23476ae4b6e0SShanker Donthineni { 23486ae4b6e0SShanker Donthineni .desc = "Instruction cache invalidation not required for I/D coherence", 23496ae4b6e0SShanker Donthineni .capability = ARM64_HAS_CACHE_DIC, 23505b4747c5SSuzuki K Poulose .type = ARM64_CPUCAP_SYSTEM_FEATURE, 23516ae4b6e0SShanker Donthineni .matches = has_cache_dic, 23526ae4b6e0SShanker Donthineni }, 2353e48d53a9SMarc Zyngier { 2354e48d53a9SMarc Zyngier .desc = "Stage-2 Force Write-Back", 2355e48d53a9SMarc Zyngier .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2356e48d53a9SMarc Zyngier .capability = ARM64_HAS_STAGE2_FWB, 2357e48d53a9SMarc Zyngier .sys_reg = SYS_ID_AA64MMFR2_EL1, 2358e48d53a9SMarc Zyngier .sign = FTR_UNSIGNED, 2359a957c6beSMark Brown .field_pos = ID_AA64MMFR2_EL1_FWB_SHIFT, 23600a2eec83SMark Brown .field_width = 4, 2361e48d53a9SMarc Zyngier .min_field_value = 1, 2362e48d53a9SMarc Zyngier .matches = has_cpuid_feature, 2363e48d53a9SMarc Zyngier }, 2364552ae76fSMarc Zyngier { 2365552ae76fSMarc Zyngier .desc = "ARMv8.4 Translation Table Level", 2366552ae76fSMarc Zyngier .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2367552ae76fSMarc Zyngier .capability = ARM64_HAS_ARMv8_4_TTL, 2368552ae76fSMarc Zyngier .sys_reg = SYS_ID_AA64MMFR2_EL1, 2369552ae76fSMarc Zyngier .sign = FTR_UNSIGNED, 2370a957c6beSMark Brown .field_pos = ID_AA64MMFR2_EL1_TTL_SHIFT, 23710a2eec83SMark Brown .field_width = 4, 2372552ae76fSMarc Zyngier .min_field_value = 1, 2373552ae76fSMarc Zyngier .matches = has_cpuid_feature, 2374552ae76fSMarc Zyngier }, 2375b620ba54SZhenyu Ye { 2376b620ba54SZhenyu Ye .desc = "TLB range maintenance instructions", 2377b620ba54SZhenyu Ye .capability = ARM64_HAS_TLB_RANGE, 2378b620ba54SZhenyu Ye .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2379b620ba54SZhenyu Ye .matches = has_cpuid_feature, 2380b620ba54SZhenyu Ye .sys_reg = SYS_ID_AA64ISAR0_EL1, 23810eda2ec4SMark Brown .field_pos = ID_AA64ISAR0_EL1_TLB_SHIFT, 23820a2eec83SMark Brown .field_width = 4, 2383b620ba54SZhenyu Ye .sign = FTR_UNSIGNED, 23840eda2ec4SMark Brown .min_field_value = ID_AA64ISAR0_EL1_TLB_RANGE, 2385b620ba54SZhenyu Ye }, 238605abb595SSuzuki K Poulose #ifdef CONFIG_ARM64_HW_AFDBM 238705abb595SSuzuki K Poulose { 238805abb595SSuzuki K Poulose /* 238905abb595SSuzuki K Poulose * Since we turn this on always, we don't want the user to 239005abb595SSuzuki K Poulose * think that the feature is available when it may not be. 239105abb595SSuzuki K Poulose * So hide the description. 239205abb595SSuzuki K Poulose * 239305abb595SSuzuki K Poulose * .desc = "Hardware pagetable Dirty Bit Management", 239405abb595SSuzuki K Poulose * 239505abb595SSuzuki K Poulose */ 239605abb595SSuzuki K Poulose .type = ARM64_CPUCAP_WEAK_LOCAL_CPU_FEATURE, 239705abb595SSuzuki K Poulose .capability = ARM64_HW_DBM, 239805abb595SSuzuki K Poulose .sys_reg = SYS_ID_AA64MMFR1_EL1, 239905abb595SSuzuki K Poulose .sign = FTR_UNSIGNED, 24006fcd0193SKristina Martsenko .field_pos = ID_AA64MMFR1_EL1_HAFDBS_SHIFT, 24010a2eec83SMark Brown .field_width = 4, 240205abb595SSuzuki K Poulose .min_field_value = 2, 240305abb595SSuzuki K Poulose .matches = has_hw_dbm, 240405abb595SSuzuki K Poulose .cpu_enable = cpu_enable_hw_dbm, 240505abb595SSuzuki K Poulose }, 240605abb595SSuzuki K Poulose #endif 240786d0dd34SArd Biesheuvel { 240886d0dd34SArd Biesheuvel .desc = "CRC32 instructions", 240986d0dd34SArd Biesheuvel .capability = ARM64_HAS_CRC32, 241086d0dd34SArd Biesheuvel .type = ARM64_CPUCAP_SYSTEM_FEATURE, 241186d0dd34SArd Biesheuvel .matches = has_cpuid_feature, 241286d0dd34SArd Biesheuvel .sys_reg = SYS_ID_AA64ISAR0_EL1, 24130eda2ec4SMark Brown .field_pos = ID_AA64ISAR0_EL1_CRC32_SHIFT, 24140a2eec83SMark Brown .field_width = 4, 241586d0dd34SArd Biesheuvel .min_field_value = 1, 241686d0dd34SArd Biesheuvel }, 2417d71be2b6SWill Deacon { 2418d71be2b6SWill Deacon .desc = "Speculative Store Bypassing Safe (SSBS)", 2419d71be2b6SWill Deacon .capability = ARM64_SSBS, 2420532d5815SWill Deacon .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2421d71be2b6SWill Deacon .matches = has_cpuid_feature, 2422d71be2b6SWill Deacon .sys_reg = SYS_ID_AA64PFR1_EL1, 24236ca2b9caSMark Brown .field_pos = ID_AA64PFR1_EL1_SSBS_SHIFT, 24240a2eec83SMark Brown .field_width = 4, 2425d71be2b6SWill Deacon .sign = FTR_UNSIGNED, 242653275da8SMark Brown .min_field_value = ID_AA64PFR1_EL1_SSBS_IMP, 2427d71be2b6SWill Deacon }, 24285ffdfaedSVladimir Murzin #ifdef CONFIG_ARM64_CNP 24295ffdfaedSVladimir Murzin { 24305ffdfaedSVladimir Murzin .desc = "Common not Private translations", 24315ffdfaedSVladimir Murzin .capability = ARM64_HAS_CNP, 24325ffdfaedSVladimir Murzin .type = ARM64_CPUCAP_SYSTEM_FEATURE, 24335ffdfaedSVladimir Murzin .matches = has_useable_cnp, 24345ffdfaedSVladimir Murzin .sys_reg = SYS_ID_AA64MMFR2_EL1, 24355ffdfaedSVladimir Murzin .sign = FTR_UNSIGNED, 2436ca951862SMark Brown .field_pos = ID_AA64MMFR2_EL1_CnP_SHIFT, 24370a2eec83SMark Brown .field_width = 4, 24385ffdfaedSVladimir Murzin .min_field_value = 1, 24395ffdfaedSVladimir Murzin .cpu_enable = cpu_enable_cnp, 24405ffdfaedSVladimir Murzin }, 24415ffdfaedSVladimir Murzin #endif 2442bd4fb6d2SWill Deacon { 2443bd4fb6d2SWill Deacon .desc = "Speculation barrier (SB)", 2444bd4fb6d2SWill Deacon .capability = ARM64_HAS_SB, 2445bd4fb6d2SWill Deacon .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2446bd4fb6d2SWill Deacon .matches = has_cpuid_feature, 2447bd4fb6d2SWill Deacon .sys_reg = SYS_ID_AA64ISAR1_EL1, 2448aa50479bSMark Brown .field_pos = ID_AA64ISAR1_EL1_SB_SHIFT, 24490a2eec83SMark Brown .field_width = 4, 2450bd4fb6d2SWill Deacon .sign = FTR_UNSIGNED, 2451bd4fb6d2SWill Deacon .min_field_value = 1, 2452bd4fb6d2SWill Deacon }, 24536984eb47SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH 24546984eb47SMark Rutland { 2455be3256a0SVladimir Murzin .desc = "Address authentication (architected QARMA5 algorithm)", 2456be3256a0SVladimir Murzin .capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA5, 24576982934eSKristina Martsenko .type = ARM64_CPUCAP_BOOT_CPU_FEATURE, 24586984eb47SMark Rutland .sys_reg = SYS_ID_AA64ISAR1_EL1, 24596984eb47SMark Rutland .sign = FTR_UNSIGNED, 2460aa50479bSMark Brown .field_pos = ID_AA64ISAR1_EL1_APA_SHIFT, 24610a2eec83SMark Brown .field_width = 4, 2462aa50479bSMark Brown .min_field_value = ID_AA64ISAR1_EL1_APA_PAuth, 2463ba9d1d3eSAmit Daniel Kachhap .matches = has_address_auth_cpucap, 24646984eb47SMark Rutland }, 24656984eb47SMark Rutland { 2466def8c222SVladimir Murzin .desc = "Address authentication (architected QARMA3 algorithm)", 2467def8c222SVladimir Murzin .capability = ARM64_HAS_ADDRESS_AUTH_ARCH_QARMA3, 2468def8c222SVladimir Murzin .type = ARM64_CPUCAP_BOOT_CPU_FEATURE, 2469def8c222SVladimir Murzin .sys_reg = SYS_ID_AA64ISAR2_EL1, 2470def8c222SVladimir Murzin .sign = FTR_UNSIGNED, 2471b2d71f27SMark Brown .field_pos = ID_AA64ISAR2_EL1_APA3_SHIFT, 24728d93b7a2SWill Deacon .field_width = 4, 2473b2d71f27SMark Brown .min_field_value = ID_AA64ISAR2_EL1_APA3_PAuth, 2474def8c222SVladimir Murzin .matches = has_address_auth_cpucap, 2475def8c222SVladimir Murzin }, 2476def8c222SVladimir Murzin { 24776984eb47SMark Rutland .desc = "Address authentication (IMP DEF algorithm)", 24786984eb47SMark Rutland .capability = ARM64_HAS_ADDRESS_AUTH_IMP_DEF, 24796982934eSKristina Martsenko .type = ARM64_CPUCAP_BOOT_CPU_FEATURE, 24806984eb47SMark Rutland .sys_reg = SYS_ID_AA64ISAR1_EL1, 24816984eb47SMark Rutland .sign = FTR_UNSIGNED, 2482aa50479bSMark Brown .field_pos = ID_AA64ISAR1_EL1_API_SHIFT, 24830a2eec83SMark Brown .field_width = 4, 2484aa50479bSMark Brown .min_field_value = ID_AA64ISAR1_EL1_API_PAuth, 2485ba9d1d3eSAmit Daniel Kachhap .matches = has_address_auth_cpucap, 2486cfef06bdSKristina Martsenko }, 2487cfef06bdSKristina Martsenko { 2488cfef06bdSKristina Martsenko .capability = ARM64_HAS_ADDRESS_AUTH, 24896982934eSKristina Martsenko .type = ARM64_CPUCAP_BOOT_CPU_FEATURE, 2490ba9d1d3eSAmit Daniel Kachhap .matches = has_address_auth_metacap, 24916984eb47SMark Rutland }, 24926984eb47SMark Rutland { 2493be3256a0SVladimir Murzin .desc = "Generic authentication (architected QARMA5 algorithm)", 2494be3256a0SVladimir Murzin .capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA5, 24956984eb47SMark Rutland .type = ARM64_CPUCAP_SYSTEM_FEATURE, 24966984eb47SMark Rutland .sys_reg = SYS_ID_AA64ISAR1_EL1, 24976984eb47SMark Rutland .sign = FTR_UNSIGNED, 2498aa50479bSMark Brown .field_pos = ID_AA64ISAR1_EL1_GPA_SHIFT, 24990a2eec83SMark Brown .field_width = 4, 2500aa50479bSMark Brown .min_field_value = ID_AA64ISAR1_EL1_GPA_IMP, 25016984eb47SMark Rutland .matches = has_cpuid_feature, 25026984eb47SMark Rutland }, 25036984eb47SMark Rutland { 2504def8c222SVladimir Murzin .desc = "Generic authentication (architected QARMA3 algorithm)", 2505def8c222SVladimir Murzin .capability = ARM64_HAS_GENERIC_AUTH_ARCH_QARMA3, 2506def8c222SVladimir Murzin .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2507def8c222SVladimir Murzin .sys_reg = SYS_ID_AA64ISAR2_EL1, 2508def8c222SVladimir Murzin .sign = FTR_UNSIGNED, 2509b2d71f27SMark Brown .field_pos = ID_AA64ISAR2_EL1_GPA3_SHIFT, 25108d93b7a2SWill Deacon .field_width = 4, 2511b2d71f27SMark Brown .min_field_value = ID_AA64ISAR2_EL1_GPA3_IMP, 2512def8c222SVladimir Murzin .matches = has_cpuid_feature, 2513def8c222SVladimir Murzin }, 2514def8c222SVladimir Murzin { 25156984eb47SMark Rutland .desc = "Generic authentication (IMP DEF algorithm)", 25166984eb47SMark Rutland .capability = ARM64_HAS_GENERIC_AUTH_IMP_DEF, 25176984eb47SMark Rutland .type = ARM64_CPUCAP_SYSTEM_FEATURE, 25186984eb47SMark Rutland .sys_reg = SYS_ID_AA64ISAR1_EL1, 25196984eb47SMark Rutland .sign = FTR_UNSIGNED, 2520aa50479bSMark Brown .field_pos = ID_AA64ISAR1_EL1_GPI_SHIFT, 25210a2eec83SMark Brown .field_width = 4, 2522aa50479bSMark Brown .min_field_value = ID_AA64ISAR1_EL1_GPI_IMP, 25236984eb47SMark Rutland .matches = has_cpuid_feature, 25246984eb47SMark Rutland }, 2525cfef06bdSKristina Martsenko { 2526cfef06bdSKristina Martsenko .capability = ARM64_HAS_GENERIC_AUTH, 2527cfef06bdSKristina Martsenko .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2528cfef06bdSKristina Martsenko .matches = has_generic_auth, 2529cfef06bdSKristina Martsenko }, 25306984eb47SMark Rutland #endif /* CONFIG_ARM64_PTR_AUTH */ 2531b90d2b22SJulien Thierry #ifdef CONFIG_ARM64_PSEUDO_NMI 2532b90d2b22SJulien Thierry { 2533b90d2b22SJulien Thierry /* 2534b90d2b22SJulien Thierry * Depends on having GICv3 2535b90d2b22SJulien Thierry */ 2536b90d2b22SJulien Thierry .desc = "IRQ priority masking", 2537b90d2b22SJulien Thierry .capability = ARM64_HAS_IRQ_PRIO_MASKING, 2538b90d2b22SJulien Thierry .type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE, 2539b90d2b22SJulien Thierry .matches = can_use_gic_priorities, 2540b90d2b22SJulien Thierry .sys_reg = SYS_ID_AA64PFR0_EL1, 254155adc08dSMark Brown .field_pos = ID_AA64PFR0_EL1_GIC_SHIFT, 25420a2eec83SMark Brown .field_width = 4, 2543b90d2b22SJulien Thierry .sign = FTR_UNSIGNED, 2544b90d2b22SJulien Thierry .min_field_value = 1, 2545b90d2b22SJulien Thierry }, 2546b90d2b22SJulien Thierry #endif 25473e6c69a0SMark Brown #ifdef CONFIG_ARM64_E0PD 25483e6c69a0SMark Brown { 25493e6c69a0SMark Brown .desc = "E0PD", 25503e6c69a0SMark Brown .capability = ARM64_HAS_E0PD, 25513e6c69a0SMark Brown .type = ARM64_CPUCAP_SYSTEM_FEATURE, 25523e6c69a0SMark Brown .sys_reg = SYS_ID_AA64MMFR2_EL1, 25533e6c69a0SMark Brown .sign = FTR_UNSIGNED, 25540a2eec83SMark Brown .field_width = 4, 2555a957c6beSMark Brown .field_pos = ID_AA64MMFR2_EL1_E0PD_SHIFT, 25563e6c69a0SMark Brown .matches = has_cpuid_feature, 25573e6c69a0SMark Brown .min_field_value = 1, 25583e6c69a0SMark Brown .cpu_enable = cpu_enable_e0pd, 25593e6c69a0SMark Brown }, 25603e6c69a0SMark Brown #endif 25611a50ec0bSRichard Henderson { 25621a50ec0bSRichard Henderson .desc = "Random Number Generator", 25631a50ec0bSRichard Henderson .capability = ARM64_HAS_RNG, 25641a50ec0bSRichard Henderson .type = ARM64_CPUCAP_SYSTEM_FEATURE, 25651a50ec0bSRichard Henderson .matches = has_cpuid_feature, 25661a50ec0bSRichard Henderson .sys_reg = SYS_ID_AA64ISAR0_EL1, 25670eda2ec4SMark Brown .field_pos = ID_AA64ISAR0_EL1_RNDR_SHIFT, 25680a2eec83SMark Brown .field_width = 4, 25691a50ec0bSRichard Henderson .sign = FTR_UNSIGNED, 25701a50ec0bSRichard Henderson .min_field_value = 1, 25711a50ec0bSRichard Henderson }, 25728ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI 25738ef8f360SDave Martin { 25748ef8f360SDave Martin .desc = "Branch Target Identification", 25758ef8f360SDave Martin .capability = ARM64_BTI, 2576c8027285SMark Brown #ifdef CONFIG_ARM64_BTI_KERNEL 2577c8027285SMark Brown .type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE, 2578c8027285SMark Brown #else 25798ef8f360SDave Martin .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2580c8027285SMark Brown #endif 25818ef8f360SDave Martin .matches = has_cpuid_feature, 25828ef8f360SDave Martin .cpu_enable = bti_enable, 25838ef8f360SDave Martin .sys_reg = SYS_ID_AA64PFR1_EL1, 25846ca2b9caSMark Brown .field_pos = ID_AA64PFR1_EL1_BT_SHIFT, 25850a2eec83SMark Brown .field_width = 4, 2586514e9b2aSMark Brown .min_field_value = ID_AA64PFR1_EL1_BT_IMP, 25878ef8f360SDave Martin .sign = FTR_UNSIGNED, 25888ef8f360SDave Martin }, 25898ef8f360SDave Martin #endif 25903b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE 25913b714d24SVincenzo Frascino { 25923b714d24SVincenzo Frascino .desc = "Memory Tagging Extension", 25933b714d24SVincenzo Frascino .capability = ARM64_MTE, 25943b714d24SVincenzo Frascino .type = ARM64_CPUCAP_STRICT_BOOT_CPU_FEATURE, 25953b714d24SVincenzo Frascino .matches = has_cpuid_feature, 25963b714d24SVincenzo Frascino .sys_reg = SYS_ID_AA64PFR1_EL1, 25976ca2b9caSMark Brown .field_pos = ID_AA64PFR1_EL1_MTE_SHIFT, 25980a2eec83SMark Brown .field_width = 4, 25992e75b393SMark Brown .min_field_value = ID_AA64PFR1_EL1_MTE_MTE2, 26003b714d24SVincenzo Frascino .sign = FTR_UNSIGNED, 260134bfeea4SCatalin Marinas .cpu_enable = cpu_enable_mte, 26023b714d24SVincenzo Frascino }, 2603d73c162eSVincenzo Frascino { 2604d73c162eSVincenzo Frascino .desc = "Asymmetric MTE Tag Check Fault", 2605d73c162eSVincenzo Frascino .capability = ARM64_MTE_ASYMM, 2606d73c162eSVincenzo Frascino .type = ARM64_CPUCAP_BOOT_CPU_FEATURE, 2607d73c162eSVincenzo Frascino .matches = has_cpuid_feature, 2608d73c162eSVincenzo Frascino .sys_reg = SYS_ID_AA64PFR1_EL1, 26096ca2b9caSMark Brown .field_pos = ID_AA64PFR1_EL1_MTE_SHIFT, 26100a2eec83SMark Brown .field_width = 4, 26112e75b393SMark Brown .min_field_value = ID_AA64PFR1_EL1_MTE_MTE3, 2612d73c162eSVincenzo Frascino .sign = FTR_UNSIGNED, 2613d73c162eSVincenzo Frascino }, 26143b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */ 2615364a5a8aSWill Deacon { 2616364a5a8aSWill Deacon .desc = "RCpc load-acquire (LDAPR)", 2617364a5a8aSWill Deacon .capability = ARM64_HAS_LDAPR, 2618364a5a8aSWill Deacon .type = ARM64_CPUCAP_SYSTEM_FEATURE, 2619364a5a8aSWill Deacon .sys_reg = SYS_ID_AA64ISAR1_EL1, 2620364a5a8aSWill Deacon .sign = FTR_UNSIGNED, 2621aa50479bSMark Brown .field_pos = ID_AA64ISAR1_EL1_LRCPC_SHIFT, 26220a2eec83SMark Brown .field_width = 4, 2623364a5a8aSWill Deacon .matches = has_cpuid_feature, 2624364a5a8aSWill Deacon .min_field_value = 1, 2625364a5a8aSWill Deacon }, 26265e64b862SMark Brown #ifdef CONFIG_ARM64_SME 26275e64b862SMark Brown { 26285e64b862SMark Brown .desc = "Scalable Matrix Extension", 26295e64b862SMark Brown .type = ARM64_CPUCAP_SYSTEM_FEATURE, 26305e64b862SMark Brown .capability = ARM64_SME, 26315e64b862SMark Brown .sys_reg = SYS_ID_AA64PFR1_EL1, 26325e64b862SMark Brown .sign = FTR_UNSIGNED, 26336ca2b9caSMark Brown .field_pos = ID_AA64PFR1_EL1_SME_SHIFT, 26345e64b862SMark Brown .field_width = 4, 2635ed907520SMark Brown .min_field_value = ID_AA64PFR1_EL1_SME_IMP, 26365e64b862SMark Brown .matches = has_cpuid_feature, 26375e64b862SMark Brown .cpu_enable = sme_kernel_enable, 26385e64b862SMark Brown }, 26395e64b862SMark Brown /* FA64 should be sorted after the base SME capability */ 26405e64b862SMark Brown { 26415e64b862SMark Brown .desc = "FA64", 26425e64b862SMark Brown .type = ARM64_CPUCAP_SYSTEM_FEATURE, 26435e64b862SMark Brown .capability = ARM64_SME_FA64, 26445e64b862SMark Brown .sys_reg = SYS_ID_AA64SMFR0_EL1, 26455e64b862SMark Brown .sign = FTR_UNSIGNED, 2646f13d5469SMark Brown .field_pos = ID_AA64SMFR0_EL1_FA64_SHIFT, 26475e64b862SMark Brown .field_width = 1, 2648f13d5469SMark Brown .min_field_value = ID_AA64SMFR0_EL1_FA64_IMP, 26495e64b862SMark Brown .matches = has_cpuid_feature, 26505e64b862SMark Brown .cpu_enable = fa64_kernel_enable, 26515e64b862SMark Brown }, 26525e64b862SMark Brown #endif /* CONFIG_ARM64_SME */ 265306e0b802SMarc Zyngier { 265406e0b802SMarc Zyngier .desc = "WFx with timeout", 265506e0b802SMarc Zyngier .capability = ARM64_HAS_WFXT, 265606e0b802SMarc Zyngier .type = ARM64_CPUCAP_SYSTEM_FEATURE, 265706e0b802SMarc Zyngier .sys_reg = SYS_ID_AA64ISAR2_EL1, 265806e0b802SMarc Zyngier .sign = FTR_UNSIGNED, 2659b2d71f27SMark Brown .field_pos = ID_AA64ISAR2_EL1_WFxT_SHIFT, 266006e0b802SMarc Zyngier .field_width = 4, 266106e0b802SMarc Zyngier .matches = has_cpuid_feature, 2662b2d71f27SMark Brown .min_field_value = ID_AA64ISAR2_EL1_WFxT_IMP, 266306e0b802SMarc Zyngier }, 26643a46b352SKristina Martsenko { 26653a46b352SKristina Martsenko .desc = "Trap EL0 IMPLEMENTATION DEFINED functionality", 26663a46b352SKristina Martsenko .capability = ARM64_HAS_TIDCP1, 26673a46b352SKristina Martsenko .type = ARM64_CPUCAP_SYSTEM_FEATURE, 26683a46b352SKristina Martsenko .sys_reg = SYS_ID_AA64MMFR1_EL1, 26693a46b352SKristina Martsenko .sign = FTR_UNSIGNED, 26706fcd0193SKristina Martsenko .field_pos = ID_AA64MMFR1_EL1_TIDCP1_SHIFT, 26713a46b352SKristina Martsenko .field_width = 4, 26726fcd0193SKristina Martsenko .min_field_value = ID_AA64MMFR1_EL1_TIDCP1_IMP, 26733a46b352SKristina Martsenko .matches = has_cpuid_feature, 26743a46b352SKristina Martsenko .cpu_enable = cpu_trap_el0_impdef, 26753a46b352SKristina Martsenko }, 267601ab991fSArd Biesheuvel { 267701ab991fSArd Biesheuvel .desc = "Data independent timing control (DIT)", 267801ab991fSArd Biesheuvel .capability = ARM64_HAS_DIT, 267901ab991fSArd Biesheuvel .type = ARM64_CPUCAP_SYSTEM_FEATURE, 268001ab991fSArd Biesheuvel .sys_reg = SYS_ID_AA64PFR0_EL1, 268101ab991fSArd Biesheuvel .sign = FTR_UNSIGNED, 268201ab991fSArd Biesheuvel .field_pos = ID_AA64PFR0_EL1_DIT_SHIFT, 268301ab991fSArd Biesheuvel .field_width = 4, 268401ab991fSArd Biesheuvel .min_field_value = ID_AA64PFR0_EL1_DIT_IMP, 268501ab991fSArd Biesheuvel .matches = has_cpuid_feature, 268601ab991fSArd Biesheuvel .cpu_enable = cpu_enable_dit, 268701ab991fSArd Biesheuvel }, 2688359b7064SMarc Zyngier {}, 2689359b7064SMarc Zyngier }; 2690359b7064SMarc Zyngier 26910a2eec83SMark Brown #define HWCAP_CPUID_MATCH(reg, field, width, s, min_value) \ 2692237405ebSJames Morse .matches = has_user_cpuid_feature, \ 269337b01d53SSuzuki K. Poulose .sys_reg = reg, \ 269437b01d53SSuzuki K. Poulose .field_pos = field, \ 26950a2eec83SMark Brown .field_width = width, \ 2696ff96f7bcSSuzuki K Poulose .sign = s, \ 26971e013d06SWill Deacon .min_field_value = min_value, 26981e013d06SWill Deacon 26991e013d06SWill Deacon #define __HWCAP_CAP(name, cap_type, cap) \ 27001e013d06SWill Deacon .desc = name, \ 27011e013d06SWill Deacon .type = ARM64_CPUCAP_SYSTEM_FEATURE, \ 2702143ba05dSSuzuki K Poulose .hwcap_type = cap_type, \ 270337b01d53SSuzuki K. Poulose .hwcap = cap, \ 27041e013d06SWill Deacon 27050a2eec83SMark Brown #define HWCAP_CAP(reg, field, width, s, min_value, cap_type, cap) \ 27061e013d06SWill Deacon { \ 27071e013d06SWill Deacon __HWCAP_CAP(#cap, cap_type, cap) \ 27080a2eec83SMark Brown HWCAP_CPUID_MATCH(reg, field, width, s, min_value) \ 270937b01d53SSuzuki K. Poulose } 271037b01d53SSuzuki K. Poulose 27111e013d06SWill Deacon #define HWCAP_MULTI_CAP(list, cap_type, cap) \ 27121e013d06SWill Deacon { \ 27131e013d06SWill Deacon __HWCAP_CAP(#cap, cap_type, cap) \ 27141e013d06SWill Deacon .matches = cpucap_multi_entry_cap_matches, \ 27151e013d06SWill Deacon .match_list = list, \ 27161e013d06SWill Deacon } 27171e013d06SWill Deacon 27187559950aSSuzuki K Poulose #define HWCAP_CAP_MATCH(match, cap_type, cap) \ 27197559950aSSuzuki K Poulose { \ 27207559950aSSuzuki K Poulose __HWCAP_CAP(#cap, cap_type, cap) \ 27217559950aSSuzuki K Poulose .matches = match, \ 27227559950aSSuzuki K Poulose } 27237559950aSSuzuki K Poulose 27241e013d06SWill Deacon #ifdef CONFIG_ARM64_PTR_AUTH 27251e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_addr_matches[] = { 27261e013d06SWill Deacon { 2727aa50479bSMark Brown HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_APA_SHIFT, 27280a2eec83SMark Brown 4, FTR_UNSIGNED, 2729aa50479bSMark Brown ID_AA64ISAR1_EL1_APA_PAuth) 27301e013d06SWill Deacon }, 27311e013d06SWill Deacon { 2732b2d71f27SMark Brown HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_APA3_SHIFT, 2733b2d71f27SMark Brown 4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_APA3_PAuth) 2734def8c222SVladimir Murzin }, 2735def8c222SVladimir Murzin { 2736aa50479bSMark Brown HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_API_SHIFT, 2737aa50479bSMark Brown 4, FTR_UNSIGNED, ID_AA64ISAR1_EL1_API_PAuth) 27381e013d06SWill Deacon }, 27391e013d06SWill Deacon {}, 27401e013d06SWill Deacon }; 27411e013d06SWill Deacon 27421e013d06SWill Deacon static const struct arm64_cpu_capabilities ptr_auth_hwcap_gen_matches[] = { 27431e013d06SWill Deacon { 2744aa50479bSMark Brown HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_GPA_SHIFT, 2745aa50479bSMark Brown 4, FTR_UNSIGNED, ID_AA64ISAR1_EL1_GPA_IMP) 27461e013d06SWill Deacon }, 27471e013d06SWill Deacon { 2748b2d71f27SMark Brown HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_GPA3_SHIFT, 2749b2d71f27SMark Brown 4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_GPA3_IMP) 2750def8c222SVladimir Murzin }, 2751def8c222SVladimir Murzin { 2752aa50479bSMark Brown HWCAP_CPUID_MATCH(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_GPI_SHIFT, 2753aa50479bSMark Brown 4, FTR_UNSIGNED, ID_AA64ISAR1_EL1_GPI_IMP) 27541e013d06SWill Deacon }, 27551e013d06SWill Deacon {}, 27561e013d06SWill Deacon }; 27571e013d06SWill Deacon #endif 27581e013d06SWill Deacon 2759f3efb675SSuzuki K Poulose static const struct arm64_cpu_capabilities arm64_elf_hwcaps[] = { 27600eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_PMULL), 27610eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_AES), 27620eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA1_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SHA1), 27630eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SHA2), 27640eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA2_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_SHA512), 27650eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_CRC32_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_CRC32), 27660eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_ATOMIC_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_ATOMICS), 27670eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_RDM_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDRDM), 27680eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SHA3_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SHA3), 27690eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SM3_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SM3), 27700eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_SM4_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SM4), 27710eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_DP_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDDP), 27720eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_FHM_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDFHM), 27730eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_TS_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FLAGM), 27740eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_TS_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_FLAGM2), 27750eda2ec4SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR0_EL1, ID_AA64ISAR0_EL1_RNDR_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_RNG), 277655adc08dSMark Brown HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_FP_SHIFT, 4, FTR_SIGNED, 0, CAP_HWCAP, KERNEL_HWCAP_FP), 277755adc08dSMark Brown HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_FP_SHIFT, 4, FTR_SIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FPHP), 27785620b4b0SMark Brown HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, FTR_SIGNED, 0, CAP_HWCAP, KERNEL_HWCAP_ASIMD), 27795620b4b0SMark Brown HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_AdvSIMD_SHIFT, 4, FTR_SIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ASIMDHP), 278055adc08dSMark Brown HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_DIT_SHIFT, 4, FTR_SIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_DIT), 2781aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_DCPOP), 2782aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_DPB_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_DCPODP), 2783aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_JSCVT_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_JSCVT), 2784aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_FCMA_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FCMA), 2785aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_LRCPC), 2786aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_LRCPC_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_ILRCPC), 2787aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_FRINTTS_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_FRINT), 2788aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_SB_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_SB), 2789aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_BF16), 279092867739SWill Deacon HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, 2, CAP_HWCAP, KERNEL_HWCAP_EBF16), 2791aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_DGH_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_DGH), 2792aa50479bSMark Brown HWCAP_CAP(SYS_ID_AA64ISAR1_EL1, ID_AA64ISAR1_EL1_I8MM_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_I8MM), 2793a957c6beSMark Brown HWCAP_CAP(SYS_ID_AA64MMFR2_EL1, ID_AA64MMFR2_EL1_AT_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_USCAT), 279443994d82SDave Martin #ifdef CONFIG_ARM64_SVE 27954f8456c3SMark Brown HWCAP_CAP(SYS_ID_AA64PFR0_EL1, ID_AA64PFR0_EL1_SVE_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR0_EL1_SVE_IMP, CAP_HWCAP, KERNEL_HWCAP_SVE), 2796d12aada8SMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SVEver_SVE2p1, CAP_HWCAP, KERNEL_HWCAP_SVE2P1), 27978d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SVEver_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SVEver_SVE2, CAP_HWCAP, KERNEL_HWCAP_SVE2), 27988d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_AES_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEAES), 27998d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_AES_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_AES_PMULL128, CAP_HWCAP, KERNEL_HWCAP_SVEPMULL), 28008d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_BitPerm_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_BitPerm_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBITPERM), 28018d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_BF16_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEBF16), 280281ff692aSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_BF16_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_BF16_EBF16, CAP_HWCAP, KERNEL_HWCAP_SVE_EBF16), 28038d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SHA3_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SHA3_IMP, CAP_HWCAP, KERNEL_HWCAP_SVESHA3), 28048d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_SM4_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_SM4_IMP, CAP_HWCAP, KERNEL_HWCAP_SVESM4), 28058d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_I8MM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_I8MM_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEI8MM), 28068d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_F32MM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_F32MM_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF32MM), 28078d8feb0eSMark Brown HWCAP_CAP(SYS_ID_AA64ZFR0_EL1, ID_AA64ZFR0_EL1_F64MM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ZFR0_EL1_F64MM_IMP, CAP_HWCAP, KERNEL_HWCAP_SVEF64MM), 280843994d82SDave Martin #endif 280953275da8SMark Brown HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_SSBS_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_SSBS_SSBS2, CAP_HWCAP, KERNEL_HWCAP_SSBS), 28108ef8f360SDave Martin #ifdef CONFIG_ARM64_BTI 2811514e9b2aSMark Brown HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_BT_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_BT_IMP, CAP_HWCAP, KERNEL_HWCAP_BTI), 28128ef8f360SDave Martin #endif 281375031975SMark Rutland #ifdef CONFIG_ARM64_PTR_AUTH 2814aaba098fSAndrew Murray HWCAP_MULTI_CAP(ptr_auth_hwcap_addr_matches, CAP_HWCAP, KERNEL_HWCAP_PACA), 2815aaba098fSAndrew Murray HWCAP_MULTI_CAP(ptr_auth_hwcap_gen_matches, CAP_HWCAP, KERNEL_HWCAP_PACG), 281675031975SMark Rutland #endif 28173b714d24SVincenzo Frascino #ifdef CONFIG_ARM64_MTE 28182e75b393SMark Brown HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_MTE_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_MTE_MTE2, CAP_HWCAP, KERNEL_HWCAP_MTE), 28192e75b393SMark Brown HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_MTE_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_MTE_MTE3, CAP_HWCAP, KERNEL_HWCAP_MTE3), 28203b714d24SVincenzo Frascino #endif /* CONFIG_ARM64_MTE */ 28212d987e64SMark Brown HWCAP_CAP(SYS_ID_AA64MMFR0_EL1, ID_AA64MMFR0_EL1_ECV_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_ECV), 28226fcd0193SKristina Martsenko HWCAP_CAP(SYS_ID_AA64MMFR1_EL1, ID_AA64MMFR1_EL1_AFP_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_AFP), 282395aa6860SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_CSSC_SHIFT, 4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_CSSC_IMP, CAP_HWCAP, KERNEL_HWCAP_CSSC), 2824939e4649SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_RPRFM_SHIFT, 4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_RPRFM_IMP, CAP_HWCAP, KERNEL_HWCAP_RPRFM), 2825b2d71f27SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_RPRES_SHIFT, 4, FTR_UNSIGNED, 1, CAP_HWCAP, KERNEL_HWCAP_RPRES), 2826b2d71f27SMark Brown HWCAP_CAP(SYS_ID_AA64ISAR2_EL1, ID_AA64ISAR2_EL1_WFxT_SHIFT, 4, FTR_UNSIGNED, ID_AA64ISAR2_EL1_WFxT_IMP, CAP_HWCAP, KERNEL_HWCAP_WFXT), 28275e64b862SMark Brown #ifdef CONFIG_ARM64_SME 2828ed907520SMark Brown HWCAP_CAP(SYS_ID_AA64PFR1_EL1, ID_AA64PFR1_EL1_SME_SHIFT, 4, FTR_UNSIGNED, ID_AA64PFR1_EL1_SME_IMP, CAP_HWCAP, KERNEL_HWCAP_SME), 2829f13d5469SMark Brown HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_FA64_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_FA64_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_FA64), 2830f13d5469SMark Brown HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_I16I64_SHIFT, 4, FTR_UNSIGNED, ID_AA64SMFR0_EL1_I16I64_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I16I64), 2831f13d5469SMark Brown HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_F64F64_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_F64F64_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F64F64), 2832f13d5469SMark Brown HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_I8I32_SHIFT, 4, FTR_UNSIGNED, ID_AA64SMFR0_EL1_I8I32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_I8I32), 2833f13d5469SMark Brown HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_F16F32_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_F16F32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F16F32), 2834f13d5469SMark Brown HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_B16F32_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_B16F32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_B16F32), 2835f13d5469SMark Brown HWCAP_CAP(SYS_ID_AA64SMFR0_EL1, ID_AA64SMFR0_EL1_F32F32_SHIFT, 1, FTR_UNSIGNED, ID_AA64SMFR0_EL1_F32F32_IMP, CAP_HWCAP, KERNEL_HWCAP_SME_F32F32), 28365e64b862SMark Brown #endif /* CONFIG_ARM64_SME */ 283775283501SSuzuki K Poulose {}, 283875283501SSuzuki K Poulose }; 283975283501SSuzuki K Poulose 28407559950aSSuzuki K Poulose #ifdef CONFIG_COMPAT 28417559950aSSuzuki K Poulose static bool compat_has_neon(const struct arm64_cpu_capabilities *cap, int scope) 28427559950aSSuzuki K Poulose { 28437559950aSSuzuki K Poulose /* 28447559950aSSuzuki K Poulose * Check that all of MVFR1_EL1.{SIMDSP, SIMDInt, SIMDLS} are available, 28457559950aSSuzuki K Poulose * in line with that of arm32 as in vfp_init(). We make sure that the 28467559950aSSuzuki K Poulose * check is future proof, by making sure value is non-zero. 28477559950aSSuzuki K Poulose */ 28487559950aSSuzuki K Poulose u32 mvfr1; 28497559950aSSuzuki K Poulose 28507559950aSSuzuki K Poulose WARN_ON(scope == SCOPE_LOCAL_CPU && preemptible()); 28517559950aSSuzuki K Poulose if (scope == SCOPE_SYSTEM) 28527559950aSSuzuki K Poulose mvfr1 = read_sanitised_ftr_reg(SYS_MVFR1_EL1); 28537559950aSSuzuki K Poulose else 28547559950aSSuzuki K Poulose mvfr1 = read_sysreg_s(SYS_MVFR1_EL1); 28557559950aSSuzuki K Poulose 2856d3e1aa85SJames Morse return cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDSP_SHIFT) && 2857d3e1aa85SJames Morse cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDInt_SHIFT) && 2858d3e1aa85SJames Morse cpuid_feature_extract_unsigned_field(mvfr1, MVFR1_EL1_SIMDLS_SHIFT); 28597559950aSSuzuki K Poulose } 28607559950aSSuzuki K Poulose #endif 28617559950aSSuzuki K Poulose 286275283501SSuzuki K Poulose static const struct arm64_cpu_capabilities compat_elf_hwcaps[] = { 286337b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT 28647559950aSSuzuki K Poulose HWCAP_CAP_MATCH(compat_has_neon, CAP_COMPAT_HWCAP, COMPAT_HWCAP_NEON), 2865d3e1aa85SJames Morse HWCAP_CAP(SYS_MVFR1_EL1, MVFR1_EL1_SIMDFMAC_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv4), 28667559950aSSuzuki K Poulose /* Arm v8 mandates MVFR0.FPDP == {0, 2}. So, piggy back on this for the presence of VFP support */ 2867a3aab948SJames Morse HWCAP_CAP(SYS_MVFR0_EL1, MVFR0_EL1_FPDP_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFP), 2868a3aab948SJames Morse HWCAP_CAP(SYS_MVFR0_EL1, MVFR0_EL1_FPDP_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP, COMPAT_HWCAP_VFPv3), 2869846b73a4SAmit Daniel Kachhap HWCAP_CAP(SYS_MVFR1_EL1, MVFR1_EL1_FPHP_SHIFT, 4, FTR_UNSIGNED, 3, CAP_COMPAT_HWCAP, COMPAT_HWCAP_FPHP), 2870846b73a4SAmit Daniel Kachhap HWCAP_CAP(SYS_MVFR1_EL1, MVFR1_EL1_SIMDHP_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDHP), 2871816c8638SJames Morse HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 2, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_PMULL), 2872816c8638SJames Morse HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_AES_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_AES), 2873816c8638SJames Morse HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_SHA1_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA1), 2874816c8638SJames Morse HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_SHA2_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_SHA2), 2875816c8638SJames Morse HWCAP_CAP(SYS_ID_ISAR5_EL1, ID_ISAR5_EL1_CRC32_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP2, COMPAT_HWCAP2_CRC32), 2876*27addd40SAmit Daniel Kachhap HWCAP_CAP(SYS_ID_ISAR6_EL1, ID_ISAR6_EL1_DP_SHIFT, 4, FTR_UNSIGNED, 1, CAP_COMPAT_HWCAP, COMPAT_HWCAP_ASIMDDP), 287737b01d53SSuzuki K. Poulose #endif 287837b01d53SSuzuki K. Poulose {}, 287937b01d53SSuzuki K. Poulose }; 288037b01d53SSuzuki K. Poulose 28812122a833SWill Deacon static void cap_set_elf_hwcap(const struct arm64_cpu_capabilities *cap) 288237b01d53SSuzuki K. Poulose { 288337b01d53SSuzuki K. Poulose switch (cap->hwcap_type) { 288437b01d53SSuzuki K. Poulose case CAP_HWCAP: 2885aaba098fSAndrew Murray cpu_set_feature(cap->hwcap); 288637b01d53SSuzuki K. Poulose break; 288737b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT 288837b01d53SSuzuki K. Poulose case CAP_COMPAT_HWCAP: 288937b01d53SSuzuki K. Poulose compat_elf_hwcap |= (u32)cap->hwcap; 289037b01d53SSuzuki K. Poulose break; 289137b01d53SSuzuki K. Poulose case CAP_COMPAT_HWCAP2: 289237b01d53SSuzuki K. Poulose compat_elf_hwcap2 |= (u32)cap->hwcap; 289337b01d53SSuzuki K. Poulose break; 289437b01d53SSuzuki K. Poulose #endif 289537b01d53SSuzuki K. Poulose default: 289637b01d53SSuzuki K. Poulose WARN_ON(1); 289737b01d53SSuzuki K. Poulose break; 289837b01d53SSuzuki K. Poulose } 289937b01d53SSuzuki K. Poulose } 290037b01d53SSuzuki K. Poulose 290137b01d53SSuzuki K. Poulose /* Check if we have a particular HWCAP enabled */ 2902f3efb675SSuzuki K Poulose static bool cpus_have_elf_hwcap(const struct arm64_cpu_capabilities *cap) 290337b01d53SSuzuki K. Poulose { 290437b01d53SSuzuki K. Poulose bool rc; 290537b01d53SSuzuki K. Poulose 290637b01d53SSuzuki K. Poulose switch (cap->hwcap_type) { 290737b01d53SSuzuki K. Poulose case CAP_HWCAP: 2908aaba098fSAndrew Murray rc = cpu_have_feature(cap->hwcap); 290937b01d53SSuzuki K. Poulose break; 291037b01d53SSuzuki K. Poulose #ifdef CONFIG_COMPAT 291137b01d53SSuzuki K. Poulose case CAP_COMPAT_HWCAP: 291237b01d53SSuzuki K. Poulose rc = (compat_elf_hwcap & (u32)cap->hwcap) != 0; 291337b01d53SSuzuki K. Poulose break; 291437b01d53SSuzuki K. Poulose case CAP_COMPAT_HWCAP2: 291537b01d53SSuzuki K. Poulose rc = (compat_elf_hwcap2 & (u32)cap->hwcap) != 0; 291637b01d53SSuzuki K. Poulose break; 291737b01d53SSuzuki K. Poulose #endif 291837b01d53SSuzuki K. Poulose default: 291937b01d53SSuzuki K. Poulose WARN_ON(1); 292037b01d53SSuzuki K. Poulose rc = false; 292137b01d53SSuzuki K. Poulose } 292237b01d53SSuzuki K. Poulose 292337b01d53SSuzuki K. Poulose return rc; 292437b01d53SSuzuki K. Poulose } 292537b01d53SSuzuki K. Poulose 29262122a833SWill Deacon static void setup_elf_hwcaps(const struct arm64_cpu_capabilities *hwcaps) 292737b01d53SSuzuki K. Poulose { 292877c97b4eSSuzuki K Poulose /* We support emulation of accesses to CPU ID feature registers */ 2929aaba098fSAndrew Murray cpu_set_named_feature(CPUID); 293075283501SSuzuki K Poulose for (; hwcaps->matches; hwcaps++) 2931143ba05dSSuzuki K Poulose if (hwcaps->matches(hwcaps, cpucap_default_scope(hwcaps))) 293275283501SSuzuki K Poulose cap_set_elf_hwcap(hwcaps); 293337b01d53SSuzuki K. Poulose } 293437b01d53SSuzuki K. Poulose 2935606f8e7bSSuzuki K Poulose static void update_cpu_capabilities(u16 scope_mask) 293667948af4SSuzuki K Poulose { 2937606f8e7bSSuzuki K Poulose int i; 293867948af4SSuzuki K Poulose const struct arm64_cpu_capabilities *caps; 293967948af4SSuzuki K Poulose 2940cce360b5SSuzuki K Poulose scope_mask &= ARM64_CPUCAP_SCOPE_MASK; 2941606f8e7bSSuzuki K Poulose for (i = 0; i < ARM64_NCAPS; i++) { 2942606f8e7bSSuzuki K Poulose caps = cpu_hwcaps_ptrs[i]; 2943606f8e7bSSuzuki K Poulose if (!caps || !(caps->type & scope_mask) || 2944606f8e7bSSuzuki K Poulose cpus_have_cap(caps->capability) || 2945cce360b5SSuzuki K Poulose !caps->matches(caps, cpucap_default_scope(caps))) 2946359b7064SMarc Zyngier continue; 2947359b7064SMarc Zyngier 2948606f8e7bSSuzuki K Poulose if (caps->desc) 2949606f8e7bSSuzuki K Poulose pr_info("detected: %s\n", caps->desc); 295075283501SSuzuki K Poulose cpus_set_cap(caps->capability); 29510ceb0d56SDaniel Thompson 29520ceb0d56SDaniel Thompson if ((scope_mask & SCOPE_BOOT_CPU) && (caps->type & SCOPE_BOOT_CPU)) 29530ceb0d56SDaniel Thompson set_bit(caps->capability, boot_capabilities); 2954359b7064SMarc Zyngier } 2955359b7064SMarc Zyngier } 2956359b7064SMarc Zyngier 29570b587c84SSuzuki K Poulose /* 29580b587c84SSuzuki K Poulose * Enable all the available capabilities on this CPU. The capabilities 29590b587c84SSuzuki K Poulose * with BOOT_CPU scope are handled separately and hence skipped here. 29600b587c84SSuzuki K Poulose */ 29610b587c84SSuzuki K Poulose static int cpu_enable_non_boot_scope_capabilities(void *__unused) 2962ed478b3fSSuzuki K Poulose { 29630b587c84SSuzuki K Poulose int i; 29640b587c84SSuzuki K Poulose u16 non_boot_scope = SCOPE_ALL & ~SCOPE_BOOT_CPU; 2965ed478b3fSSuzuki K Poulose 29660b587c84SSuzuki K Poulose for_each_available_cap(i) { 29670b587c84SSuzuki K Poulose const struct arm64_cpu_capabilities *cap = cpu_hwcaps_ptrs[i]; 2968c0cda3b8SDave Martin 29690b587c84SSuzuki K Poulose if (WARN_ON(!cap)) 29700b587c84SSuzuki K Poulose continue; 29710b587c84SSuzuki K Poulose 29720b587c84SSuzuki K Poulose if (!(cap->type & non_boot_scope)) 29730b587c84SSuzuki K Poulose continue; 29740b587c84SSuzuki K Poulose 29750b587c84SSuzuki K Poulose if (cap->cpu_enable) 2976c0cda3b8SDave Martin cap->cpu_enable(cap); 29770b587c84SSuzuki K Poulose } 2978c0cda3b8SDave Martin return 0; 2979c0cda3b8SDave Martin } 2980c0cda3b8SDave Martin 2981ce8b602cSSuzuki K. Poulose /* 2982dbb4e152SSuzuki K. Poulose * Run through the enabled capabilities and enable() it on all active 2983dbb4e152SSuzuki K. Poulose * CPUs 2984ce8b602cSSuzuki K. Poulose */ 29850b587c84SSuzuki K Poulose static void __init enable_cpu_capabilities(u16 scope_mask) 2986359b7064SMarc Zyngier { 29870b587c84SSuzuki K Poulose int i; 29880b587c84SSuzuki K Poulose const struct arm64_cpu_capabilities *caps; 29890b587c84SSuzuki K Poulose bool boot_scope; 299063a1e1c9SMark Rutland 29910b587c84SSuzuki K Poulose scope_mask &= ARM64_CPUCAP_SCOPE_MASK; 29920b587c84SSuzuki K Poulose boot_scope = !!(scope_mask & SCOPE_BOOT_CPU); 29930b587c84SSuzuki K Poulose 29940b587c84SSuzuki K Poulose for (i = 0; i < ARM64_NCAPS; i++) { 29950b587c84SSuzuki K Poulose unsigned int num; 29960b587c84SSuzuki K Poulose 29970b587c84SSuzuki K Poulose caps = cpu_hwcaps_ptrs[i]; 29980b587c84SSuzuki K Poulose if (!caps || !(caps->type & scope_mask)) 29990b587c84SSuzuki K Poulose continue; 30000b587c84SSuzuki K Poulose num = caps->capability; 30010b587c84SSuzuki K Poulose if (!cpus_have_cap(num)) 300263a1e1c9SMark Rutland continue; 300363a1e1c9SMark Rutland 30040b587c84SSuzuki K Poulose if (boot_scope && caps->cpu_enable) 30052a6dcb2bSJames Morse /* 3006fd9d63daSSuzuki K Poulose * Capabilities with SCOPE_BOOT_CPU scope are finalised 3007fd9d63daSSuzuki K Poulose * before any secondary CPU boots. Thus, each secondary 3008fd9d63daSSuzuki K Poulose * will enable the capability as appropriate via 3009fd9d63daSSuzuki K Poulose * check_local_cpu_capabilities(). The only exception is 3010fd9d63daSSuzuki K Poulose * the boot CPU, for which the capability must be 3011fd9d63daSSuzuki K Poulose * enabled here. This approach avoids costly 3012fd9d63daSSuzuki K Poulose * stop_machine() calls for this case. 30132a6dcb2bSJames Morse */ 3014fd9d63daSSuzuki K Poulose caps->cpu_enable(caps); 301563a1e1c9SMark Rutland } 3016dbb4e152SSuzuki K. Poulose 30170b587c84SSuzuki K Poulose /* 30180b587c84SSuzuki K Poulose * For all non-boot scope capabilities, use stop_machine() 30190b587c84SSuzuki K Poulose * as it schedules the work allowing us to modify PSTATE, 30200b587c84SSuzuki K Poulose * instead of on_each_cpu() which uses an IPI, giving us a 30210b587c84SSuzuki K Poulose * PSTATE that disappears when we return. 30220b587c84SSuzuki K Poulose */ 30230b587c84SSuzuki K Poulose if (!boot_scope) 30240b587c84SSuzuki K Poulose stop_machine(cpu_enable_non_boot_scope_capabilities, 30250b587c84SSuzuki K Poulose NULL, cpu_online_mask); 3026ed478b3fSSuzuki K Poulose } 3027ed478b3fSSuzuki K Poulose 3028dbb4e152SSuzuki K. Poulose /* 3029eaac4d83SSuzuki K Poulose * Run through the list of capabilities to check for conflicts. 3030eaac4d83SSuzuki K Poulose * If the system has already detected a capability, take necessary 3031eaac4d83SSuzuki K Poulose * action on this CPU. 3032eaac4d83SSuzuki K Poulose */ 3033deeaac51SKristina Martsenko static void verify_local_cpu_caps(u16 scope_mask) 3034eaac4d83SSuzuki K Poulose { 3035606f8e7bSSuzuki K Poulose int i; 3036eaac4d83SSuzuki K Poulose bool cpu_has_cap, system_has_cap; 3037606f8e7bSSuzuki K Poulose const struct arm64_cpu_capabilities *caps; 3038eaac4d83SSuzuki K Poulose 3039cce360b5SSuzuki K Poulose scope_mask &= ARM64_CPUCAP_SCOPE_MASK; 3040cce360b5SSuzuki K Poulose 3041606f8e7bSSuzuki K Poulose for (i = 0; i < ARM64_NCAPS; i++) { 3042606f8e7bSSuzuki K Poulose caps = cpu_hwcaps_ptrs[i]; 3043606f8e7bSSuzuki K Poulose if (!caps || !(caps->type & scope_mask)) 3044cce360b5SSuzuki K Poulose continue; 3045cce360b5SSuzuki K Poulose 3046ba7d9233SSuzuki K Poulose cpu_has_cap = caps->matches(caps, SCOPE_LOCAL_CPU); 3047eaac4d83SSuzuki K Poulose system_has_cap = cpus_have_cap(caps->capability); 3048eaac4d83SSuzuki K Poulose 3049eaac4d83SSuzuki K Poulose if (system_has_cap) { 3050eaac4d83SSuzuki K Poulose /* 3051eaac4d83SSuzuki K Poulose * Check if the new CPU misses an advertised feature, 3052eaac4d83SSuzuki K Poulose * which is not safe to miss. 3053eaac4d83SSuzuki K Poulose */ 3054eaac4d83SSuzuki K Poulose if (!cpu_has_cap && !cpucap_late_cpu_optional(caps)) 3055eaac4d83SSuzuki K Poulose break; 3056eaac4d83SSuzuki K Poulose /* 3057eaac4d83SSuzuki K Poulose * We have to issue cpu_enable() irrespective of 3058eaac4d83SSuzuki K Poulose * whether the CPU has it or not, as it is enabeld 3059eaac4d83SSuzuki K Poulose * system wide. It is upto the call back to take 3060eaac4d83SSuzuki K Poulose * appropriate action on this CPU. 3061eaac4d83SSuzuki K Poulose */ 3062eaac4d83SSuzuki K Poulose if (caps->cpu_enable) 3063eaac4d83SSuzuki K Poulose caps->cpu_enable(caps); 3064eaac4d83SSuzuki K Poulose } else { 3065eaac4d83SSuzuki K Poulose /* 3066eaac4d83SSuzuki K Poulose * Check if the CPU has this capability if it isn't 3067eaac4d83SSuzuki K Poulose * safe to have when the system doesn't. 3068eaac4d83SSuzuki K Poulose */ 3069eaac4d83SSuzuki K Poulose if (cpu_has_cap && !cpucap_late_cpu_permitted(caps)) 3070eaac4d83SSuzuki K Poulose break; 3071eaac4d83SSuzuki K Poulose } 3072eaac4d83SSuzuki K Poulose } 3073eaac4d83SSuzuki K Poulose 3074606f8e7bSSuzuki K Poulose if (i < ARM64_NCAPS) { 3075eaac4d83SSuzuki K Poulose pr_crit("CPU%d: Detected conflict for capability %d (%s), System: %d, CPU: %d\n", 3076eaac4d83SSuzuki K Poulose smp_processor_id(), caps->capability, 3077eaac4d83SSuzuki K Poulose caps->desc, system_has_cap, cpu_has_cap); 3078eaac4d83SSuzuki K Poulose 3079deeaac51SKristina Martsenko if (cpucap_panic_on_conflict(caps)) 3080deeaac51SKristina Martsenko cpu_panic_kernel(); 3081deeaac51SKristina Martsenko else 3082deeaac51SKristina Martsenko cpu_die_early(); 3083deeaac51SKristina Martsenko } 3084eaac4d83SSuzuki K Poulose } 3085eaac4d83SSuzuki K Poulose 3086eaac4d83SSuzuki K Poulose /* 308713f417f3SSuzuki K Poulose * Check for CPU features that are used in early boot 308813f417f3SSuzuki K Poulose * based on the Boot CPU value. 3089dbb4e152SSuzuki K. Poulose */ 309013f417f3SSuzuki K Poulose static void check_early_cpu_features(void) 3091dbb4e152SSuzuki K. Poulose { 309213f417f3SSuzuki K Poulose verify_cpu_asid_bits(); 3093deeaac51SKristina Martsenko 3094deeaac51SKristina Martsenko verify_local_cpu_caps(SCOPE_BOOT_CPU); 3095dbb4e152SSuzuki K. Poulose } 3096dbb4e152SSuzuki K. Poulose 309775283501SSuzuki K Poulose static void 30982122a833SWill Deacon __verify_local_elf_hwcaps(const struct arm64_cpu_capabilities *caps) 309975283501SSuzuki K Poulose { 310075283501SSuzuki K Poulose 310192406f0cSSuzuki K Poulose for (; caps->matches; caps++) 310292406f0cSSuzuki K Poulose if (cpus_have_elf_hwcap(caps) && !caps->matches(caps, SCOPE_LOCAL_CPU)) { 310375283501SSuzuki K Poulose pr_crit("CPU%d: missing HWCAP: %s\n", 310475283501SSuzuki K Poulose smp_processor_id(), caps->desc); 310575283501SSuzuki K Poulose cpu_die_early(); 310675283501SSuzuki K Poulose } 310775283501SSuzuki K Poulose } 310875283501SSuzuki K Poulose 31092122a833SWill Deacon static void verify_local_elf_hwcaps(void) 31102122a833SWill Deacon { 31112122a833SWill Deacon __verify_local_elf_hwcaps(arm64_elf_hwcaps); 31122122a833SWill Deacon 31132122a833SWill Deacon if (id_aa64pfr0_32bit_el0(read_cpuid(ID_AA64PFR0_EL1))) 31142122a833SWill Deacon __verify_local_elf_hwcaps(compat_elf_hwcaps); 31152122a833SWill Deacon } 31162122a833SWill Deacon 31172e0f2478SDave Martin static void verify_sve_features(void) 31182e0f2478SDave Martin { 31192e0f2478SDave Martin u64 safe_zcr = read_sanitised_ftr_reg(SYS_ZCR_EL1); 31202e0f2478SDave Martin u64 zcr = read_zcr_features(); 31212e0f2478SDave Martin 31222e0f2478SDave Martin unsigned int safe_len = safe_zcr & ZCR_ELx_LEN_MASK; 31232e0f2478SDave Martin unsigned int len = zcr & ZCR_ELx_LEN_MASK; 31242e0f2478SDave Martin 3125b5bc00ffSMark Brown if (len < safe_len || vec_verify_vq_map(ARM64_VEC_SVE)) { 3126d06b76beSDave Martin pr_crit("CPU%d: SVE: vector length support mismatch\n", 31272e0f2478SDave Martin smp_processor_id()); 31282e0f2478SDave Martin cpu_die_early(); 31292e0f2478SDave Martin } 31302e0f2478SDave Martin 31312e0f2478SDave Martin /* Add checks on other ZCR bits here if necessary */ 31322e0f2478SDave Martin } 31332e0f2478SDave Martin 3134b42990d3SMark Brown static void verify_sme_features(void) 3135b42990d3SMark Brown { 3136b42990d3SMark Brown u64 safe_smcr = read_sanitised_ftr_reg(SYS_SMCR_EL1); 3137b42990d3SMark Brown u64 smcr = read_smcr_features(); 3138b42990d3SMark Brown 3139b42990d3SMark Brown unsigned int safe_len = safe_smcr & SMCR_ELx_LEN_MASK; 3140b42990d3SMark Brown unsigned int len = smcr & SMCR_ELx_LEN_MASK; 3141b42990d3SMark Brown 3142b42990d3SMark Brown if (len < safe_len || vec_verify_vq_map(ARM64_VEC_SME)) { 3143b42990d3SMark Brown pr_crit("CPU%d: SME: vector length support mismatch\n", 3144b42990d3SMark Brown smp_processor_id()); 3145b42990d3SMark Brown cpu_die_early(); 3146b42990d3SMark Brown } 3147b42990d3SMark Brown 3148b42990d3SMark Brown /* Add checks on other SMCR bits here if necessary */ 3149b42990d3SMark Brown } 3150b42990d3SMark Brown 3151c73433fcSAnshuman Khandual static void verify_hyp_capabilities(void) 3152c73433fcSAnshuman Khandual { 3153c73433fcSAnshuman Khandual u64 safe_mmfr1, mmfr0, mmfr1; 3154c73433fcSAnshuman Khandual int parange, ipa_max; 3155c73433fcSAnshuman Khandual unsigned int safe_vmid_bits, vmid_bits; 3156c73433fcSAnshuman Khandual 315745ba7b19SShannon Zhao if (!IS_ENABLED(CONFIG_KVM)) 3158c73433fcSAnshuman Khandual return; 3159c73433fcSAnshuman Khandual 3160c73433fcSAnshuman Khandual safe_mmfr1 = read_sanitised_ftr_reg(SYS_ID_AA64MMFR1_EL1); 3161c73433fcSAnshuman Khandual mmfr0 = read_cpuid(ID_AA64MMFR0_EL1); 3162c73433fcSAnshuman Khandual mmfr1 = read_cpuid(ID_AA64MMFR1_EL1); 3163c73433fcSAnshuman Khandual 3164c73433fcSAnshuman Khandual /* Verify VMID bits */ 3165c73433fcSAnshuman Khandual safe_vmid_bits = get_vmid_bits(safe_mmfr1); 3166c73433fcSAnshuman Khandual vmid_bits = get_vmid_bits(mmfr1); 3167c73433fcSAnshuman Khandual if (vmid_bits < safe_vmid_bits) { 3168c73433fcSAnshuman Khandual pr_crit("CPU%d: VMID width mismatch\n", smp_processor_id()); 3169c73433fcSAnshuman Khandual cpu_die_early(); 3170c73433fcSAnshuman Khandual } 3171c73433fcSAnshuman Khandual 3172c73433fcSAnshuman Khandual /* Verify IPA range */ 3173f73531f0SAnshuman Khandual parange = cpuid_feature_extract_unsigned_field(mmfr0, 31742d987e64SMark Brown ID_AA64MMFR0_EL1_PARANGE_SHIFT); 3175c73433fcSAnshuman Khandual ipa_max = id_aa64mmfr0_parange_to_phys_shift(parange); 3176c73433fcSAnshuman Khandual if (ipa_max < get_kvm_ipa_limit()) { 3177c73433fcSAnshuman Khandual pr_crit("CPU%d: IPA range mismatch\n", smp_processor_id()); 3178c73433fcSAnshuman Khandual cpu_die_early(); 3179c73433fcSAnshuman Khandual } 3180c73433fcSAnshuman Khandual } 31811e89baedSSuzuki K Poulose 31821e89baedSSuzuki K Poulose /* 3183dbb4e152SSuzuki K. Poulose * Run through the enabled system capabilities and enable() it on this CPU. 3184dbb4e152SSuzuki K. Poulose * The capabilities were decided based on the available CPUs at the boot time. 3185dbb4e152SSuzuki K. Poulose * Any new CPU should match the system wide status of the capability. If the 3186dbb4e152SSuzuki K. Poulose * new CPU doesn't have a capability which the system now has enabled, we 3187dbb4e152SSuzuki K. Poulose * cannot do anything to fix it up and could cause unexpected failures. So 3188dbb4e152SSuzuki K. Poulose * we park the CPU. 3189dbb4e152SSuzuki K. Poulose */ 3190c47a1900SSuzuki K Poulose static void verify_local_cpu_capabilities(void) 3191dbb4e152SSuzuki K. Poulose { 3192fd9d63daSSuzuki K Poulose /* 3193fd9d63daSSuzuki K Poulose * The capabilities with SCOPE_BOOT_CPU are checked from 3194fd9d63daSSuzuki K Poulose * check_early_cpu_features(), as they need to be verified 3195fd9d63daSSuzuki K Poulose * on all secondary CPUs. 3196fd9d63daSSuzuki K Poulose */ 3197deeaac51SKristina Martsenko verify_local_cpu_caps(SCOPE_ALL & ~SCOPE_BOOT_CPU); 31982122a833SWill Deacon verify_local_elf_hwcaps(); 31992e0f2478SDave Martin 32002e0f2478SDave Martin if (system_supports_sve()) 32012e0f2478SDave Martin verify_sve_features(); 3202c73433fcSAnshuman Khandual 3203b42990d3SMark Brown if (system_supports_sme()) 3204b42990d3SMark Brown verify_sme_features(); 3205b42990d3SMark Brown 3206c73433fcSAnshuman Khandual if (is_hyp_mode_available()) 3207c73433fcSAnshuman Khandual verify_hyp_capabilities(); 3208dbb4e152SSuzuki K. Poulose } 3209dbb4e152SSuzuki K. Poulose 3210c47a1900SSuzuki K Poulose void check_local_cpu_capabilities(void) 3211c47a1900SSuzuki K Poulose { 3212c47a1900SSuzuki K Poulose /* 3213c47a1900SSuzuki K Poulose * All secondary CPUs should conform to the early CPU features 3214c47a1900SSuzuki K Poulose * in use by the kernel based on boot CPU. 3215c47a1900SSuzuki K Poulose */ 3216c47a1900SSuzuki K Poulose check_early_cpu_features(); 3217c47a1900SSuzuki K Poulose 3218c47a1900SSuzuki K Poulose /* 3219c47a1900SSuzuki K Poulose * If we haven't finalised the system capabilities, this CPU gets 3220fbd890b9SSuzuki K Poulose * a chance to update the errata work arounds and local features. 3221c47a1900SSuzuki K Poulose * Otherwise, this CPU should verify that it has all the system 3222c47a1900SSuzuki K Poulose * advertised capabilities. 3223c47a1900SSuzuki K Poulose */ 3224b51c6ac2SSuzuki K Poulose if (!system_capabilities_finalized()) 3225ed478b3fSSuzuki K Poulose update_cpu_capabilities(SCOPE_LOCAL_CPU); 3226ed478b3fSSuzuki K Poulose else 3227c47a1900SSuzuki K Poulose verify_local_cpu_capabilities(); 3228c47a1900SSuzuki K Poulose } 3229c47a1900SSuzuki K Poulose 3230fd9d63daSSuzuki K Poulose static void __init setup_boot_cpu_capabilities(void) 3231fd9d63daSSuzuki K Poulose { 3232fd9d63daSSuzuki K Poulose /* Detect capabilities with either SCOPE_BOOT_CPU or SCOPE_LOCAL_CPU */ 3233fd9d63daSSuzuki K Poulose update_cpu_capabilities(SCOPE_BOOT_CPU | SCOPE_LOCAL_CPU); 3234fd9d63daSSuzuki K Poulose /* Enable the SCOPE_BOOT_CPU capabilities alone right away */ 3235fd9d63daSSuzuki K Poulose enable_cpu_capabilities(SCOPE_BOOT_CPU); 3236fd9d63daSSuzuki K Poulose } 3237fd9d63daSSuzuki K Poulose 3238f7bfc14aSSuzuki K Poulose bool this_cpu_has_cap(unsigned int n) 32398f413758SMarc Zyngier { 3240f7bfc14aSSuzuki K Poulose if (!WARN_ON(preemptible()) && n < ARM64_NCAPS) { 3241f7bfc14aSSuzuki K Poulose const struct arm64_cpu_capabilities *cap = cpu_hwcaps_ptrs[n]; 3242f7bfc14aSSuzuki K Poulose 3243f7bfc14aSSuzuki K Poulose if (cap) 3244f7bfc14aSSuzuki K Poulose return cap->matches(cap, SCOPE_LOCAL_CPU); 3245f7bfc14aSSuzuki K Poulose } 3246f7bfc14aSSuzuki K Poulose 3247f7bfc14aSSuzuki K Poulose return false; 32488f413758SMarc Zyngier } 324920b02fe3SArnd Bergmann EXPORT_SYMBOL_GPL(this_cpu_has_cap); 32508f413758SMarc Zyngier 32513ff047f6SAmit Daniel Kachhap /* 32523ff047f6SAmit Daniel Kachhap * This helper function is used in a narrow window when, 32533ff047f6SAmit Daniel Kachhap * - The system wide safe registers are set with all the SMP CPUs and, 32543ff047f6SAmit Daniel Kachhap * - The SYSTEM_FEATURE cpu_hwcaps may not have been set. 32553ff047f6SAmit Daniel Kachhap * In all other cases cpus_have_{const_}cap() should be used. 32563ff047f6SAmit Daniel Kachhap */ 3257701f4906SMark Rutland static bool __maybe_unused __system_matches_cap(unsigned int n) 32583ff047f6SAmit Daniel Kachhap { 32593ff047f6SAmit Daniel Kachhap if (n < ARM64_NCAPS) { 32603ff047f6SAmit Daniel Kachhap const struct arm64_cpu_capabilities *cap = cpu_hwcaps_ptrs[n]; 32613ff047f6SAmit Daniel Kachhap 32623ff047f6SAmit Daniel Kachhap if (cap) 32633ff047f6SAmit Daniel Kachhap return cap->matches(cap, SCOPE_SYSTEM); 32643ff047f6SAmit Daniel Kachhap } 32653ff047f6SAmit Daniel Kachhap return false; 32663ff047f6SAmit Daniel Kachhap } 32673ff047f6SAmit Daniel Kachhap 3268aec0bff7SAndrew Murray void cpu_set_feature(unsigned int num) 3269aec0bff7SAndrew Murray { 327060c868efSMark Brown set_bit(num, elf_hwcap); 3271aec0bff7SAndrew Murray } 3272aec0bff7SAndrew Murray 3273aec0bff7SAndrew Murray bool cpu_have_feature(unsigned int num) 3274aec0bff7SAndrew Murray { 327560c868efSMark Brown return test_bit(num, elf_hwcap); 3276aec0bff7SAndrew Murray } 3277aec0bff7SAndrew Murray EXPORT_SYMBOL_GPL(cpu_have_feature); 3278aec0bff7SAndrew Murray 3279aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap(void) 3280aec0bff7SAndrew Murray { 3281aec0bff7SAndrew Murray /* 3282aec0bff7SAndrew Murray * We currently only populate the first 32 bits of AT_HWCAP. Please 3283aec0bff7SAndrew Murray * note that for userspace compatibility we guarantee that bits 62 3284aec0bff7SAndrew Murray * and 63 will always be returned as 0. 3285aec0bff7SAndrew Murray */ 328660c868efSMark Brown return elf_hwcap[0]; 3287aec0bff7SAndrew Murray } 3288aec0bff7SAndrew Murray 3289aec0bff7SAndrew Murray unsigned long cpu_get_elf_hwcap2(void) 3290aec0bff7SAndrew Murray { 329160c868efSMark Brown return elf_hwcap[1]; 3292aec0bff7SAndrew Murray } 3293aec0bff7SAndrew Murray 3294ed478b3fSSuzuki K Poulose static void __init setup_system_capabilities(void) 3295ed478b3fSSuzuki K Poulose { 3296ed478b3fSSuzuki K Poulose /* 3297ed478b3fSSuzuki K Poulose * We have finalised the system-wide safe feature 3298ed478b3fSSuzuki K Poulose * registers, finalise the capabilities that depend 3299fd9d63daSSuzuki K Poulose * on it. Also enable all the available capabilities, 3300fd9d63daSSuzuki K Poulose * that are not enabled already. 3301ed478b3fSSuzuki K Poulose */ 3302ed478b3fSSuzuki K Poulose update_cpu_capabilities(SCOPE_SYSTEM); 3303fd9d63daSSuzuki K Poulose enable_cpu_capabilities(SCOPE_ALL & ~SCOPE_BOOT_CPU); 3304ed478b3fSSuzuki K Poulose } 3305ed478b3fSSuzuki K Poulose 33069cdf8ec4SSuzuki K. Poulose void __init setup_cpu_features(void) 33079cdf8ec4SSuzuki K. Poulose { 33089cdf8ec4SSuzuki K. Poulose u32 cwg; 33099cdf8ec4SSuzuki K. Poulose 3310ed478b3fSSuzuki K Poulose setup_system_capabilities(); 331175283501SSuzuki K Poulose setup_elf_hwcaps(arm64_elf_hwcaps); 3312643d703dSSuzuki K Poulose 331344b3834bSJames Morse if (system_supports_32bit_el0()) { 331475283501SSuzuki K Poulose setup_elf_hwcaps(compat_elf_hwcaps); 331544b3834bSJames Morse elf_hwcap_fixup(); 331644b3834bSJames Morse } 3317dbb4e152SSuzuki K. Poulose 33182e6f549fSKees Cook if (system_uses_ttbr0_pan()) 33192e6f549fSKees Cook pr_info("emulated: Privileged Access Never (PAN) using TTBR0_EL1 switching\n"); 33202e6f549fSKees Cook 33212e0f2478SDave Martin sve_setup(); 3322b42990d3SMark Brown sme_setup(); 332394b07c1fSDave Martin minsigstksz_setup(); 33242e0f2478SDave Martin 33259cdf8ec4SSuzuki K. Poulose /* 33269cdf8ec4SSuzuki K. Poulose * Check for sane CTR_EL0.CWG value. 33279cdf8ec4SSuzuki K. Poulose */ 33289cdf8ec4SSuzuki K. Poulose cwg = cache_type_cwg(); 33299cdf8ec4SSuzuki K. Poulose if (!cwg) 3330ebc7e21eSCatalin Marinas pr_warn("No Cache Writeback Granule information, assuming %d\n", 3331ebc7e21eSCatalin Marinas ARCH_DMA_MINALIGN); 3332359b7064SMarc Zyngier } 333370544196SJames Morse 33342122a833SWill Deacon static int enable_mismatched_32bit_el0(unsigned int cpu) 33352122a833SWill Deacon { 3336df950811SWill Deacon /* 3337df950811SWill Deacon * The first 32-bit-capable CPU we detected and so can no longer 3338df950811SWill Deacon * be offlined by userspace. -1 indicates we haven't yet onlined 3339df950811SWill Deacon * a 32-bit-capable CPU. 3340df950811SWill Deacon */ 3341df950811SWill Deacon static int lucky_winner = -1; 3342df950811SWill Deacon 33432122a833SWill Deacon struct cpuinfo_arm64 *info = &per_cpu(cpu_data, cpu); 33442122a833SWill Deacon bool cpu_32bit = id_aa64pfr0_32bit_el0(info->reg_id_aa64pfr0); 33452122a833SWill Deacon 33462122a833SWill Deacon if (cpu_32bit) { 33472122a833SWill Deacon cpumask_set_cpu(cpu, cpu_32bit_el0_mask); 33482122a833SWill Deacon static_branch_enable_cpuslocked(&arm64_mismatched_32bit_el0); 33492122a833SWill Deacon } 33502122a833SWill Deacon 3351df950811SWill Deacon if (cpumask_test_cpu(0, cpu_32bit_el0_mask) == cpu_32bit) 3352df950811SWill Deacon return 0; 3353df950811SWill Deacon 3354df950811SWill Deacon if (lucky_winner >= 0) 3355df950811SWill Deacon return 0; 3356df950811SWill Deacon 3357df950811SWill Deacon /* 3358df950811SWill Deacon * We've detected a mismatch. We need to keep one of our CPUs with 3359df950811SWill Deacon * 32-bit EL0 online so that is_cpu_allowed() doesn't end up rejecting 3360df950811SWill Deacon * every CPU in the system for a 32-bit task. 3361df950811SWill Deacon */ 3362df950811SWill Deacon lucky_winner = cpu_32bit ? cpu : cpumask_any_and(cpu_32bit_el0_mask, 3363df950811SWill Deacon cpu_active_mask); 3364df950811SWill Deacon get_cpu_device(lucky_winner)->offline_disabled = true; 3365df950811SWill Deacon setup_elf_hwcaps(compat_elf_hwcaps); 336644b3834bSJames Morse elf_hwcap_fixup(); 3367df950811SWill Deacon pr_info("Asymmetric 32-bit EL0 support detected on CPU %u; CPU hot-unplug disabled on CPU %u\n", 3368df950811SWill Deacon cpu, lucky_winner); 33692122a833SWill Deacon return 0; 33702122a833SWill Deacon } 33712122a833SWill Deacon 33722122a833SWill Deacon static int __init init_32bit_el0_mask(void) 33732122a833SWill Deacon { 33742122a833SWill Deacon if (!allow_mismatched_32bit_el0) 33752122a833SWill Deacon return 0; 33762122a833SWill Deacon 33772122a833SWill Deacon if (!zalloc_cpumask_var(&cpu_32bit_el0_mask, GFP_KERNEL)) 33782122a833SWill Deacon return -ENOMEM; 33792122a833SWill Deacon 33802122a833SWill Deacon return cpuhp_setup_state(CPUHP_AP_ONLINE_DYN, 33812122a833SWill Deacon "arm64/mismatched_32bit_el0:online", 33822122a833SWill Deacon enable_mismatched_32bit_el0, NULL); 33832122a833SWill Deacon } 33842122a833SWill Deacon subsys_initcall_sync(init_32bit_el0_mask); 33852122a833SWill Deacon 33865ffdfaedSVladimir Murzin static void __maybe_unused cpu_enable_cnp(struct arm64_cpu_capabilities const *cap) 33875ffdfaedSVladimir Murzin { 33881682c45bSArd Biesheuvel cpu_replace_ttbr1(lm_alias(swapper_pg_dir), idmap_pg_dir); 33895ffdfaedSVladimir Murzin } 33905ffdfaedSVladimir Murzin 339177c97b4eSSuzuki K Poulose /* 339277c97b4eSSuzuki K Poulose * We emulate only the following system register space. 339385f15063SAmit Daniel Kachhap * Op0 = 0x3, CRn = 0x0, Op1 = 0x0, CRm = [0, 2 - 7] 339477c97b4eSSuzuki K Poulose * See Table C5-6 System instruction encodings for System register accesses, 339577c97b4eSSuzuki K Poulose * ARMv8 ARM(ARM DDI 0487A.f) for more details. 339677c97b4eSSuzuki K Poulose */ 339777c97b4eSSuzuki K Poulose static inline bool __attribute_const__ is_emulated(u32 id) 339877c97b4eSSuzuki K Poulose { 339977c97b4eSSuzuki K Poulose return (sys_reg_Op0(id) == 0x3 && 340077c97b4eSSuzuki K Poulose sys_reg_CRn(id) == 0x0 && 340177c97b4eSSuzuki K Poulose sys_reg_Op1(id) == 0x0 && 340277c97b4eSSuzuki K Poulose (sys_reg_CRm(id) == 0 || 340385f15063SAmit Daniel Kachhap ((sys_reg_CRm(id) >= 2) && (sys_reg_CRm(id) <= 7)))); 340477c97b4eSSuzuki K Poulose } 340577c97b4eSSuzuki K Poulose 340677c97b4eSSuzuki K Poulose /* 340777c97b4eSSuzuki K Poulose * With CRm == 0, reg should be one of : 340877c97b4eSSuzuki K Poulose * MIDR_EL1, MPIDR_EL1 or REVIDR_EL1. 340977c97b4eSSuzuki K Poulose */ 341077c97b4eSSuzuki K Poulose static inline int emulate_id_reg(u32 id, u64 *valp) 341177c97b4eSSuzuki K Poulose { 341277c97b4eSSuzuki K Poulose switch (id) { 341377c97b4eSSuzuki K Poulose case SYS_MIDR_EL1: 341477c97b4eSSuzuki K Poulose *valp = read_cpuid_id(); 341577c97b4eSSuzuki K Poulose break; 341677c97b4eSSuzuki K Poulose case SYS_MPIDR_EL1: 341777c97b4eSSuzuki K Poulose *valp = SYS_MPIDR_SAFE_VAL; 341877c97b4eSSuzuki K Poulose break; 341977c97b4eSSuzuki K Poulose case SYS_REVIDR_EL1: 342077c97b4eSSuzuki K Poulose /* IMPLEMENTATION DEFINED values are emulated with 0 */ 342177c97b4eSSuzuki K Poulose *valp = 0; 342277c97b4eSSuzuki K Poulose break; 342377c97b4eSSuzuki K Poulose default: 342477c97b4eSSuzuki K Poulose return -EINVAL; 342577c97b4eSSuzuki K Poulose } 342677c97b4eSSuzuki K Poulose 342777c97b4eSSuzuki K Poulose return 0; 342877c97b4eSSuzuki K Poulose } 342977c97b4eSSuzuki K Poulose 343077c97b4eSSuzuki K Poulose static int emulate_sys_reg(u32 id, u64 *valp) 343177c97b4eSSuzuki K Poulose { 343277c97b4eSSuzuki K Poulose struct arm64_ftr_reg *regp; 343377c97b4eSSuzuki K Poulose 343477c97b4eSSuzuki K Poulose if (!is_emulated(id)) 343577c97b4eSSuzuki K Poulose return -EINVAL; 343677c97b4eSSuzuki K Poulose 343777c97b4eSSuzuki K Poulose if (sys_reg_CRm(id) == 0) 343877c97b4eSSuzuki K Poulose return emulate_id_reg(id, valp); 343977c97b4eSSuzuki K Poulose 34403577dd37SAnshuman Khandual regp = get_arm64_ftr_reg_nowarn(id); 344177c97b4eSSuzuki K Poulose if (regp) 344277c97b4eSSuzuki K Poulose *valp = arm64_ftr_reg_user_value(regp); 344377c97b4eSSuzuki K Poulose else 344477c97b4eSSuzuki K Poulose /* 344577c97b4eSSuzuki K Poulose * The untracked registers are either IMPLEMENTATION DEFINED 344677c97b4eSSuzuki K Poulose * (e.g, ID_AFR0_EL1) or reserved RAZ. 344777c97b4eSSuzuki K Poulose */ 344877c97b4eSSuzuki K Poulose *valp = 0; 344977c97b4eSSuzuki K Poulose return 0; 345077c97b4eSSuzuki K Poulose } 345177c97b4eSSuzuki K Poulose 3452520ad988SAnshuman Khandual int do_emulate_mrs(struct pt_regs *regs, u32 sys_reg, u32 rt) 345377c97b4eSSuzuki K Poulose { 345477c97b4eSSuzuki K Poulose int rc; 345577c97b4eSSuzuki K Poulose u64 val; 345677c97b4eSSuzuki K Poulose 3457520ad988SAnshuman Khandual rc = emulate_sys_reg(sys_reg, &val); 3458520ad988SAnshuman Khandual if (!rc) { 3459520ad988SAnshuman Khandual pt_regs_write_reg(regs, rt, val); 3460520ad988SAnshuman Khandual arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE); 3461520ad988SAnshuman Khandual } 3462520ad988SAnshuman Khandual return rc; 3463520ad988SAnshuman Khandual } 3464520ad988SAnshuman Khandual 3465f5962addSMark Rutland bool try_emulate_mrs(struct pt_regs *regs, u32 insn) 3466520ad988SAnshuman Khandual { 3467520ad988SAnshuman Khandual u32 sys_reg, rt; 3468520ad988SAnshuman Khandual 3469f5962addSMark Rutland if (compat_user_mode(regs) || !aarch64_insn_is_mrs(insn)) 3470f5962addSMark Rutland return false; 3471f5962addSMark Rutland 347277c97b4eSSuzuki K Poulose /* 347377c97b4eSSuzuki K Poulose * sys_reg values are defined as used in mrs/msr instruction. 347477c97b4eSSuzuki K Poulose * shift the imm value to get the encoding. 347577c97b4eSSuzuki K Poulose */ 347677c97b4eSSuzuki K Poulose sys_reg = (u32)aarch64_insn_decode_immediate(AARCH64_INSN_IMM_16, insn) << 5; 3477520ad988SAnshuman Khandual rt = aarch64_insn_decode_register(AARCH64_INSN_REGTYPE_RT, insn); 3478f5962addSMark Rutland return do_emulate_mrs(regs, sys_reg, rt) == 0; 347977c97b4eSSuzuki K Poulose } 348077c97b4eSSuzuki K Poulose 34817f43c201SMarc Zyngier enum mitigation_state arm64_get_meltdown_state(void) 34827f43c201SMarc Zyngier { 34837f43c201SMarc Zyngier if (__meltdown_safe) 34847f43c201SMarc Zyngier return SPECTRE_UNAFFECTED; 34857f43c201SMarc Zyngier 34867f43c201SMarc Zyngier if (arm64_kernel_unmapped_at_el0()) 34877f43c201SMarc Zyngier return SPECTRE_MITIGATED; 34887f43c201SMarc Zyngier 34897f43c201SMarc Zyngier return SPECTRE_VULNERABLE; 34907f43c201SMarc Zyngier } 34917f43c201SMarc Zyngier 34921b3ccf4bSJeremy Linton ssize_t cpu_show_meltdown(struct device *dev, struct device_attribute *attr, 34931b3ccf4bSJeremy Linton char *buf) 34941b3ccf4bSJeremy Linton { 34957f43c201SMarc Zyngier switch (arm64_get_meltdown_state()) { 34967f43c201SMarc Zyngier case SPECTRE_UNAFFECTED: 34971b3ccf4bSJeremy Linton return sprintf(buf, "Not affected\n"); 34981b3ccf4bSJeremy Linton 34997f43c201SMarc Zyngier case SPECTRE_MITIGATED: 35001b3ccf4bSJeremy Linton return sprintf(buf, "Mitigation: PTI\n"); 35011b3ccf4bSJeremy Linton 35027f43c201SMarc Zyngier default: 35031b3ccf4bSJeremy Linton return sprintf(buf, "Vulnerable\n"); 35041b3ccf4bSJeremy Linton } 35057f43c201SMarc Zyngier } 3506