xref: /linux/arch/arm64/boot/dts/xilinx/zynqmp-zc1751-xm015-dc1.dts (revision a025f01d4662c148624460532e7b0fb8ad159883)
1e2fc49e1SMichal Simek// SPDX-License-Identifier: GPL-2.0+
2e2fc49e1SMichal Simek/*
3e2fc49e1SMichal Simek * dts file for Xilinx ZynqMP zc1751-xm015-dc1
4e2fc49e1SMichal Simek *
5c821045fSMichal Simek * (C) Copyright 2015 - 2021, Xilinx, Inc.
6e2fc49e1SMichal Simek *
7e2fc49e1SMichal Simek * Michal Simek <michal.simek@xilinx.com>
8e2fc49e1SMichal Simek */
9e2fc49e1SMichal Simek
10e2fc49e1SMichal Simek/dts-v1/;
11e2fc49e1SMichal Simek
12e2fc49e1SMichal Simek#include "zynqmp.dtsi"
139c8a47b4SRajan Vaja#include "zynqmp-clk-ccf.dtsi"
14a09c2feaSMichal Simek#include <dt-bindings/phy/phy.h>
15e2fc49e1SMichal Simek#include <dt-bindings/gpio/gpio.h>
16c821045fSMichal Simek#include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
17e2fc49e1SMichal Simek
18e2fc49e1SMichal Simek/ {
19e2fc49e1SMichal Simek	model = "ZynqMP zc1751-xm015-dc1 RevA";
20e2fc49e1SMichal Simek	compatible = "xlnx,zynqmp-zc1751", "xlnx,zynqmp";
21e2fc49e1SMichal Simek
22e2fc49e1SMichal Simek	aliases {
23e2fc49e1SMichal Simek		ethernet0 = &gem3;
24e2fc49e1SMichal Simek		i2c0 = &i2c1;
25e2fc49e1SMichal Simek		mmc0 = &sdhci0;
26e2fc49e1SMichal Simek		mmc1 = &sdhci1;
27e2fc49e1SMichal Simek		rtc0 = &rtc;
28e2fc49e1SMichal Simek		serial0 = &uart0;
2956e54601SMichal Simek		spi0 = &qspi;
30e2fc49e1SMichal Simek	};
31e2fc49e1SMichal Simek
32e2fc49e1SMichal Simek	chosen {
33e2fc49e1SMichal Simek		bootargs = "earlycon";
34e2fc49e1SMichal Simek		stdout-path = "serial0:115200n8";
35e2fc49e1SMichal Simek	};
36e2fc49e1SMichal Simek
37e2fc49e1SMichal Simek	memory@0 {
38e2fc49e1SMichal Simek		device_type = "memory";
39e2fc49e1SMichal Simek		reg = <0x0 0x0 0x0 0x80000000>, <0x8 0x00000000 0x0 0x80000000>;
40e2fc49e1SMichal Simek	};
41a09c2feaSMichal Simek
42a09c2feaSMichal Simek	clock_si5338_0: clk27 {	/* u55 SI5338-GM */
43a09c2feaSMichal Simek		compatible = "fixed-clock";
44a09c2feaSMichal Simek		#clock-cells = <0>;
45a09c2feaSMichal Simek		clock-frequency = <27000000>;
46a09c2feaSMichal Simek	};
47a09c2feaSMichal Simek
48a09c2feaSMichal Simek	clock_si5338_2: clk26 {
49a09c2feaSMichal Simek		compatible = "fixed-clock";
50a09c2feaSMichal Simek		#clock-cells = <0>;
51a09c2feaSMichal Simek		clock-frequency = <26000000>;
52a09c2feaSMichal Simek	};
53a09c2feaSMichal Simek
54a09c2feaSMichal Simek	clock_si5338_3: clk150 {
55a09c2feaSMichal Simek		compatible = "fixed-clock";
56a09c2feaSMichal Simek		#clock-cells = <0>;
57a09c2feaSMichal Simek		clock-frequency = <150000000>;
58a09c2feaSMichal Simek	};
59a09c2feaSMichal Simek};
60a09c2feaSMichal Simek
61e2fc49e1SMichal Simek&fpd_dma_chan1 {
62e2fc49e1SMichal Simek	status = "okay";
63e2fc49e1SMichal Simek};
64e2fc49e1SMichal Simek
65e2fc49e1SMichal Simek&fpd_dma_chan2 {
66e2fc49e1SMichal Simek	status = "okay";
67e2fc49e1SMichal Simek};
68e2fc49e1SMichal Simek
69e2fc49e1SMichal Simek&fpd_dma_chan3 {
70e2fc49e1SMichal Simek	status = "okay";
71e2fc49e1SMichal Simek};
72e2fc49e1SMichal Simek
73e2fc49e1SMichal Simek&fpd_dma_chan4 {
74e2fc49e1SMichal Simek	status = "okay";
75e2fc49e1SMichal Simek};
76e2fc49e1SMichal Simek
77e2fc49e1SMichal Simek&fpd_dma_chan5 {
78e2fc49e1SMichal Simek	status = "okay";
79e2fc49e1SMichal Simek};
80e2fc49e1SMichal Simek
81e2fc49e1SMichal Simek&fpd_dma_chan6 {
82e2fc49e1SMichal Simek	status = "okay";
83e2fc49e1SMichal Simek};
84e2fc49e1SMichal Simek
85e2fc49e1SMichal Simek&fpd_dma_chan7 {
86e2fc49e1SMichal Simek	status = "okay";
87e2fc49e1SMichal Simek};
88e2fc49e1SMichal Simek
89e2fc49e1SMichal Simek&fpd_dma_chan8 {
90e2fc49e1SMichal Simek	status = "okay";
91e2fc49e1SMichal Simek};
92e2fc49e1SMichal Simek
93e2fc49e1SMichal Simek&gem3 {
94e2fc49e1SMichal Simek	status = "okay";
95e2fc49e1SMichal Simek	phy-handle = <&phy0>;
96e2fc49e1SMichal Simek	phy-mode = "rgmii-id";
97c821045fSMichal Simek	pinctrl-names = "default";
98c821045fSMichal Simek	pinctrl-0 = <&pinctrl_gem3_default>;
9913d21ebaSMichal Simek	phy0: ethernet-phy@0 {
100e2fc49e1SMichal Simek		reg = <0>;
101e2fc49e1SMichal Simek	};
102e2fc49e1SMichal Simek};
103e2fc49e1SMichal Simek
104e2fc49e1SMichal Simek&gpio {
105e2fc49e1SMichal Simek	status = "okay";
106c821045fSMichal Simek	pinctrl-names = "default";
107c821045fSMichal Simek	pinctrl-0 = <&pinctrl_gpio_default>;
108e2fc49e1SMichal Simek};
109e2fc49e1SMichal Simek
110e2fc49e1SMichal Simek
111e2fc49e1SMichal Simek&i2c1 {
112e2fc49e1SMichal Simek	status = "okay";
113e2fc49e1SMichal Simek	clock-frequency = <400000>;
114c821045fSMichal Simek	pinctrl-names = "default", "gpio";
115c821045fSMichal Simek	pinctrl-0 = <&pinctrl_i2c1_default>;
116c821045fSMichal Simek	pinctrl-1 = <&pinctrl_i2c1_gpio>;
117c821045fSMichal Simek	scl-gpios = <&gpio 36 GPIO_ACTIVE_HIGH>;
118c821045fSMichal Simek	sda-gpios = <&gpio 37 GPIO_ACTIVE_HIGH>;
119e2fc49e1SMichal Simek
120e2fc49e1SMichal Simek	eeprom: eeprom@55 {
121e2fc49e1SMichal Simek		compatible = "atmel,24c64"; /* 24AA64 */
122e2fc49e1SMichal Simek		reg = <0x55>;
123e2fc49e1SMichal Simek	};
124e2fc49e1SMichal Simek};
125e2fc49e1SMichal Simek
126c821045fSMichal Simek&pinctrl0 {
127c821045fSMichal Simek	status = "okay";
128c821045fSMichal Simek	pinctrl_i2c1_default: i2c1-default {
129c821045fSMichal Simek		mux {
130c821045fSMichal Simek			groups = "i2c1_9_grp";
131c821045fSMichal Simek			function = "i2c1";
132c821045fSMichal Simek		};
133c821045fSMichal Simek
134c821045fSMichal Simek		conf {
135c821045fSMichal Simek			groups = "i2c1_9_grp";
136c821045fSMichal Simek			bias-pull-up;
137c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
138c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
139c821045fSMichal Simek		};
140c821045fSMichal Simek	};
141c821045fSMichal Simek
142c821045fSMichal Simek	pinctrl_i2c1_gpio: i2c1-gpio {
143c821045fSMichal Simek		mux {
144c821045fSMichal Simek			groups = "gpio0_36_grp", "gpio0_37_grp";
145c821045fSMichal Simek			function = "gpio0";
146c821045fSMichal Simek		};
147c821045fSMichal Simek
148c821045fSMichal Simek		conf {
149c821045fSMichal Simek			groups = "gpio0_36_grp", "gpio0_37_grp";
150c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
151c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
152c821045fSMichal Simek		};
153c821045fSMichal Simek	};
154c821045fSMichal Simek
155c821045fSMichal Simek	pinctrl_uart0_default: uart0-default {
156c821045fSMichal Simek		mux {
157c821045fSMichal Simek			groups = "uart0_8_grp";
158c821045fSMichal Simek			function = "uart0";
159c821045fSMichal Simek		};
160c821045fSMichal Simek
161c821045fSMichal Simek		conf {
162c821045fSMichal Simek			groups = "uart0_8_grp";
163c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
164c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
165c821045fSMichal Simek		};
166c821045fSMichal Simek
167c821045fSMichal Simek		conf-rx {
168c821045fSMichal Simek			pins = "MIO34";
169c821045fSMichal Simek			bias-high-impedance;
170c821045fSMichal Simek		};
171c821045fSMichal Simek
172c821045fSMichal Simek		conf-tx {
173c821045fSMichal Simek			pins = "MIO35";
174c821045fSMichal Simek			bias-disable;
175c821045fSMichal Simek		};
176c821045fSMichal Simek	};
177c821045fSMichal Simek
178c821045fSMichal Simek	pinctrl_usb0_default: usb0-default {
179c821045fSMichal Simek		mux {
180c821045fSMichal Simek			groups = "usb0_0_grp";
181c821045fSMichal Simek			function = "usb0";
182c821045fSMichal Simek		};
183c821045fSMichal Simek
184c821045fSMichal Simek		conf {
185c821045fSMichal Simek			groups = "usb0_0_grp";
186c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
187c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
188c821045fSMichal Simek		};
189c821045fSMichal Simek
190c821045fSMichal Simek		conf-rx {
191c821045fSMichal Simek			pins = "MIO52", "MIO53", "MIO55";
192c821045fSMichal Simek			bias-high-impedance;
193c821045fSMichal Simek		};
194c821045fSMichal Simek
195c821045fSMichal Simek		conf-tx {
196c821045fSMichal Simek			pins = "MIO54", "MIO56", "MIO57", "MIO58", "MIO59",
197c821045fSMichal Simek			       "MIO60", "MIO61", "MIO62", "MIO63";
198c821045fSMichal Simek			bias-disable;
199c821045fSMichal Simek		};
200c821045fSMichal Simek	};
201c821045fSMichal Simek
202c821045fSMichal Simek	pinctrl_gem3_default: gem3-default {
203c821045fSMichal Simek		mux {
204c821045fSMichal Simek			function = "ethernet3";
205c821045fSMichal Simek			groups = "ethernet3_0_grp";
206c821045fSMichal Simek		};
207c821045fSMichal Simek
208c821045fSMichal Simek		conf {
209c821045fSMichal Simek			groups = "ethernet3_0_grp";
210c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
211c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
212c821045fSMichal Simek		};
213c821045fSMichal Simek
214c821045fSMichal Simek		conf-rx {
215c821045fSMichal Simek			pins = "MIO70", "MIO71", "MIO72", "MIO73", "MIO74",
216c821045fSMichal Simek									"MIO75";
217c821045fSMichal Simek			bias-high-impedance;
218c821045fSMichal Simek			low-power-disable;
219c821045fSMichal Simek		};
220c821045fSMichal Simek
221c821045fSMichal Simek		conf-tx {
222c821045fSMichal Simek			pins = "MIO64", "MIO65", "MIO66", "MIO67", "MIO68",
223c821045fSMichal Simek									"MIO69";
224c821045fSMichal Simek			bias-disable;
225c821045fSMichal Simek			low-power-enable;
226c821045fSMichal Simek		};
227c821045fSMichal Simek
228c821045fSMichal Simek		mux-mdio {
229c821045fSMichal Simek			function = "mdio3";
230c821045fSMichal Simek			groups = "mdio3_0_grp";
231c821045fSMichal Simek		};
232c821045fSMichal Simek
233c821045fSMichal Simek		conf-mdio {
234c821045fSMichal Simek			groups = "mdio3_0_grp";
235c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
236c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
237c821045fSMichal Simek			bias-disable;
238c821045fSMichal Simek		};
239c821045fSMichal Simek	};
240c821045fSMichal Simek
241c821045fSMichal Simek	pinctrl_sdhci0_default: sdhci0-default {
242c821045fSMichal Simek		mux {
243c821045fSMichal Simek			groups = "sdio0_0_grp";
244c821045fSMichal Simek			function = "sdio0";
245c821045fSMichal Simek		};
246c821045fSMichal Simek
247c821045fSMichal Simek		conf {
248c821045fSMichal Simek			groups = "sdio0_0_grp";
249c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
250c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
251c821045fSMichal Simek			bias-disable;
252c821045fSMichal Simek		};
253c821045fSMichal Simek
254c821045fSMichal Simek		mux-cd {
255c821045fSMichal Simek			groups = "sdio0_cd_0_grp";
256c821045fSMichal Simek			function = "sdio0_cd";
257c821045fSMichal Simek		};
258c821045fSMichal Simek
259c821045fSMichal Simek		conf-cd {
260c821045fSMichal Simek			groups = "sdio0_cd_0_grp";
261c821045fSMichal Simek			bias-high-impedance;
262c821045fSMichal Simek			bias-pull-up;
263c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
264c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
265c821045fSMichal Simek		};
266c821045fSMichal Simek
267c821045fSMichal Simek		mux-wp {
268c821045fSMichal Simek			groups = "sdio0_wp_0_grp";
269c821045fSMichal Simek			function = "sdio0_wp";
270c821045fSMichal Simek		};
271c821045fSMichal Simek
272c821045fSMichal Simek		conf-wp {
273c821045fSMichal Simek			groups = "sdio0_wp_0_grp";
274c821045fSMichal Simek			bias-high-impedance;
275c821045fSMichal Simek			bias-pull-up;
276c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
277c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
278c821045fSMichal Simek		};
279c821045fSMichal Simek	};
280c821045fSMichal Simek
281c821045fSMichal Simek	pinctrl_sdhci1_default: sdhci1-default {
282c821045fSMichal Simek		mux {
283c821045fSMichal Simek			groups = "sdio1_0_grp";
284c821045fSMichal Simek			function = "sdio1";
285c821045fSMichal Simek		};
286c821045fSMichal Simek
287c821045fSMichal Simek		conf {
288c821045fSMichal Simek			groups = "sdio1_0_grp";
289c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
290c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
291c821045fSMichal Simek			bias-disable;
292c821045fSMichal Simek		};
293c821045fSMichal Simek
294c821045fSMichal Simek		mux-cd {
295c821045fSMichal Simek			groups = "sdio1_cd_0_grp";
296c821045fSMichal Simek			function = "sdio1_cd";
297c821045fSMichal Simek		};
298c821045fSMichal Simek
299c821045fSMichal Simek		conf-cd {
300c821045fSMichal Simek			groups = "sdio1_cd_0_grp";
301c821045fSMichal Simek			bias-high-impedance;
302c821045fSMichal Simek			bias-pull-up;
303c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
304c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
305c821045fSMichal Simek		};
306c821045fSMichal Simek
307c821045fSMichal Simek		mux-wp {
308c821045fSMichal Simek			groups = "sdio1_wp_0_grp";
309c821045fSMichal Simek			function = "sdio1_wp";
310c821045fSMichal Simek		};
311c821045fSMichal Simek
312c821045fSMichal Simek		conf-wp {
313c821045fSMichal Simek			groups = "sdio1_wp_0_grp";
314c821045fSMichal Simek			bias-high-impedance;
315c821045fSMichal Simek			bias-pull-up;
316c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
317c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
318c821045fSMichal Simek		};
319c821045fSMichal Simek	};
320c821045fSMichal Simek
321c821045fSMichal Simek	pinctrl_gpio_default: gpio-default {
322c821045fSMichal Simek		mux {
323c821045fSMichal Simek			function = "gpio0";
324c821045fSMichal Simek			groups = "gpio0_38_grp";
325c821045fSMichal Simek		};
326c821045fSMichal Simek
327c821045fSMichal Simek		conf {
328c821045fSMichal Simek			groups = "gpio0_38_grp";
329c821045fSMichal Simek			bias-disable;
330c821045fSMichal Simek			slew-rate = <SLEW_RATE_SLOW>;
331c821045fSMichal Simek			power-source = <IO_STANDARD_LVCMOS18>;
332c821045fSMichal Simek		};
333c821045fSMichal Simek	};
334c821045fSMichal Simek};
335c821045fSMichal Simek
336cd28f90bSMichal Simek&psgtr {
337cd28f90bSMichal Simek	status = "okay";
338cd28f90bSMichal Simek	/* dp, usb3, sata */
339cd28f90bSMichal Simek	clocks = <&clock_si5338_0>, <&clock_si5338_2>, <&clock_si5338_3>;
340cd28f90bSMichal Simek	clock-names = "ref1", "ref2", "ref3";
341cd28f90bSMichal Simek};
342cd28f90bSMichal Simek
34356e54601SMichal Simek&qspi {
34456e54601SMichal Simek	status = "okay";
34556e54601SMichal Simek	flash@0 {
34656e54601SMichal Simek		compatible = "m25p80", "jedec,spi-nor"; /* Micron MT25QU512ABB8ESF */
34756e54601SMichal Simek		#address-cells = <1>;
34856e54601SMichal Simek		#size-cells = <1>;
34956e54601SMichal Simek		reg = <0x0>;
35056e54601SMichal Simek		spi-tx-bus-width = <1>;
35156e54601SMichal Simek		spi-rx-bus-width = <4>;
35256e54601SMichal Simek		spi-max-frequency = <108000000>; /* Based on DC1 spec */
35356e54601SMichal Simek	};
35456e54601SMichal Simek};
35556e54601SMichal Simek
356e2fc49e1SMichal Simek&rtc {
357e2fc49e1SMichal Simek	status = "okay";
358e2fc49e1SMichal Simek};
359e2fc49e1SMichal Simek
360e2fc49e1SMichal Simek&sata {
361e2fc49e1SMichal Simek	status = "okay";
362e2fc49e1SMichal Simek	/* SATA phy OOB timing settings */
363e2fc49e1SMichal Simek	ceva,p0-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>;
364e2fc49e1SMichal Simek	ceva,p0-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>;
365e2fc49e1SMichal Simek	ceva,p0-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
366e2fc49e1SMichal Simek	ceva,p0-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
367e2fc49e1SMichal Simek	ceva,p1-cominit-params = /bits/ 8 <0x1B 0x4D 0x18 0x28>;
368e2fc49e1SMichal Simek	ceva,p1-comwake-params = /bits/ 8 <0x06 0x19 0x08 0x0E>;
369e2fc49e1SMichal Simek	ceva,p1-burst-params = /bits/ 8 <0x13 0x08 0x4A 0x06>;
370e2fc49e1SMichal Simek	ceva,p1-retry-params = /bits/ 16 <0x96A4 0x3FFC>;
371a09c2feaSMichal Simek	phy-names = "sata-phy";
372a09c2feaSMichal Simek	phys = <&psgtr 3 PHY_TYPE_SATA 1 3>;
373e2fc49e1SMichal Simek};
374e2fc49e1SMichal Simek
375e2fc49e1SMichal Simek/* eMMC */
376e2fc49e1SMichal Simek&sdhci0 {
377e2fc49e1SMichal Simek	status = "okay";
378c821045fSMichal Simek	pinctrl-names = "default";
379c821045fSMichal Simek	pinctrl-0 = <&pinctrl_sdhci0_default>;
380e2fc49e1SMichal Simek	bus-width = <8>;
38169f8aec4SMichal Simek	xlnx,mio-bank = <0>;
382e2fc49e1SMichal Simek};
383e2fc49e1SMichal Simek
384e2fc49e1SMichal Simek/* SD1 with level shifter */
385e2fc49e1SMichal Simek&sdhci1 {
386e2fc49e1SMichal Simek	status = "okay";
3871d4bd118SMichal Simek	/*
3881d4bd118SMichal Simek	 * This property should be removed for supporting UHS mode
3891d4bd118SMichal Simek	 */
3901d4bd118SMichal Simek	no-1-8-v;
391c821045fSMichal Simek	pinctrl-names = "default";
392c821045fSMichal Simek	pinctrl-0 = <&pinctrl_sdhci1_default>;
39369f8aec4SMichal Simek	xlnx,mio-bank = <1>;
394e2fc49e1SMichal Simek};
395e2fc49e1SMichal Simek
396e2fc49e1SMichal Simek&uart0 {
397e2fc49e1SMichal Simek	status = "okay";
398c821045fSMichal Simek	pinctrl-names = "default";
399c821045fSMichal Simek	pinctrl-0 = <&pinctrl_uart0_default>;
400e2fc49e1SMichal Simek};
401e2fc49e1SMichal Simek
402e2fc49e1SMichal Simek/* ULPI SMSC USB3320 */
403e2fc49e1SMichal Simek&usb0 {
404e2fc49e1SMichal Simek	status = "okay";
405c821045fSMichal Simek	pinctrl-names = "default";
406c821045fSMichal Simek	pinctrl-0 = <&pinctrl_usb0_default>;
407df906cf5SAnurag Kumar Vulisha	dr_mode = "host";
408a09c2feaSMichal Simek	phy-names = "usb3-phy";
409a09c2feaSMichal Simek	phys = <&psgtr 2 PHY_TYPE_USB3 0 2>;
410a09c2feaSMichal Simek	maximum-speed = "super-speed";
411e2fc49e1SMichal Simek};
4127248f578SMichal Simek
4137248f578SMichal Simek&zynqmp_dpdma {
4147248f578SMichal Simek	status = "okay";
4157248f578SMichal Simek};
4167248f578SMichal Simek
4177248f578SMichal Simek&zynqmp_dpsub {
4187248f578SMichal Simek	status = "okay";
419*a025f01dSMichal Simek	phy-names = "dp-phy0", "dp-phy1";
420*a025f01dSMichal Simek	phys = <&psgtr 1 PHY_TYPE_DP 0 0>,
421*a025f01dSMichal Simek	       <&psgtr 0 PHY_TYPE_DP 1 1>;
4227248f578SMichal Simek};
423