xref: /linux/arch/arm/mm/pmsa-v7.c (revision 818b26588994d9d95743fca0a427f08ec6c1c41d)
1877ec119SVladimir Murzin /*
2877ec119SVladimir Murzin  * Based on linux/arch/arm/mm/nommu.c
3877ec119SVladimir Murzin  *
4877ec119SVladimir Murzin  * ARM PMSAv7 supporting functions.
5877ec119SVladimir Murzin  */
6877ec119SVladimir Murzin 
75c9d9a1bSVladimir Murzin #include <linux/bitops.h>
8877ec119SVladimir Murzin #include <linux/memblock.h>
9636e645fSVladimir Murzin #include <linux/string.h>
10877ec119SVladimir Murzin 
1121621830SVladimir Murzin #include <asm/cacheflush.h>
12877ec119SVladimir Murzin #include <asm/cp15.h>
13877ec119SVladimir Murzin #include <asm/cputype.h>
14877ec119SVladimir Murzin #include <asm/mpu.h>
1521621830SVladimir Murzin #include <asm/sections.h>
16877ec119SVladimir Murzin 
17877ec119SVladimir Murzin #include "mm.h"
18877ec119SVladimir Murzin 
195c9d9a1bSVladimir Murzin struct region {
205c9d9a1bSVladimir Murzin 	phys_addr_t base;
215c9d9a1bSVladimir Murzin 	phys_addr_t size;
225c9d9a1bSVladimir Murzin 	unsigned long subreg;
235c9d9a1bSVladimir Murzin };
245c9d9a1bSVladimir Murzin 
255c9d9a1bSVladimir Murzin static struct region __initdata mem[MPU_MAX_REGIONS];
2621621830SVladimir Murzin #ifdef CONFIG_XIP_KERNEL
2721621830SVladimir Murzin static struct region __initdata xip[MPU_MAX_REGIONS];
2821621830SVladimir Murzin #endif
295c9d9a1bSVladimir Murzin 
30a0995c08SVladimir Murzin static unsigned int __initdata mpu_min_region_order;
31a0995c08SVladimir Murzin static unsigned int __initdata mpu_max_regions;
32a0995c08SVladimir Murzin 
335c9d9a1bSVladimir Murzin static int __init __mpu_min_region_order(void);
345c9d9a1bSVladimir Murzin static int __init __mpu_max_regions(void);
355c9d9a1bSVladimir Murzin 
369fcb01a9SVladimir Murzin #ifndef CONFIG_CPU_V7M
379fcb01a9SVladimir Murzin 
38e8b47e12SVladimir Murzin #define DRBAR	__ACCESS_CP15(c6, 0, c1, 0)
39e8b47e12SVladimir Murzin #define IRBAR	__ACCESS_CP15(c6, 0, c1, 1)
40e8b47e12SVladimir Murzin #define DRSR	__ACCESS_CP15(c6, 0, c1, 2)
41e8b47e12SVladimir Murzin #define IRSR	__ACCESS_CP15(c6, 0, c1, 3)
42e8b47e12SVladimir Murzin #define DRACR	__ACCESS_CP15(c6, 0, c1, 4)
43e8b47e12SVladimir Murzin #define IRACR	__ACCESS_CP15(c6, 0, c1, 5)
44e8b47e12SVladimir Murzin #define RNGNR	__ACCESS_CP15(c6, 0, c2, 0)
45e8b47e12SVladimir Murzin 
46877ec119SVladimir Murzin /* Region number */
rgnr_write(u32 v)47e8b47e12SVladimir Murzin static inline void rgnr_write(u32 v)
48877ec119SVladimir Murzin {
49e8b47e12SVladimir Murzin 	write_sysreg(v, RNGNR);
50877ec119SVladimir Murzin }
51877ec119SVladimir Murzin 
52877ec119SVladimir Murzin /* Data-side / unified region attributes */
53877ec119SVladimir Murzin 
54877ec119SVladimir Murzin /* Region access control register */
dracr_write(u32 v)55e8b47e12SVladimir Murzin static inline void dracr_write(u32 v)
56877ec119SVladimir Murzin {
57e8b47e12SVladimir Murzin 	write_sysreg(v, DRACR);
58877ec119SVladimir Murzin }
59877ec119SVladimir Murzin 
60877ec119SVladimir Murzin /* Region size register */
drsr_write(u32 v)61e8b47e12SVladimir Murzin static inline void drsr_write(u32 v)
62877ec119SVladimir Murzin {
63e8b47e12SVladimir Murzin 	write_sysreg(v, DRSR);
64877ec119SVladimir Murzin }
65877ec119SVladimir Murzin 
66877ec119SVladimir Murzin /* Region base address register */
drbar_write(u32 v)67e8b47e12SVladimir Murzin static inline void drbar_write(u32 v)
68877ec119SVladimir Murzin {
69e8b47e12SVladimir Murzin 	write_sysreg(v, DRBAR);
70877ec119SVladimir Murzin }
71877ec119SVladimir Murzin 
drbar_read(void)72e8b47e12SVladimir Murzin static inline u32 drbar_read(void)
73877ec119SVladimir Murzin {
74e8b47e12SVladimir Murzin 	return read_sysreg(DRBAR);
75877ec119SVladimir Murzin }
76877ec119SVladimir Murzin /* Optional instruction-side region attributes */
77877ec119SVladimir Murzin 
78877ec119SVladimir Murzin /* I-side Region access control register */
iracr_write(u32 v)79e8b47e12SVladimir Murzin static inline void iracr_write(u32 v)
80877ec119SVladimir Murzin {
81e8b47e12SVladimir Murzin 	write_sysreg(v, IRACR);
82877ec119SVladimir Murzin }
83877ec119SVladimir Murzin 
84877ec119SVladimir Murzin /* I-side Region size register */
irsr_write(u32 v)85e8b47e12SVladimir Murzin static inline void irsr_write(u32 v)
86877ec119SVladimir Murzin {
87e8b47e12SVladimir Murzin 	write_sysreg(v, IRSR);
88877ec119SVladimir Murzin }
89877ec119SVladimir Murzin 
90877ec119SVladimir Murzin /* I-side Region base address register */
irbar_write(u32 v)91e8b47e12SVladimir Murzin static inline void irbar_write(u32 v)
92877ec119SVladimir Murzin {
93e8b47e12SVladimir Murzin 	write_sysreg(v, IRBAR);
94877ec119SVladimir Murzin }
95877ec119SVladimir Murzin 
irbar_read(void)96e8b47e12SVladimir Murzin static inline u32 irbar_read(void)
97877ec119SVladimir Murzin {
98e8b47e12SVladimir Murzin 	return read_sysreg(IRBAR);
99877ec119SVladimir Murzin }
100877ec119SVladimir Murzin 
1019fcb01a9SVladimir Murzin #else
1029fcb01a9SVladimir Murzin 
rgnr_write(u32 v)1039fcb01a9SVladimir Murzin static inline void rgnr_write(u32 v)
1049fcb01a9SVladimir Murzin {
1059cfb541aSVladimir Murzin 	writel_relaxed(v, BASEADDR_V7M_SCB + PMSAv7_RNR);
1069fcb01a9SVladimir Murzin }
1079fcb01a9SVladimir Murzin 
1089fcb01a9SVladimir Murzin /* Data-side / unified region attributes */
1099fcb01a9SVladimir Murzin 
1109fcb01a9SVladimir Murzin /* Region access control register */
dracr_write(u32 v)1119fcb01a9SVladimir Murzin static inline void dracr_write(u32 v)
1129fcb01a9SVladimir Murzin {
1139cfb541aSVladimir Murzin 	u32 rsr = readl_relaxed(BASEADDR_V7M_SCB + PMSAv7_RASR) & GENMASK(15, 0);
1149fcb01a9SVladimir Murzin 
1159cfb541aSVladimir Murzin 	writel_relaxed((v << 16) | rsr, BASEADDR_V7M_SCB + PMSAv7_RASR);
1169fcb01a9SVladimir Murzin }
1179fcb01a9SVladimir Murzin 
1189fcb01a9SVladimir Murzin /* Region size register */
drsr_write(u32 v)1199fcb01a9SVladimir Murzin static inline void drsr_write(u32 v)
1209fcb01a9SVladimir Murzin {
1219cfb541aSVladimir Murzin 	u32 racr = readl_relaxed(BASEADDR_V7M_SCB + PMSAv7_RASR) & GENMASK(31, 16);
1229fcb01a9SVladimir Murzin 
1239cfb541aSVladimir Murzin 	writel_relaxed(v | racr, BASEADDR_V7M_SCB + PMSAv7_RASR);
1249fcb01a9SVladimir Murzin }
1259fcb01a9SVladimir Murzin 
1269fcb01a9SVladimir Murzin /* Region base address register */
drbar_write(u32 v)1279fcb01a9SVladimir Murzin static inline void drbar_write(u32 v)
1289fcb01a9SVladimir Murzin {
1299cfb541aSVladimir Murzin 	writel_relaxed(v, BASEADDR_V7M_SCB + PMSAv7_RBAR);
1309fcb01a9SVladimir Murzin }
1319fcb01a9SVladimir Murzin 
drbar_read(void)1329fcb01a9SVladimir Murzin static inline u32 drbar_read(void)
1339fcb01a9SVladimir Murzin {
1349cfb541aSVladimir Murzin 	return readl_relaxed(BASEADDR_V7M_SCB + PMSAv7_RBAR);
1359fcb01a9SVladimir Murzin }
1369fcb01a9SVladimir Murzin 
1379fcb01a9SVladimir Murzin /* ARMv7-M only supports a unified MPU, so I-side operations are nop */
1389fcb01a9SVladimir Murzin 
iracr_write(u32 v)1399fcb01a9SVladimir Murzin static inline void iracr_write(u32 v) {}
irsr_write(u32 v)1409fcb01a9SVladimir Murzin static inline void irsr_write(u32 v) {}
irbar_write(u32 v)1419fcb01a9SVladimir Murzin static inline void irbar_write(u32 v) {}
irbar_read(void)1429fcb01a9SVladimir Murzin static inline unsigned long irbar_read(void) {return 0;}
1439fcb01a9SVladimir Murzin 
1449fcb01a9SVladimir Murzin #endif
1459fcb01a9SVladimir Murzin 
try_split_region(phys_addr_t base,phys_addr_t size,struct region * region)1465c9d9a1bSVladimir Murzin static bool __init try_split_region(phys_addr_t base, phys_addr_t size, struct region *region)
1475c9d9a1bSVladimir Murzin {
1485c9d9a1bSVladimir Murzin 	unsigned long  subreg, bslots, sslots;
1495c9d9a1bSVladimir Murzin 	phys_addr_t abase = base & ~(size - 1);
1505c9d9a1bSVladimir Murzin 	phys_addr_t asize = base + size - abase;
1515c9d9a1bSVladimir Murzin 	phys_addr_t p2size = 1 << __fls(asize);
1525c9d9a1bSVladimir Murzin 	phys_addr_t bdiff, sdiff;
1535c9d9a1bSVladimir Murzin 
1545c9d9a1bSVladimir Murzin 	if (p2size != asize)
1555c9d9a1bSVladimir Murzin 		p2size *= 2;
1565c9d9a1bSVladimir Murzin 
1575c9d9a1bSVladimir Murzin 	bdiff = base - abase;
1585c9d9a1bSVladimir Murzin 	sdiff = p2size - asize;
1599cfb541aSVladimir Murzin 	subreg = p2size / PMSAv7_NR_SUBREGS;
1605c9d9a1bSVladimir Murzin 
1615c9d9a1bSVladimir Murzin 	if ((bdiff % subreg) || (sdiff % subreg))
1625c9d9a1bSVladimir Murzin 		return false;
1635c9d9a1bSVladimir Murzin 
1645c9d9a1bSVladimir Murzin 	bslots = bdiff / subreg;
1655c9d9a1bSVladimir Murzin 	sslots = sdiff / subreg;
1665c9d9a1bSVladimir Murzin 
1675c9d9a1bSVladimir Murzin 	if (bslots || sslots) {
1685c9d9a1bSVladimir Murzin 		int i;
1695c9d9a1bSVladimir Murzin 
1709cfb541aSVladimir Murzin 		if (subreg < PMSAv7_MIN_SUBREG_SIZE)
1715c9d9a1bSVladimir Murzin 			return false;
1725c9d9a1bSVladimir Murzin 
1739cfb541aSVladimir Murzin 		if (bslots + sslots > PMSAv7_NR_SUBREGS)
1745c9d9a1bSVladimir Murzin 			return false;
1755c9d9a1bSVladimir Murzin 
1765c9d9a1bSVladimir Murzin 		for (i = 0; i < bslots; i++)
1775c9d9a1bSVladimir Murzin 			_set_bit(i, &region->subreg);
1785c9d9a1bSVladimir Murzin 
1795c9d9a1bSVladimir Murzin 		for (i = 1; i <= sslots; i++)
1809cfb541aSVladimir Murzin 			_set_bit(PMSAv7_NR_SUBREGS - i, &region->subreg);
1815c9d9a1bSVladimir Murzin 	}
1825c9d9a1bSVladimir Murzin 
1835c9d9a1bSVladimir Murzin 	region->base = abase;
1845c9d9a1bSVladimir Murzin 	region->size = p2size;
1855c9d9a1bSVladimir Murzin 
1865c9d9a1bSVladimir Murzin 	return true;
1875c9d9a1bSVladimir Murzin }
1885c9d9a1bSVladimir Murzin 
allocate_region(phys_addr_t base,phys_addr_t size,unsigned int limit,struct region * regions)1895c9d9a1bSVladimir Murzin static int __init allocate_region(phys_addr_t base, phys_addr_t size,
1905c9d9a1bSVladimir Murzin 				  unsigned int limit, struct region *regions)
1915c9d9a1bSVladimir Murzin {
1925c9d9a1bSVladimir Murzin 	int count = 0;
1935c9d9a1bSVladimir Murzin 	phys_addr_t diff = size;
1945c9d9a1bSVladimir Murzin 	int attempts = MPU_MAX_REGIONS;
1955c9d9a1bSVladimir Murzin 
1965c9d9a1bSVladimir Murzin 	while (diff) {
1975c9d9a1bSVladimir Murzin 		/* Try cover region as is (maybe with help of subregions) */
1985c9d9a1bSVladimir Murzin 		if (try_split_region(base, size, &regions[count])) {
1995c9d9a1bSVladimir Murzin 			count++;
2005c9d9a1bSVladimir Murzin 			base += size;
2015c9d9a1bSVladimir Murzin 			diff -= size;
2025c9d9a1bSVladimir Murzin 			size = diff;
2035c9d9a1bSVladimir Murzin 		} else {
2045c9d9a1bSVladimir Murzin 			/*
2055c9d9a1bSVladimir Murzin 			 * Maximum aligned region might overflow phys_addr_t
2065c9d9a1bSVladimir Murzin 			 * if "base" is 0. Hence we keep everything below 4G
2075c9d9a1bSVladimir Murzin 			 * until we take the smaller of the aligned region
2085c9d9a1bSVladimir Murzin 			 * size ("asize") and rounded region size ("p2size"),
2095c9d9a1bSVladimir Murzin 			 * one of which is guaranteed to be smaller than the
2105c9d9a1bSVladimir Murzin 			 * maximum physical address.
2115c9d9a1bSVladimir Murzin 			 */
2125c9d9a1bSVladimir Murzin 			phys_addr_t asize = (base - 1) ^ base;
2135c9d9a1bSVladimir Murzin 			phys_addr_t p2size = (1 <<  __fls(diff)) - 1;
2145c9d9a1bSVladimir Murzin 
2155c9d9a1bSVladimir Murzin 			size = asize < p2size ? asize + 1 : p2size + 1;
2165c9d9a1bSVladimir Murzin 		}
2175c9d9a1bSVladimir Murzin 
2185c9d9a1bSVladimir Murzin 		if (count > limit)
2195c9d9a1bSVladimir Murzin 			break;
2205c9d9a1bSVladimir Murzin 
2215c9d9a1bSVladimir Murzin 		if (!attempts)
2225c9d9a1bSVladimir Murzin 			break;
2235c9d9a1bSVladimir Murzin 
2245c9d9a1bSVladimir Murzin 		attempts--;
2255c9d9a1bSVladimir Murzin 	}
2265c9d9a1bSVladimir Murzin 
2275c9d9a1bSVladimir Murzin 	return count;
2285c9d9a1bSVladimir Murzin }
2295c9d9a1bSVladimir Murzin 
230877ec119SVladimir Murzin /* MPU initialisation functions */
pmsav7_adjust_lowmem_bounds(void)2319cfb541aSVladimir Murzin void __init pmsav7_adjust_lowmem_bounds(void)
232877ec119SVladimir Murzin {
233fe9c0589SArnd Bergmann 	phys_addr_t  specified_mem_size = 0, total_mem_size = 0;
234877ec119SVladimir Murzin 	phys_addr_t mem_start;
235877ec119SVladimir Murzin 	phys_addr_t mem_end;
236b10d6bcaSMike Rapoport 	phys_addr_t reg_start, reg_end;
2375c9d9a1bSVladimir Murzin 	unsigned int mem_max_regions;
23845c2f70cSVladimir Murzin 	bool first = true;
239b10d6bcaSMike Rapoport 	int num;
240b10d6bcaSMike Rapoport 	u64 i;
241877ec119SVladimir Murzin 
2429cfb541aSVladimir Murzin 	/* Free-up PMSAv7_PROBE_REGION */
2435c9d9a1bSVladimir Murzin 	mpu_min_region_order = __mpu_min_region_order();
2445c9d9a1bSVladimir Murzin 
2455c9d9a1bSVladimir Murzin 	/* How many regions are supported */
2465c9d9a1bSVladimir Murzin 	mpu_max_regions = __mpu_max_regions();
2475c9d9a1bSVladimir Murzin 
2485c9d9a1bSVladimir Murzin 	mem_max_regions = min((unsigned int)MPU_MAX_REGIONS, mpu_max_regions);
2495c9d9a1bSVladimir Murzin 
2505c9d9a1bSVladimir Murzin 	/* We need to keep one slot for background region */
2515c9d9a1bSVladimir Murzin 	mem_max_regions--;
2525c9d9a1bSVladimir Murzin 
2535c9d9a1bSVladimir Murzin #ifndef CONFIG_CPU_V7M
2545c9d9a1bSVladimir Murzin 	/* ... and one for vectors */
2555c9d9a1bSVladimir Murzin 	mem_max_regions--;
2565c9d9a1bSVladimir Murzin #endif
25721621830SVladimir Murzin 
25821621830SVladimir Murzin #ifdef CONFIG_XIP_KERNEL
25921621830SVladimir Murzin 	/* plus some regions to cover XIP ROM */
26021621830SVladimir Murzin 	num = allocate_region(CONFIG_XIP_PHYS_ADDR, __pa(_exiprom) - CONFIG_XIP_PHYS_ADDR,
26121621830SVladimir Murzin 			      mem_max_regions, xip);
26221621830SVladimir Murzin 
26321621830SVladimir Murzin 	mem_max_regions -= num;
26421621830SVladimir Murzin #endif
26521621830SVladimir Murzin 
266b10d6bcaSMike Rapoport 	for_each_mem_range(i, &reg_start, &reg_end) {
26745c2f70cSVladimir Murzin 		if (first) {
26821621830SVladimir Murzin 			phys_addr_t phys_offset = PHYS_OFFSET;
26921621830SVladimir Murzin 
270877ec119SVladimir Murzin 			/*
271877ec119SVladimir Murzin 			 * Initially only use memory continuous from
272877ec119SVladimir Murzin 			 * PHYS_OFFSET */
273b10d6bcaSMike Rapoport 			if (reg_start != phys_offset)
274877ec119SVladimir Murzin 				panic("First memory bank must be contiguous from PHYS_OFFSET");
275877ec119SVladimir Murzin 
276b10d6bcaSMike Rapoport 			mem_start = reg_start;
277b10d6bcaSMike Rapoport 			mem_end = reg_end;
278b10d6bcaSMike Rapoport 			specified_mem_size = mem_end - mem_start;
27945c2f70cSVladimir Murzin 			first = false;
280877ec119SVladimir Murzin 		} else {
281877ec119SVladimir Murzin 			/*
282877ec119SVladimir Murzin 			 * memblock auto merges contiguous blocks, remove
283877ec119SVladimir Murzin 			 * all blocks afterwards in one go (we can't remove
284877ec119SVladimir Murzin 			 * blocks separately while iterating)
285877ec119SVladimir Murzin 			 */
286877ec119SVladimir Murzin 			pr_notice("Ignoring RAM after %pa, memory at %pa ignored\n",
287b10d6bcaSMike Rapoport 				  &mem_end, &reg_start);
288b10d6bcaSMike Rapoport 			memblock_remove(reg_start, 0 - reg_start);
289877ec119SVladimir Murzin 			break;
290877ec119SVladimir Murzin 		}
291877ec119SVladimir Murzin 	}
292877ec119SVladimir Murzin 
293636e645fSVladimir Murzin 	memset(mem, 0, sizeof(mem));
2945c9d9a1bSVladimir Murzin 	num = allocate_region(mem_start, specified_mem_size, mem_max_regions, mem);
295877ec119SVladimir Murzin 
2965c9d9a1bSVladimir Murzin 	for (i = 0; i < num; i++) {
2979cfb541aSVladimir Murzin 		unsigned long  subreg = mem[i].size / PMSAv7_NR_SUBREGS;
298877ec119SVladimir Murzin 
2995c9d9a1bSVladimir Murzin 		total_mem_size += mem[i].size - subreg * hweight_long(mem[i].subreg);
300877ec119SVladimir Murzin 
3015c9d9a1bSVladimir Murzin 		pr_debug("MPU: base %pa size %pa disable subregions: %*pbl\n",
3029cfb541aSVladimir Murzin 			 &mem[i].base, &mem[i].size, PMSAv7_NR_SUBREGS, &mem[i].subreg);
303877ec119SVladimir Murzin 	}
304877ec119SVladimir Murzin 
3055c9d9a1bSVladimir Murzin 	if (total_mem_size != specified_mem_size) {
3065c9d9a1bSVladimir Murzin 		pr_warn("Truncating memory from %pa to %pa (MPU region constraints)",
3075c9d9a1bSVladimir Murzin 				&specified_mem_size, &total_mem_size);
3085c9d9a1bSVladimir Murzin 		memblock_remove(mem_start + total_mem_size,
3095c9d9a1bSVladimir Murzin 				specified_mem_size - total_mem_size);
3105c9d9a1bSVladimir Murzin 	}
311877ec119SVladimir Murzin }
312877ec119SVladimir Murzin 
__mpu_max_regions(void)313a0995c08SVladimir Murzin static int __init __mpu_max_regions(void)
314877ec119SVladimir Murzin {
315877ec119SVladimir Murzin 	/*
316877ec119SVladimir Murzin 	 * We don't support a different number of I/D side regions so if we
317877ec119SVladimir Murzin 	 * have separate instruction and data memory maps then return
318877ec119SVladimir Murzin 	 * whichever side has a smaller number of supported regions.
319877ec119SVladimir Murzin 	 */
320877ec119SVladimir Murzin 	u32 dregions, iregions, mpuir;
321a0995c08SVladimir Murzin 
3229fcb01a9SVladimir Murzin 	mpuir = read_cpuid_mputype();
323877ec119SVladimir Murzin 
324877ec119SVladimir Murzin 	dregions = iregions = (mpuir & MPUIR_DREGION_SZMASK) >> MPUIR_DREGION;
325877ec119SVladimir Murzin 
326877ec119SVladimir Murzin 	/* Check for separate d-side and i-side memory maps */
327877ec119SVladimir Murzin 	if (mpuir & MPUIR_nU)
328877ec119SVladimir Murzin 		iregions = (mpuir & MPUIR_IREGION_SZMASK) >> MPUIR_IREGION;
329877ec119SVladimir Murzin 
330877ec119SVladimir Murzin 	/* Use the smallest of the two maxima */
331877ec119SVladimir Murzin 	return min(dregions, iregions);
332877ec119SVladimir Murzin }
333877ec119SVladimir Murzin 
mpu_iside_independent(void)334a0995c08SVladimir Murzin static int __init mpu_iside_independent(void)
335877ec119SVladimir Murzin {
336877ec119SVladimir Murzin 	/* MPUIR.nU specifies whether there is *not* a unified memory map */
3379fcb01a9SVladimir Murzin 	return read_cpuid_mputype() & MPUIR_nU;
338877ec119SVladimir Murzin }
339877ec119SVladimir Murzin 
__mpu_min_region_order(void)340a0995c08SVladimir Murzin static int __init __mpu_min_region_order(void)
341877ec119SVladimir Murzin {
342877ec119SVladimir Murzin 	u32 drbar_result, irbar_result;
343a0995c08SVladimir Murzin 
344877ec119SVladimir Murzin 	/* We've kept a region free for this probing */
3459cfb541aSVladimir Murzin 	rgnr_write(PMSAv7_PROBE_REGION);
346877ec119SVladimir Murzin 	isb();
347877ec119SVladimir Murzin 	/*
348877ec119SVladimir Murzin 	 * As per ARM ARM, write 0xFFFFFFFC to DRBAR to find the minimum
349877ec119SVladimir Murzin 	 * region order
350877ec119SVladimir Murzin 	*/
351877ec119SVladimir Murzin 	drbar_write(0xFFFFFFFC);
352877ec119SVladimir Murzin 	drbar_result = irbar_result = drbar_read();
353877ec119SVladimir Murzin 	drbar_write(0x0);
354877ec119SVladimir Murzin 	/* If the MPU is non-unified, we use the larger of the two minima*/
355877ec119SVladimir Murzin 	if (mpu_iside_independent()) {
356877ec119SVladimir Murzin 		irbar_write(0xFFFFFFFC);
357877ec119SVladimir Murzin 		irbar_result = irbar_read();
358877ec119SVladimir Murzin 		irbar_write(0x0);
359877ec119SVladimir Murzin 	}
360877ec119SVladimir Murzin 	isb(); /* Ensure that MPU region operations have completed */
361877ec119SVladimir Murzin 	/* Return whichever result is larger */
362a0995c08SVladimir Murzin 
363877ec119SVladimir Murzin 	return __ffs(max(drbar_result, irbar_result));
364877ec119SVladimir Murzin }
365877ec119SVladimir Murzin 
mpu_setup_region(unsigned int number,phys_addr_t start,unsigned int size_order,unsigned int properties,unsigned int subregions,bool need_flush)366a0995c08SVladimir Murzin static int __init mpu_setup_region(unsigned int number, phys_addr_t start,
3675c9d9a1bSVladimir Murzin 				   unsigned int size_order, unsigned int properties,
36821621830SVladimir Murzin 				   unsigned int subregions, bool need_flush)
369877ec119SVladimir Murzin {
370877ec119SVladimir Murzin 	u32 size_data;
371877ec119SVladimir Murzin 
372877ec119SVladimir Murzin 	/* We kept a region free for probing resolution of MPU regions*/
373a0995c08SVladimir Murzin 	if (number > mpu_max_regions
374a0995c08SVladimir Murzin 	    || number >= MPU_MAX_REGIONS)
375877ec119SVladimir Murzin 		return -ENOENT;
376877ec119SVladimir Murzin 
377877ec119SVladimir Murzin 	if (size_order > 32)
378877ec119SVladimir Murzin 		return -ENOMEM;
379877ec119SVladimir Murzin 
380a0995c08SVladimir Murzin 	if (size_order < mpu_min_region_order)
381877ec119SVladimir Murzin 		return -ENOMEM;
382877ec119SVladimir Murzin 
383877ec119SVladimir Murzin 	/* Writing N to bits 5:1 (RSR_SZ)  specifies region size 2^N+1 */
3849cfb541aSVladimir Murzin 	size_data = ((size_order - 1) << PMSAv7_RSR_SZ) | 1 << PMSAv7_RSR_EN;
3859cfb541aSVladimir Murzin 	size_data |= subregions << PMSAv7_RSR_SD;
386877ec119SVladimir Murzin 
38721621830SVladimir Murzin 	if (need_flush)
38821621830SVladimir Murzin 		flush_cache_all();
38921621830SVladimir Murzin 
390877ec119SVladimir Murzin 	dsb(); /* Ensure all previous data accesses occur with old mappings */
391877ec119SVladimir Murzin 	rgnr_write(number);
392877ec119SVladimir Murzin 	isb();
393877ec119SVladimir Murzin 	drbar_write(start);
394877ec119SVladimir Murzin 	dracr_write(properties);
395877ec119SVladimir Murzin 	isb(); /* Propagate properties before enabling region */
396877ec119SVladimir Murzin 	drsr_write(size_data);
397877ec119SVladimir Murzin 
398877ec119SVladimir Murzin 	/* Check for independent I-side registers */
399877ec119SVladimir Murzin 	if (mpu_iside_independent()) {
400877ec119SVladimir Murzin 		irbar_write(start);
401877ec119SVladimir Murzin 		iracr_write(properties);
402877ec119SVladimir Murzin 		isb();
403877ec119SVladimir Murzin 		irsr_write(size_data);
404877ec119SVladimir Murzin 	}
405877ec119SVladimir Murzin 	isb();
406877ec119SVladimir Murzin 
407877ec119SVladimir Murzin 	/* Store region info (we treat i/d side the same, so only store d) */
408877ec119SVladimir Murzin 	mpu_rgn_info.rgns[number].dracr = properties;
409877ec119SVladimir Murzin 	mpu_rgn_info.rgns[number].drbar = start;
410877ec119SVladimir Murzin 	mpu_rgn_info.rgns[number].drsr = size_data;
411a0995c08SVladimir Murzin 
412a0995c08SVladimir Murzin 	mpu_rgn_info.used++;
413a0995c08SVladimir Murzin 
414877ec119SVladimir Murzin 	return 0;
415877ec119SVladimir Murzin }
416877ec119SVladimir Murzin 
417877ec119SVladimir Murzin /*
418877ec119SVladimir Murzin * Set up default MPU regions, doing nothing if there is no MPU
419877ec119SVladimir Murzin */
pmsav7_setup(void)4209cfb541aSVladimir Murzin void __init pmsav7_setup(void)
421877ec119SVladimir Murzin {
4225c9d9a1bSVladimir Murzin 	int i, region = 0, err = 0;
423a0995c08SVladimir Murzin 
4245c9d9a1bSVladimir Murzin 	/* Setup MPU (order is important) */
425a0995c08SVladimir Murzin 
426a0995c08SVladimir Murzin 	/* Background */
427a0995c08SVladimir Murzin 	err |= mpu_setup_region(region++, 0, 32,
4289cfb541aSVladimir Murzin 				PMSAv7_ACR_XN | PMSAv7_RGN_STRONGLY_ORDERED | PMSAv7_AP_PL1RW_PL0RW,
42921621830SVladimir Murzin 				0, false);
43021621830SVladimir Murzin 
43121621830SVladimir Murzin #ifdef CONFIG_XIP_KERNEL
43221621830SVladimir Murzin 	/* ROM */
43321621830SVladimir Murzin 	for (i = 0; i < ARRAY_SIZE(xip); i++) {
43421621830SVladimir Murzin 		/*
43521621830SVladimir Murzin                  * In case we overwrite RAM region we set earlier in
43621621830SVladimir Murzin                  * head-nommu.S (which is cachable) all subsequent
43721621830SVladimir Murzin                  * data access till we setup RAM bellow would be done
43821621830SVladimir Murzin                  * with BG region (which is uncachable), thus we need
43921621830SVladimir Murzin                  * to clean and invalidate cache.
44021621830SVladimir Murzin 		 */
4419cfb541aSVladimir Murzin 		bool need_flush = region == PMSAv7_RAM_REGION;
44221621830SVladimir Murzin 
44321621830SVladimir Murzin 		if (!xip[i].size)
44421621830SVladimir Murzin 			continue;
44521621830SVladimir Murzin 
44621621830SVladimir Murzin 		err |= mpu_setup_region(region++, xip[i].base, ilog2(xip[i].size),
4479cfb541aSVladimir Murzin 					PMSAv7_AP_PL1RO_PL0NA | PMSAv7_RGN_NORMAL,
44821621830SVladimir Murzin 					xip[i].subreg, need_flush);
44921621830SVladimir Murzin 	}
45021621830SVladimir Murzin #endif
451a0995c08SVladimir Murzin 
452a0995c08SVladimir Murzin 	/* RAM */
4535c9d9a1bSVladimir Murzin 	for (i = 0; i < ARRAY_SIZE(mem); i++) {
4545c9d9a1bSVladimir Murzin 		if (!mem[i].size)
4555c9d9a1bSVladimir Murzin 			continue;
4565c9d9a1bSVladimir Murzin 
4575c9d9a1bSVladimir Murzin 		err |= mpu_setup_region(region++, mem[i].base, ilog2(mem[i].size),
4589cfb541aSVladimir Murzin 					PMSAv7_AP_PL1RW_PL0RW | PMSAv7_RGN_NORMAL,
45921621830SVladimir Murzin 					mem[i].subreg, false);
4605c9d9a1bSVladimir Murzin 	}
461a0995c08SVladimir Murzin 
462a0995c08SVladimir Murzin 	/* Vectors */
4639fcb01a9SVladimir Murzin #ifndef CONFIG_CPU_V7M
4645c9d9a1bSVladimir Murzin 	err |= mpu_setup_region(region++, vectors_base, ilog2(2 * PAGE_SIZE),
4659cfb541aSVladimir Murzin 				PMSAv7_AP_PL1RW_PL0NA | PMSAv7_RGN_NORMAL,
46621621830SVladimir Murzin 				0, false);
4679fcb01a9SVladimir Murzin #endif
468a0995c08SVladimir Murzin 	if (err) {
469a0995c08SVladimir Murzin 		panic("MPU region initialization failure! %d", err);
470877ec119SVladimir Murzin 	} else {
471877ec119SVladimir Murzin 		pr_info("Using ARMv7 PMSA Compliant MPU. "
472a0995c08SVladimir Murzin 			 "Region independence: %s, Used %d of %d regions\n",
473877ec119SVladimir Murzin 			mpu_iside_independent() ? "Yes" : "No",
474a0995c08SVladimir Murzin 			mpu_rgn_info.used, mpu_max_regions);
475877ec119SVladimir Murzin 	}
476877ec119SVladimir Murzin }
477