xref: /linux/arch/arm/mach-sa1100/include/mach/SA-1100.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  *	FILE    	SA-1100.h
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  *	Version 	1.2
61da177e4SLinus Torvalds  *	Author  	Copyright (c) Marc A. Viredaz, 1998
71da177e4SLinus Torvalds  *	        	DEC Western Research Laboratory, Palo Alto, CA
81da177e4SLinus Torvalds  *	Date    	January 1998 (April 1997)
91da177e4SLinus Torvalds  *	System  	StrongARM SA-1100
101da177e4SLinus Torvalds  *	Language	C or ARM Assembly
111da177e4SLinus Torvalds  *	Purpose 	Definition of constants related to the StrongARM
121da177e4SLinus Torvalds  *	        	SA-1100 microprocessor (Advanced RISC Machine (ARM)
131da177e4SLinus Torvalds  *	        	architecture version 4). This file is based on the
141da177e4SLinus Torvalds  *	        	StrongARM SA-1100 data sheet version 2.2.
151da177e4SLinus Torvalds  *
161da177e4SLinus Torvalds  */
171da177e4SLinus Torvalds 
181da177e4SLinus Torvalds 
191da177e4SLinus Torvalds /* Be sure that virtual mapping is defined right */
201da177e4SLinus Torvalds #ifndef __ASM_ARCH_HARDWARE_H
211da177e4SLinus Torvalds #error You must include hardware.h not SA-1100.h
221da177e4SLinus Torvalds #endif
231da177e4SLinus Torvalds 
241da177e4SLinus Torvalds #include "bitfield.h"
251da177e4SLinus Torvalds 
261da177e4SLinus Torvalds /*
271da177e4SLinus Torvalds  * SA1100 CS line to physical address
281da177e4SLinus Torvalds  */
291da177e4SLinus Torvalds 
301da177e4SLinus Torvalds #define SA1100_CS0_PHYS	0x00000000
311da177e4SLinus Torvalds #define SA1100_CS1_PHYS	0x08000000
321da177e4SLinus Torvalds #define SA1100_CS2_PHYS	0x10000000
331da177e4SLinus Torvalds #define SA1100_CS3_PHYS	0x18000000
341da177e4SLinus Torvalds #define SA1100_CS4_PHYS	0x40000000
351da177e4SLinus Torvalds #define SA1100_CS5_PHYS	0x48000000
361da177e4SLinus Torvalds 
371da177e4SLinus Torvalds /*
381da177e4SLinus Torvalds  * Personal Computer Memory Card International Association (PCMCIA) sockets
391da177e4SLinus Torvalds  */
401da177e4SLinus Torvalds 
411da177e4SLinus Torvalds #define PCMCIAPrtSp	0x04000000	/* PCMCIA Partition Space [byte]   */
421da177e4SLinus Torvalds #define PCMCIASp	(4*PCMCIAPrtSp)	/* PCMCIA Space [byte]             */
431da177e4SLinus Torvalds #define PCMCIAIOSp	PCMCIAPrtSp	/* PCMCIA I/O Space [byte]         */
441da177e4SLinus Torvalds #define PCMCIAAttrSp	PCMCIAPrtSp	/* PCMCIA Attribute Space [byte]   */
451da177e4SLinus Torvalds #define PCMCIAMemSp	PCMCIAPrtSp	/* PCMCIA Memory Space [byte]      */
461da177e4SLinus Torvalds 
471da177e4SLinus Torvalds #define PCMCIA0Sp	PCMCIASp	/* PCMCIA 0 Space [byte]           */
481da177e4SLinus Torvalds #define PCMCIA0IOSp	PCMCIAIOSp	/* PCMCIA 0 I/O Space [byte]       */
491da177e4SLinus Torvalds #define PCMCIA0AttrSp	PCMCIAAttrSp	/* PCMCIA 0 Attribute Space [byte] */
501da177e4SLinus Torvalds #define PCMCIA0MemSp	PCMCIAMemSp	/* PCMCIA 0 Memory Space [byte]    */
511da177e4SLinus Torvalds 
521da177e4SLinus Torvalds #define PCMCIA1Sp	PCMCIASp	/* PCMCIA 1 Space [byte]           */
531da177e4SLinus Torvalds #define PCMCIA1IOSp	PCMCIAIOSp	/* PCMCIA 1 I/O Space [byte]       */
541da177e4SLinus Torvalds #define PCMCIA1AttrSp	PCMCIAAttrSp	/* PCMCIA 1 Attribute Space [byte] */
551da177e4SLinus Torvalds #define PCMCIA1MemSp	PCMCIAMemSp	/* PCMCIA 1 Memory Space [byte]    */
561da177e4SLinus Torvalds 
571da177e4SLinus Torvalds #define _PCMCIA(Nb)	        	/* PCMCIA [0..1]                   */ \
581da177e4SLinus Torvalds                 	(0x20000000 + (Nb)*PCMCIASp)
591da177e4SLinus Torvalds #define _PCMCIAIO(Nb)	_PCMCIA (Nb)	/* PCMCIA I/O [0..1]               */
601da177e4SLinus Torvalds #define _PCMCIAAttr(Nb)	        	/* PCMCIA Attribute [0..1]         */ \
611da177e4SLinus Torvalds                 	(_PCMCIA (Nb) + 2*PCMCIAPrtSp)
621da177e4SLinus Torvalds #define _PCMCIAMem(Nb)	        	/* PCMCIA Memory [0..1]            */ \
631da177e4SLinus Torvalds                 	(_PCMCIA (Nb) + 3*PCMCIAPrtSp)
641da177e4SLinus Torvalds 
651da177e4SLinus Torvalds #define _PCMCIA0	_PCMCIA (0)	/* PCMCIA 0                        */
661da177e4SLinus Torvalds #define _PCMCIA0IO	_PCMCIAIO (0)	/* PCMCIA 0 I/O                    */
671da177e4SLinus Torvalds #define _PCMCIA0Attr	_PCMCIAAttr (0)	/* PCMCIA 0 Attribute              */
681da177e4SLinus Torvalds #define _PCMCIA0Mem	_PCMCIAMem (0)	/* PCMCIA 0 Memory                 */
691da177e4SLinus Torvalds 
701da177e4SLinus Torvalds #define _PCMCIA1	_PCMCIA (1)	/* PCMCIA 1                        */
711da177e4SLinus Torvalds #define _PCMCIA1IO	_PCMCIAIO (1)	/* PCMCIA 1 I/O                    */
721da177e4SLinus Torvalds #define _PCMCIA1Attr	_PCMCIAAttr (1)	/* PCMCIA 1 Attribute              */
731da177e4SLinus Torvalds #define _PCMCIA1Mem	_PCMCIAMem (1)	/* PCMCIA 1 Memory                 */
741da177e4SLinus Torvalds 
751da177e4SLinus Torvalds 
761da177e4SLinus Torvalds /*
771da177e4SLinus Torvalds  * Universal Serial Bus (USB) Device Controller (UDC) control registers
781da177e4SLinus Torvalds  *
791da177e4SLinus Torvalds  * Registers
801da177e4SLinus Torvalds  *    Ser0UDCCR 	Serial port 0 Universal Serial Bus (USB) Device
811da177e4SLinus Torvalds  *              	Controller (UDC) Control Register (read/write).
821da177e4SLinus Torvalds  *    Ser0UDCAR 	Serial port 0 Universal Serial Bus (USB) Device
831da177e4SLinus Torvalds  *              	Controller (UDC) Address Register (read/write).
841da177e4SLinus Torvalds  *    Ser0UDCOMP	Serial port 0 Universal Serial Bus (USB) Device
851da177e4SLinus Torvalds  *              	Controller (UDC) Output Maximum Packet size register
861da177e4SLinus Torvalds  *              	(read/write).
871da177e4SLinus Torvalds  *    Ser0UDCIMP	Serial port 0 Universal Serial Bus (USB) Device
881da177e4SLinus Torvalds  *              	Controller (UDC) Input Maximum Packet size register
891da177e4SLinus Torvalds  *              	(read/write).
901da177e4SLinus Torvalds  *    Ser0UDCCS0	Serial port 0 Universal Serial Bus (USB) Device
911da177e4SLinus Torvalds  *              	Controller (UDC) Control/Status register end-point 0
921da177e4SLinus Torvalds  *              	(read/write).
931da177e4SLinus Torvalds  *    Ser0UDCCS1	Serial port 0 Universal Serial Bus (USB) Device
941da177e4SLinus Torvalds  *              	Controller (UDC) Control/Status register end-point 1
951da177e4SLinus Torvalds  *              	(output, read/write).
961da177e4SLinus Torvalds  *    Ser0UDCCS2	Serial port 0 Universal Serial Bus (USB) Device
971da177e4SLinus Torvalds  *              	Controller (UDC) Control/Status register end-point 2
981da177e4SLinus Torvalds  *              	(input, read/write).
991da177e4SLinus Torvalds  *    Ser0UDCD0 	Serial port 0 Universal Serial Bus (USB) Device
1001da177e4SLinus Torvalds  *              	Controller (UDC) Data register end-point 0
1011da177e4SLinus Torvalds  *              	(read/write).
1021da177e4SLinus Torvalds  *    Ser0UDCWC 	Serial port 0 Universal Serial Bus (USB) Device
1031da177e4SLinus Torvalds  *              	Controller (UDC) Write Count register end-point 0
1041da177e4SLinus Torvalds  *              	(read).
1051da177e4SLinus Torvalds  *    Ser0UDCDR 	Serial port 0 Universal Serial Bus (USB) Device
1061da177e4SLinus Torvalds  *              	Controller (UDC) Data Register (read/write).
1071da177e4SLinus Torvalds  *    Ser0UDCSR 	Serial port 0 Universal Serial Bus (USB) Device
1081da177e4SLinus Torvalds  *              	Controller (UDC) Status Register (read/write).
1091da177e4SLinus Torvalds  */
1101da177e4SLinus Torvalds 
1111da177e4SLinus Torvalds #define Ser0UDCCR	__REG(0x80000000)  /* Ser. port 0 UDC Control Reg. */
1121da177e4SLinus Torvalds #define Ser0UDCAR	__REG(0x80000004)  /* Ser. port 0 UDC Address Reg. */
1131da177e4SLinus Torvalds #define Ser0UDCOMP	__REG(0x80000008)  /* Ser. port 0 UDC Output Maximum Packet size reg. */
1141da177e4SLinus Torvalds #define Ser0UDCIMP	__REG(0x8000000C)  /* Ser. port 0 UDC Input Maximum Packet size reg. */
1151da177e4SLinus Torvalds #define Ser0UDCCS0	__REG(0x80000010)  /* Ser. port 0 UDC Control/Status reg. end-point 0 */
1161da177e4SLinus Torvalds #define Ser0UDCCS1	__REG(0x80000014)  /* Ser. port 0 UDC Control/Status reg. end-point 1 (output) */
1171da177e4SLinus Torvalds #define Ser0UDCCS2	__REG(0x80000018)  /* Ser. port 0 UDC Control/Status reg. end-point 2 (input) */
1181da177e4SLinus Torvalds #define Ser0UDCD0	__REG(0x8000001C)  /* Ser. port 0 UDC Data reg. end-point 0 */
1191da177e4SLinus Torvalds #define Ser0UDCWC	__REG(0x80000020)  /* Ser. port 0 UDC Write Count reg. end-point 0 */
1201da177e4SLinus Torvalds #define Ser0UDCDR	__REG(0x80000028)  /* Ser. port 0 UDC Data Reg. */
1211da177e4SLinus Torvalds #define Ser0UDCSR	__REG(0x80000030)  /* Ser. port 0 UDC Status Reg. */
1221da177e4SLinus Torvalds 
1231da177e4SLinus Torvalds #define UDCCR_UDD	0x00000001	/* UDC Disable                     */
1241da177e4SLinus Torvalds #define UDCCR_UDA	0x00000002	/* UDC Active (read)               */
1251da177e4SLinus Torvalds #define UDCCR_RESIM	0x00000004	/* Resume Interrupt Mask, per errata */
1261da177e4SLinus Torvalds #define UDCCR_EIM	0x00000008	/* End-point 0 Interrupt Mask      */
1271da177e4SLinus Torvalds                 	        	/* (disable)                       */
1281da177e4SLinus Torvalds #define UDCCR_RIM	0x00000010	/* Receive Interrupt Mask          */
1291da177e4SLinus Torvalds                 	        	/* (disable)                       */
1301da177e4SLinus Torvalds #define UDCCR_TIM	0x00000020	/* Transmit Interrupt Mask         */
1311da177e4SLinus Torvalds                 	        	/* (disable)                       */
1321da177e4SLinus Torvalds #define UDCCR_SRM	0x00000040	/* Suspend/Resume interrupt Mask   */
1331da177e4SLinus Torvalds                 	        	/* (disable)                       */
1341da177e4SLinus Torvalds #define UDCCR_SUSIM	UDCCR_SRM	/* Per errata, SRM just masks suspend */
1351da177e4SLinus Torvalds #define UDCCR_REM	0x00000080	/* REset interrupt Mask (disable)  */
1361da177e4SLinus Torvalds 
1371da177e4SLinus Torvalds #define UDCAR_ADD	Fld (7, 0)	/* function ADDress                */
1381da177e4SLinus Torvalds 
1391da177e4SLinus Torvalds #define UDCOMP_OUTMAXP	Fld (8, 0)	/* OUTput MAXimum Packet size - 1  */
1401da177e4SLinus Torvalds                 	        	/* [byte]                          */
1411da177e4SLinus Torvalds #define UDCOMP_OutMaxPkt(Size)  	/* Output Maximum Packet size      */ \
1421da177e4SLinus Torvalds                 	        	/* [1..256 byte]                   */ \
1431da177e4SLinus Torvalds                 	(((Size) - 1) << FShft (UDCOMP_OUTMAXP))
1441da177e4SLinus Torvalds 
1451da177e4SLinus Torvalds #define UDCIMP_INMAXP	Fld (8, 0)	/* INput MAXimum Packet size - 1   */
1461da177e4SLinus Torvalds                 	        	/* [byte]                          */
1471da177e4SLinus Torvalds #define UDCIMP_InMaxPkt(Size)   	/* Input Maximum Packet size       */ \
1481da177e4SLinus Torvalds                 	        	/* [1..256 byte]                   */ \
1491da177e4SLinus Torvalds                 	(((Size) - 1) << FShft (UDCIMP_INMAXP))
1501da177e4SLinus Torvalds 
1511da177e4SLinus Torvalds #define UDCCS0_OPR	0x00000001	/* Output Packet Ready (read)      */
1521da177e4SLinus Torvalds #define UDCCS0_IPR	0x00000002	/* Input Packet Ready              */
1531da177e4SLinus Torvalds #define UDCCS0_SST	0x00000004	/* Sent STall                      */
1541da177e4SLinus Torvalds #define UDCCS0_FST	0x00000008	/* Force STall                     */
1551da177e4SLinus Torvalds #define UDCCS0_DE	0x00000010	/* Data End                        */
1561da177e4SLinus Torvalds #define UDCCS0_SE	0x00000020	/* Setup End (read)                */
1571da177e4SLinus Torvalds #define UDCCS0_SO	0x00000040	/* Serviced Output packet ready    */
1581da177e4SLinus Torvalds                 	        	/* (write)                         */
1591da177e4SLinus Torvalds #define UDCCS0_SSE	0x00000080	/* Serviced Setup End (write)      */
1601da177e4SLinus Torvalds 
1611da177e4SLinus Torvalds #define UDCCS1_RFS	0x00000001	/* Receive FIFO 12-bytes or more   */
1621da177e4SLinus Torvalds                 	        	/* Service request (read)          */
1631da177e4SLinus Torvalds #define UDCCS1_RPC	0x00000002	/* Receive Packet Complete         */
1641da177e4SLinus Torvalds #define UDCCS1_RPE	0x00000004	/* Receive Packet Error (read)     */
1651da177e4SLinus Torvalds #define UDCCS1_SST	0x00000008	/* Sent STall                      */
1661da177e4SLinus Torvalds #define UDCCS1_FST	0x00000010	/* Force STall                     */
1671da177e4SLinus Torvalds #define UDCCS1_RNE	0x00000020	/* Receive FIFO Not Empty (read)   */
1681da177e4SLinus Torvalds 
1691da177e4SLinus Torvalds #define UDCCS2_TFS	0x00000001	/* Transmit FIFO 8-bytes or less   */
1701da177e4SLinus Torvalds                 	        	/* Service request (read)          */
1711da177e4SLinus Torvalds #define UDCCS2_TPC	0x00000002	/* Transmit Packet Complete        */
1721da177e4SLinus Torvalds #define UDCCS2_TPE	0x00000004	/* Transmit Packet Error (read)    */
1731da177e4SLinus Torvalds #define UDCCS2_TUR	0x00000008	/* Transmit FIFO Under-Run         */
1741da177e4SLinus Torvalds #define UDCCS2_SST	0x00000010	/* Sent STall                      */
1751da177e4SLinus Torvalds #define UDCCS2_FST	0x00000020	/* Force STall                     */
1761da177e4SLinus Torvalds 
1771da177e4SLinus Torvalds #define UDCD0_DATA	Fld (8, 0)	/* receive/transmit DATA FIFOs     */
1781da177e4SLinus Torvalds 
1791da177e4SLinus Torvalds #define UDCWC_WC	Fld (4, 0)	/* Write Count                     */
1801da177e4SLinus Torvalds 
1811da177e4SLinus Torvalds #define UDCDR_DATA	Fld (8, 0)	/* receive/transmit DATA FIFOs     */
1821da177e4SLinus Torvalds 
1831da177e4SLinus Torvalds #define UDCSR_EIR	0x00000001	/* End-point 0 Interrupt Request   */
1841da177e4SLinus Torvalds #define UDCSR_RIR	0x00000002	/* Receive Interrupt Request       */
1851da177e4SLinus Torvalds #define UDCSR_TIR	0x00000004	/* Transmit Interrupt Request      */
1861da177e4SLinus Torvalds #define UDCSR_SUSIR	0x00000008	/* SUSpend Interrupt Request       */
1871da177e4SLinus Torvalds #define UDCSR_RESIR	0x00000010	/* RESume Interrupt Request        */
1881da177e4SLinus Torvalds #define UDCSR_RSTIR	0x00000020	/* ReSeT Interrupt Request         */
1891da177e4SLinus Torvalds 
1901da177e4SLinus Torvalds 
1911da177e4SLinus Torvalds /*
1921da177e4SLinus Torvalds  * Universal Asynchronous Receiver/Transmitter (UART) control registers
1931da177e4SLinus Torvalds  *
1941da177e4SLinus Torvalds  * Registers
1951da177e4SLinus Torvalds  *    Ser1UTCR0 	Serial port 1 Universal Asynchronous
1961da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 0
1971da177e4SLinus Torvalds  *              	(read/write).
1981da177e4SLinus Torvalds  *    Ser1UTCR1 	Serial port 1 Universal Asynchronous
1991da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 1
2001da177e4SLinus Torvalds  *              	(read/write).
2011da177e4SLinus Torvalds  *    Ser1UTCR2 	Serial port 1 Universal Asynchronous
2021da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 2
2031da177e4SLinus Torvalds  *              	(read/write).
2041da177e4SLinus Torvalds  *    Ser1UTCR3 	Serial port 1 Universal Asynchronous
2051da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 3
2061da177e4SLinus Torvalds  *              	(read/write).
2071da177e4SLinus Torvalds  *    Ser1UTDR  	Serial port 1 Universal Asynchronous
2081da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Data Register
2091da177e4SLinus Torvalds  *              	(read/write).
2101da177e4SLinus Torvalds  *    Ser1UTSR0 	Serial port 1 Universal Asynchronous
2111da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Status Register 0
2121da177e4SLinus Torvalds  *              	(read/write).
2131da177e4SLinus Torvalds  *    Ser1UTSR1 	Serial port 1 Universal Asynchronous
2141da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Status Register 1 (read).
2151da177e4SLinus Torvalds  *
2161da177e4SLinus Torvalds  *    Ser2UTCR0 	Serial port 2 Universal Asynchronous
2171da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 0
2181da177e4SLinus Torvalds  *              	(read/write).
2191da177e4SLinus Torvalds  *    Ser2UTCR1 	Serial port 2 Universal Asynchronous
2201da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 1
2211da177e4SLinus Torvalds  *              	(read/write).
2221da177e4SLinus Torvalds  *    Ser2UTCR2 	Serial port 2 Universal Asynchronous
2231da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 2
2241da177e4SLinus Torvalds  *              	(read/write).
2251da177e4SLinus Torvalds  *    Ser2UTCR3 	Serial port 2 Universal Asynchronous
2261da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 3
2271da177e4SLinus Torvalds  *              	(read/write).
2281da177e4SLinus Torvalds  *    Ser2UTCR4 	Serial port 2 Universal Asynchronous
2291da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 4
2301da177e4SLinus Torvalds  *              	(read/write).
2311da177e4SLinus Torvalds  *    Ser2UTDR  	Serial port 2 Universal Asynchronous
2321da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Data Register
2331da177e4SLinus Torvalds  *              	(read/write).
2341da177e4SLinus Torvalds  *    Ser2UTSR0 	Serial port 2 Universal Asynchronous
2351da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Status Register 0
2361da177e4SLinus Torvalds  *              	(read/write).
2371da177e4SLinus Torvalds  *    Ser2UTSR1 	Serial port 2 Universal Asynchronous
2381da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Status Register 1 (read).
2391da177e4SLinus Torvalds  *
2401da177e4SLinus Torvalds  *    Ser3UTCR0 	Serial port 3 Universal Asynchronous
2411da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 0
2421da177e4SLinus Torvalds  *              	(read/write).
2431da177e4SLinus Torvalds  *    Ser3UTCR1 	Serial port 3 Universal Asynchronous
2441da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 1
2451da177e4SLinus Torvalds  *              	(read/write).
2461da177e4SLinus Torvalds  *    Ser3UTCR2 	Serial port 3 Universal Asynchronous
2471da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 2
2481da177e4SLinus Torvalds  *              	(read/write).
2491da177e4SLinus Torvalds  *    Ser3UTCR3 	Serial port 3 Universal Asynchronous
2501da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Control Register 3
2511da177e4SLinus Torvalds  *              	(read/write).
2521da177e4SLinus Torvalds  *    Ser3UTDR  	Serial port 3 Universal Asynchronous
2531da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Data Register
2541da177e4SLinus Torvalds  *              	(read/write).
2551da177e4SLinus Torvalds  *    Ser3UTSR0 	Serial port 3 Universal Asynchronous
2561da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Status Register 0
2571da177e4SLinus Torvalds  *              	(read/write).
2581da177e4SLinus Torvalds  *    Ser3UTSR1 	Serial port 3 Universal Asynchronous
2591da177e4SLinus Torvalds  *              	Receiver/Transmitter (UART) Status Register 1 (read).
2601da177e4SLinus Torvalds  *
2611da177e4SLinus Torvalds  * Clocks
2621da177e4SLinus Torvalds  *    fxtl, Txtl	Frequency, period of the system crystal (3.6864 MHz
2631da177e4SLinus Torvalds  *              	or 3.5795 MHz).
2641da177e4SLinus Torvalds  *    fua, Tua  	Frequency, period of the UART communication.
2651da177e4SLinus Torvalds  */
2661da177e4SLinus Torvalds 
2671da177e4SLinus Torvalds #define _UTCR0(Nb)	__REG(0x80010000 + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 0 [1..3] */
2681da177e4SLinus Torvalds #define _UTCR1(Nb)	__REG(0x80010004 + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 1 [1..3] */
2691da177e4SLinus Torvalds #define _UTCR2(Nb)	__REG(0x80010008 + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 2 [1..3] */
2701da177e4SLinus Torvalds #define _UTCR3(Nb)	__REG(0x8001000C + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 3 [1..3] */
2711da177e4SLinus Torvalds #define _UTCR4(Nb)	__REG(0x80010010 + ((Nb) - 1)*0x00020000)  /* UART Control Reg. 4 [2] */
2721da177e4SLinus Torvalds #define _UTDR(Nb)	__REG(0x80010014 + ((Nb) - 1)*0x00020000)  /* UART Data Reg. [1..3] */
2731da177e4SLinus Torvalds #define _UTSR0(Nb)	__REG(0x8001001C + ((Nb) - 1)*0x00020000)  /* UART Status Reg. 0 [1..3] */
2741da177e4SLinus Torvalds #define _UTSR1(Nb)	__REG(0x80010020 + ((Nb) - 1)*0x00020000)  /* UART Status Reg. 1 [1..3] */
2751da177e4SLinus Torvalds 
2761da177e4SLinus Torvalds #define Ser1UTCR0	_UTCR0 (1)	/* Ser. port 1 UART Control Reg. 0 */
2771da177e4SLinus Torvalds #define Ser1UTCR1	_UTCR1 (1)	/* Ser. port 1 UART Control Reg. 1 */
2781da177e4SLinus Torvalds #define Ser1UTCR2	_UTCR2 (1)	/* Ser. port 1 UART Control Reg. 2 */
2791da177e4SLinus Torvalds #define Ser1UTCR3	_UTCR3 (1)	/* Ser. port 1 UART Control Reg. 3 */
2801da177e4SLinus Torvalds #define Ser1UTDR	_UTDR (1)	/* Ser. port 1 UART Data Reg.      */
2811da177e4SLinus Torvalds #define Ser1UTSR0	_UTSR0 (1)	/* Ser. port 1 UART Status Reg. 0  */
2821da177e4SLinus Torvalds #define Ser1UTSR1	_UTSR1 (1)	/* Ser. port 1 UART Status Reg. 1  */
2831da177e4SLinus Torvalds 
2841da177e4SLinus Torvalds #define Ser2UTCR0	_UTCR0 (2)	/* Ser. port 2 UART Control Reg. 0 */
2851da177e4SLinus Torvalds #define Ser2UTCR1	_UTCR1 (2)	/* Ser. port 2 UART Control Reg. 1 */
2861da177e4SLinus Torvalds #define Ser2UTCR2	_UTCR2 (2)	/* Ser. port 2 UART Control Reg. 2 */
2871da177e4SLinus Torvalds #define Ser2UTCR3	_UTCR3 (2)	/* Ser. port 2 UART Control Reg. 3 */
2881da177e4SLinus Torvalds #define Ser2UTCR4	_UTCR4 (2)	/* Ser. port 2 UART Control Reg. 4 */
2891da177e4SLinus Torvalds #define Ser2UTDR	_UTDR (2)	/* Ser. port 2 UART Data Reg.      */
2901da177e4SLinus Torvalds #define Ser2UTSR0	_UTSR0 (2)	/* Ser. port 2 UART Status Reg. 0  */
2911da177e4SLinus Torvalds #define Ser2UTSR1	_UTSR1 (2)	/* Ser. port 2 UART Status Reg. 1  */
2921da177e4SLinus Torvalds 
2931da177e4SLinus Torvalds #define Ser3UTCR0	_UTCR0 (3)	/* Ser. port 3 UART Control Reg. 0 */
2941da177e4SLinus Torvalds #define Ser3UTCR1	_UTCR1 (3)	/* Ser. port 3 UART Control Reg. 1 */
2951da177e4SLinus Torvalds #define Ser3UTCR2	_UTCR2 (3)	/* Ser. port 3 UART Control Reg. 2 */
2961da177e4SLinus Torvalds #define Ser3UTCR3	_UTCR3 (3)	/* Ser. port 3 UART Control Reg. 3 */
2971da177e4SLinus Torvalds #define Ser3UTDR	_UTDR (3)	/* Ser. port 3 UART Data Reg.      */
2981da177e4SLinus Torvalds #define Ser3UTSR0	_UTSR0 (3)	/* Ser. port 3 UART Status Reg. 0  */
2991da177e4SLinus Torvalds #define Ser3UTSR1	_UTSR1 (3)	/* Ser. port 3 UART Status Reg. 1  */
3001da177e4SLinus Torvalds 
3011da177e4SLinus Torvalds /* Those are still used in some places */
3021da177e4SLinus Torvalds #define _Ser1UTCR0	__PREG(Ser1UTCR0)
3031da177e4SLinus Torvalds #define _Ser2UTCR0	__PREG(Ser2UTCR0)
3041da177e4SLinus Torvalds #define _Ser3UTCR0	__PREG(Ser3UTCR0)
3051da177e4SLinus Torvalds 
3061da177e4SLinus Torvalds /* Register offsets */
3071da177e4SLinus Torvalds #define UTCR0		0x00
3081da177e4SLinus Torvalds #define UTCR1		0x04
3091da177e4SLinus Torvalds #define UTCR2		0x08
3101da177e4SLinus Torvalds #define UTCR3		0x0c
3111da177e4SLinus Torvalds #define UTDR		0x14
3121da177e4SLinus Torvalds #define UTSR0		0x1c
3131da177e4SLinus Torvalds #define UTSR1		0x20
3141da177e4SLinus Torvalds 
3151da177e4SLinus Torvalds #define UTCR0_PE	0x00000001	/* Parity Enable                   */
3161da177e4SLinus Torvalds #define UTCR0_OES	0x00000002	/* Odd/Even parity Select          */
3171da177e4SLinus Torvalds #define UTCR0_OddPar	(UTCR0_OES*0)	/*  Odd Parity                     */
3181da177e4SLinus Torvalds #define UTCR0_EvenPar	(UTCR0_OES*1)	/*  Even Parity                    */
3191da177e4SLinus Torvalds #define UTCR0_SBS	0x00000004	/* Stop Bit Select                 */
3201da177e4SLinus Torvalds #define UTCR0_1StpBit	(UTCR0_SBS*0)	/*  1 Stop Bit per frame           */
3211da177e4SLinus Torvalds #define UTCR0_2StpBit	(UTCR0_SBS*1)	/*  2 Stop Bits per frame          */
3221da177e4SLinus Torvalds #define UTCR0_DSS	0x00000008	/* Data Size Select                */
3231da177e4SLinus Torvalds #define UTCR0_7BitData	(UTCR0_DSS*0)	/*  7-Bit Data                     */
3241da177e4SLinus Torvalds #define UTCR0_8BitData	(UTCR0_DSS*1)	/*  8-Bit Data                     */
3251da177e4SLinus Torvalds #define UTCR0_SCE	0x00000010	/* Sample Clock Enable             */
3261da177e4SLinus Torvalds                 	        	/* (ser. port 1: GPIO [18],        */
3271da177e4SLinus Torvalds                 	        	/* ser. port 3: GPIO [20])         */
3281da177e4SLinus Torvalds #define UTCR0_RCE	0x00000020	/* Receive Clock Edge select       */
3291da177e4SLinus Torvalds #define UTCR0_RcRsEdg	(UTCR0_RCE*0)	/*  Receive clock Rising-Edge      */
3301da177e4SLinus Torvalds #define UTCR0_RcFlEdg	(UTCR0_RCE*1)	/*  Receive clock Falling-Edge     */
3311da177e4SLinus Torvalds #define UTCR0_TCE	0x00000040	/* Transmit Clock Edge select      */
3321da177e4SLinus Torvalds #define UTCR0_TrRsEdg	(UTCR0_TCE*0)	/*  Transmit clock Rising-Edge     */
3331da177e4SLinus Torvalds #define UTCR0_TrFlEdg	(UTCR0_TCE*1)	/*  Transmit clock Falling-Edge    */
3341da177e4SLinus Torvalds #define UTCR0_Ser2IrDA	        	/* Ser. port 2 IrDA settings       */ \
3351da177e4SLinus Torvalds                 	(UTCR0_1StpBit + UTCR0_8BitData)
3361da177e4SLinus Torvalds 
3371da177e4SLinus Torvalds #define UTCR1_BRD	Fld (4, 0)	/* Baud Rate Divisor/16 - 1 [11:8] */
3381da177e4SLinus Torvalds #define UTCR2_BRD	Fld (8, 0)	/* Baud Rate Divisor/16 - 1  [7:0] */
3391da177e4SLinus Torvalds                 	        	/* fua = fxtl/(16*(BRD[11:0] + 1)) */
3401da177e4SLinus Torvalds                 	        	/* Tua = 16*(BRD [11:0] + 1)*Txtl  */
3411da177e4SLinus Torvalds #define UTCR1_BdRtDiv(Div)      	/*  Baud Rate Divisor [16..65536]  */ \
3421da177e4SLinus Torvalds                 	(((Div) - 16)/16 >> FSize (UTCR2_BRD) << \
3431da177e4SLinus Torvalds                 	 FShft (UTCR1_BRD))
3441da177e4SLinus Torvalds #define UTCR2_BdRtDiv(Div)      	/*  Baud Rate Divisor [16..65536]  */ \
3451da177e4SLinus Torvalds                 	(((Div) - 16)/16 & FAlnMsk (UTCR2_BRD) << \
3461da177e4SLinus Torvalds                 	 FShft (UTCR2_BRD))
3471da177e4SLinus Torvalds                 	        	/*  fua = fxtl/(16*Floor (Div/16)) */
3481da177e4SLinus Torvalds                 	        	/*  Tua = 16*Floor (Div/16)*Txtl   */
3491da177e4SLinus Torvalds #define UTCR1_CeilBdRtDiv(Div)  	/*  Ceil. of BdRtDiv [16..65536]   */ \
3501da177e4SLinus Torvalds                 	(((Div) - 1)/16 >> FSize (UTCR2_BRD) << \
3511da177e4SLinus Torvalds                 	 FShft (UTCR1_BRD))
3521da177e4SLinus Torvalds #define UTCR2_CeilBdRtDiv(Div)  	/*  Ceil. of BdRtDiv [16..65536]   */ \
3531da177e4SLinus Torvalds                 	(((Div) - 1)/16 & FAlnMsk (UTCR2_BRD) << \
3541da177e4SLinus Torvalds                 	 FShft (UTCR2_BRD))
3551da177e4SLinus Torvalds                 	        	/*  fua = fxtl/(16*Ceil (Div/16))  */
3561da177e4SLinus Torvalds                 	        	/*  Tua = 16*Ceil (Div/16)*Txtl    */
3571da177e4SLinus Torvalds 
3581da177e4SLinus Torvalds #define UTCR3_RXE	0x00000001	/* Receive Enable                  */
3591da177e4SLinus Torvalds #define UTCR3_TXE	0x00000002	/* Transmit Enable                 */
3601da177e4SLinus Torvalds #define UTCR3_BRK	0x00000004	/* BReaK mode                      */
3611da177e4SLinus Torvalds #define UTCR3_RIE	0x00000008	/* Receive FIFO 1/3-to-2/3-full or */
3621da177e4SLinus Torvalds                 	        	/* more Interrupt Enable           */
3631da177e4SLinus Torvalds #define UTCR3_TIE	0x00000010	/* Transmit FIFO 1/2-full or less  */
3641da177e4SLinus Torvalds                 	        	/* Interrupt Enable                */
3651da177e4SLinus Torvalds #define UTCR3_LBM	0x00000020	/* Look-Back Mode                  */
3661da177e4SLinus Torvalds #define UTCR3_Ser2IrDA	        	/* Ser. port 2 IrDA settings (RIE, */ \
3671da177e4SLinus Torvalds                 	        	/* TIE, LBM can be set or cleared) */ \
3681da177e4SLinus Torvalds                 	(UTCR3_RXE + UTCR3_TXE)
3691da177e4SLinus Torvalds 
3701da177e4SLinus Torvalds #define UTCR4_HSE	0x00000001	/* Hewlett-Packard Serial InfraRed */
3711da177e4SLinus Torvalds                 	        	/* (HP-SIR) modulation Enable      */
3721da177e4SLinus Torvalds #define UTCR4_NRZ	(UTCR4_HSE*0)	/*  Non-Return to Zero modulation  */
3731da177e4SLinus Torvalds #define UTCR4_HPSIR	(UTCR4_HSE*1)	/*  HP-SIR modulation              */
3741da177e4SLinus Torvalds #define UTCR4_LPM	0x00000002	/* Low-Power Mode                  */
3751da177e4SLinus Torvalds #define UTCR4_Z3_16Bit	(UTCR4_LPM*0)	/*  Zero pulse = 3/16 Bit time     */
3761da177e4SLinus Torvalds #define UTCR4_Z1_6us	(UTCR4_LPM*1)	/*  Zero pulse = 1.6 us            */
3771da177e4SLinus Torvalds 
3781da177e4SLinus Torvalds #define UTDR_DATA	Fld (8, 0)	/* receive/transmit DATA FIFOs     */
3791da177e4SLinus Torvalds #if 0           	        	/* Hidden receive FIFO bits        */
3801da177e4SLinus Torvalds #define UTDR_PRE	0x00000100	/*  receive PaRity Error (read)    */
3811da177e4SLinus Torvalds #define UTDR_FRE	0x00000200	/*  receive FRaming Error (read)   */
3821da177e4SLinus Torvalds #define UTDR_ROR	0x00000400	/*  Receive FIFO Over-Run (read)   */
3831da177e4SLinus Torvalds #endif /* 0 */
3841da177e4SLinus Torvalds 
3851da177e4SLinus Torvalds #define UTSR0_TFS	0x00000001	/* Transmit FIFO 1/2-full or less  */
3861da177e4SLinus Torvalds                 	        	/* Service request (read)          */
3871da177e4SLinus Torvalds #define UTSR0_RFS	0x00000002	/* Receive FIFO 1/3-to-2/3-full or */
3881da177e4SLinus Torvalds                 	        	/* more Service request (read)     */
3891da177e4SLinus Torvalds #define UTSR0_RID	0x00000004	/* Receiver IDle                   */
3901da177e4SLinus Torvalds #define UTSR0_RBB	0x00000008	/* Receive Beginning of Break      */
3911da177e4SLinus Torvalds #define UTSR0_REB	0x00000010	/* Receive End of Break            */
3921da177e4SLinus Torvalds #define UTSR0_EIF	0x00000020	/* Error In FIFO (read)            */
3931da177e4SLinus Torvalds 
3941da177e4SLinus Torvalds #define UTSR1_TBY	0x00000001	/* Transmitter BusY (read)         */
3951da177e4SLinus Torvalds #define UTSR1_RNE	0x00000002	/* Receive FIFO Not Empty (read)   */
3961da177e4SLinus Torvalds #define UTSR1_TNF	0x00000004	/* Transmit FIFO Not Full (read)   */
3971da177e4SLinus Torvalds #define UTSR1_PRE	0x00000008	/* receive PaRity Error (read)     */
3981da177e4SLinus Torvalds #define UTSR1_FRE	0x00000010	/* receive FRaming Error (read)    */
3991da177e4SLinus Torvalds #define UTSR1_ROR	0x00000020	/* Receive FIFO Over-Run (read)    */
4001da177e4SLinus Torvalds 
4011da177e4SLinus Torvalds 
4021da177e4SLinus Torvalds /*
4031da177e4SLinus Torvalds  * Synchronous Data Link Controller (SDLC) control registers
4041da177e4SLinus Torvalds  *
4051da177e4SLinus Torvalds  * Registers
4061da177e4SLinus Torvalds  *    Ser1SDCR0 	Serial port 1 Synchronous Data Link Controller (SDLC)
4071da177e4SLinus Torvalds  *              	Control Register 0 (read/write).
4081da177e4SLinus Torvalds  *    Ser1SDCR1 	Serial port 1 Synchronous Data Link Controller (SDLC)
4091da177e4SLinus Torvalds  *              	Control Register 1 (read/write).
4101da177e4SLinus Torvalds  *    Ser1SDCR2 	Serial port 1 Synchronous Data Link Controller (SDLC)
4111da177e4SLinus Torvalds  *              	Control Register 2 (read/write).
4121da177e4SLinus Torvalds  *    Ser1SDCR3 	Serial port 1 Synchronous Data Link Controller (SDLC)
4131da177e4SLinus Torvalds  *              	Control Register 3 (read/write).
4141da177e4SLinus Torvalds  *    Ser1SDCR4 	Serial port 1 Synchronous Data Link Controller (SDLC)
4151da177e4SLinus Torvalds  *              	Control Register 4 (read/write).
4161da177e4SLinus Torvalds  *    Ser1SDDR  	Serial port 1 Synchronous Data Link Controller (SDLC)
4171da177e4SLinus Torvalds  *              	Data Register (read/write).
4181da177e4SLinus Torvalds  *    Ser1SDSR0 	Serial port 1 Synchronous Data Link Controller (SDLC)
4191da177e4SLinus Torvalds  *              	Status Register 0 (read/write).
4201da177e4SLinus Torvalds  *    Ser1SDSR1 	Serial port 1 Synchronous Data Link Controller (SDLC)
4211da177e4SLinus Torvalds  *              	Status Register 1 (read/write).
4221da177e4SLinus Torvalds  *
4231da177e4SLinus Torvalds  * Clocks
4241da177e4SLinus Torvalds  *    fxtl, Txtl	Frequency, period of the system crystal (3.6864 MHz
4251da177e4SLinus Torvalds  *              	or 3.5795 MHz).
4261da177e4SLinus Torvalds  *    fsd, Tsd  	Frequency, period of the SDLC communication.
4271da177e4SLinus Torvalds  */
4281da177e4SLinus Torvalds 
4291da177e4SLinus Torvalds #define Ser1SDCR0	__REG(0x80020060)  /* Ser. port 1 SDLC Control Reg. 0 */
4301da177e4SLinus Torvalds #define Ser1SDCR1	__REG(0x80020064)  /* Ser. port 1 SDLC Control Reg. 1 */
4311da177e4SLinus Torvalds #define Ser1SDCR2	__REG(0x80020068)  /* Ser. port 1 SDLC Control Reg. 2 */
4321da177e4SLinus Torvalds #define Ser1SDCR3	__REG(0x8002006C)  /* Ser. port 1 SDLC Control Reg. 3 */
4331da177e4SLinus Torvalds #define Ser1SDCR4	__REG(0x80020070)  /* Ser. port 1 SDLC Control Reg. 4 */
4341da177e4SLinus Torvalds #define Ser1SDDR	__REG(0x80020078)  /* Ser. port 1 SDLC Data Reg.      */
4351da177e4SLinus Torvalds #define Ser1SDSR0	__REG(0x80020080)  /* Ser. port 1 SDLC Status Reg. 0  */
4361da177e4SLinus Torvalds #define Ser1SDSR1	__REG(0x80020084)  /* Ser. port 1 SDLC Status Reg. 1  */
4371da177e4SLinus Torvalds 
4381da177e4SLinus Torvalds #define SDCR0_SUS	0x00000001	/* SDLC/UART Select                */
4391da177e4SLinus Torvalds #define SDCR0_SDLC	(SDCR0_SUS*0)	/*  SDLC mode (TXD1 & RXD1)        */
4401da177e4SLinus Torvalds #define SDCR0_UART	(SDCR0_SUS*1)	/*  UART mode (TXD1 & RXD1)        */
4411da177e4SLinus Torvalds #define SDCR0_SDF	0x00000002	/* Single/Double start Flag select */
4421da177e4SLinus Torvalds #define SDCR0_SglFlg	(SDCR0_SDF*0)	/*  Single start Flag              */
4431da177e4SLinus Torvalds #define SDCR0_DblFlg	(SDCR0_SDF*1)	/*  Double start Flag              */
4441da177e4SLinus Torvalds #define SDCR0_LBM	0x00000004	/* Look-Back Mode                  */
4451da177e4SLinus Torvalds #define SDCR0_BMS	0x00000008	/* Bit Modulation Select           */
4461da177e4SLinus Torvalds #define SDCR0_FM0	(SDCR0_BMS*0)	/*  Freq. Modulation zero (0)      */
4471da177e4SLinus Torvalds #define SDCR0_NRZ	(SDCR0_BMS*1)	/*  Non-Return to Zero modulation  */
4481da177e4SLinus Torvalds #define SDCR0_SCE	0x00000010	/* Sample Clock Enable (GPIO [16]) */
4491da177e4SLinus Torvalds #define SDCR0_SCD	0x00000020	/* Sample Clock Direction select   */
4501da177e4SLinus Torvalds                 	        	/* (GPIO [16])                     */
4511da177e4SLinus Torvalds #define SDCR0_SClkIn	(SDCR0_SCD*0)	/*  Sample Clock Input             */
4521da177e4SLinus Torvalds #define SDCR0_SClkOut	(SDCR0_SCD*1)	/*  Sample Clock Output            */
4531da177e4SLinus Torvalds #define SDCR0_RCE	0x00000040	/* Receive Clock Edge select       */
4541da177e4SLinus Torvalds #define SDCR0_RcRsEdg	(SDCR0_RCE*0)	/*  Receive clock Rising-Edge      */
4551da177e4SLinus Torvalds #define SDCR0_RcFlEdg	(SDCR0_RCE*1)	/*  Receive clock Falling-Edge     */
4561da177e4SLinus Torvalds #define SDCR0_TCE	0x00000080	/* Transmit Clock Edge select      */
4571da177e4SLinus Torvalds #define SDCR0_TrRsEdg	(SDCR0_TCE*0)	/*  Transmit clock Rising-Edge     */
4581da177e4SLinus Torvalds #define SDCR0_TrFlEdg	(SDCR0_TCE*1)	/*  Transmit clock Falling-Edge    */
4591da177e4SLinus Torvalds 
4601da177e4SLinus Torvalds #define SDCR1_AAF	0x00000001	/* Abort After Frame enable        */
4611da177e4SLinus Torvalds                 	        	/* (GPIO [17])                     */
4621da177e4SLinus Torvalds #define SDCR1_TXE	0x00000002	/* Transmit Enable                 */
4631da177e4SLinus Torvalds #define SDCR1_RXE	0x00000004	/* Receive Enable                  */
4641da177e4SLinus Torvalds #define SDCR1_RIE	0x00000008	/* Receive FIFO 1/3-to-2/3-full or */
4651da177e4SLinus Torvalds                 	        	/* more Interrupt Enable           */
4661da177e4SLinus Torvalds #define SDCR1_TIE	0x00000010	/* Transmit FIFO 1/2-full or less  */
4671da177e4SLinus Torvalds                 	        	/* Interrupt Enable                */
4681da177e4SLinus Torvalds #define SDCR1_AME	0x00000020	/* Address Match Enable            */
4691da177e4SLinus Torvalds #define SDCR1_TUS	0x00000040	/* Transmit FIFO Under-run Select  */
4701da177e4SLinus Torvalds #define SDCR1_EFrmURn	(SDCR1_TUS*0)	/*  End Frame on Under-Run         */
4711da177e4SLinus Torvalds #define SDCR1_AbortURn	(SDCR1_TUS*1)	/*  Abort on Under-Run             */
4721da177e4SLinus Torvalds #define SDCR1_RAE	0x00000080	/* Receive Abort interrupt Enable  */
4731da177e4SLinus Torvalds 
4741da177e4SLinus Torvalds #define SDCR2_AMV	Fld (8, 0)	/* Address Match Value             */
4751da177e4SLinus Torvalds 
4761da177e4SLinus Torvalds #define SDCR3_BRD	Fld (4, 0)	/* Baud Rate Divisor/16 - 1 [11:8] */
4771da177e4SLinus Torvalds #define SDCR4_BRD	Fld (8, 0)	/* Baud Rate Divisor/16 - 1  [7:0] */
4781da177e4SLinus Torvalds                 	        	/* fsd = fxtl/(16*(BRD[11:0] + 1)) */
4791da177e4SLinus Torvalds                 	        	/* Tsd = 16*(BRD[11:0] + 1)*Txtl   */
4801da177e4SLinus Torvalds #define SDCR3_BdRtDiv(Div)      	/*  Baud Rate Divisor [16..65536]  */ \
4811da177e4SLinus Torvalds                 	(((Div) - 16)/16 >> FSize (SDCR4_BRD) << \
4821da177e4SLinus Torvalds                 	 FShft (SDCR3_BRD))
4831da177e4SLinus Torvalds #define SDCR4_BdRtDiv(Div)      	/*  Baud Rate Divisor [16..65536]  */ \
4841da177e4SLinus Torvalds                 	(((Div) - 16)/16 & FAlnMsk (SDCR4_BRD) << \
4851da177e4SLinus Torvalds                 	 FShft (SDCR4_BRD))
4861da177e4SLinus Torvalds                 	        	/*  fsd = fxtl/(16*Floor (Div/16)) */
4871da177e4SLinus Torvalds                 	        	/*  Tsd = 16*Floor (Div/16)*Txtl   */
4881da177e4SLinus Torvalds #define SDCR3_CeilBdRtDiv(Div)  	/*  Ceil. of BdRtDiv [16..65536]   */ \
4891da177e4SLinus Torvalds                 	(((Div) - 1)/16 >> FSize (SDCR4_BRD) << \
4901da177e4SLinus Torvalds                 	 FShft (SDCR3_BRD))
4911da177e4SLinus Torvalds #define SDCR4_CeilBdRtDiv(Div)  	/*  Ceil. of BdRtDiv [16..65536]   */ \
4921da177e4SLinus Torvalds                 	(((Div) - 1)/16 & FAlnMsk (SDCR4_BRD) << \
4931da177e4SLinus Torvalds                 	 FShft (SDCR4_BRD))
4941da177e4SLinus Torvalds                 	        	/*  fsd = fxtl/(16*Ceil (Div/16))  */
4951da177e4SLinus Torvalds                 	        	/*  Tsd = 16*Ceil (Div/16)*Txtl    */
4961da177e4SLinus Torvalds 
4971da177e4SLinus Torvalds #define SDDR_DATA	Fld (8, 0)	/* receive/transmit DATA FIFOs     */
4981da177e4SLinus Torvalds #if 0           	        	/* Hidden receive FIFO bits        */
4991da177e4SLinus Torvalds #define SDDR_EOF	0x00000100	/*  receive End-Of-Frame (read)    */
5001da177e4SLinus Torvalds #define SDDR_CRE	0x00000200	/*  receive CRC Error (read)       */
5011da177e4SLinus Torvalds #define SDDR_ROR	0x00000400	/*  Receive FIFO Over-Run (read)   */
5021da177e4SLinus Torvalds #endif /* 0 */
5031da177e4SLinus Torvalds 
5041da177e4SLinus Torvalds #define SDSR0_EIF	0x00000001	/* Error In FIFO (read)            */
5051da177e4SLinus Torvalds #define SDSR0_TUR	0x00000002	/* Transmit FIFO Under-Run         */
5061da177e4SLinus Torvalds #define SDSR0_RAB	0x00000004	/* Receive ABort                   */
5071da177e4SLinus Torvalds #define SDSR0_TFS	0x00000008	/* Transmit FIFO 1/2-full or less  */
5081da177e4SLinus Torvalds                 	        	/* Service request (read)          */
5091da177e4SLinus Torvalds #define SDSR0_RFS	0x00000010	/* Receive FIFO 1/3-to-2/3-full or */
5101da177e4SLinus Torvalds                 	        	/* more Service request (read)     */
5111da177e4SLinus Torvalds 
5121da177e4SLinus Torvalds #define SDSR1_RSY	0x00000001	/* Receiver SYnchronized (read)    */
5131da177e4SLinus Torvalds #define SDSR1_TBY	0x00000002	/* Transmitter BusY (read)         */
5141da177e4SLinus Torvalds #define SDSR1_RNE	0x00000004	/* Receive FIFO Not Empty (read)   */
5151da177e4SLinus Torvalds #define SDSR1_TNF	0x00000008	/* Transmit FIFO Not Full (read)   */
5161da177e4SLinus Torvalds #define SDSR1_RTD	0x00000010	/* Receive Transition Detected     */
5171da177e4SLinus Torvalds #define SDSR1_EOF	0x00000020	/* receive End-Of-Frame (read)     */
5181da177e4SLinus Torvalds #define SDSR1_CRE	0x00000040	/* receive CRC Error (read)        */
5191da177e4SLinus Torvalds #define SDSR1_ROR	0x00000080	/* Receive FIFO Over-Run (read)    */
5201da177e4SLinus Torvalds 
5211da177e4SLinus Torvalds 
5221da177e4SLinus Torvalds /*
5231da177e4SLinus Torvalds  * High-Speed Serial to Parallel controller (HSSP) control registers
5241da177e4SLinus Torvalds  *
5251da177e4SLinus Torvalds  * Registers
5261da177e4SLinus Torvalds  *    Ser2HSCR0 	Serial port 2 High-Speed Serial to Parallel
5271da177e4SLinus Torvalds  *              	controller (HSSP) Control Register 0 (read/write).
5281da177e4SLinus Torvalds  *    Ser2HSCR1 	Serial port 2 High-Speed Serial to Parallel
5291da177e4SLinus Torvalds  *              	controller (HSSP) Control Register 1 (read/write).
5301da177e4SLinus Torvalds  *    Ser2HSDR  	Serial port 2 High-Speed Serial to Parallel
5311da177e4SLinus Torvalds  *              	controller (HSSP) Data Register (read/write).
5321da177e4SLinus Torvalds  *    Ser2HSSR0 	Serial port 2 High-Speed Serial to Parallel
5331da177e4SLinus Torvalds  *              	controller (HSSP) Status Register 0 (read/write).
5341da177e4SLinus Torvalds  *    Ser2HSSR1 	Serial port 2 High-Speed Serial to Parallel
5351da177e4SLinus Torvalds  *              	controller (HSSP) Status Register 1 (read).
5361da177e4SLinus Torvalds  *    Ser2HSCR2 	Serial port 2 High-Speed Serial to Parallel
5371da177e4SLinus Torvalds  *              	controller (HSSP) Control Register 2 (read/write).
5381da177e4SLinus Torvalds  *              	[The HSCR2 register is only implemented in
5391da177e4SLinus Torvalds  *              	versions 2.0 (rev. = 8) and higher of the StrongARM
5401da177e4SLinus Torvalds  *              	SA-1100.]
5411da177e4SLinus Torvalds  */
5421da177e4SLinus Torvalds 
5431da177e4SLinus Torvalds #define Ser2HSCR0	__REG(0x80040060)  /* Ser. port 2 HSSP Control Reg. 0 */
5441da177e4SLinus Torvalds #define Ser2HSCR1	__REG(0x80040064)  /* Ser. port 2 HSSP Control Reg. 1 */
5451da177e4SLinus Torvalds #define Ser2HSDR	__REG(0x8004006C)  /* Ser. port 2 HSSP Data Reg.      */
5461da177e4SLinus Torvalds #define Ser2HSSR0	__REG(0x80040074)  /* Ser. port 2 HSSP Status Reg. 0  */
5471da177e4SLinus Torvalds #define Ser2HSSR1	__REG(0x80040078)  /* Ser. port 2 HSSP Status Reg. 1  */
5481da177e4SLinus Torvalds #define Ser2HSCR2	__REG(0x90060028)  /* Ser. port 2 HSSP Control Reg. 2 */
5491da177e4SLinus Torvalds 
5501da177e4SLinus Torvalds #define HSCR0_ITR	0x00000001	/* IrDA Transmission Rate          */
5511da177e4SLinus Torvalds #define HSCR0_UART	(HSCR0_ITR*0)	/*  UART mode (115.2 kb/s if IrDA) */
5521da177e4SLinus Torvalds #define HSCR0_HSSP	(HSCR0_ITR*1)	/*  HSSP mode (4 Mb/s)             */
5531da177e4SLinus Torvalds #define HSCR0_LBM	0x00000002	/* Look-Back Mode                  */
5541da177e4SLinus Torvalds #define HSCR0_TUS	0x00000004	/* Transmit FIFO Under-run Select  */
5551da177e4SLinus Torvalds #define HSCR0_EFrmURn	(HSCR0_TUS*0)	/*  End Frame on Under-Run         */
5561da177e4SLinus Torvalds #define HSCR0_AbortURn	(HSCR0_TUS*1)	/*  Abort on Under-Run             */
5571da177e4SLinus Torvalds #define HSCR0_TXE	0x00000008	/* Transmit Enable                 */
5581da177e4SLinus Torvalds #define HSCR0_RXE	0x00000010	/* Receive Enable                  */
5591da177e4SLinus Torvalds #define HSCR0_RIE	0x00000020	/* Receive FIFO 2/5-to-3/5-full or */
5601da177e4SLinus Torvalds                 	        	/* more Interrupt Enable           */
5611da177e4SLinus Torvalds #define HSCR0_TIE	0x00000040	/* Transmit FIFO 1/2-full or less  */
5621da177e4SLinus Torvalds                 	        	/* Interrupt Enable                */
5631da177e4SLinus Torvalds #define HSCR0_AME	0x00000080	/* Address Match Enable            */
5641da177e4SLinus Torvalds 
5651da177e4SLinus Torvalds #define HSCR1_AMV	Fld (8, 0)	/* Address Match Value             */
5661da177e4SLinus Torvalds 
5671da177e4SLinus Torvalds #define HSDR_DATA	Fld (8, 0)	/* receive/transmit DATA FIFOs     */
5681da177e4SLinus Torvalds #if 0           	        	/* Hidden receive FIFO bits        */
5691da177e4SLinus Torvalds #define HSDR_EOF	0x00000100	/*  receive End-Of-Frame (read)    */
5701da177e4SLinus Torvalds #define HSDR_CRE	0x00000200	/*  receive CRC Error (read)       */
5711da177e4SLinus Torvalds #define HSDR_ROR	0x00000400	/*  Receive FIFO Over-Run (read)   */
5721da177e4SLinus Torvalds #endif /* 0 */
5731da177e4SLinus Torvalds 
5741da177e4SLinus Torvalds #define HSSR0_EIF	0x00000001	/* Error In FIFO (read)            */
5751da177e4SLinus Torvalds #define HSSR0_TUR	0x00000002	/* Transmit FIFO Under-Run         */
5761da177e4SLinus Torvalds #define HSSR0_RAB	0x00000004	/* Receive ABort                   */
5771da177e4SLinus Torvalds #define HSSR0_TFS	0x00000008	/* Transmit FIFO 1/2-full or less  */
5781da177e4SLinus Torvalds                 	        	/* Service request (read)          */
5791da177e4SLinus Torvalds #define HSSR0_RFS	0x00000010	/* Receive FIFO 2/5-to-3/5-full or */
5801da177e4SLinus Torvalds                 	        	/* more Service request (read)     */
5811da177e4SLinus Torvalds #define HSSR0_FRE	0x00000020	/* receive FRaming Error           */
5821da177e4SLinus Torvalds 
5831da177e4SLinus Torvalds #define HSSR1_RSY	0x00000001	/* Receiver SYnchronized (read)    */
5841da177e4SLinus Torvalds #define HSSR1_TBY	0x00000002	/* Transmitter BusY (read)         */
5851da177e4SLinus Torvalds #define HSSR1_RNE	0x00000004	/* Receive FIFO Not Empty (read)   */
5861da177e4SLinus Torvalds #define HSSR1_TNF	0x00000008	/* Transmit FIFO Not Full (read)   */
5871da177e4SLinus Torvalds #define HSSR1_EOF	0x00000010	/* receive End-Of-Frame (read)     */
5881da177e4SLinus Torvalds #define HSSR1_CRE	0x00000020	/* receive CRC Error (read)        */
5891da177e4SLinus Torvalds #define HSSR1_ROR	0x00000040	/* Receive FIFO Over-Run (read)    */
5901da177e4SLinus Torvalds 
5911da177e4SLinus Torvalds #define HSCR2_TXP	0x00040000	/* Transmit data Polarity (TXD_2)  */
5921da177e4SLinus Torvalds #define HSCR2_TrDataL	(HSCR2_TXP*0)	/*  Transmit Data active Low       */
5931da177e4SLinus Torvalds                 	        	/*  (inverted)                     */
5941da177e4SLinus Torvalds #define HSCR2_TrDataH	(HSCR2_TXP*1)	/*  Transmit Data active High      */
5951da177e4SLinus Torvalds                 	        	/*  (non-inverted)                 */
5961da177e4SLinus Torvalds #define HSCR2_RXP	0x00080000	/* Receive data Polarity (RXD_2)   */
5971da177e4SLinus Torvalds #define HSCR2_RcDataL	(HSCR2_RXP*0)	/*  Receive Data active Low        */
5981da177e4SLinus Torvalds                 	        	/*  (inverted)                     */
5991da177e4SLinus Torvalds #define HSCR2_RcDataH	(HSCR2_RXP*1)	/*  Receive Data active High       */
6001da177e4SLinus Torvalds                 	        	/*  (non-inverted)                 */
6011da177e4SLinus Torvalds 
6021da177e4SLinus Torvalds 
6031da177e4SLinus Torvalds /*
6041da177e4SLinus Torvalds  * Multi-media Communications Port (MCP) control registers
6051da177e4SLinus Torvalds  *
6061da177e4SLinus Torvalds  * Registers
6071da177e4SLinus Torvalds  *    Ser4MCCR0 	Serial port 4 Multi-media Communications Port (MCP)
6081da177e4SLinus Torvalds  *              	Control Register 0 (read/write).
6091da177e4SLinus Torvalds  *    Ser4MCDR0 	Serial port 4 Multi-media Communications Port (MCP)
6101da177e4SLinus Torvalds  *              	Data Register 0 (audio, read/write).
6111da177e4SLinus Torvalds  *    Ser4MCDR1 	Serial port 4 Multi-media Communications Port (MCP)
6121da177e4SLinus Torvalds  *              	Data Register 1 (telecom, read/write).
6131da177e4SLinus Torvalds  *    Ser4MCDR2 	Serial port 4 Multi-media Communications Port (MCP)
6141da177e4SLinus Torvalds  *              	Data Register 2 (CODEC registers, read/write).
6151da177e4SLinus Torvalds  *    Ser4MCSR  	Serial port 4 Multi-media Communications Port (MCP)
6161da177e4SLinus Torvalds  *              	Status Register (read/write).
6171da177e4SLinus Torvalds  *    Ser4MCCR1 	Serial port 4 Multi-media Communications Port (MCP)
6181da177e4SLinus Torvalds  *              	Control Register 1 (read/write).
6191da177e4SLinus Torvalds  *              	[The MCCR1 register is only implemented in
6201da177e4SLinus Torvalds  *              	versions 2.0 (rev. = 8) and higher of the StrongARM
6211da177e4SLinus Torvalds  *              	SA-1100.]
6221da177e4SLinus Torvalds  *
6231da177e4SLinus Torvalds  * Clocks
6241da177e4SLinus Torvalds  *    fmc, Tmc  	Frequency, period of the MCP communication (10 MHz,
6251da177e4SLinus Torvalds  *              	12 MHz, or GPIO [21]).
6261da177e4SLinus Torvalds  *    faud, Taud	Frequency, period of the audio sampling.
6271da177e4SLinus Torvalds  *    ftcm, Ttcm	Frequency, period of the telecom sampling.
6281da177e4SLinus Torvalds  */
6291da177e4SLinus Torvalds 
6301da177e4SLinus Torvalds #define Ser4MCCR0	__REG(0x80060000)  /* Ser. port 4 MCP Control Reg. 0 */
6311da177e4SLinus Torvalds #define Ser4MCDR0	__REG(0x80060008)  /* Ser. port 4 MCP Data Reg. 0 (audio) */
6321da177e4SLinus Torvalds #define Ser4MCDR1	__REG(0x8006000C)  /* Ser. port 4 MCP Data Reg. 1 (telecom) */
6331da177e4SLinus Torvalds #define Ser4MCDR2	__REG(0x80060010)  /* Ser. port 4 MCP Data Reg. 2 (CODEC reg.) */
6341da177e4SLinus Torvalds #define Ser4MCSR	__REG(0x80060018)  /* Ser. port 4 MCP Status Reg. */
6351da177e4SLinus Torvalds #define Ser4MCCR1	__REG(0x90060030)  /* Ser. port 4 MCP Control Reg. 1 */
6361da177e4SLinus Torvalds 
6371da177e4SLinus Torvalds #define MCCR0_ASD	Fld (7, 0)	/* Audio Sampling rate Divisor/32  */
6381da177e4SLinus Torvalds                 	        	/* [6..127]                        */
6391da177e4SLinus Torvalds                 	        	/* faud = fmc/(32*ASD)             */
6401da177e4SLinus Torvalds                 	        	/* Taud = 32*ASD*Tmc               */
6411da177e4SLinus Torvalds #define MCCR0_AudSmpDiv(Div)    	/*  Audio Sampling rate Divisor    */ \
6421da177e4SLinus Torvalds                 	        	/*  [192..4064]                    */ \
6431da177e4SLinus Torvalds                 	((Div)/32 << FShft (MCCR0_ASD))
6441da177e4SLinus Torvalds                 	        	/*  faud = fmc/(32*Floor (Div/32)) */
6451da177e4SLinus Torvalds                 	        	/*  Taud = 32*Floor (Div/32)*Tmc   */
6461da177e4SLinus Torvalds #define MCCR0_CeilAudSmpDiv(Div)	/*  Ceil. of AudSmpDiv [192..4064] */ \
6471da177e4SLinus Torvalds                 	(((Div) + 31)/32 << FShft (MCCR0_ASD))
6481da177e4SLinus Torvalds                 	        	/*  faud = fmc/(32*Ceil (Div/32))  */
6491da177e4SLinus Torvalds                 	        	/*  Taud = 32*Ceil (Div/32)*Tmc    */
6501da177e4SLinus Torvalds #define MCCR0_TSD	Fld (7, 8)	/* Telecom Sampling rate           */
6511da177e4SLinus Torvalds                 	        	/* Divisor/32 [16..127]            */
6521da177e4SLinus Torvalds                 	        	/* ftcm = fmc/(32*TSD)             */
6531da177e4SLinus Torvalds                 	        	/* Ttcm = 32*TSD*Tmc               */
6541da177e4SLinus Torvalds #define MCCR0_TcmSmpDiv(Div)    	/*  Telecom Sampling rate Divisor  */ \
6551da177e4SLinus Torvalds                 	        	/*  [512..4064]                    */ \
6561da177e4SLinus Torvalds                 	((Div)/32 << FShft (MCCR0_TSD))
6571da177e4SLinus Torvalds                 	        	/*  ftcm = fmc/(32*Floor (Div/32)) */
6581da177e4SLinus Torvalds                 	        	/*  Ttcm = 32*Floor (Div/32)*Tmc   */
6591da177e4SLinus Torvalds #define MCCR0_CeilTcmSmpDiv(Div)	/*  Ceil. of TcmSmpDiv [512..4064] */ \
6601da177e4SLinus Torvalds                 	(((Div) + 31)/32 << FShft (MCCR0_TSD))
6611da177e4SLinus Torvalds                 	        	/*  ftcm = fmc/(32*Ceil (Div/32))  */
6621da177e4SLinus Torvalds                 	        	/*  Ttcm = 32*Ceil (Div/32)*Tmc    */
6631da177e4SLinus Torvalds #define MCCR0_MCE	0x00010000	/* MCP Enable                      */
6641da177e4SLinus Torvalds #define MCCR0_ECS	0x00020000	/* External Clock Select           */
6651da177e4SLinus Torvalds #define MCCR0_IntClk	(MCCR0_ECS*0)	/*  Internal Clock (10 or 12 MHz)  */
6661da177e4SLinus Torvalds #define MCCR0_ExtClk	(MCCR0_ECS*1)	/*  External Clock (GPIO [21])     */
6671da177e4SLinus Torvalds #define MCCR0_ADM	0x00040000	/* A/D (audio/telecom) data        */
6681da177e4SLinus Torvalds                 	        	/* sampling/storing Mode           */
6691da177e4SLinus Torvalds #define MCCR0_VldBit	(MCCR0_ADM*0)	/*  Valid Bit storing mode         */
6701da177e4SLinus Torvalds #define MCCR0_SmpCnt	(MCCR0_ADM*1)	/*  Sampling Counter storing mode  */
6711da177e4SLinus Torvalds #define MCCR0_TTE	0x00080000	/* Telecom Transmit FIFO 1/2-full  */
6721da177e4SLinus Torvalds                 	        	/* or less interrupt Enable        */
6731da177e4SLinus Torvalds #define MCCR0_TRE	0x00100000	/* Telecom Receive FIFO 1/2-full   */
6741da177e4SLinus Torvalds                 	        	/* or more interrupt Enable        */
6751da177e4SLinus Torvalds #define MCCR0_ATE	0x00200000	/* Audio Transmit FIFO 1/2-full    */
6761da177e4SLinus Torvalds                 	        	/* or less interrupt Enable        */
6771da177e4SLinus Torvalds #define MCCR0_ARE	0x00400000	/* Audio Receive FIFO 1/2-full or  */
6781da177e4SLinus Torvalds                 	        	/* more interrupt Enable           */
6791da177e4SLinus Torvalds #define MCCR0_LBM	0x00800000	/* Look-Back Mode                  */
6801da177e4SLinus Torvalds #define MCCR0_ECP	Fld (2, 24)	/* External Clock Prescaler - 1    */
6811da177e4SLinus Torvalds #define MCCR0_ExtClkDiv(Div)    	/*  External Clock Divisor [1..4]  */ \
6821da177e4SLinus Torvalds                 	(((Div) - 1) << FShft (MCCR0_ECP))
6831da177e4SLinus Torvalds 
6841da177e4SLinus Torvalds #define MCDR0_DATA	Fld (12, 4)	/* receive/transmit audio DATA     */
6851da177e4SLinus Torvalds                 	        	/* FIFOs                           */
6861da177e4SLinus Torvalds 
6871da177e4SLinus Torvalds #define MCDR1_DATA	Fld (14, 2)	/* receive/transmit telecom DATA   */
6881da177e4SLinus Torvalds                 	        	/* FIFOs                           */
6891da177e4SLinus Torvalds 
6901da177e4SLinus Torvalds                 	        	/* receive/transmit CODEC reg.     */
6911da177e4SLinus Torvalds                 	        	/* FIFOs:                          */
6921da177e4SLinus Torvalds #define MCDR2_DATA	Fld (16, 0)	/*  reg. DATA                      */
6931da177e4SLinus Torvalds #define MCDR2_RW	0x00010000	/*  reg. Read/Write (transmit)     */
6941da177e4SLinus Torvalds #define MCDR2_Rd	(MCDR2_RW*0)	/*   reg. Read                     */
6951da177e4SLinus Torvalds #define MCDR2_Wr	(MCDR2_RW*1)	/*   reg. Write                    */
6961da177e4SLinus Torvalds #define MCDR2_ADD	Fld (4, 17)	/*  reg. ADDress                   */
6971da177e4SLinus Torvalds 
6981da177e4SLinus Torvalds #define MCSR_ATS	0x00000001	/* Audio Transmit FIFO 1/2-full    */
6991da177e4SLinus Torvalds                 	        	/* or less Service request (read)  */
7001da177e4SLinus Torvalds #define MCSR_ARS	0x00000002	/* Audio Receive FIFO 1/2-full or  */
7011da177e4SLinus Torvalds                 	        	/* more Service request (read)     */
7021da177e4SLinus Torvalds #define MCSR_TTS	0x00000004	/* Telecom Transmit FIFO 1/2-full  */
7031da177e4SLinus Torvalds                 	        	/* or less Service request (read)  */
7041da177e4SLinus Torvalds #define MCSR_TRS	0x00000008	/* Telecom Receive FIFO 1/2-full   */
7051da177e4SLinus Torvalds                 	        	/* or more Service request (read)  */
7061da177e4SLinus Torvalds #define MCSR_ATU	0x00000010	/* Audio Transmit FIFO Under-run   */
7071da177e4SLinus Torvalds #define MCSR_ARO	0x00000020	/* Audio Receive FIFO Over-run     */
7081da177e4SLinus Torvalds #define MCSR_TTU	0x00000040	/* Telecom Transmit FIFO Under-run */
7091da177e4SLinus Torvalds #define MCSR_TRO	0x00000080	/* Telecom Receive FIFO Over-run   */
7101da177e4SLinus Torvalds #define MCSR_ANF	0x00000100	/* Audio transmit FIFO Not Full    */
7111da177e4SLinus Torvalds                 	        	/* (read)                          */
7121da177e4SLinus Torvalds #define MCSR_ANE	0x00000200	/* Audio receive FIFO Not Empty    */
7131da177e4SLinus Torvalds                 	        	/* (read)                          */
7141da177e4SLinus Torvalds #define MCSR_TNF	0x00000400	/* Telecom transmit FIFO Not Full  */
7151da177e4SLinus Torvalds                 	        	/* (read)                          */
7161da177e4SLinus Torvalds #define MCSR_TNE	0x00000800	/* Telecom receive FIFO Not Empty  */
7171da177e4SLinus Torvalds                 	        	/* (read)                          */
7181da177e4SLinus Torvalds #define MCSR_CWC	0x00001000	/* CODEC register Write Completed  */
7191da177e4SLinus Torvalds                 	        	/* (read)                          */
7201da177e4SLinus Torvalds #define MCSR_CRC	0x00002000	/* CODEC register Read Completed   */
7211da177e4SLinus Torvalds                 	        	/* (read)                          */
7221da177e4SLinus Torvalds #define MCSR_ACE	0x00004000	/* Audio CODEC Enabled (read)      */
7231da177e4SLinus Torvalds #define MCSR_TCE	0x00008000	/* Telecom CODEC Enabled (read)    */
7241da177e4SLinus Torvalds 
7251da177e4SLinus Torvalds #define MCCR1_CFS	0x00100000	/* Clock Freq. Select              */
7261da177e4SLinus Torvalds #define MCCR1_F12MHz	(MCCR1_CFS*0)	/*  Freq. (fmc) = ~ 12 MHz         */
7271da177e4SLinus Torvalds                 	        	/*  (11.981 MHz)                   */
7281da177e4SLinus Torvalds #define MCCR1_F10MHz	(MCCR1_CFS*1)	/*  Freq. (fmc) = ~ 10 MHz         */
7291da177e4SLinus Torvalds                 	        	/*  (9.585 MHz)                    */
7301da177e4SLinus Torvalds 
7311da177e4SLinus Torvalds 
7321da177e4SLinus Torvalds /*
7331da177e4SLinus Torvalds  * Synchronous Serial Port (SSP) control registers
7341da177e4SLinus Torvalds  *
7351da177e4SLinus Torvalds  * Registers
7361da177e4SLinus Torvalds  *    Ser4SSCR0 	Serial port 4 Synchronous Serial Port (SSP) Control
7371da177e4SLinus Torvalds  *              	Register 0 (read/write).
7381da177e4SLinus Torvalds  *    Ser4SSCR1 	Serial port 4 Synchronous Serial Port (SSP) Control
7391da177e4SLinus Torvalds  *              	Register 1 (read/write).
7401da177e4SLinus Torvalds  *              	[Bits SPO and SP are only implemented in versions 2.0
7411da177e4SLinus Torvalds  *              	(rev. = 8) and higher of the StrongARM SA-1100.]
7421da177e4SLinus Torvalds  *    Ser4SSDR  	Serial port 4 Synchronous Serial Port (SSP) Data
7431da177e4SLinus Torvalds  *              	Register (read/write).
7441da177e4SLinus Torvalds  *    Ser4SSSR  	Serial port 4 Synchronous Serial Port (SSP) Status
7451da177e4SLinus Torvalds  *              	Register (read/write).
7461da177e4SLinus Torvalds  *
7471da177e4SLinus Torvalds  * Clocks
7481da177e4SLinus Torvalds  *    fxtl, Txtl	Frequency, period of the system crystal (3.6864 MHz
7491da177e4SLinus Torvalds  *              	or 3.5795 MHz).
7501da177e4SLinus Torvalds  *    fss, Tss  	Frequency, period of the SSP communication.
7511da177e4SLinus Torvalds  */
7521da177e4SLinus Torvalds 
7531da177e4SLinus Torvalds #define Ser4SSCR0	__REG(0x80070060)  /* Ser. port 4 SSP Control Reg. 0 */
7541da177e4SLinus Torvalds #define Ser4SSCR1	__REG(0x80070064)  /* Ser. port 4 SSP Control Reg. 1 */
7551da177e4SLinus Torvalds #define Ser4SSDR	__REG(0x8007006C)  /* Ser. port 4 SSP Data Reg. */
7561da177e4SLinus Torvalds #define Ser4SSSR	__REG(0x80070074)  /* Ser. port 4 SSP Status Reg. */
7571da177e4SLinus Torvalds 
7581da177e4SLinus Torvalds #define SSCR0_DSS	Fld (4, 0)	/* Data Size - 1 Select [3..15]    */
7591da177e4SLinus Torvalds #define SSCR0_DataSize(Size)    	/*  Data Size Select [4..16]       */ \
7601da177e4SLinus Torvalds                 	(((Size) - 1) << FShft (SSCR0_DSS))
7611da177e4SLinus Torvalds #define SSCR0_FRF	Fld (2, 4)	/* FRame Format                    */
7621da177e4SLinus Torvalds #define SSCR0_Motorola	        	/*  Motorola Serial Peripheral     */ \
7631da177e4SLinus Torvalds                 	        	/*  Interface (SPI) format         */ \
7641da177e4SLinus Torvalds                 	(0 << FShft (SSCR0_FRF))
7651da177e4SLinus Torvalds #define SSCR0_TI	        	/*  Texas Instruments Synchronous  */ \
7661da177e4SLinus Torvalds                 	        	/*  Serial format                  */ \
7671da177e4SLinus Torvalds                 	(1 << FShft (SSCR0_FRF))
7681da177e4SLinus Torvalds #define SSCR0_National	        	/*  National Microwire format      */ \
7691da177e4SLinus Torvalds                 	(2 << FShft (SSCR0_FRF))
7701da177e4SLinus Torvalds #define SSCR0_SSE	0x00000080	/* SSP Enable                      */
7711da177e4SLinus Torvalds #define SSCR0_SCR	Fld (8, 8)	/* Serial Clock Rate divisor/2 - 1 */
7721da177e4SLinus Torvalds                 	        	/* fss = fxtl/(2*(SCR + 1))        */
7731da177e4SLinus Torvalds                 	        	/* Tss = 2*(SCR + 1)*Txtl          */
7741da177e4SLinus Torvalds #define SSCR0_SerClkDiv(Div)    	/*  Serial Clock Divisor [2..512]  */ \
7751da177e4SLinus Torvalds                 	(((Div) - 2)/2 << FShft (SSCR0_SCR))
7761da177e4SLinus Torvalds                 	        	/*  fss = fxtl/(2*Floor (Div/2))   */
7771da177e4SLinus Torvalds                 	        	/*  Tss = 2*Floor (Div/2)*Txtl     */
7781da177e4SLinus Torvalds #define SSCR0_CeilSerClkDiv(Div)	/*  Ceil. of SerClkDiv [2..512]    */ \
7791da177e4SLinus Torvalds                 	(((Div) - 1)/2 << FShft (SSCR0_SCR))
7801da177e4SLinus Torvalds                 	        	/*  fss = fxtl/(2*Ceil (Div/2))    */
7811da177e4SLinus Torvalds                 	        	/*  Tss = 2*Ceil (Div/2)*Txtl      */
7821da177e4SLinus Torvalds 
7831da177e4SLinus Torvalds #define SSCR1_RIE	0x00000001	/* Receive FIFO 1/2-full or more   */
7841da177e4SLinus Torvalds                 	        	/* Interrupt Enable                */
7851da177e4SLinus Torvalds #define SSCR1_TIE	0x00000002	/* Transmit FIFO 1/2-full or less  */
7861da177e4SLinus Torvalds                 	        	/* Interrupt Enable                */
7871da177e4SLinus Torvalds #define SSCR1_LBM	0x00000004	/* Look-Back Mode                  */
7881da177e4SLinus Torvalds #define SSCR1_SPO	0x00000008	/* Sample clock (SCLK) POlarity    */
7891da177e4SLinus Torvalds #define SSCR1_SClkIactL	(SSCR1_SPO*0)	/*  Sample Clock Inactive Low      */
7901da177e4SLinus Torvalds #define SSCR1_SClkIactH	(SSCR1_SPO*1)	/*  Sample Clock Inactive High     */
7911da177e4SLinus Torvalds #define SSCR1_SP	0x00000010	/* Sample clock (SCLK) Phase       */
7921da177e4SLinus Torvalds #define SSCR1_SClk1P	(SSCR1_SP*0)	/*  Sample Clock active 1 Period   */
7931da177e4SLinus Torvalds                 	        	/*  after frame (SFRM, 1st edge)   */
7941da177e4SLinus Torvalds #define SSCR1_SClk1_2P	(SSCR1_SP*1)	/*  Sample Clock active 1/2 Period */
7951da177e4SLinus Torvalds                 	        	/*  after frame (SFRM, 1st edge)   */
7961da177e4SLinus Torvalds #define SSCR1_ECS	0x00000020	/* External Clock Select           */
7971da177e4SLinus Torvalds #define SSCR1_IntClk	(SSCR1_ECS*0)	/*  Internal Clock                 */
7981da177e4SLinus Torvalds #define SSCR1_ExtClk	(SSCR1_ECS*1)	/*  External Clock (GPIO [19])     */
7991da177e4SLinus Torvalds 
8001da177e4SLinus Torvalds #define SSDR_DATA	Fld (16, 0)	/* receive/transmit DATA FIFOs     */
8011da177e4SLinus Torvalds 
8021da177e4SLinus Torvalds #define SSSR_TNF	0x00000002	/* Transmit FIFO Not Full (read)   */
8031da177e4SLinus Torvalds #define SSSR_RNE	0x00000004	/* Receive FIFO Not Empty (read)   */
8041da177e4SLinus Torvalds #define SSSR_BSY	0x00000008	/* SSP BuSY (read)                 */
8051da177e4SLinus Torvalds #define SSSR_TFS	0x00000010	/* Transmit FIFO 1/2-full or less  */
8061da177e4SLinus Torvalds                 	        	/* Service request (read)          */
8071da177e4SLinus Torvalds #define SSSR_RFS	0x00000020	/* Receive FIFO 1/2-full or more   */
8081da177e4SLinus Torvalds                 	        	/* Service request (read)          */
8091da177e4SLinus Torvalds #define SSSR_ROR	0x00000040	/* Receive FIFO Over-Run           */
8101da177e4SLinus Torvalds 
8111da177e4SLinus Torvalds 
8121da177e4SLinus Torvalds /*
8131da177e4SLinus Torvalds  * Operating System (OS) timer control registers
8141da177e4SLinus Torvalds  *
8151da177e4SLinus Torvalds  * Registers
8161da177e4SLinus Torvalds  *    OSMR0     	Operating System (OS) timer Match Register 0
8171da177e4SLinus Torvalds  *              	(read/write).
8181da177e4SLinus Torvalds  *    OSMR1     	Operating System (OS) timer Match Register 1
8191da177e4SLinus Torvalds  *              	(read/write).
8201da177e4SLinus Torvalds  *    OSMR2     	Operating System (OS) timer Match Register 2
8211da177e4SLinus Torvalds  *              	(read/write).
8221da177e4SLinus Torvalds  *    OSMR3     	Operating System (OS) timer Match Register 3
8231da177e4SLinus Torvalds  *              	(read/write).
8241da177e4SLinus Torvalds  *    OSCR      	Operating System (OS) timer Counter Register
8251da177e4SLinus Torvalds  *              	(read/write).
8261da177e4SLinus Torvalds  *    OSSR      	Operating System (OS) timer Status Register
8271da177e4SLinus Torvalds  *              	(read/write).
8281da177e4SLinus Torvalds  *    OWER      	Operating System (OS) timer Watch-dog Enable Register
8291da177e4SLinus Torvalds  *              	(read/write).
8301da177e4SLinus Torvalds  *    OIER      	Operating System (OS) timer Interrupt Enable Register
8311da177e4SLinus Torvalds  *              	(read/write).
8321da177e4SLinus Torvalds  */
8331da177e4SLinus Torvalds 
8343169663aSRussell King #define OSMR0  		io_p2v(0x90000000)  /* OS timer Match Reg. 0 */
8353169663aSRussell King #define OSMR1  		io_p2v(0x90000004)  /* OS timer Match Reg. 1 */
8363169663aSRussell King #define OSMR2  		io_p2v(0x90000008)  /* OS timer Match Reg. 2 */
8373169663aSRussell King #define OSMR3  		io_p2v(0x9000000c)  /* OS timer Match Reg. 3 */
8383169663aSRussell King #define OSCR   		io_p2v(0x90000010)  /* OS timer Counter Reg. */
8393169663aSRussell King #define OSSR   		io_p2v(0x90000014)  /* OS timer Status Reg. */
8403169663aSRussell King #define OWER   		io_p2v(0x90000018)  /* OS timer Watch-dog Enable Reg. */
8413169663aSRussell King #define OIER  	 	io_p2v(0x9000001C)  /* OS timer Interrupt Enable Reg. */
8421da177e4SLinus Torvalds 
8431da177e4SLinus Torvalds #define OSSR_M(Nb)	        	/* Match detected [0..3]           */ \
8441da177e4SLinus Torvalds                 	(0x00000001 << (Nb))
8451da177e4SLinus Torvalds #define OSSR_M0 	OSSR_M (0)	/* Match detected 0                */
8461da177e4SLinus Torvalds #define OSSR_M1 	OSSR_M (1)	/* Match detected 1                */
8471da177e4SLinus Torvalds #define OSSR_M2 	OSSR_M (2)	/* Match detected 2                */
8481da177e4SLinus Torvalds #define OSSR_M3 	OSSR_M (3)	/* Match detected 3                */
8491da177e4SLinus Torvalds 
8501da177e4SLinus Torvalds #define OWER_WME	0x00000001	/* Watch-dog Match Enable          */
8511da177e4SLinus Torvalds                 	        	/* (set only)                      */
8521da177e4SLinus Torvalds 
8531da177e4SLinus Torvalds #define OIER_E(Nb)	        	/* match interrupt Enable [0..3]   */ \
8541da177e4SLinus Torvalds                 	(0x00000001 << (Nb))
8551da177e4SLinus Torvalds #define OIER_E0 	OIER_E (0)	/* match interrupt Enable 0        */
8561da177e4SLinus Torvalds #define OIER_E1 	OIER_E (1)	/* match interrupt Enable 1        */
8571da177e4SLinus Torvalds #define OIER_E2 	OIER_E (2)	/* match interrupt Enable 2        */
8581da177e4SLinus Torvalds #define OIER_E3 	OIER_E (3)	/* match interrupt Enable 3        */
8591da177e4SLinus Torvalds 
8601da177e4SLinus Torvalds 
8611da177e4SLinus Torvalds /*
8621da177e4SLinus Torvalds  * Power Manager (PM) control registers
8631da177e4SLinus Torvalds  *
8641da177e4SLinus Torvalds  * Registers
8651da177e4SLinus Torvalds  *    PMCR      	Power Manager (PM) Control Register (read/write).
8661da177e4SLinus Torvalds  *    PSSR      	Power Manager (PM) Sleep Status Register (read/write).
8671da177e4SLinus Torvalds  *    PSPR      	Power Manager (PM) Scratch-Pad Register (read/write).
8681da177e4SLinus Torvalds  *    PWER      	Power Manager (PM) Wake-up Enable Register
8691da177e4SLinus Torvalds  *              	(read/write).
8701da177e4SLinus Torvalds  *    PCFR      	Power Manager (PM) general ConFiguration Register
8711da177e4SLinus Torvalds  *              	(read/write).
8721da177e4SLinus Torvalds  *    PPCR      	Power Manager (PM) Phase-Locked Loop (PLL)
8731da177e4SLinus Torvalds  *              	Configuration Register (read/write).
8741da177e4SLinus Torvalds  *    PGSR      	Power Manager (PM) General-Purpose Input/Output (GPIO)
8751da177e4SLinus Torvalds  *              	Sleep state Register (read/write, see GPIO pins).
8761da177e4SLinus Torvalds  *    POSR      	Power Manager (PM) Oscillator Status Register (read).
8771da177e4SLinus Torvalds  *
8781da177e4SLinus Torvalds  * Clocks
8791da177e4SLinus Torvalds  *    fxtl, Txtl	Frequency, period of the system crystal (3.6864 MHz
8801da177e4SLinus Torvalds  *              	or 3.5795 MHz).
8811da177e4SLinus Torvalds  *    fcpu, Tcpu	Frequency, period of the CPU core clock (CCLK).
8821da177e4SLinus Torvalds  */
8831da177e4SLinus Torvalds 
8841da177e4SLinus Torvalds #define PMCR		__REG(0x90020000)  /* PM Control Reg. */
8851da177e4SLinus Torvalds #define PSSR		__REG(0x90020004)  /* PM Sleep Status Reg. */
8861da177e4SLinus Torvalds #define PSPR		__REG(0x90020008)  /* PM Scratch-Pad Reg. */
8871da177e4SLinus Torvalds #define PWER		__REG(0x9002000C)  /* PM Wake-up Enable Reg. */
8881da177e4SLinus Torvalds #define PCFR		__REG(0x90020010)  /* PM general ConFiguration Reg. */
8891da177e4SLinus Torvalds #define PPCR		__REG(0x90020014)  /* PM PLL Configuration Reg. */
8901da177e4SLinus Torvalds #define PGSR		__REG(0x90020018)  /* PM GPIO Sleep state Reg. */
8911da177e4SLinus Torvalds #define POSR		__REG(0x9002001C)  /* PM Oscillator Status Reg. */
8921da177e4SLinus Torvalds 
8931da177e4SLinus Torvalds #define PMCR_SF 	0x00000001	/* Sleep Force (set only)          */
8941da177e4SLinus Torvalds 
8951da177e4SLinus Torvalds #define PSSR_SS 	0x00000001	/* Software Sleep                  */
8961da177e4SLinus Torvalds #define PSSR_BFS	0x00000002	/* Battery Fault Status            */
8971da177e4SLinus Torvalds                 	        	/* (BATT_FAULT)                    */
8981da177e4SLinus Torvalds #define PSSR_VFS	0x00000004	/* Vdd Fault Status (VDD_FAULT)    */
8991da177e4SLinus Torvalds #define PSSR_DH 	0x00000008	/* DRAM control Hold               */
9001da177e4SLinus Torvalds #define PSSR_PH 	0x00000010	/* Peripheral control Hold         */
9011da177e4SLinus Torvalds 
9021da177e4SLinus Torvalds #define PWER_GPIO(Nb)	GPIO_GPIO (Nb)	/* GPIO [0..27] wake-up enable     */
9031da177e4SLinus Torvalds #define PWER_GPIO0	PWER_GPIO (0)	/* GPIO  [0] wake-up enable        */
9041da177e4SLinus Torvalds #define PWER_GPIO1	PWER_GPIO (1)	/* GPIO  [1] wake-up enable        */
9051da177e4SLinus Torvalds #define PWER_GPIO2	PWER_GPIO (2)	/* GPIO  [2] wake-up enable        */
9061da177e4SLinus Torvalds #define PWER_GPIO3	PWER_GPIO (3)	/* GPIO  [3] wake-up enable        */
9071da177e4SLinus Torvalds #define PWER_GPIO4	PWER_GPIO (4)	/* GPIO  [4] wake-up enable        */
9081da177e4SLinus Torvalds #define PWER_GPIO5	PWER_GPIO (5)	/* GPIO  [5] wake-up enable        */
9091da177e4SLinus Torvalds #define PWER_GPIO6	PWER_GPIO (6)	/* GPIO  [6] wake-up enable        */
9101da177e4SLinus Torvalds #define PWER_GPIO7	PWER_GPIO (7)	/* GPIO  [7] wake-up enable        */
9111da177e4SLinus Torvalds #define PWER_GPIO8	PWER_GPIO (8)	/* GPIO  [8] wake-up enable        */
9121da177e4SLinus Torvalds #define PWER_GPIO9	PWER_GPIO (9)	/* GPIO  [9] wake-up enable        */
9131da177e4SLinus Torvalds #define PWER_GPIO10	PWER_GPIO (10)	/* GPIO [10] wake-up enable        */
9141da177e4SLinus Torvalds #define PWER_GPIO11	PWER_GPIO (11)	/* GPIO [11] wake-up enable        */
9151da177e4SLinus Torvalds #define PWER_GPIO12	PWER_GPIO (12)	/* GPIO [12] wake-up enable        */
9161da177e4SLinus Torvalds #define PWER_GPIO13	PWER_GPIO (13)	/* GPIO [13] wake-up enable        */
9171da177e4SLinus Torvalds #define PWER_GPIO14	PWER_GPIO (14)	/* GPIO [14] wake-up enable        */
9181da177e4SLinus Torvalds #define PWER_GPIO15	PWER_GPIO (15)	/* GPIO [15] wake-up enable        */
9191da177e4SLinus Torvalds #define PWER_GPIO16	PWER_GPIO (16)	/* GPIO [16] wake-up enable        */
9201da177e4SLinus Torvalds #define PWER_GPIO17	PWER_GPIO (17)	/* GPIO [17] wake-up enable        */
9211da177e4SLinus Torvalds #define PWER_GPIO18	PWER_GPIO (18)	/* GPIO [18] wake-up enable        */
9221da177e4SLinus Torvalds #define PWER_GPIO19	PWER_GPIO (19)	/* GPIO [19] wake-up enable        */
9231da177e4SLinus Torvalds #define PWER_GPIO20	PWER_GPIO (20)	/* GPIO [20] wake-up enable        */
9241da177e4SLinus Torvalds #define PWER_GPIO21	PWER_GPIO (21)	/* GPIO [21] wake-up enable        */
9251da177e4SLinus Torvalds #define PWER_GPIO22	PWER_GPIO (22)	/* GPIO [22] wake-up enable        */
9261da177e4SLinus Torvalds #define PWER_GPIO23	PWER_GPIO (23)	/* GPIO [23] wake-up enable        */
9271da177e4SLinus Torvalds #define PWER_GPIO24	PWER_GPIO (24)	/* GPIO [24] wake-up enable        */
9281da177e4SLinus Torvalds #define PWER_GPIO25	PWER_GPIO (25)	/* GPIO [25] wake-up enable        */
9291da177e4SLinus Torvalds #define PWER_GPIO26	PWER_GPIO (26)	/* GPIO [26] wake-up enable        */
9301da177e4SLinus Torvalds #define PWER_GPIO27	PWER_GPIO (27)	/* GPIO [27] wake-up enable        */
9311da177e4SLinus Torvalds #define PWER_RTC	0x80000000	/* RTC alarm wake-up enable        */
9321da177e4SLinus Torvalds 
9331da177e4SLinus Torvalds #define PCFR_OPDE	0x00000001	/* Oscillator Power-Down Enable    */
9341da177e4SLinus Torvalds #define PCFR_ClkRun	(PCFR_OPDE*0)	/*  Clock Running in sleep mode    */
9351da177e4SLinus Torvalds #define PCFR_ClkStp	(PCFR_OPDE*1)	/*  Clock Stopped in sleep mode    */
9361da177e4SLinus Torvalds #define PCFR_FP 	0x00000002	/* Float PCMCIA pins               */
9371da177e4SLinus Torvalds #define PCFR_PCMCIANeg	(PCFR_FP*0)	/*  PCMCIA pins Negated (1)        */
9381da177e4SLinus Torvalds #define PCFR_PCMCIAFlt	(PCFR_FP*1)	/*  PCMCIA pins Floating           */
9391da177e4SLinus Torvalds #define PCFR_FS 	0x00000004	/* Float Static memory pins        */
9401da177e4SLinus Torvalds #define PCFR_StMemNeg	(PCFR_FS*0)	/*  Static Memory pins Negated (1) */
9411da177e4SLinus Torvalds #define PCFR_StMemFlt	(PCFR_FS*1)	/*  Static Memory pins Floating    */
9421da177e4SLinus Torvalds #define PCFR_FO 	0x00000008	/* Force RTC oscillator            */
9431da177e4SLinus Torvalds                 	        	/* (32.768 kHz) enable On          */
9441da177e4SLinus Torvalds 
9451da177e4SLinus Torvalds #define PPCR_CCF	Fld (5, 0)	/* CPU core Clock (CCLK) Freq.     */
9461da177e4SLinus Torvalds #define PPCR_Fx16	        	/*  Freq. x 16 (fcpu = 16*fxtl)    */ \
9471da177e4SLinus Torvalds                 	(0x00 << FShft (PPCR_CCF))
9481da177e4SLinus Torvalds #define PPCR_Fx20	        	/*  Freq. x 20 (fcpu = 20*fxtl)    */ \
9491da177e4SLinus Torvalds                 	(0x01 << FShft (PPCR_CCF))
9501da177e4SLinus Torvalds #define PPCR_Fx24	        	/*  Freq. x 24 (fcpu = 24*fxtl)    */ \
9511da177e4SLinus Torvalds                 	(0x02 << FShft (PPCR_CCF))
9521da177e4SLinus Torvalds #define PPCR_Fx28	        	/*  Freq. x 28 (fcpu = 28*fxtl)    */ \
9531da177e4SLinus Torvalds                 	(0x03 << FShft (PPCR_CCF))
9541da177e4SLinus Torvalds #define PPCR_Fx32	        	/*  Freq. x 32 (fcpu = 32*fxtl)    */ \
9551da177e4SLinus Torvalds                 	(0x04 << FShft (PPCR_CCF))
9561da177e4SLinus Torvalds #define PPCR_Fx36	        	/*  Freq. x 36 (fcpu = 36*fxtl)    */ \
9571da177e4SLinus Torvalds                 	(0x05 << FShft (PPCR_CCF))
9581da177e4SLinus Torvalds #define PPCR_Fx40	        	/*  Freq. x 40 (fcpu = 40*fxtl)    */ \
9591da177e4SLinus Torvalds                 	(0x06 << FShft (PPCR_CCF))
9601da177e4SLinus Torvalds #define PPCR_Fx44	        	/*  Freq. x 44 (fcpu = 44*fxtl)    */ \
9611da177e4SLinus Torvalds                 	(0x07 << FShft (PPCR_CCF))
9621da177e4SLinus Torvalds #define PPCR_Fx48	        	/*  Freq. x 48 (fcpu = 48*fxtl)    */ \
9631da177e4SLinus Torvalds                 	(0x08 << FShft (PPCR_CCF))
9641da177e4SLinus Torvalds #define PPCR_Fx52	        	/*  Freq. x 52 (fcpu = 52*fxtl)    */ \
9651da177e4SLinus Torvalds                 	(0x09 << FShft (PPCR_CCF))
9661da177e4SLinus Torvalds #define PPCR_Fx56	        	/*  Freq. x 56 (fcpu = 56*fxtl)    */ \
9671da177e4SLinus Torvalds                 	(0x0A << FShft (PPCR_CCF))
9681da177e4SLinus Torvalds #define PPCR_Fx60	        	/*  Freq. x 60 (fcpu = 60*fxtl)    */ \
9691da177e4SLinus Torvalds                 	(0x0B << FShft (PPCR_CCF))
9701da177e4SLinus Torvalds #define PPCR_Fx64	        	/*  Freq. x 64 (fcpu = 64*fxtl)    */ \
9711da177e4SLinus Torvalds                 	(0x0C << FShft (PPCR_CCF))
9721da177e4SLinus Torvalds #define PPCR_Fx68	        	/*  Freq. x 68 (fcpu = 68*fxtl)    */ \
9731da177e4SLinus Torvalds                 	(0x0D << FShft (PPCR_CCF))
9741da177e4SLinus Torvalds #define PPCR_Fx72	        	/*  Freq. x 72 (fcpu = 72*fxtl)    */ \
9751da177e4SLinus Torvalds                 	(0x0E << FShft (PPCR_CCF))
9761da177e4SLinus Torvalds #define PPCR_Fx76	        	/*  Freq. x 76 (fcpu = 76*fxtl)    */ \
9771da177e4SLinus Torvalds                 	(0x0F << FShft (PPCR_CCF))
9781da177e4SLinus Torvalds                 	        	/*  3.6864 MHz crystal (fxtl):     */
9791da177e4SLinus Torvalds #define PPCR_F59_0MHz	PPCR_Fx16	/*   Freq. (fcpu) =  59.0 MHz      */
9801da177e4SLinus Torvalds #define PPCR_F73_7MHz	PPCR_Fx20	/*   Freq. (fcpu) =  73.7 MHz      */
9811da177e4SLinus Torvalds #define PPCR_F88_5MHz	PPCR_Fx24	/*   Freq. (fcpu) =  88.5 MHz      */
9821da177e4SLinus Torvalds #define PPCR_F103_2MHz	PPCR_Fx28	/*   Freq. (fcpu) = 103.2 MHz      */
9831da177e4SLinus Torvalds #define PPCR_F118_0MHz	PPCR_Fx32	/*   Freq. (fcpu) = 118.0 MHz      */
9841da177e4SLinus Torvalds #define PPCR_F132_7MHz	PPCR_Fx36	/*   Freq. (fcpu) = 132.7 MHz      */
9851da177e4SLinus Torvalds #define PPCR_F147_5MHz	PPCR_Fx40	/*   Freq. (fcpu) = 147.5 MHz      */
9861da177e4SLinus Torvalds #define PPCR_F162_2MHz	PPCR_Fx44	/*   Freq. (fcpu) = 162.2 MHz      */
9871da177e4SLinus Torvalds #define PPCR_F176_9MHz	PPCR_Fx48	/*   Freq. (fcpu) = 176.9 MHz      */
9881da177e4SLinus Torvalds #define PPCR_F191_7MHz	PPCR_Fx52	/*   Freq. (fcpu) = 191.7 MHz      */
9891da177e4SLinus Torvalds #define PPCR_F206_4MHz	PPCR_Fx56	/*   Freq. (fcpu) = 206.4 MHz      */
9901da177e4SLinus Torvalds #define PPCR_F221_2MHz	PPCR_Fx60	/*   Freq. (fcpu) = 221.2 MHz      */
9911da177e4SLinus Torvalds #define PPCR_F239_6MHz	PPCR_Fx64	/*   Freq. (fcpu) = 239.6 MHz      */
9921da177e4SLinus Torvalds #define PPCR_F250_7MHz	PPCR_Fx68	/*   Freq. (fcpu) = 250.7 MHz      */
9931da177e4SLinus Torvalds #define PPCR_F265_4MHz	PPCR_Fx72	/*   Freq. (fcpu) = 265.4 MHz      */
9941da177e4SLinus Torvalds #define PPCR_F280_2MHz	PPCR_Fx76	/*   Freq. (fcpu) = 280.2 MHz      */
9951da177e4SLinus Torvalds                 	        	/*  3.5795 MHz crystal (fxtl):     */
9961da177e4SLinus Torvalds #define PPCR_F57_3MHz	PPCR_Fx16	/*   Freq. (fcpu) =  57.3 MHz      */
9971da177e4SLinus Torvalds #define PPCR_F71_6MHz	PPCR_Fx20	/*   Freq. (fcpu) =  71.6 MHz      */
9981da177e4SLinus Torvalds #define PPCR_F85_9MHz	PPCR_Fx24	/*   Freq. (fcpu) =  85.9 MHz      */
9991da177e4SLinus Torvalds #define PPCR_F100_2MHz	PPCR_Fx28	/*   Freq. (fcpu) = 100.2 MHz      */
10001da177e4SLinus Torvalds #define PPCR_F114_5MHz	PPCR_Fx32	/*   Freq. (fcpu) = 114.5 MHz      */
10011da177e4SLinus Torvalds #define PPCR_F128_9MHz	PPCR_Fx36	/*   Freq. (fcpu) = 128.9 MHz      */
10021da177e4SLinus Torvalds #define PPCR_F143_2MHz	PPCR_Fx40	/*   Freq. (fcpu) = 143.2 MHz      */
10031da177e4SLinus Torvalds #define PPCR_F157_5MHz	PPCR_Fx44	/*   Freq. (fcpu) = 157.5 MHz      */
10041da177e4SLinus Torvalds #define PPCR_F171_8MHz	PPCR_Fx48	/*   Freq. (fcpu) = 171.8 MHz      */
10051da177e4SLinus Torvalds #define PPCR_F186_1MHz	PPCR_Fx52	/*   Freq. (fcpu) = 186.1 MHz      */
10061da177e4SLinus Torvalds #define PPCR_F200_5MHz	PPCR_Fx56	/*   Freq. (fcpu) = 200.5 MHz      */
10071da177e4SLinus Torvalds #define PPCR_F214_8MHz	PPCR_Fx60	/*   Freq. (fcpu) = 214.8 MHz      */
10081da177e4SLinus Torvalds #define PPCR_F229_1MHz	PPCR_Fx64	/*   Freq. (fcpu) = 229.1 MHz      */
10091da177e4SLinus Torvalds #define PPCR_F243_4MHz	PPCR_Fx68	/*   Freq. (fcpu) = 243.4 MHz      */
10101da177e4SLinus Torvalds #define PPCR_F257_7MHz	PPCR_Fx72	/*   Freq. (fcpu) = 257.7 MHz      */
10111da177e4SLinus Torvalds #define PPCR_F272_0MHz	PPCR_Fx76	/*   Freq. (fcpu) = 272.0 MHz      */
10121da177e4SLinus Torvalds 
10131da177e4SLinus Torvalds #define POSR_OOK	0x00000001	/* RTC Oscillator (32.768 kHz) OK  */
10141da177e4SLinus Torvalds 
10151da177e4SLinus Torvalds 
10161da177e4SLinus Torvalds /*
10171da177e4SLinus Torvalds  * Reset Controller (RC) control registers
10181da177e4SLinus Torvalds  *
10191da177e4SLinus Torvalds  * Registers
10201da177e4SLinus Torvalds  *    RSRR      	Reset Controller (RC) Software Reset Register
10211da177e4SLinus Torvalds  *              	(read/write).
10221da177e4SLinus Torvalds  *    RCSR      	Reset Controller (RC) Status Register (read/write).
10231da177e4SLinus Torvalds  */
10241da177e4SLinus Torvalds 
10251da177e4SLinus Torvalds #define RSRR		__REG(0x90030000)  /* RC Software Reset Reg. */
10261da177e4SLinus Torvalds #define RCSR		__REG(0x90030004)  /* RC Status Reg. */
10271da177e4SLinus Torvalds 
10281da177e4SLinus Torvalds #define RSRR_SWR	0x00000001	/* SoftWare Reset (set only)       */
10291da177e4SLinus Torvalds 
10301da177e4SLinus Torvalds #define RCSR_HWR	0x00000001	/* HardWare Reset                  */
10311da177e4SLinus Torvalds #define RCSR_SWR	0x00000002	/* SoftWare Reset                  */
10321da177e4SLinus Torvalds #define RCSR_WDR	0x00000004	/* Watch-Dog Reset                 */
10331da177e4SLinus Torvalds #define RCSR_SMR	0x00000008	/* Sleep-Mode Reset                */
10341da177e4SLinus Torvalds 
10351da177e4SLinus Torvalds 
10361da177e4SLinus Torvalds /*
10371da177e4SLinus Torvalds  * Test unit control registers
10381da177e4SLinus Torvalds  *
10391da177e4SLinus Torvalds  * Registers
10401da177e4SLinus Torvalds  *    TUCR      	Test Unit Control Register (read/write).
10411da177e4SLinus Torvalds  */
10421da177e4SLinus Torvalds 
10431da177e4SLinus Torvalds #define TUCR		__REG(0x90030008)  /* Test Unit Control Reg. */
10441da177e4SLinus Torvalds 
10451da177e4SLinus Torvalds #define TUCR_TIC	0x00000040	/* TIC mode                        */
10461da177e4SLinus Torvalds #define TUCR_TTST	0x00000080	/* Trim TeST mode                  */
10471da177e4SLinus Torvalds #define TUCR_RCRC	0x00000100	/* Richard's Cyclic Redundancy     */
10481da177e4SLinus Torvalds                 	        	/* Check                           */
10491da177e4SLinus Torvalds #define TUCR_PMD	0x00000200	/* Power Management Disable        */
10501da177e4SLinus Torvalds #define TUCR_MR 	0x00000400	/* Memory Request mode             */
10511da177e4SLinus Torvalds #define TUCR_NoMB	(TUCR_MR*0)	/*  No Memory Bus request & grant  */
10521da177e4SLinus Torvalds #define TUCR_MBGPIO	(TUCR_MR*1)	/*  Memory Bus request (MBREQ) &   */
10531da177e4SLinus Torvalds                 	        	/*  grant (MBGNT) on GPIO [22:21]  */
10541da177e4SLinus Torvalds #define TUCR_CTB	Fld (3, 20)	/* Clock Test Bits                 */
10551da177e4SLinus Torvalds #define TUCR_FDC	0x00800000	/* RTC Force Delete Count          */
10561da177e4SLinus Torvalds #define TUCR_FMC	0x01000000	/* Force Michelle's Control mode   */
10571da177e4SLinus Torvalds #define TUCR_TMC	0x02000000	/* RTC Trimmer Multiplexer Control */
10581da177e4SLinus Torvalds #define TUCR_DPS	0x04000000	/* Disallow Pad Sleep              */
10591da177e4SLinus Torvalds #define TUCR_TSEL	Fld (3, 29)	/* clock Test SELect on GPIO [27]  */
10601da177e4SLinus Torvalds #define TUCR_32_768kHz	        	/*  32.768 kHz osc. on GPIO [27]   */ \
10611da177e4SLinus Torvalds                 	(0 << FShft (TUCR_TSEL))
10621da177e4SLinus Torvalds #define TUCR_3_6864MHz	        	/*  3.6864 MHz osc. on GPIO [27]   */ \
10631da177e4SLinus Torvalds                 	(1 << FShft (TUCR_TSEL))
10641da177e4SLinus Torvalds #define TUCR_VDD	        	/*  VDD ring osc./16 on GPIO [27]  */ \
10651da177e4SLinus Torvalds                 	(2 << FShft (TUCR_TSEL))
10661da177e4SLinus Torvalds #define TUCR_96MHzPLL	        	/*  96 MHz PLL/4 on GPIO [27]      */ \
10671da177e4SLinus Torvalds                 	(3 << FShft (TUCR_TSEL))
10681da177e4SLinus Torvalds #define TUCR_Clock	        	/*  internal (fcpu/2) & 32.768 kHz */ \
10691da177e4SLinus Torvalds                 	        	/*  Clocks on GPIO [26:27]         */ \
10701da177e4SLinus Torvalds                 	(4 << FShft (TUCR_TSEL))
10711da177e4SLinus Torvalds #define TUCR_3_6864MHzA	        	/*  3.6864 MHz osc. on GPIO [27]   */ \
10721da177e4SLinus Torvalds                 	        	/*  (Alternative)                  */ \
10731da177e4SLinus Torvalds                 	(5 << FShft (TUCR_TSEL))
10741da177e4SLinus Torvalds #define TUCR_MainPLL	        	/*  Main PLL/16 on GPIO [27]       */ \
10751da177e4SLinus Torvalds                 	(6 << FShft (TUCR_TSEL))
10761da177e4SLinus Torvalds #define TUCR_VDDL	        	/*  VDDL ring osc./4 on GPIO [27]  */ \
10771da177e4SLinus Torvalds                 	(7 << FShft (TUCR_TSEL))
10781da177e4SLinus Torvalds 
10791da177e4SLinus Torvalds 
10801da177e4SLinus Torvalds /*
10811da177e4SLinus Torvalds  * General-Purpose Input/Output (GPIO) control registers
10821da177e4SLinus Torvalds  *
10831da177e4SLinus Torvalds  * Registers
10841da177e4SLinus Torvalds  *    GPLR      	General-Purpose Input/Output (GPIO) Pin Level
10851da177e4SLinus Torvalds  *              	Register (read).
10861da177e4SLinus Torvalds  *    GPDR      	General-Purpose Input/Output (GPIO) Pin Direction
10871da177e4SLinus Torvalds  *              	Register (read/write).
10881da177e4SLinus Torvalds  *    GPSR      	General-Purpose Input/Output (GPIO) Pin output Set
10891da177e4SLinus Torvalds  *              	Register (write).
10901da177e4SLinus Torvalds  *    GPCR      	General-Purpose Input/Output (GPIO) Pin output Clear
10911da177e4SLinus Torvalds  *              	Register (write).
10921da177e4SLinus Torvalds  *    GRER      	General-Purpose Input/Output (GPIO) Rising-Edge
10931da177e4SLinus Torvalds  *              	detect Register (read/write).
10941da177e4SLinus Torvalds  *    GFER      	General-Purpose Input/Output (GPIO) Falling-Edge
10951da177e4SLinus Torvalds  *              	detect Register (read/write).
10961da177e4SLinus Torvalds  *    GEDR      	General-Purpose Input/Output (GPIO) Edge Detect
10971da177e4SLinus Torvalds  *              	status Register (read/write).
10981da177e4SLinus Torvalds  *    GAFR      	General-Purpose Input/Output (GPIO) Alternate
10991da177e4SLinus Torvalds  *              	Function Register (read/write).
11001da177e4SLinus Torvalds  *
11011da177e4SLinus Torvalds  * Clock
11021da177e4SLinus Torvalds  *    fcpu, Tcpu	Frequency, period of the CPU core clock (CCLK).
11031da177e4SLinus Torvalds  */
11041da177e4SLinus Torvalds 
11051da177e4SLinus Torvalds #define GPLR		__REG(0x90040000)  /* GPIO Pin Level Reg.             */
11061da177e4SLinus Torvalds #define GPDR		__REG(0x90040004)  /* GPIO Pin Direction Reg.         */
11071da177e4SLinus Torvalds #define GPSR		__REG(0x90040008)  /* GPIO Pin output Set Reg.        */
11081da177e4SLinus Torvalds #define GPCR		__REG(0x9004000C)  /* GPIO Pin output Clear Reg.      */
11091da177e4SLinus Torvalds #define GRER		__REG(0x90040010)  /* GPIO Rising-Edge detect Reg.    */
11101da177e4SLinus Torvalds #define GFER		__REG(0x90040014)  /* GPIO Falling-Edge detect Reg.   */
11111da177e4SLinus Torvalds #define GEDR		__REG(0x90040018)  /* GPIO Edge Detect status Reg.    */
11121da177e4SLinus Torvalds #define GAFR		__REG(0x9004001C)  /* GPIO Alternate Function Reg.    */
11131da177e4SLinus Torvalds 
11141da177e4SLinus Torvalds #define GPIO_MIN	(0)
11151da177e4SLinus Torvalds #define GPIO_MAX	(27)
11161da177e4SLinus Torvalds 
11171da177e4SLinus Torvalds #define GPIO_GPIO(Nb)	        	/* GPIO [0..27]                    */ \
11181da177e4SLinus Torvalds                 	(0x00000001 << (Nb))
11191da177e4SLinus Torvalds #define GPIO_GPIO0	GPIO_GPIO (0)	/* GPIO  [0]                       */
11201da177e4SLinus Torvalds #define GPIO_GPIO1	GPIO_GPIO (1)	/* GPIO  [1]                       */
11211da177e4SLinus Torvalds #define GPIO_GPIO2	GPIO_GPIO (2)	/* GPIO  [2]                       */
11221da177e4SLinus Torvalds #define GPIO_GPIO3	GPIO_GPIO (3)	/* GPIO  [3]                       */
11231da177e4SLinus Torvalds #define GPIO_GPIO4	GPIO_GPIO (4)	/* GPIO  [4]                       */
11241da177e4SLinus Torvalds #define GPIO_GPIO5	GPIO_GPIO (5)	/* GPIO  [5]                       */
11251da177e4SLinus Torvalds #define GPIO_GPIO6	GPIO_GPIO (6)	/* GPIO  [6]                       */
11261da177e4SLinus Torvalds #define GPIO_GPIO7	GPIO_GPIO (7)	/* GPIO  [7]                       */
11271da177e4SLinus Torvalds #define GPIO_GPIO8	GPIO_GPIO (8)	/* GPIO  [8]                       */
11281da177e4SLinus Torvalds #define GPIO_GPIO9	GPIO_GPIO (9)	/* GPIO  [9]                       */
11291da177e4SLinus Torvalds #define GPIO_GPIO10	GPIO_GPIO (10)	/* GPIO [10]                       */
11301da177e4SLinus Torvalds #define GPIO_GPIO11	GPIO_GPIO (11)	/* GPIO [11]                       */
11311da177e4SLinus Torvalds #define GPIO_GPIO12	GPIO_GPIO (12)	/* GPIO [12]                       */
11321da177e4SLinus Torvalds #define GPIO_GPIO13	GPIO_GPIO (13)	/* GPIO [13]                       */
11331da177e4SLinus Torvalds #define GPIO_GPIO14	GPIO_GPIO (14)	/* GPIO [14]                       */
11341da177e4SLinus Torvalds #define GPIO_GPIO15	GPIO_GPIO (15)	/* GPIO [15]                       */
11351da177e4SLinus Torvalds #define GPIO_GPIO16	GPIO_GPIO (16)	/* GPIO [16]                       */
11361da177e4SLinus Torvalds #define GPIO_GPIO17	GPIO_GPIO (17)	/* GPIO [17]                       */
11371da177e4SLinus Torvalds #define GPIO_GPIO18	GPIO_GPIO (18)	/* GPIO [18]                       */
11381da177e4SLinus Torvalds #define GPIO_GPIO19	GPIO_GPIO (19)	/* GPIO [19]                       */
11391da177e4SLinus Torvalds #define GPIO_GPIO20	GPIO_GPIO (20)	/* GPIO [20]                       */
11401da177e4SLinus Torvalds #define GPIO_GPIO21	GPIO_GPIO (21)	/* GPIO [21]                       */
11411da177e4SLinus Torvalds #define GPIO_GPIO22	GPIO_GPIO (22)	/* GPIO [22]                       */
11421da177e4SLinus Torvalds #define GPIO_GPIO23	GPIO_GPIO (23)	/* GPIO [23]                       */
11431da177e4SLinus Torvalds #define GPIO_GPIO24	GPIO_GPIO (24)	/* GPIO [24]                       */
11441da177e4SLinus Torvalds #define GPIO_GPIO25	GPIO_GPIO (25)	/* GPIO [25]                       */
11451da177e4SLinus Torvalds #define GPIO_GPIO26	GPIO_GPIO (26)	/* GPIO [26]                       */
11461da177e4SLinus Torvalds #define GPIO_GPIO27	GPIO_GPIO (27)	/* GPIO [27]                       */
11471da177e4SLinus Torvalds 
11481da177e4SLinus Torvalds #define GPIO_LDD(Nb)	        	/* LCD Data [8..15] (O)            */ \
11491da177e4SLinus Torvalds                 	GPIO_GPIO ((Nb) - 6)
11501da177e4SLinus Torvalds #define GPIO_LDD8	GPIO_LDD (8)	/* LCD Data  [8] (O)               */
11511da177e4SLinus Torvalds #define GPIO_LDD9	GPIO_LDD (9)	/* LCD Data  [9] (O)               */
11521da177e4SLinus Torvalds #define GPIO_LDD10	GPIO_LDD (10)	/* LCD Data [10] (O)               */
11531da177e4SLinus Torvalds #define GPIO_LDD11	GPIO_LDD (11)	/* LCD Data [11] (O)               */
11541da177e4SLinus Torvalds #define GPIO_LDD12	GPIO_LDD (12)	/* LCD Data [12] (O)               */
11551da177e4SLinus Torvalds #define GPIO_LDD13	GPIO_LDD (13)	/* LCD Data [13] (O)               */
11561da177e4SLinus Torvalds #define GPIO_LDD14	GPIO_LDD (14)	/* LCD Data [14] (O)               */
11571da177e4SLinus Torvalds #define GPIO_LDD15	GPIO_LDD (15)	/* LCD Data [15] (O)               */
11581da177e4SLinus Torvalds                 	        	/* ser. port 4:                    */
11591da177e4SLinus Torvalds #define GPIO_SSP_TXD	GPIO_GPIO (10)	/*  SSP Transmit Data (O)          */
11601da177e4SLinus Torvalds #define GPIO_SSP_RXD	GPIO_GPIO (11)	/*  SSP Receive Data (I)           */
11611da177e4SLinus Torvalds #define GPIO_SSP_SCLK	GPIO_GPIO (12)	/*  SSP Sample CLocK (O)           */
11621da177e4SLinus Torvalds #define GPIO_SSP_SFRM	GPIO_GPIO (13)	/*  SSP Sample FRaMe (O)           */
11631da177e4SLinus Torvalds                 	        	/* ser. port 1:                    */
11641da177e4SLinus Torvalds #define GPIO_UART_TXD	GPIO_GPIO (14)	/*  UART Transmit Data (O)         */
11651da177e4SLinus Torvalds #define GPIO_UART_RXD	GPIO_GPIO (15)	/*  UART Receive Data (I)          */
11661da177e4SLinus Torvalds #define GPIO_SDLC_SCLK	GPIO_GPIO (16)	/*  SDLC Sample CLocK (I/O)        */
11671da177e4SLinus Torvalds #define GPIO_SDLC_AAF	GPIO_GPIO (17)	/*  SDLC Abort After Frame (O)     */
11681da177e4SLinus Torvalds #define GPIO_UART_SCLK1	GPIO_GPIO (18)	/*  UART Sample CLocK 1 (I)        */
11691da177e4SLinus Torvalds                 	        	/* ser. port 4:                    */
11701da177e4SLinus Torvalds #define GPIO_SSP_CLK	GPIO_GPIO (19)	/*  SSP external CLocK (I)         */
11711da177e4SLinus Torvalds                 	        	/* ser. port 3:                    */
11721da177e4SLinus Torvalds #define GPIO_UART_SCLK3	GPIO_GPIO (20)	/*  UART Sample CLocK 3 (I)        */
11731da177e4SLinus Torvalds                 	        	/* ser. port 4:                    */
11741da177e4SLinus Torvalds #define GPIO_MCP_CLK	GPIO_GPIO (21)	/*  MCP CLocK (I)                  */
11751da177e4SLinus Torvalds                 	        	/* test controller:                */
11761da177e4SLinus Torvalds #define GPIO_TIC_ACK	GPIO_GPIO (21)	/*  TIC ACKnowledge (O)            */
11771da177e4SLinus Torvalds #define GPIO_MBGNT	GPIO_GPIO (21)	/*  Memory Bus GraNT (O)           */
11781da177e4SLinus Torvalds #define GPIO_TREQA	GPIO_GPIO (22)	/*  TIC REQuest A (I)              */
11791da177e4SLinus Torvalds #define GPIO_MBREQ	GPIO_GPIO (22)	/*  Memory Bus REQuest (I)         */
11801da177e4SLinus Torvalds #define GPIO_TREQB	GPIO_GPIO (23)	/*  TIC REQuest B (I)              */
11811da177e4SLinus Torvalds #define GPIO_1Hz	GPIO_GPIO (25)	/* 1 Hz clock (O)                  */
11821da177e4SLinus Torvalds #define GPIO_RCLK	GPIO_GPIO (26)	/* internal (R) CLocK (O, fcpu/2)  */
11831da177e4SLinus Torvalds #define GPIO_32_768kHz	GPIO_GPIO (27)	/* 32.768 kHz clock (O, RTC)       */
11841da177e4SLinus Torvalds 
11851da177e4SLinus Torvalds #define GPDR_In 	0       	/* Input                           */
11861da177e4SLinus Torvalds #define GPDR_Out	1       	/* Output                          */
11871da177e4SLinus Torvalds 
11881da177e4SLinus Torvalds 
11891da177e4SLinus Torvalds /*
11901da177e4SLinus Torvalds  * Interrupt Controller (IC) control registers
11911da177e4SLinus Torvalds  *
11921da177e4SLinus Torvalds  * Registers
11931da177e4SLinus Torvalds  *    ICIP      	Interrupt Controller (IC) Interrupt ReQuest (IRQ)
11941da177e4SLinus Torvalds  *              	Pending register (read).
11951da177e4SLinus Torvalds  *    ICMR      	Interrupt Controller (IC) Mask Register (read/write).
11961da177e4SLinus Torvalds  *    ICLR      	Interrupt Controller (IC) Level Register (read/write).
11971da177e4SLinus Torvalds  *    ICCR      	Interrupt Controller (IC) Control Register
11981da177e4SLinus Torvalds  *              	(read/write).
11991da177e4SLinus Torvalds  *              	[The ICCR register is only implemented in versions 2.0
12001da177e4SLinus Torvalds  *              	(rev. = 8) and higher of the StrongARM SA-1100.]
12011da177e4SLinus Torvalds  *    ICFP      	Interrupt Controller (IC) Fast Interrupt reQuest
12021da177e4SLinus Torvalds  *              	(FIQ) Pending register (read).
12031da177e4SLinus Torvalds  *    ICPR      	Interrupt Controller (IC) Pending Register (read).
12041da177e4SLinus Torvalds  *              	[The ICPR register is active low (inverted) in
12051da177e4SLinus Torvalds  *              	versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the
12061da177e4SLinus Torvalds  *              	StrongARM SA-1100, it is active high (non-inverted) in
12071da177e4SLinus Torvalds  *              	versions 2.0 (rev. = 8) and higher.]
12081da177e4SLinus Torvalds  */
12091da177e4SLinus Torvalds 
12101da177e4SLinus Torvalds #define ICIP		__REG(0x90050000)  /* IC IRQ Pending reg.             */
12111da177e4SLinus Torvalds #define ICMR		__REG(0x90050004)  /* IC Mask Reg.                    */
12121da177e4SLinus Torvalds #define ICLR		__REG(0x90050008)  /* IC Level Reg.                   */
12131da177e4SLinus Torvalds #define ICCR		__REG(0x9005000C)  /* IC Control Reg.                 */
12141da177e4SLinus Torvalds #define ICFP		__REG(0x90050010)  /* IC FIQ Pending reg.             */
12151da177e4SLinus Torvalds #define ICPR		__REG(0x90050020)  /* IC Pending Reg.                 */
12161da177e4SLinus Torvalds 
12171da177e4SLinus Torvalds #define IC_GPIO(Nb)	        	/* GPIO [0..10]                    */ \
12181da177e4SLinus Torvalds                 	(0x00000001 << (Nb))
12191da177e4SLinus Torvalds #define IC_GPIO0	IC_GPIO (0)	/* GPIO  [0]                       */
12201da177e4SLinus Torvalds #define IC_GPIO1	IC_GPIO (1)	/* GPIO  [1]                       */
12211da177e4SLinus Torvalds #define IC_GPIO2	IC_GPIO (2)	/* GPIO  [2]                       */
12221da177e4SLinus Torvalds #define IC_GPIO3	IC_GPIO (3)	/* GPIO  [3]                       */
12231da177e4SLinus Torvalds #define IC_GPIO4	IC_GPIO (4)	/* GPIO  [4]                       */
12241da177e4SLinus Torvalds #define IC_GPIO5	IC_GPIO (5)	/* GPIO  [5]                       */
12251da177e4SLinus Torvalds #define IC_GPIO6	IC_GPIO (6)	/* GPIO  [6]                       */
12261da177e4SLinus Torvalds #define IC_GPIO7	IC_GPIO (7)	/* GPIO  [7]                       */
12271da177e4SLinus Torvalds #define IC_GPIO8	IC_GPIO (8)	/* GPIO  [8]                       */
12281da177e4SLinus Torvalds #define IC_GPIO9	IC_GPIO (9)	/* GPIO  [9]                       */
12291da177e4SLinus Torvalds #define IC_GPIO10	IC_GPIO (10)	/* GPIO [10]                       */
12301da177e4SLinus Torvalds #define IC_GPIO11_27	0x00000800	/* GPIO [11:27] (ORed)             */
12311da177e4SLinus Torvalds #define IC_LCD  	0x00001000	/* LCD controller                  */
12321da177e4SLinus Torvalds #define IC_Ser0UDC	0x00002000	/* Ser. port 0 UDC                 */
12331da177e4SLinus Torvalds #define IC_Ser1SDLC	0x00004000	/* Ser. port 1 SDLC                */
12341da177e4SLinus Torvalds #define IC_Ser1UART	0x00008000	/* Ser. port 1 UART                */
12351da177e4SLinus Torvalds #define IC_Ser2ICP	0x00010000	/* Ser. port 2 ICP                 */
12361da177e4SLinus Torvalds #define IC_Ser3UART	0x00020000	/* Ser. port 3 UART                */
12371da177e4SLinus Torvalds #define IC_Ser4MCP	0x00040000	/* Ser. port 4 MCP                 */
12381da177e4SLinus Torvalds #define IC_Ser4SSP	0x00080000	/* Ser. port 4 SSP                 */
12391da177e4SLinus Torvalds #define IC_DMA(Nb)	        	/* DMA controller channel [0..5]   */ \
12401da177e4SLinus Torvalds                 	(0x00100000 << (Nb))
12411da177e4SLinus Torvalds #define IC_DMA0 	IC_DMA (0)	/* DMA controller channel 0        */
12421da177e4SLinus Torvalds #define IC_DMA1 	IC_DMA (1)	/* DMA controller channel 1        */
12431da177e4SLinus Torvalds #define IC_DMA2 	IC_DMA (2)	/* DMA controller channel 2        */
12441da177e4SLinus Torvalds #define IC_DMA3 	IC_DMA (3)	/* DMA controller channel 3        */
12451da177e4SLinus Torvalds #define IC_DMA4 	IC_DMA (4)	/* DMA controller channel 4        */
12461da177e4SLinus Torvalds #define IC_DMA5 	IC_DMA (5)	/* DMA controller channel 5        */
12471da177e4SLinus Torvalds #define IC_OST(Nb)	        	/* OS Timer match [0..3]           */ \
12481da177e4SLinus Torvalds                 	(0x04000000 << (Nb))
12491da177e4SLinus Torvalds #define IC_OST0 	IC_OST (0)	/* OS Timer match 0                */
12501da177e4SLinus Torvalds #define IC_OST1 	IC_OST (1)	/* OS Timer match 1                */
12511da177e4SLinus Torvalds #define IC_OST2 	IC_OST (2)	/* OS Timer match 2                */
12521da177e4SLinus Torvalds #define IC_OST3 	IC_OST (3)	/* OS Timer match 3                */
12531da177e4SLinus Torvalds #define IC_RTC1Hz	0x40000000	/* RTC 1 Hz clock                  */
12541da177e4SLinus Torvalds #define IC_RTCAlrm	0x80000000	/* RTC Alarm                       */
12551da177e4SLinus Torvalds 
12561da177e4SLinus Torvalds #define ICLR_IRQ	0       	/* Interrupt ReQuest               */
12571da177e4SLinus Torvalds #define ICLR_FIQ	1       	/* Fast Interrupt reQuest          */
12581da177e4SLinus Torvalds 
12591da177e4SLinus Torvalds #define ICCR_DIM	0x00000001	/* Disable Idle-mode interrupt     */
12601da177e4SLinus Torvalds                 	        	/* Mask                            */
12611da177e4SLinus Torvalds #define ICCR_IdleAllInt	(ICCR_DIM*0)	/*  Idle-mode All Interrupt enable */
12621da177e4SLinus Torvalds                 	        	/*  (ICMR ignored)                 */
12631da177e4SLinus Torvalds #define ICCR_IdleMskInt	(ICCR_DIM*1)	/*  Idle-mode non-Masked Interrupt */
12641da177e4SLinus Torvalds                 	        	/*  enable (ICMR used)             */
12651da177e4SLinus Torvalds 
12661da177e4SLinus Torvalds 
12671da177e4SLinus Torvalds /*
12681da177e4SLinus Torvalds  * Peripheral Pin Controller (PPC) control registers
12691da177e4SLinus Torvalds  *
12701da177e4SLinus Torvalds  * Registers
12711da177e4SLinus Torvalds  *    PPDR      	Peripheral Pin Controller (PPC) Pin Direction
12721da177e4SLinus Torvalds  *              	Register (read/write).
12731da177e4SLinus Torvalds  *    PPSR      	Peripheral Pin Controller (PPC) Pin State Register
12741da177e4SLinus Torvalds  *              	(read/write).
12751da177e4SLinus Torvalds  *    PPAR      	Peripheral Pin Controller (PPC) Pin Assignment
12761da177e4SLinus Torvalds  *              	Register (read/write).
12771da177e4SLinus Torvalds  *    PSDR      	Peripheral Pin Controller (PPC) Sleep-mode pin
12781da177e4SLinus Torvalds  *              	Direction Register (read/write).
12791da177e4SLinus Torvalds  *    PPFR      	Peripheral Pin Controller (PPC) Pin Flag Register
12801da177e4SLinus Torvalds  *              	(read).
12811da177e4SLinus Torvalds  */
12821da177e4SLinus Torvalds 
12831da177e4SLinus Torvalds #define PPDR		__REG(0x90060000)  /* PPC Pin Direction Reg.          */
12841da177e4SLinus Torvalds #define PPSR		__REG(0x90060004)  /* PPC Pin State Reg.              */
12851da177e4SLinus Torvalds #define PPAR		__REG(0x90060008)  /* PPC Pin Assignment Reg.         */
12861da177e4SLinus Torvalds #define PSDR		__REG(0x9006000C)  /* PPC Sleep-mode pin Direction Reg. */
12871da177e4SLinus Torvalds #define PPFR		__REG(0x90060010)  /* PPC Pin Flag Reg.               */
12881da177e4SLinus Torvalds 
12891da177e4SLinus Torvalds #define PPC_LDD(Nb)	        	/* LCD Data [0..7]                 */ \
12901da177e4SLinus Torvalds                 	(0x00000001 << (Nb))
12911da177e4SLinus Torvalds #define PPC_LDD0	PPC_LDD (0)	/* LCD Data [0]                    */
12921da177e4SLinus Torvalds #define PPC_LDD1	PPC_LDD (1)	/* LCD Data [1]                    */
12931da177e4SLinus Torvalds #define PPC_LDD2	PPC_LDD (2)	/* LCD Data [2]                    */
12941da177e4SLinus Torvalds #define PPC_LDD3	PPC_LDD (3)	/* LCD Data [3]                    */
12951da177e4SLinus Torvalds #define PPC_LDD4	PPC_LDD (4)	/* LCD Data [4]                    */
12961da177e4SLinus Torvalds #define PPC_LDD5	PPC_LDD (5)	/* LCD Data [5]                    */
12971da177e4SLinus Torvalds #define PPC_LDD6	PPC_LDD (6)	/* LCD Data [6]                    */
12981da177e4SLinus Torvalds #define PPC_LDD7	PPC_LDD (7)	/* LCD Data [7]                    */
12991da177e4SLinus Torvalds #define PPC_L_PCLK	0x00000100	/* LCD Pixel CLocK                 */
13001da177e4SLinus Torvalds #define PPC_L_LCLK	0x00000200	/* LCD Line CLocK                  */
13011da177e4SLinus Torvalds #define PPC_L_FCLK	0x00000400	/* LCD Frame CLocK                 */
13021da177e4SLinus Torvalds #define PPC_L_BIAS	0x00000800	/* LCD AC BIAS                     */
13031da177e4SLinus Torvalds                 	        	/* ser. port 1:                    */
13041da177e4SLinus Torvalds #define PPC_TXD1	0x00001000	/*  SDLC/UART Transmit Data 1      */
13051da177e4SLinus Torvalds #define PPC_RXD1	0x00002000	/*  SDLC/UART Receive Data 1       */
13061da177e4SLinus Torvalds                 	        	/* ser. port 2:                    */
13071da177e4SLinus Torvalds #define PPC_TXD2	0x00004000	/*  IPC Transmit Data 2            */
13081da177e4SLinus Torvalds #define PPC_RXD2	0x00008000	/*  IPC Receive Data 2             */
13091da177e4SLinus Torvalds                 	        	/* ser. port 3:                    */
13101da177e4SLinus Torvalds #define PPC_TXD3	0x00010000	/*  UART Transmit Data 3           */
13111da177e4SLinus Torvalds #define PPC_RXD3	0x00020000	/*  UART Receive Data 3            */
13121da177e4SLinus Torvalds                 	        	/* ser. port 4:                    */
13131da177e4SLinus Torvalds #define PPC_TXD4	0x00040000	/*  MCP/SSP Transmit Data 4        */
13141da177e4SLinus Torvalds #define PPC_RXD4	0x00080000	/*  MCP/SSP Receive Data 4         */
13151da177e4SLinus Torvalds #define PPC_SCLK	0x00100000	/*  MCP/SSP Sample CLocK           */
13161da177e4SLinus Torvalds #define PPC_SFRM	0x00200000	/*  MCP/SSP Sample FRaMe           */
13171da177e4SLinus Torvalds 
13181da177e4SLinus Torvalds #define PPDR_In 	0       	/* Input                           */
13191da177e4SLinus Torvalds #define PPDR_Out	1       	/* Output                          */
13201da177e4SLinus Torvalds 
13211da177e4SLinus Torvalds                 	        	/* ser. port 1:                    */
13221da177e4SLinus Torvalds #define PPAR_UPR	0x00001000	/*  UART Pin Reassignment          */
13231da177e4SLinus Torvalds #define PPAR_UARTTR	(PPAR_UPR*0)	/*   UART on TXD_1 & RXD_1         */
13241da177e4SLinus Torvalds #define PPAR_UARTGPIO	(PPAR_UPR*1)	/*   UART on GPIO [14:15]          */
13251da177e4SLinus Torvalds                 	        	/* ser. port 4:                    */
13261da177e4SLinus Torvalds #define PPAR_SPR	0x00040000	/*  SSP Pin Reassignment           */
13271da177e4SLinus Torvalds #define PPAR_SSPTRSS	(PPAR_SPR*0)	/*   SSP on TXD_C, RXD_C, SCLK_C,  */
13281da177e4SLinus Torvalds                 	        	/*   & SFRM_C                      */
13291da177e4SLinus Torvalds #define PPAR_SSPGPIO	(PPAR_SPR*1)	/*   SSP on GPIO [10:13]           */
13301da177e4SLinus Torvalds 
13311da177e4SLinus Torvalds #define PSDR_OutL	0       	/* Output Low in sleep mode        */
13321da177e4SLinus Torvalds #define PSDR_Flt	1       	/* Floating (input) in sleep mode  */
13331da177e4SLinus Torvalds 
13341da177e4SLinus Torvalds #define PPFR_LCD	0x00000001	/* LCD controller                  */
13351da177e4SLinus Torvalds #define PPFR_SP1TX	0x00001000	/* Ser. Port 1 SDLC/UART Transmit  */
13361da177e4SLinus Torvalds #define PPFR_SP1RX	0x00002000	/* Ser. Port 1 SDLC/UART Receive   */
13371da177e4SLinus Torvalds #define PPFR_SP2TX	0x00004000	/* Ser. Port 2 ICP Transmit        */
13381da177e4SLinus Torvalds #define PPFR_SP2RX	0x00008000	/* Ser. Port 2 ICP Receive         */
13391da177e4SLinus Torvalds #define PPFR_SP3TX	0x00010000	/* Ser. Port 3 UART Transmit       */
13401da177e4SLinus Torvalds #define PPFR_SP3RX	0x00020000	/* Ser. Port 3 UART Receive        */
13411da177e4SLinus Torvalds #define PPFR_SP4	0x00040000	/* Ser. Port 4 MCP/SSP             */
13421da177e4SLinus Torvalds #define PPFR_PerEn	0       	/* Peripheral Enabled              */
13431da177e4SLinus Torvalds #define PPFR_PPCEn	1       	/* PPC Enabled                     */
13441da177e4SLinus Torvalds 
13451da177e4SLinus Torvalds 
13461da177e4SLinus Torvalds /*
13471da177e4SLinus Torvalds  * Dynamic Random-Access Memory (DRAM) control registers
13481da177e4SLinus Torvalds  *
13491da177e4SLinus Torvalds  * Registers
13501da177e4SLinus Torvalds  *    MDCNFG    	Memory system: Dynamic Random-Access Memory (DRAM)
13511da177e4SLinus Torvalds  *              	CoNFiGuration register (read/write).
13521da177e4SLinus Torvalds  *    MDCAS0    	Memory system: Dynamic Random-Access Memory (DRAM)
13531da177e4SLinus Torvalds  *              	Column Address Strobe (CAS) shift register 0
13541da177e4SLinus Torvalds  *              	(read/write).
13551da177e4SLinus Torvalds  *    MDCAS1    	Memory system: Dynamic Random-Access Memory (DRAM)
13561da177e4SLinus Torvalds  *              	Column Address Strobe (CAS) shift register 1
13571da177e4SLinus Torvalds  *              	(read/write).
13581da177e4SLinus Torvalds  *    MDCAS2    	Memory system: Dynamic Random-Access Memory (DRAM)
13591da177e4SLinus Torvalds  *              	Column Address Strobe (CAS) shift register 2
13601da177e4SLinus Torvalds  *              	(read/write).
13611da177e4SLinus Torvalds  *
13621da177e4SLinus Torvalds  * Clocks
13631da177e4SLinus Torvalds  *    fcpu, Tcpu	Frequency, period of the CPU core clock (CCLK).
13641da177e4SLinus Torvalds  *    fmem, Tmem	Frequency, period of the memory clock (fmem = fcpu/2).
13651da177e4SLinus Torvalds  *    fcas, Tcas	Frequency, period of the DRAM CAS shift registers.
13661da177e4SLinus Torvalds  */
13671da177e4SLinus Torvalds 
13681da177e4SLinus Torvalds #define MDCNFG		__REG(0xA0000000)  /*  DRAM CoNFiGuration reg. */
13691da177e4SLinus Torvalds #define MDCAS0		__REG(0xA0000004)  /* DRAM CAS shift reg. 0 */
13701da177e4SLinus Torvalds #define MDCAS1		__REG(0xA0000008)  /* DRAM CAS shift reg. 1 */
13711da177e4SLinus Torvalds #define MDCAS2		__REG(0xA000000c)  /* DRAM CAS shift reg. 2 */
13721da177e4SLinus Torvalds 
13731da177e4SLinus Torvalds /* SA1100 MDCNFG values */
13741da177e4SLinus Torvalds #define MDCNFG_DE(Nb)	        	/* DRAM Enable bank [0..3]         */ \
13751da177e4SLinus Torvalds                 	(0x00000001 << (Nb))
13761da177e4SLinus Torvalds #define MDCNFG_DE0	MDCNFG_DE (0)	/* DRAM Enable bank 0              */
13771da177e4SLinus Torvalds #define MDCNFG_DE1	MDCNFG_DE (1)	/* DRAM Enable bank 1              */
13781da177e4SLinus Torvalds #define MDCNFG_DE2	MDCNFG_DE (2)	/* DRAM Enable bank 2              */
13791da177e4SLinus Torvalds #define MDCNFG_DE3	MDCNFG_DE (3)	/* DRAM Enable bank 3              */
13801da177e4SLinus Torvalds #define MDCNFG_DRAC	Fld (2, 4)	/* DRAM Row Address Count - 9      */
13811da177e4SLinus Torvalds #define MDCNFG_RowAdd(Add)      	/*  Row Address count [9..12]      */ \
13821da177e4SLinus Torvalds                 	(((Add) - 9) << FShft (MDCNFG_DRAC))
13831da177e4SLinus Torvalds #define MDCNFG_CDB2	0x00000040	/* shift reg. Clock Divide By 2    */
13841da177e4SLinus Torvalds                 	        	/* (fcas = fcpu/2)                 */
13851da177e4SLinus Torvalds #define MDCNFG_TRP	Fld (4, 7)	/* Time RAS Pre-charge - 1 [Tmem]  */
13861da177e4SLinus Torvalds #define MDCNFG_PrChrg(Tcpu)     	/*  Pre-Charge time [2..32 Tcpu]   */ \
13871da177e4SLinus Torvalds                 	(((Tcpu) - 2)/2 << FShft (MDCNFG_TRP))
13881da177e4SLinus Torvalds #define MDCNFG_CeilPrChrg(Tcpu) 	/*  Ceil. of PrChrg [2..32 Tcpu]   */ \
13891da177e4SLinus Torvalds                 	(((Tcpu) - 1)/2 << FShft (MDCNFG_TRP))
13901da177e4SLinus Torvalds #define MDCNFG_TRASR	Fld (4, 11)	/* Time RAS Refresh - 1 [Tmem]     */
13911da177e4SLinus Torvalds #define MDCNFG_Ref(Tcpu)        	/*  Refresh time [2..32 Tcpu]      */ \
13921da177e4SLinus Torvalds                 	(((Tcpu) - 2)/2 << FShft (MDCNFG_TRASR))
13931da177e4SLinus Torvalds #define MDCNFG_CeilRef(Tcpu)    	/*  Ceil. of Ref [2..32 Tcpu]      */ \
13941da177e4SLinus Torvalds                 	(((Tcpu) - 1)/2 << FShft (MDCNFG_TRASR))
13951da177e4SLinus Torvalds #define MDCNFG_TDL	Fld (2, 15)	/* Time Data Latch [Tcpu]          */
13961da177e4SLinus Torvalds #define MDCNFG_DataLtch(Tcpu)   	/*  Data Latch delay [0..3 Tcpu]   */ \
13971da177e4SLinus Torvalds                 	((Tcpu) << FShft (MDCNFG_TDL))
13981da177e4SLinus Torvalds #define MDCNFG_DRI	Fld (15, 17)	/* min. DRAM Refresh Interval/4    */
13991da177e4SLinus Torvalds                 	        	/* [Tmem]                          */
14001da177e4SLinus Torvalds #define MDCNFG_RefInt(Tcpu)     	/*  min. Refresh Interval          */ \
14011da177e4SLinus Torvalds                 	        	/*  [0..262136 Tcpu]               */ \
14021da177e4SLinus Torvalds                 	((Tcpu)/8 << FShft (MDCNFG_DRI))
14031da177e4SLinus Torvalds 
14041da177e4SLinus Torvalds /* SA1110 MDCNFG values */
14051da177e4SLinus Torvalds #define MDCNFG_SA1110_DE0	0x00000001	/* DRAM Enable bank 0        */
14061da177e4SLinus Torvalds #define MDCNFG_SA1110_DE1	0x00000002 	/* DRAM Enable bank 1        */
14071da177e4SLinus Torvalds #define MDCNFG_SA1110_DTIM0	0x00000004	/* DRAM timing type 0/1      */
14081da177e4SLinus Torvalds #define MDCNFG_SA1110_DWID0	0x00000008	/* DRAM bus width 0/1        */
14091da177e4SLinus Torvalds #define MDCNFG_SA1110_DRAC0	Fld(3, 4)	/* DRAM row addr bit count   */
14101da177e4SLinus Torvalds                 	        		/* bank 0/1                  */
14111da177e4SLinus Torvalds #define MDCNFG_SA1110_CDB20	0x00000080	/* Mem Clock divide by 2 0/1 */
14121da177e4SLinus Torvalds #define MDCNFG_SA1110_TRP0	Fld(3, 8)	/* RAS precharge 0/1         */
14131da177e4SLinus Torvalds #define MDCNFG_SA1110_TDL0	Fld(2, 12)	/* Data input latch after CAS*/
14141da177e4SLinus Torvalds                 	        		/* deassertion 0/1           */
14151da177e4SLinus Torvalds #define MDCNFG_SA1110_TWR0	Fld(2, 14)	/* SDRAM write recovery 0/1  */
14161da177e4SLinus Torvalds #define MDCNFG_SA1110_DE2	0x00010000	/* DRAM Enable bank 0        */
14171da177e4SLinus Torvalds #define MDCNFG_SA1110_DE3	0x00020000 	/* DRAM Enable bank 1        */
14181da177e4SLinus Torvalds #define MDCNFG_SA1110_DTIM2	0x00040000	/* DRAM timing type 0/1      */
14191da177e4SLinus Torvalds #define MDCNFG_SA1110_DWID2	0x00080000	/* DRAM bus width 0/1        */
14201da177e4SLinus Torvalds #define MDCNFG_SA1110_DRAC2	Fld(3, 20)	/* DRAM row addr bit count   */
14211da177e4SLinus Torvalds                 	        		/* bank 0/1                  */
14221da177e4SLinus Torvalds #define MDCNFG_SA1110_CDB22	0x00800000	/* Mem Clock divide by 2 0/1 */
14231da177e4SLinus Torvalds #define MDCNFG_SA1110_TRP2	Fld(3, 24)	/* RAS precharge 0/1         */
14241da177e4SLinus Torvalds #define MDCNFG_SA1110_TDL2	Fld(2, 28)	/* Data input latch after CAS*/
14251da177e4SLinus Torvalds                 	        		/* deassertion 0/1           */
14261da177e4SLinus Torvalds #define MDCNFG_SA1110_TWR2	Fld(2, 30)	/* SDRAM write recovery 0/1  */
14271da177e4SLinus Torvalds 
14281da177e4SLinus Torvalds 
14291da177e4SLinus Torvalds /*
14301da177e4SLinus Torvalds  * Static memory control registers
14311da177e4SLinus Torvalds  *
14321da177e4SLinus Torvalds  * Registers
14331da177e4SLinus Torvalds  *    MSC0      	Memory system: Static memory Control register 0
14341da177e4SLinus Torvalds  *              	(read/write).
14351da177e4SLinus Torvalds  *    MSC1      	Memory system: Static memory Control register 1
14361da177e4SLinus Torvalds  *              	(read/write).
14371da177e4SLinus Torvalds  *
14381da177e4SLinus Torvalds  * Clocks
14391da177e4SLinus Torvalds  *    fcpu, Tcpu	Frequency, period of the CPU core clock (CCLK).
14401da177e4SLinus Torvalds  *    fmem, Tmem	Frequency, period of the memory clock (fmem = fcpu/2).
14411da177e4SLinus Torvalds  */
14421da177e4SLinus Torvalds 
14431da177e4SLinus Torvalds #define MSC0		__REG(0xa0000010)  /* Static memory Control reg. 0 */
14441da177e4SLinus Torvalds #define MSC1		__REG(0xa0000014)  /* Static memory Control reg. 1 */
14451da177e4SLinus Torvalds #define MSC2		__REG(0xa000002c)  /* Static memory Control reg. 2, not contiguous   */
14461da177e4SLinus Torvalds 
14471da177e4SLinus Torvalds #define MSC_Bnk(Nb)	        	/* static memory Bank [0..3]       */ \
14481da177e4SLinus Torvalds                 	Fld (16, ((Nb) Modulo 2)*16)
14491da177e4SLinus Torvalds #define MSC0_Bnk0	MSC_Bnk (0)	/* static memory Bank 0            */
14501da177e4SLinus Torvalds #define MSC0_Bnk1	MSC_Bnk (1)	/* static memory Bank 1            */
14511da177e4SLinus Torvalds #define MSC1_Bnk2	MSC_Bnk (2)	/* static memory Bank 2            */
14521da177e4SLinus Torvalds #define MSC1_Bnk3	MSC_Bnk (3)	/* static memory Bank 3            */
14531da177e4SLinus Torvalds 
14541da177e4SLinus Torvalds #define MSC_RT  	Fld (2, 0)	/* ROM/static memory Type          */
14551da177e4SLinus Torvalds #define MSC_NonBrst	        	/*  Non-Burst static memory        */ \
14561da177e4SLinus Torvalds                 	(0 << FShft (MSC_RT))
14571da177e4SLinus Torvalds #define MSC_SRAM	        	/*  32-bit byte-writable SRAM      */ \
14581da177e4SLinus Torvalds                 	(1 << FShft (MSC_RT))
14591da177e4SLinus Torvalds #define MSC_Brst4	        	/*  Burst-of-4 static memory       */ \
14601da177e4SLinus Torvalds                 	(2 << FShft (MSC_RT))
14611da177e4SLinus Torvalds #define MSC_Brst8	        	/*  Burst-of-8 static memory       */ \
14621da177e4SLinus Torvalds                 	(3 << FShft (MSC_RT))
14631da177e4SLinus Torvalds #define MSC_RBW 	0x0004  	/* ROM/static memory Bus Width     */
14641da177e4SLinus Torvalds #define MSC_32BitStMem	(MSC_RBW*0)	/*  32-Bit Static Memory           */
14651da177e4SLinus Torvalds #define MSC_16BitStMem	(MSC_RBW*1)	/*  16-Bit Static Memory           */
14661da177e4SLinus Torvalds #define MSC_RDF 	Fld (5, 3)	/* ROM/static memory read Delay    */
14671da177e4SLinus Torvalds                 	        	/* First access - 1(.5) [Tmem]     */
14681da177e4SLinus Torvalds #define MSC_1stRdAcc(Tcpu)      	/*  1st Read Access time (burst    */ \
14691da177e4SLinus Torvalds                 	        	/*  static memory) [3..65 Tcpu]    */ \
14701da177e4SLinus Torvalds                 	((((Tcpu) - 3)/2) << FShft (MSC_RDF))
14711da177e4SLinus Torvalds #define MSC_Ceil1stRdAcc(Tcpu)  	/*  Ceil. of 1stRdAcc [3..65 Tcpu] */ \
14721da177e4SLinus Torvalds                 	((((Tcpu) - 2)/2) << FShft (MSC_RDF))
14731da177e4SLinus Torvalds #define MSC_RdAcc(Tcpu)	        	/*  Read Access time (non-burst    */ \
14741da177e4SLinus Torvalds                 	        	/*  static memory) [2..64 Tcpu]    */ \
14751da177e4SLinus Torvalds                 	((((Tcpu) - 2)/2) << FShft (MSC_RDF))
14761da177e4SLinus Torvalds #define MSC_CeilRdAcc(Tcpu)     	/*  Ceil. of RdAcc [2..64 Tcpu]    */ \
14771da177e4SLinus Torvalds                 	((((Tcpu) - 1)/2) << FShft (MSC_RDF))
14781da177e4SLinus Torvalds #define MSC_RDN 	Fld (5, 8)	/* ROM/static memory read Delay    */
14791da177e4SLinus Torvalds                 	        	/* Next access - 1 [Tmem]          */
14801da177e4SLinus Torvalds #define MSC_NxtRdAcc(Tcpu)      	/*  Next Read Access time (burst   */ \
14811da177e4SLinus Torvalds                 	        	/*  static memory) [2..64 Tcpu]    */ \
14821da177e4SLinus Torvalds                 	((((Tcpu) - 2)/2) << FShft (MSC_RDN))
14831da177e4SLinus Torvalds #define MSC_CeilNxtRdAcc(Tcpu)  	/*  Ceil. of NxtRdAcc [2..64 Tcpu] */ \
14841da177e4SLinus Torvalds                 	((((Tcpu) - 1)/2) << FShft (MSC_RDN))
14851da177e4SLinus Torvalds #define MSC_WrAcc(Tcpu)	        	/*  Write Access time (non-burst   */ \
14861da177e4SLinus Torvalds                 	        	/*  static memory) [2..64 Tcpu]    */ \
14871da177e4SLinus Torvalds                 	((((Tcpu) - 2)/2) << FShft (MSC_RDN))
14881da177e4SLinus Torvalds #define MSC_CeilWrAcc(Tcpu)     	/*  Ceil. of WrAcc [2..64 Tcpu]    */ \
14891da177e4SLinus Torvalds                 	((((Tcpu) - 1)/2) << FShft (MSC_RDN))
14901da177e4SLinus Torvalds #define MSC_RRR 	Fld (3, 13)	/* ROM/static memory RecoveRy      */
14911da177e4SLinus Torvalds                 	        	/* time/2 [Tmem]                   */
14921da177e4SLinus Torvalds #define MSC_Rec(Tcpu)	        	/*  Recovery time [0..28 Tcpu]     */ \
14931da177e4SLinus Torvalds                 	(((Tcpu)/4) << FShft (MSC_RRR))
14941da177e4SLinus Torvalds #define MSC_CeilRec(Tcpu)       	/*  Ceil. of Rec [0..28 Tcpu]      */ \
14951da177e4SLinus Torvalds                 	((((Tcpu) + 3)/4) << FShft (MSC_RRR))
14961da177e4SLinus Torvalds 
14971da177e4SLinus Torvalds 
14981da177e4SLinus Torvalds /*
14991da177e4SLinus Torvalds  * Personal Computer Memory Card International Association (PCMCIA) control
15001da177e4SLinus Torvalds  * register
15011da177e4SLinus Torvalds  *
15021da177e4SLinus Torvalds  * Register
15031da177e4SLinus Torvalds  *    MECR      	Memory system: Expansion memory bus (PCMCIA)
15041da177e4SLinus Torvalds  *              	Configuration Register (read/write).
15051da177e4SLinus Torvalds  *
15061da177e4SLinus Torvalds  * Clocks
15071da177e4SLinus Torvalds  *    fcpu, Tcpu	Frequency, period of the CPU core clock (CCLK).
15081da177e4SLinus Torvalds  *    fmem, Tmem	Frequency, period of the memory clock (fmem = fcpu/2).
15091da177e4SLinus Torvalds  *    fbclk, Tbclk	Frequency, period of the PCMCIA clock (BCLK).
15101da177e4SLinus Torvalds  */
15111da177e4SLinus Torvalds 
15121da177e4SLinus Torvalds                 	        	/* Memory system:                  */
15131da177e4SLinus Torvalds #define MECR		__REG(0xA0000018)  /*  Expansion memory bus (PCMCIA) Configuration Reg.             */
15141da177e4SLinus Torvalds 
15151da177e4SLinus Torvalds #define MECR_PCMCIA(Nb)	        	/* PCMCIA [0..1]                   */ \
15161da177e4SLinus Torvalds                 	Fld (15, (Nb)*16)
15171da177e4SLinus Torvalds #define MECR_PCMCIA0	MECR_PCMCIA (0)	/* PCMCIA 0                        */
15181da177e4SLinus Torvalds #define MECR_PCMCIA1	MECR_PCMCIA (1)	/* PCMCIA 1                        */
15191da177e4SLinus Torvalds 
15201da177e4SLinus Torvalds #define MECR_BSIO	Fld (5, 0)	/* BCLK Select I/O - 1 [Tmem]      */
15211da177e4SLinus Torvalds #define MECR_IOClk(Tcpu)        	/*  I/O Clock [2..64 Tcpu]         */ \
15221da177e4SLinus Torvalds                 	((((Tcpu) - 2)/2) << FShft (MECR_BSIO))
15231da177e4SLinus Torvalds #define MECR_CeilIOClk(Tcpu)    	/*  Ceil. of IOClk [2..64 Tcpu]    */ \
15241da177e4SLinus Torvalds                 	((((Tcpu) - 1)/2) << FShft (MECR_BSIO))
15251da177e4SLinus Torvalds #define MECR_BSA	Fld (5, 5)	/* BCLK Select Attribute - 1       */
15261da177e4SLinus Torvalds                 	        	/* [Tmem]                          */
15271da177e4SLinus Torvalds #define MECR_AttrClk(Tcpu)      	/*  Attribute Clock [2..64 Tcpu]   */ \
15281da177e4SLinus Torvalds                 	((((Tcpu) - 2)/2) << FShft (MECR_BSA))
15291da177e4SLinus Torvalds #define MECR_CeilAttrClk(Tcpu)  	/*  Ceil. of AttrClk [2..64 Tcpu]  */ \
15301da177e4SLinus Torvalds                 	((((Tcpu) - 1)/2) << FShft (MECR_BSA))
15311da177e4SLinus Torvalds #define MECR_BSM	Fld (5, 10)	/* BCLK Select Memory - 1 [Tmem]   */
15321da177e4SLinus Torvalds #define MECR_MemClk(Tcpu)       	/*  Memory Clock [2..64 Tcpu]      */ \
15331da177e4SLinus Torvalds                 	((((Tcpu) - 2)/2) << FShft (MECR_BSM))
15341da177e4SLinus Torvalds #define MECR_CeilMemClk(Tcpu)   	/*  Ceil. of MemClk [2..64 Tcpu]   */ \
15351da177e4SLinus Torvalds                 	((((Tcpu) - 1)/2) << FShft (MECR_BSM))
15361da177e4SLinus Torvalds 
15371da177e4SLinus Torvalds /*
15381da177e4SLinus Torvalds  * On SA1110 only
15391da177e4SLinus Torvalds  */
15401da177e4SLinus Torvalds 
15411da177e4SLinus Torvalds #define MDREFR		__REG(0xA000001C)
15421da177e4SLinus Torvalds 
15431da177e4SLinus Torvalds #define MDREFR_TRASR		Fld (4, 0)
15441da177e4SLinus Torvalds #define MDREFR_DRI		Fld (12, 4)
15451da177e4SLinus Torvalds #define MDREFR_E0PIN		(1 << 16)
15461da177e4SLinus Torvalds #define MDREFR_K0RUN		(1 << 17)
15471da177e4SLinus Torvalds #define MDREFR_K0DB2		(1 << 18)
15481da177e4SLinus Torvalds #define MDREFR_E1PIN		(1 << 20)
15491da177e4SLinus Torvalds #define MDREFR_K1RUN		(1 << 21)
15501da177e4SLinus Torvalds #define MDREFR_K1DB2		(1 << 22)
15511da177e4SLinus Torvalds #define MDREFR_K2RUN		(1 << 25)
15521da177e4SLinus Torvalds #define MDREFR_K2DB2		(1 << 26)
15531da177e4SLinus Torvalds #define MDREFR_EAPD		(1 << 28)
15541da177e4SLinus Torvalds #define MDREFR_KAPD		(1 << 29)
15551da177e4SLinus Torvalds #define MDREFR_SLFRSH		(1 << 31)
15561da177e4SLinus Torvalds 
15571da177e4SLinus Torvalds 
15581da177e4SLinus Torvalds /*
15591da177e4SLinus Torvalds  * Direct Memory Access (DMA) control registers
15601da177e4SLinus Torvalds  */
1561c2132010SRussell King #define DMA_SIZE	(6 * 0x20)
1562c2132010SRussell King #define DMA_PHYS	0xb0000000
15631da177e4SLinus Torvalds 
15641da177e4SLinus Torvalds 
15651da177e4SLinus Torvalds /*
15661da177e4SLinus Torvalds  * Liquid Crystal Display (LCD) control registers
15671da177e4SLinus Torvalds  *
15681da177e4SLinus Torvalds  * Registers
15691da177e4SLinus Torvalds  *    LCCR0     	Liquid Crystal Display (LCD) Control Register 0
15701da177e4SLinus Torvalds  *              	(read/write).
15711da177e4SLinus Torvalds  *              	[Bits LDM, BAM, and ERM are only implemented in
15721da177e4SLinus Torvalds  *              	versions 2.0 (rev. = 8) and higher of the StrongARM
15731da177e4SLinus Torvalds  *              	SA-1100.]
15741da177e4SLinus Torvalds  *    LCSR      	Liquid Crystal Display (LCD) Status Register
15751da177e4SLinus Torvalds  *              	(read/write).
15761da177e4SLinus Torvalds  *              	[Bit LDD can be only read in versions 1.0 (rev. = 1)
15771da177e4SLinus Torvalds  *              	and 1.1 (rev. = 2) of the StrongARM SA-1100, it can be
15781da177e4SLinus Torvalds  *              	read and written (cleared) in versions 2.0 (rev. = 8)
15791da177e4SLinus Torvalds  *              	and higher.]
15801da177e4SLinus Torvalds  *    DBAR1     	Liquid Crystal Display (LCD) Direct Memory Access
15811da177e4SLinus Torvalds  *              	(DMA) Base Address Register channel 1 (read/write).
15821da177e4SLinus Torvalds  *    DCAR1     	Liquid Crystal Display (LCD) Direct Memory Access
15831da177e4SLinus Torvalds  *              	(DMA) Current Address Register channel 1 (read).
15841da177e4SLinus Torvalds  *    DBAR2     	Liquid Crystal Display (LCD) Direct Memory Access
15851da177e4SLinus Torvalds  *              	(DMA) Base Address Register channel 2 (read/write).
15861da177e4SLinus Torvalds  *    DCAR2     	Liquid Crystal Display (LCD) Direct Memory Access
15871da177e4SLinus Torvalds  *              	(DMA) Current Address Register channel 2 (read).
15881da177e4SLinus Torvalds  *    LCCR1     	Liquid Crystal Display (LCD) Control Register 1
15891da177e4SLinus Torvalds  *              	(read/write).
15901da177e4SLinus Torvalds  *              	[The LCCR1 register can be only written in
15911da177e4SLinus Torvalds  *              	versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the
15921da177e4SLinus Torvalds  *              	StrongARM SA-1100, it can be written and read in
15931da177e4SLinus Torvalds  *              	versions 2.0 (rev. = 8) and higher.]
15941da177e4SLinus Torvalds  *    LCCR2     	Liquid Crystal Display (LCD) Control Register 2
15951da177e4SLinus Torvalds  *              	(read/write).
15961da177e4SLinus Torvalds  *              	[The LCCR1 register can be only written in
15971da177e4SLinus Torvalds  *              	versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the
15981da177e4SLinus Torvalds  *              	StrongARM SA-1100, it can be written and read in
15991da177e4SLinus Torvalds  *              	versions 2.0 (rev. = 8) and higher.]
16001da177e4SLinus Torvalds  *    LCCR3     	Liquid Crystal Display (LCD) Control Register 3
16011da177e4SLinus Torvalds  *              	(read/write).
16021da177e4SLinus Torvalds  *              	[The LCCR1 register can be only written in
16031da177e4SLinus Torvalds  *              	versions 1.0 (rev. = 1) and 1.1 (rev. = 2) of the
16041da177e4SLinus Torvalds  *              	StrongARM SA-1100, it can be written and read in
16051da177e4SLinus Torvalds  *              	versions 2.0 (rev. = 8) and higher. Bit PCP is only
16061da177e4SLinus Torvalds  *              	implemented in versions 2.0 (rev. = 8) and higher of
16071da177e4SLinus Torvalds  *              	the StrongARM SA-1100.]
16081da177e4SLinus Torvalds  *
16091da177e4SLinus Torvalds  * Clocks
16101da177e4SLinus Torvalds  *    fcpu, Tcpu	Frequency, period of the CPU core clock (CCLK).
16111da177e4SLinus Torvalds  *    fmem, Tmem	Frequency, period of the memory clock (fmem = fcpu/2).
16121da177e4SLinus Torvalds  *    fpix, Tpix	Frequency, period of the pixel clock.
16131da177e4SLinus Torvalds  *    fln, Tln  	Frequency, period of the line clock.
16141da177e4SLinus Torvalds  *    fac, Tac  	Frequency, period of the AC bias clock.
16151da177e4SLinus Torvalds  */
16161da177e4SLinus Torvalds 
16171da177e4SLinus Torvalds #define LCD_PEntrySp	2       	/* LCD Palette Entry Space [byte]  */
16181da177e4SLinus Torvalds #define LCD_4BitPSp	        	/* LCD 4-Bit pixel Palette Space   */ \
16191da177e4SLinus Torvalds                 	        	/* [byte]                          */ \
16201da177e4SLinus Torvalds                 	(16*LCD_PEntrySp)
16211da177e4SLinus Torvalds #define LCD_8BitPSp	        	/* LCD 8-Bit pixel Palette Space   */ \
16221da177e4SLinus Torvalds                 	        	/* [byte]                          */ \
16231da177e4SLinus Torvalds                 	(256*LCD_PEntrySp)
16241da177e4SLinus Torvalds #define LCD_12_16BitPSp	        	/* LCD 12/16-Bit pixel             */ \
16251da177e4SLinus Torvalds                 	        	/* dummy-Palette Space [byte]      */ \
16261da177e4SLinus Torvalds                 	(16*LCD_PEntrySp)
16271da177e4SLinus Torvalds 
16281da177e4SLinus Torvalds #define LCD_PGrey	Fld (4, 0)	/* LCD Palette entry Grey value    */
16291da177e4SLinus Torvalds #define LCD_PBlue	Fld (4, 0)	/* LCD Palette entry Blue value    */
16301da177e4SLinus Torvalds #define LCD_PGreen	Fld (4, 4)	/* LCD Palette entry Green value   */
16311da177e4SLinus Torvalds #define LCD_PRed	Fld (4, 8)	/* LCD Palette entry Red value     */
16321da177e4SLinus Torvalds #define LCD_PBS 	Fld (2, 12)	/* LCD Pixel Bit Size              */
16331da177e4SLinus Torvalds #define LCD_4Bit	        	/*  LCD 4-Bit pixel mode           */ \
16341da177e4SLinus Torvalds                 	(0 << FShft (LCD_PBS))
16351da177e4SLinus Torvalds #define LCD_8Bit	        	/*  LCD 8-Bit pixel mode           */ \
16361da177e4SLinus Torvalds                 	(1 << FShft (LCD_PBS))
16371da177e4SLinus Torvalds #define LCD_12_16Bit	        	/*  LCD 12/16-Bit pixel mode       */ \
16381da177e4SLinus Torvalds                 	(2 << FShft (LCD_PBS))
16391da177e4SLinus Torvalds 
16401da177e4SLinus Torvalds #define LCD_Int0_0	0x0     	/* LCD Intensity =   0.0% =  0     */
16411da177e4SLinus Torvalds #define LCD_Int11_1	0x1     	/* LCD Intensity =  11.1% =  1/9   */
16421da177e4SLinus Torvalds #define LCD_Int20_0	0x2     	/* LCD Intensity =  20.0% =  1/5   */
16431da177e4SLinus Torvalds #define LCD_Int26_7	0x3     	/* LCD Intensity =  26.7% =  4/15  */
16441da177e4SLinus Torvalds #define LCD_Int33_3	0x4     	/* LCD Intensity =  33.3% =  3/9   */
16451da177e4SLinus Torvalds #define LCD_Int40_0	0x5     	/* LCD Intensity =  40.0% =  2/5   */
16461da177e4SLinus Torvalds #define LCD_Int44_4	0x6     	/* LCD Intensity =  44.4% =  4/9   */
16471da177e4SLinus Torvalds #define LCD_Int50_0	0x7     	/* LCD Intensity =  50.0% =  1/2   */
16481da177e4SLinus Torvalds #define LCD_Int55_6	0x8     	/* LCD Intensity =  55.6% =  5/9   */
16491da177e4SLinus Torvalds #define LCD_Int60_0	0x9     	/* LCD Intensity =  60.0% =  3/5   */
16501da177e4SLinus Torvalds #define LCD_Int66_7	0xA     	/* LCD Intensity =  66.7% =  6/9   */
16511da177e4SLinus Torvalds #define LCD_Int73_3	0xB     	/* LCD Intensity =  73.3% = 11/15  */
16521da177e4SLinus Torvalds #define LCD_Int80_0	0xC     	/* LCD Intensity =  80.0% =  4/5   */
16531da177e4SLinus Torvalds #define LCD_Int88_9	0xD     	/* LCD Intensity =  88.9% =  8/9   */
16541da177e4SLinus Torvalds #define LCD_Int100_0	0xE     	/* LCD Intensity = 100.0% =  1     */
16551da177e4SLinus Torvalds #define LCD_Int100_0A	0xF     	/* LCD Intensity = 100.0% =  1     */
16561da177e4SLinus Torvalds                 	        	/* (Alternative)                   */
16571da177e4SLinus Torvalds 
16581da177e4SLinus Torvalds #define LCCR0_LEN	0x00000001	/* LCD ENable                      */
16591da177e4SLinus Torvalds #define LCCR0_CMS	0x00000002	/* Color/Monochrome display Select */
16601da177e4SLinus Torvalds #define LCCR0_Color	(LCCR0_CMS*0)	/*  Color display                  */
16611da177e4SLinus Torvalds #define LCCR0_Mono	(LCCR0_CMS*1)	/*  Monochrome display             */
16621da177e4SLinus Torvalds #define LCCR0_SDS	0x00000004	/* Single/Dual panel display       */
16631da177e4SLinus Torvalds                 	        	/* Select                          */
16641da177e4SLinus Torvalds #define LCCR0_Sngl	(LCCR0_SDS*0)	/*  Single panel display           */
16651da177e4SLinus Torvalds #define LCCR0_Dual	(LCCR0_SDS*1)	/*  Dual panel display             */
16661da177e4SLinus Torvalds #define LCCR0_LDM	0x00000008	/* LCD Disable done (LDD)          */
16671da177e4SLinus Torvalds                 	        	/* interrupt Mask (disable)        */
16681da177e4SLinus Torvalds #define LCCR0_BAM	0x00000010	/* Base Address update (BAU)       */
16691da177e4SLinus Torvalds                 	        	/* interrupt Mask (disable)        */
16701da177e4SLinus Torvalds #define LCCR0_ERM	0x00000020	/* LCD ERror (BER, IOL, IUL, IOU,  */
16711da177e4SLinus Torvalds                 	        	/* IUU, OOL, OUL, OOU, and OUU)    */
16721da177e4SLinus Torvalds                 	        	/* interrupt Mask (disable)        */
16731da177e4SLinus Torvalds #define LCCR0_PAS	0x00000080	/* Passive/Active display Select   */
16741da177e4SLinus Torvalds #define LCCR0_Pas	(LCCR0_PAS*0)	/*  Passive display (STN)          */
16751da177e4SLinus Torvalds #define LCCR0_Act	(LCCR0_PAS*1)	/*  Active display (TFT)           */
16761da177e4SLinus Torvalds #define LCCR0_BLE	0x00000100	/* Big/Little Endian select        */
16771da177e4SLinus Torvalds #define LCCR0_LtlEnd	(LCCR0_BLE*0)	/*  Little Endian frame buffer     */
16781da177e4SLinus Torvalds #define LCCR0_BigEnd	(LCCR0_BLE*1)	/*  Big Endian frame buffer        */
16791da177e4SLinus Torvalds #define LCCR0_DPD	0x00000200	/* Double Pixel Data (monochrome   */
16801da177e4SLinus Torvalds                 	        	/* display mode)                   */
16811da177e4SLinus Torvalds #define LCCR0_4PixMono	(LCCR0_DPD*0)	/*  4-Pixel/clock Monochrome       */
16821da177e4SLinus Torvalds                 	        	/*  display                        */
16831da177e4SLinus Torvalds #define LCCR0_8PixMono	(LCCR0_DPD*1)	/*  8-Pixel/clock Monochrome       */
16841da177e4SLinus Torvalds                 	        	/*  display                        */
16851da177e4SLinus Torvalds #define LCCR0_PDD	Fld (8, 12)	/* Palette DMA request Delay       */
16861da177e4SLinus Torvalds                 	        	/* [Tmem]                          */
16871da177e4SLinus Torvalds #define LCCR0_DMADel(Tcpu)      	/*  palette DMA request Delay      */ \
16881da177e4SLinus Torvalds                 	        	/*  [0..510 Tcpu]                  */ \
16891da177e4SLinus Torvalds                 	((Tcpu)/2 << FShft (LCCR0_PDD))
16901da177e4SLinus Torvalds 
16911da177e4SLinus Torvalds #define LCSR_LDD	0x00000001	/* LCD Disable Done                */
16921da177e4SLinus Torvalds #define LCSR_BAU	0x00000002	/* Base Address Update (read)      */
16931da177e4SLinus Torvalds #define LCSR_BER	0x00000004	/* Bus ERror                       */
16941da177e4SLinus Torvalds #define LCSR_ABC	0x00000008	/* AC Bias clock Count             */
16951da177e4SLinus Torvalds #define LCSR_IOL	0x00000010	/* Input FIFO Over-run Lower       */
16961da177e4SLinus Torvalds                 	        	/* panel                           */
16971da177e4SLinus Torvalds #define LCSR_IUL	0x00000020	/* Input FIFO Under-run Lower      */
16981da177e4SLinus Torvalds                 	        	/* panel                           */
16991da177e4SLinus Torvalds #define LCSR_IOU	0x00000040	/* Input FIFO Over-run Upper       */
17001da177e4SLinus Torvalds                 	        	/* panel                           */
17011da177e4SLinus Torvalds #define LCSR_IUU	0x00000080	/* Input FIFO Under-run Upper      */
17021da177e4SLinus Torvalds                 	        	/* panel                           */
17031da177e4SLinus Torvalds #define LCSR_OOL	0x00000100	/* Output FIFO Over-run Lower      */
17041da177e4SLinus Torvalds                 	        	/* panel                           */
17051da177e4SLinus Torvalds #define LCSR_OUL	0x00000200	/* Output FIFO Under-run Lower     */
17061da177e4SLinus Torvalds                 	        	/* panel                           */
17071da177e4SLinus Torvalds #define LCSR_OOU	0x00000400	/* Output FIFO Over-run Upper      */
17081da177e4SLinus Torvalds                 	        	/* panel                           */
17091da177e4SLinus Torvalds #define LCSR_OUU	0x00000800	/* Output FIFO Under-run Upper     */
17101da177e4SLinus Torvalds                 	        	/* panel                           */
17111da177e4SLinus Torvalds 
17121da177e4SLinus Torvalds #define LCCR1_PPL	Fld (6, 4)	/* Pixels Per Line/16 - 1          */
17131da177e4SLinus Torvalds #define LCCR1_DisWdth(Pixel)    	/*  Display Width [16..1024 pix.]  */ \
17141da177e4SLinus Torvalds                 	(((Pixel) - 16)/16 << FShft (LCCR1_PPL))
17151da177e4SLinus Torvalds #define LCCR1_HSW	Fld (6, 10)	/* Horizontal Synchronization      */
17161da177e4SLinus Torvalds                 	        	/* pulse Width - 1 [Tpix] (L_LCLK) */
17171da177e4SLinus Torvalds #define LCCR1_HorSnchWdth(Tpix) 	/*  Horizontal Synchronization     */ \
17181da177e4SLinus Torvalds                 	        	/*  pulse Width [1..64 Tpix]       */ \
17191da177e4SLinus Torvalds                 	(((Tpix) - 1) << FShft (LCCR1_HSW))
17201da177e4SLinus Torvalds #define LCCR1_ELW	Fld (8, 16)	/* End-of-Line pixel clock Wait    */
17211da177e4SLinus Torvalds                 	        	/* count - 1 [Tpix]                */
17221da177e4SLinus Torvalds #define LCCR1_EndLnDel(Tpix)    	/*  End-of-Line Delay              */ \
17231da177e4SLinus Torvalds                 	        	/*  [1..256 Tpix]                  */ \
17241da177e4SLinus Torvalds                 	(((Tpix) - 1) << FShft (LCCR1_ELW))
17251da177e4SLinus Torvalds #define LCCR1_BLW	Fld (8, 24)	/* Beginning-of-Line pixel clock   */
17261da177e4SLinus Torvalds                 	        	/* Wait count - 1 [Tpix]           */
17271da177e4SLinus Torvalds #define LCCR1_BegLnDel(Tpix)    	/*  Beginning-of-Line Delay        */ \
17281da177e4SLinus Torvalds                 	        	/*  [1..256 Tpix]                  */ \
17291da177e4SLinus Torvalds                 	(((Tpix) - 1) << FShft (LCCR1_BLW))
17301da177e4SLinus Torvalds 
17311da177e4SLinus Torvalds #define LCCR2_LPP	Fld (10, 0)	/* Line Per Panel - 1              */
17321da177e4SLinus Torvalds #define LCCR2_DisHght(Line)     	/*  Display Height [1..1024 lines] */ \
17331da177e4SLinus Torvalds                 	(((Line) - 1) << FShft (LCCR2_LPP))
17341da177e4SLinus Torvalds #define LCCR2_VSW	Fld (6, 10)	/* Vertical Synchronization pulse  */
17351da177e4SLinus Torvalds                 	        	/* Width - 1 [Tln] (L_FCLK)        */
17361da177e4SLinus Torvalds #define LCCR2_VrtSnchWdth(Tln)  	/*  Vertical Synchronization pulse */ \
17371da177e4SLinus Torvalds                 	        	/*  Width [1..64 Tln]              */ \
17381da177e4SLinus Torvalds                 	(((Tln) - 1) << FShft (LCCR2_VSW))
17391da177e4SLinus Torvalds #define LCCR2_EFW	Fld (8, 16)	/* End-of-Frame line clock Wait    */
17401da177e4SLinus Torvalds                 	        	/* count [Tln]                     */
17411da177e4SLinus Torvalds #define LCCR2_EndFrmDel(Tln)    	/*  End-of-Frame Delay             */ \
17421da177e4SLinus Torvalds                 	        	/*  [0..255 Tln]                   */ \
17431da177e4SLinus Torvalds                 	((Tln) << FShft (LCCR2_EFW))
17441da177e4SLinus Torvalds #define LCCR2_BFW	Fld (8, 24)	/* Beginning-of-Frame line clock   */
17451da177e4SLinus Torvalds                 	        	/* Wait count [Tln]                */
17461da177e4SLinus Torvalds #define LCCR2_BegFrmDel(Tln)    	/*  Beginning-of-Frame Delay       */ \
17471da177e4SLinus Torvalds                 	        	/*  [0..255 Tln]                   */ \
17481da177e4SLinus Torvalds                 	((Tln) << FShft (LCCR2_BFW))
17491da177e4SLinus Torvalds 
17501da177e4SLinus Torvalds #define LCCR3_PCD	Fld (8, 0)	/* Pixel Clock Divisor/2 - 2       */
17511da177e4SLinus Torvalds                 	        	/* [1..255] (L_PCLK)               */
17521da177e4SLinus Torvalds                 	        	/* fpix = fcpu/(2*(PCD + 2))       */
17531da177e4SLinus Torvalds                 	        	/* Tpix = 2*(PCD + 2)*Tcpu         */
17541da177e4SLinus Torvalds #define LCCR3_PixClkDiv(Div)    	/*  Pixel Clock Divisor [6..514]   */ \
17551da177e4SLinus Torvalds                 	(((Div) - 4)/2 << FShft (LCCR3_PCD))
17561da177e4SLinus Torvalds                 	        	/*  fpix = fcpu/(2*Floor (Div/2))  */
17571da177e4SLinus Torvalds                 	        	/*  Tpix = 2*Floor (Div/2)*Tcpu    */
17581da177e4SLinus Torvalds #define LCCR3_CeilPixClkDiv(Div)	/*  Ceil. of PixClkDiv [6..514]    */ \
17591da177e4SLinus Torvalds                 	(((Div) - 3)/2 << FShft (LCCR3_PCD))
17601da177e4SLinus Torvalds                 	        	/*  fpix = fcpu/(2*Ceil (Div/2))   */
17611da177e4SLinus Torvalds                 	        	/*  Tpix = 2*Ceil (Div/2)*Tcpu     */
17621da177e4SLinus Torvalds #define LCCR3_ACB	Fld (8, 8)	/* AC Bias clock half period - 1   */
17631da177e4SLinus Torvalds                 	        	/* [Tln] (L_BIAS)                  */
17641da177e4SLinus Torvalds #define LCCR3_ACBsDiv(Div)      	/*  AC Bias clock Divisor [2..512] */ \
17651da177e4SLinus Torvalds                 	(((Div) - 2)/2 << FShft (LCCR3_ACB))
17661da177e4SLinus Torvalds                 	        	/*  fac = fln/(2*Floor (Div/2))    */
17671da177e4SLinus Torvalds                 	        	/*  Tac = 2*Floor (Div/2)*Tln      */
17681da177e4SLinus Torvalds #define LCCR3_CeilACBsDiv(Div)  	/*  Ceil. of ACBsDiv [2..512]      */ \
17691da177e4SLinus Torvalds                 	(((Div) - 1)/2 << FShft (LCCR3_ACB))
17701da177e4SLinus Torvalds                 	        	/*  fac = fln/(2*Ceil (Div/2))     */
17711da177e4SLinus Torvalds                 	        	/*  Tac = 2*Ceil (Div/2)*Tln       */
17721da177e4SLinus Torvalds #define LCCR3_API	Fld (4, 16)	/* AC bias Pin transitions per     */
17731da177e4SLinus Torvalds                 	        	/* Interrupt                       */
17741da177e4SLinus Torvalds #define LCCR3_ACBsCntOff        	/*  AC Bias clock transition Count */ \
17751da177e4SLinus Torvalds                 	        	/*  Off                            */ \
17761da177e4SLinus Torvalds                 	(0 << FShft (LCCR3_API))
17771da177e4SLinus Torvalds #define LCCR3_ACBsCnt(Trans)    	/*  AC Bias clock transition Count */ \
17781da177e4SLinus Torvalds                 	        	/*  [1..15]                        */ \
17791da177e4SLinus Torvalds                 	((Trans) << FShft (LCCR3_API))
17801da177e4SLinus Torvalds #define LCCR3_VSP	0x00100000	/* Vertical Synchronization pulse  */
17811da177e4SLinus Torvalds                 	        	/* Polarity (L_FCLK)               */
17821da177e4SLinus Torvalds #define LCCR3_VrtSnchH	(LCCR3_VSP*0)	/*  Vertical Synchronization pulse */
17831da177e4SLinus Torvalds                 	        	/*  active High                    */
17841da177e4SLinus Torvalds #define LCCR3_VrtSnchL	(LCCR3_VSP*1)	/*  Vertical Synchronization pulse */
17851da177e4SLinus Torvalds                 	        	/*  active Low                     */
17861da177e4SLinus Torvalds #define LCCR3_HSP	0x00200000	/* Horizontal Synchronization      */
17871da177e4SLinus Torvalds                 	        	/* pulse Polarity (L_LCLK)         */
17881da177e4SLinus Torvalds #define LCCR3_HorSnchH	(LCCR3_HSP*0)	/*  Horizontal Synchronization     */
17891da177e4SLinus Torvalds                 	        	/*  pulse active High              */
17901da177e4SLinus Torvalds #define LCCR3_HorSnchL	(LCCR3_HSP*1)	/*  Horizontal Synchronization     */
17911da177e4SLinus Torvalds                 	        	/*  pulse active Low               */
17921da177e4SLinus Torvalds #define LCCR3_PCP	0x00400000	/* Pixel Clock Polarity (L_PCLK)   */
17931da177e4SLinus Torvalds #define LCCR3_PixRsEdg	(LCCR3_PCP*0)	/*  Pixel clock Rising-Edge        */
17941da177e4SLinus Torvalds #define LCCR3_PixFlEdg	(LCCR3_PCP*1)	/*  Pixel clock Falling-Edge       */
17951da177e4SLinus Torvalds #define LCCR3_OEP	0x00800000	/* Output Enable Polarity (L_BIAS, */
17961da177e4SLinus Torvalds                 	        	/* active display mode)            */
17971da177e4SLinus Torvalds #define LCCR3_OutEnH	(LCCR3_OEP*0)	/*  Output Enable active High      */
17981da177e4SLinus Torvalds #define LCCR3_OutEnL	(LCCR3_OEP*1)	/*  Output Enable active Low       */
1799