1*d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 27facc2f9Seric miao /* 37facc2f9Seric miao * linux/arch/arm/mach-pxa/mfp-pxa2xx.c 47facc2f9Seric miao * 57facc2f9Seric miao * PXA2xx pin mux configuration support 67facc2f9Seric miao * 77facc2f9Seric miao * The GPIOs on PXA2xx can be configured as one of many alternate 87facc2f9Seric miao * functions, this is by concept samilar to the MFP configuration 97facc2f9Seric miao * on PXA3xx, what's more important, the low power pin state and 107facc2f9Seric miao * wakeup detection are also supported by the same framework. 117facc2f9Seric miao */ 122f8163baSRussell King #include <linux/gpio.h> 13157d2644SHaojian Zhuang #include <linux/gpio-pxa.h> 147facc2f9Seric miao #include <linux/module.h> 157facc2f9Seric miao #include <linux/kernel.h> 167facc2f9Seric miao #include <linux/init.h> 1723019a73SRob Herring #include <linux/io.h> 182eaa03b5SRafael J. Wysocki #include <linux/syscore_ops.h> 197facc2f9Seric miao 20a09e64fbSRussell King #include <mach/pxa2xx-regs.h> 214c25c5d2SArnd Bergmann #include "mfp-pxa2xx.h" 227facc2f9Seric miao 237facc2f9Seric miao #include "generic.h" 247facc2f9Seric miao 255a3d9651SEric Miao #define PGSR(x) __REG2(0x40F00020, (x) << 2) 265a3d9651SEric Miao #define __GAFR(u, x) __REG2((u) ? 0x40E00058 : 0x40E00054, (x) << 3) 275a3d9651SEric Miao #define GAFR_L(x) __GAFR(0, x) 285a3d9651SEric Miao #define GAFR_U(x) __GAFR(1, x) 297facc2f9Seric miao 30157d2644SHaojian Zhuang #define BANK_OFF(n) (((n) < 3) ? (n) << 2 : 0x100 + (((n) - 3) << 2)) 31157d2644SHaojian Zhuang #define GPLR(x) __REG2(0x40E00000, BANK_OFF((x) >> 5)) 32157d2644SHaojian Zhuang #define GPDR(x) __REG2(0x40E00000, BANK_OFF((x) >> 5) + 0x0c) 33ef7c7c69SIgor Grinberg #define GPSR(x) __REG2(0x40E00000, BANK_OFF((x) >> 5) + 0x18) 34ef7c7c69SIgor Grinberg #define GPCR(x) __REG2(0x40E00000, BANK_OFF((x) >> 5) + 0x24) 35157d2644SHaojian Zhuang 367facc2f9Seric miao #define PWER_WE35 (1 << 24) 377facc2f9Seric miao 38c0a596d6Seric miao struct gpio_desc { 397facc2f9Seric miao unsigned valid : 1; 407facc2f9Seric miao unsigned can_wakeup : 1; 417facc2f9Seric miao unsigned keypad_gpio : 1; 42067455aaSEric Miao unsigned dir_inverted : 1; 437facc2f9Seric miao unsigned int mask; /* bit mask in PWER or PKWR */ 4499687114SRobert Jarzmik unsigned int mux_mask; /* bit mask of muxed gpio bits, 0 if no mux */ 457facc2f9Seric miao unsigned long config; 46c0a596d6Seric miao }; 477facc2f9Seric miao 48c0a596d6Seric miao static struct gpio_desc gpio_desc[MFP_PIN_GPIO127 + 1]; 49c0a596d6Seric miao 505a3d9651SEric Miao static unsigned long gpdr_lpm[4]; 51566b450cSEric Miao 52c0a596d6Seric miao static int __mfp_config_gpio(unsigned gpio, unsigned long c) 537facc2f9Seric miao { 547facc2f9Seric miao unsigned long gafr, mask = GPIO_bit(gpio); 555a3d9651SEric Miao int bank = gpio_to_bank(gpio); 565a3d9651SEric Miao int uorl = !!(gpio & 0x10); /* GAFRx_U or GAFRx_L ? */ 575a3d9651SEric Miao int shft = (gpio & 0xf) << 1; 585a3d9651SEric Miao int fn = MFP_AF(c); 59067455aaSEric Miao int is_out = (c & MFP_DIR_OUT) ? 1 : 0; 607facc2f9Seric miao 617facc2f9Seric miao if (fn > 3) 627facc2f9Seric miao return -EINVAL; 637facc2f9Seric miao 645a3d9651SEric Miao /* alternate function and direction at run-time */ 655a3d9651SEric Miao gafr = (uorl == 0) ? GAFR_L(bank) : GAFR_U(bank); 665a3d9651SEric Miao gafr = (gafr & ~(0x3 << shft)) | (fn << shft); 677facc2f9Seric miao 685a3d9651SEric Miao if (uorl == 0) 695a3d9651SEric Miao GAFR_L(bank) = gafr; 705a3d9651SEric Miao else 715a3d9651SEric Miao GAFR_U(bank) = gafr; 725a3d9651SEric Miao 73067455aaSEric Miao if (is_out ^ gpio_desc[gpio].dir_inverted) 747facc2f9Seric miao GPDR(gpio) |= mask; 757facc2f9Seric miao else 767facc2f9Seric miao GPDR(gpio) &= ~mask; 777facc2f9Seric miao 785a3d9651SEric Miao /* alternate function and direction at low power mode */ 795a3d9651SEric Miao switch (c & MFP_LPM_STATE_MASK) { 805a3d9651SEric Miao case MFP_LPM_DRIVE_HIGH: 815a3d9651SEric Miao PGSR(bank) |= mask; 82067455aaSEric Miao is_out = 1; 835a3d9651SEric Miao break; 845a3d9651SEric Miao case MFP_LPM_DRIVE_LOW: 855a3d9651SEric Miao PGSR(bank) &= ~mask; 86067455aaSEric Miao is_out = 1; 875a3d9651SEric Miao break; 881fe8c2bcSEric Miao case MFP_LPM_INPUT: 895a3d9651SEric Miao case MFP_LPM_DEFAULT: 905a3d9651SEric Miao break; 915a3d9651SEric Miao default: 925a3d9651SEric Miao /* warning and fall through, treat as MFP_LPM_DEFAULT */ 937b472ac7SJoe Perches pr_warn("%s: GPIO%d: unsupported low power mode\n", 945a3d9651SEric Miao __func__, gpio); 955a3d9651SEric Miao break; 965a3d9651SEric Miao } 975a3d9651SEric Miao 98067455aaSEric Miao if (is_out ^ gpio_desc[gpio].dir_inverted) 995a3d9651SEric Miao gpdr_lpm[bank] |= mask; 1005a3d9651SEric Miao else 1015a3d9651SEric Miao gpdr_lpm[bank] &= ~mask; 1027facc2f9Seric miao 103c0a596d6Seric miao /* give early warning if MFP_LPM_CAN_WAKEUP is set on the 104c0a596d6Seric miao * configurations of those pins not able to wakeup 105c0a596d6Seric miao */ 106c0a596d6Seric miao if ((c & MFP_LPM_CAN_WAKEUP) && !gpio_desc[gpio].can_wakeup) { 1077b472ac7SJoe Perches pr_warn("%s: GPIO%d unable to wakeup\n", __func__, gpio); 1087facc2f9Seric miao return -EINVAL; 1097facc2f9Seric miao } 1107facc2f9Seric miao 111067455aaSEric Miao if ((c & MFP_LPM_CAN_WAKEUP) && is_out) { 1127b472ac7SJoe Perches pr_warn("%s: output GPIO%d unable to wakeup\n", __func__, gpio); 113c0a596d6Seric miao return -EINVAL; 1147facc2f9Seric miao } 1157facc2f9Seric miao 1167facc2f9Seric miao return 0; 1177facc2f9Seric miao } 1187facc2f9Seric miao 1190fedb0caSEric Miao static inline int __mfp_validate(int mfp) 1200fedb0caSEric Miao { 1210fedb0caSEric Miao int gpio = mfp_to_gpio(mfp); 1220fedb0caSEric Miao 1230fedb0caSEric Miao if ((mfp > MFP_PIN_GPIO127) || !gpio_desc[gpio].valid) { 1247b472ac7SJoe Perches pr_warn("%s: GPIO%d is invalid pin\n", __func__, gpio); 1250fedb0caSEric Miao return -1; 1260fedb0caSEric Miao } 1270fedb0caSEric Miao 1280fedb0caSEric Miao return gpio; 1290fedb0caSEric Miao } 1300fedb0caSEric Miao 1317facc2f9Seric miao void pxa2xx_mfp_config(unsigned long *mfp_cfgs, int num) 1327facc2f9Seric miao { 1337facc2f9Seric miao unsigned long flags; 1347facc2f9Seric miao unsigned long *c; 1357facc2f9Seric miao int i, gpio; 1367facc2f9Seric miao 1377facc2f9Seric miao for (i = 0, c = mfp_cfgs; i < num; i++, c++) { 1387facc2f9Seric miao 1390fedb0caSEric Miao gpio = __mfp_validate(MFP_PIN(*c)); 1400fedb0caSEric Miao if (gpio < 0) 1417facc2f9Seric miao continue; 1427facc2f9Seric miao 1437facc2f9Seric miao local_irq_save(flags); 1447facc2f9Seric miao 1457facc2f9Seric miao gpio_desc[gpio].config = *c; 1467facc2f9Seric miao __mfp_config_gpio(gpio, *c); 1477facc2f9Seric miao 1487facc2f9Seric miao local_irq_restore(flags); 1497facc2f9Seric miao } 1507facc2f9Seric miao } 1517facc2f9Seric miao 152566b450cSEric Miao void pxa2xx_mfp_set_lpm(int mfp, unsigned long lpm) 153566b450cSEric Miao { 1545a3d9651SEric Miao unsigned long flags, c; 155566b450cSEric Miao int gpio; 156566b450cSEric Miao 157566b450cSEric Miao gpio = __mfp_validate(mfp); 158566b450cSEric Miao if (gpio < 0) 159566b450cSEric Miao return; 160566b450cSEric Miao 161566b450cSEric Miao local_irq_save(flags); 1625a3d9651SEric Miao 1635a3d9651SEric Miao c = gpio_desc[gpio].config; 1645a3d9651SEric Miao c = (c & ~MFP_LPM_STATE_MASK) | lpm; 1655a3d9651SEric Miao __mfp_config_gpio(gpio, c); 1665a3d9651SEric Miao 167566b450cSEric Miao local_irq_restore(flags); 168566b450cSEric Miao } 169566b450cSEric Miao 170c0a596d6Seric miao int gpio_set_wake(unsigned int gpio, unsigned int on) 171c0a596d6Seric miao { 172c0a596d6Seric miao struct gpio_desc *d; 17399687114SRobert Jarzmik unsigned long c, mux_taken; 174c0a596d6Seric miao 175c0a596d6Seric miao if (gpio > mfp_to_gpio(MFP_PIN_GPIO127)) 176c0a596d6Seric miao return -EINVAL; 177c0a596d6Seric miao 178c0a596d6Seric miao d = &gpio_desc[gpio]; 179c0a596d6Seric miao c = d->config; 180c0a596d6Seric miao 181c0a596d6Seric miao if (!d->valid) 182c0a596d6Seric miao return -EINVAL; 183c0a596d6Seric miao 184c09f431cSEric Miao /* Allow keypad GPIOs to wakeup system when 185c09f431cSEric Miao * configured as generic GPIOs. 186c09f431cSEric Miao */ 187c09f431cSEric Miao if (d->keypad_gpio && (MFP_AF(d->config) == 0) && 188c09f431cSEric Miao (d->config & MFP_LPM_CAN_WAKEUP)) { 189c09f431cSEric Miao if (on) 190c09f431cSEric Miao PKWR |= d->mask; 191c09f431cSEric Miao else 192c09f431cSEric Miao PKWR &= ~d->mask; 193c09f431cSEric Miao return 0; 194c09f431cSEric Miao } 195c0a596d6Seric miao 19699687114SRobert Jarzmik mux_taken = (PWER & d->mux_mask) & (~d->mask); 19799687114SRobert Jarzmik if (on && mux_taken) 19899687114SRobert Jarzmik return -EBUSY; 19999687114SRobert Jarzmik 200c0a596d6Seric miao if (d->can_wakeup && (c & MFP_LPM_CAN_WAKEUP)) { 201c0a596d6Seric miao if (on) { 20299687114SRobert Jarzmik PWER = (PWER & ~d->mux_mask) | d->mask; 203c0a596d6Seric miao 204c0a596d6Seric miao if (c & MFP_LPM_EDGE_RISE) 205c0a596d6Seric miao PRER |= d->mask; 206c0a596d6Seric miao else 207c0a596d6Seric miao PRER &= ~d->mask; 208c0a596d6Seric miao 209c0a596d6Seric miao if (c & MFP_LPM_EDGE_FALL) 210c0a596d6Seric miao PFER |= d->mask; 211c0a596d6Seric miao else 212c0a596d6Seric miao PFER &= ~d->mask; 213c0a596d6Seric miao } else { 214c0a596d6Seric miao PWER &= ~d->mask; 215c0a596d6Seric miao PRER &= ~d->mask; 216c0a596d6Seric miao PFER &= ~d->mask; 217c0a596d6Seric miao } 218c0a596d6Seric miao } 219c0a596d6Seric miao return 0; 220c0a596d6Seric miao } 221c0a596d6Seric miao 2227facc2f9Seric miao #ifdef CONFIG_PXA25x 2235a3d9651SEric Miao static void __init pxa25x_mfp_init(void) 2247facc2f9Seric miao { 2257facc2f9Seric miao int i; 2267facc2f9Seric miao 227af829310SHaojian Zhuang /* running before pxa_gpio_probe() */ 228af829310SHaojian Zhuang #ifdef CONFIG_CPU_PXA26x 229af829310SHaojian Zhuang pxa_last_gpio = 89; 230af829310SHaojian Zhuang #else 231af829310SHaojian Zhuang pxa_last_gpio = 84; 232af829310SHaojian Zhuang #endif 233ddd244ddSEric Miao for (i = 0; i <= pxa_last_gpio; i++) 2347facc2f9Seric miao gpio_desc[i].valid = 1; 2357facc2f9Seric miao 2367facc2f9Seric miao for (i = 0; i <= 15; i++) { 2377facc2f9Seric miao gpio_desc[i].can_wakeup = 1; 2387facc2f9Seric miao gpio_desc[i].mask = GPIO_bit(i); 2397facc2f9Seric miao } 240067455aaSEric Miao 241067455aaSEric Miao /* PXA26x has additional 4 GPIOs (86/87/88/89) which has the 242067455aaSEric Miao * direction bit inverted in GPDR2. See PXA26x DM 4.1.1. 243067455aaSEric Miao */ 244067455aaSEric Miao for (i = 86; i <= pxa_last_gpio; i++) 245067455aaSEric Miao gpio_desc[i].dir_inverted = 1; 2467facc2f9Seric miao } 2475a3d9651SEric Miao #else 2485a3d9651SEric Miao static inline void pxa25x_mfp_init(void) {} 2497facc2f9Seric miao #endif /* CONFIG_PXA25x */ 2507facc2f9Seric miao 2517facc2f9Seric miao #ifdef CONFIG_PXA27x 252c0a596d6Seric miao static int pxa27x_pkwr_gpio[] = { 2537facc2f9Seric miao 13, 16, 17, 34, 36, 37, 38, 39, 90, 91, 93, 94, 2547facc2f9Seric miao 95, 96, 97, 98, 99, 100, 101, 102 2557facc2f9Seric miao }; 2567facc2f9Seric miao 257c0a596d6Seric miao int keypad_set_wake(unsigned int on) 258c0a596d6Seric miao { 259c0a596d6Seric miao unsigned int i, gpio, mask = 0; 260c09f431cSEric Miao struct gpio_desc *d; 261c0a596d6Seric miao 262c0a596d6Seric miao for (i = 0; i < ARRAY_SIZE(pxa27x_pkwr_gpio); i++) { 263c0a596d6Seric miao 264c0a596d6Seric miao gpio = pxa27x_pkwr_gpio[i]; 265c09f431cSEric Miao d = &gpio_desc[gpio]; 266c0a596d6Seric miao 267c09f431cSEric Miao /* skip if configured as generic GPIO */ 268c09f431cSEric Miao if (MFP_AF(d->config) == 0) 269c09f431cSEric Miao continue; 270c09f431cSEric Miao 271c09f431cSEric Miao if (d->config & MFP_LPM_CAN_WAKEUP) 272c0a596d6Seric miao mask |= gpio_desc[gpio].mask; 273c0a596d6Seric miao } 274c0a596d6Seric miao 275c09f431cSEric Miao if (on) 276c09f431cSEric Miao PKWR |= mask; 277c09f431cSEric Miao else 278c09f431cSEric Miao PKWR &= ~mask; 279c0a596d6Seric miao return 0; 280c0a596d6Seric miao } 281c0a596d6Seric miao 28299687114SRobert Jarzmik #define PWER_WEMUX2_GPIO38 (1 << 16) 28399687114SRobert Jarzmik #define PWER_WEMUX2_GPIO53 (2 << 16) 28499687114SRobert Jarzmik #define PWER_WEMUX2_GPIO40 (3 << 16) 28599687114SRobert Jarzmik #define PWER_WEMUX2_GPIO36 (4 << 16) 28699687114SRobert Jarzmik #define PWER_WEMUX2_MASK (7 << 16) 28799687114SRobert Jarzmik #define PWER_WEMUX3_GPIO31 (1 << 19) 28899687114SRobert Jarzmik #define PWER_WEMUX3_GPIO113 (2 << 19) 28999687114SRobert Jarzmik #define PWER_WEMUX3_MASK (3 << 19) 29099687114SRobert Jarzmik 29199687114SRobert Jarzmik #define INIT_GPIO_DESC_MUXED(mux, gpio) \ 29299687114SRobert Jarzmik do { \ 29399687114SRobert Jarzmik gpio_desc[(gpio)].can_wakeup = 1; \ 29499687114SRobert Jarzmik gpio_desc[(gpio)].mask = PWER_ ## mux ## _GPIO ##gpio; \ 29599687114SRobert Jarzmik gpio_desc[(gpio)].mux_mask = PWER_ ## mux ## _MASK; \ 29699687114SRobert Jarzmik } while (0) 29799687114SRobert Jarzmik 2985a3d9651SEric Miao static void __init pxa27x_mfp_init(void) 2997facc2f9Seric miao { 3007facc2f9Seric miao int i, gpio; 3017facc2f9Seric miao 302af829310SHaojian Zhuang pxa_last_gpio = 120; /* running before pxa_gpio_probe() */ 303ddd244ddSEric Miao for (i = 0; i <= pxa_last_gpio; i++) { 3047facc2f9Seric miao /* skip GPIO2, 5, 6, 7, 8, they are not 3057facc2f9Seric miao * valid pins allow configuration 3067facc2f9Seric miao */ 3075a3d9651SEric Miao if (i == 2 || i == 5 || i == 6 || i == 7 || i == 8) 3087facc2f9Seric miao continue; 3097facc2f9Seric miao 3107facc2f9Seric miao gpio_desc[i].valid = 1; 3117facc2f9Seric miao } 3127facc2f9Seric miao 3137facc2f9Seric miao /* Keypad GPIOs */ 3147facc2f9Seric miao for (i = 0; i < ARRAY_SIZE(pxa27x_pkwr_gpio); i++) { 3157facc2f9Seric miao gpio = pxa27x_pkwr_gpio[i]; 3167facc2f9Seric miao gpio_desc[gpio].can_wakeup = 1; 3177facc2f9Seric miao gpio_desc[gpio].keypad_gpio = 1; 3187facc2f9Seric miao gpio_desc[gpio].mask = 1 << i; 3197facc2f9Seric miao } 3207facc2f9Seric miao 3217facc2f9Seric miao /* Overwrite GPIO13 as a PWER wakeup source */ 3227facc2f9Seric miao for (i = 0; i <= 15; i++) { 3237facc2f9Seric miao /* skip GPIO2, 5, 6, 7, 8 */ 3247facc2f9Seric miao if (GPIO_bit(i) & 0x1e4) 3257facc2f9Seric miao continue; 3267facc2f9Seric miao 3277facc2f9Seric miao gpio_desc[i].can_wakeup = 1; 3287facc2f9Seric miao gpio_desc[i].mask = GPIO_bit(i); 3297facc2f9Seric miao } 3307facc2f9Seric miao 3317facc2f9Seric miao gpio_desc[35].can_wakeup = 1; 3327facc2f9Seric miao gpio_desc[35].mask = PWER_WE35; 3337facc2f9Seric miao 33499687114SRobert Jarzmik INIT_GPIO_DESC_MUXED(WEMUX3, 31); 33599687114SRobert Jarzmik INIT_GPIO_DESC_MUXED(WEMUX3, 113); 33699687114SRobert Jarzmik INIT_GPIO_DESC_MUXED(WEMUX2, 38); 33799687114SRobert Jarzmik INIT_GPIO_DESC_MUXED(WEMUX2, 53); 33899687114SRobert Jarzmik INIT_GPIO_DESC_MUXED(WEMUX2, 40); 33999687114SRobert Jarzmik INIT_GPIO_DESC_MUXED(WEMUX2, 36); 3405a3d9651SEric Miao } 3415a3d9651SEric Miao #else 3425a3d9651SEric Miao static inline void pxa27x_mfp_init(void) {} 3435a3d9651SEric Miao #endif /* CONFIG_PXA27x */ 3445a3d9651SEric Miao 3455a3d9651SEric Miao #ifdef CONFIG_PM 3465a3d9651SEric Miao static unsigned long saved_gafr[2][4]; 3475a3d9651SEric Miao static unsigned long saved_gpdr[4]; 348ef7c7c69SIgor Grinberg static unsigned long saved_gplr[4]; 349818bc814SDaniel Ribeiro static unsigned long saved_pgsr[4]; 3505a3d9651SEric Miao 3512eaa03b5SRafael J. Wysocki static int pxa2xx_mfp_suspend(void) 3525a3d9651SEric Miao { 3535a3d9651SEric Miao int i; 3545a3d9651SEric Miao 3551106143dSEric Miao /* set corresponding PGSR bit of those marked MFP_LPM_KEEP_OUTPUT */ 3561106143dSEric Miao for (i = 0; i < pxa_last_gpio; i++) { 3571106143dSEric Miao if ((gpio_desc[i].config & MFP_LPM_KEEP_OUTPUT) && 3581106143dSEric Miao (GPDR(i) & GPIO_bit(i))) { 3591106143dSEric Miao if (GPLR(i) & GPIO_bit(i)) 360beb0c9b0SPaul Parsons PGSR(gpio_to_bank(i)) |= GPIO_bit(i); 3611106143dSEric Miao else 362beb0c9b0SPaul Parsons PGSR(gpio_to_bank(i)) &= ~GPIO_bit(i); 3631106143dSEric Miao } 3641106143dSEric Miao } 3651106143dSEric Miao 366ddd244ddSEric Miao for (i = 0; i <= gpio_to_bank(pxa_last_gpio); i++) { 3675a3d9651SEric Miao saved_gafr[0][i] = GAFR_L(i); 3685a3d9651SEric Miao saved_gafr[1][i] = GAFR_U(i); 3695a3d9651SEric Miao saved_gpdr[i] = GPDR(i * 32); 370ef7c7c69SIgor Grinberg saved_gplr[i] = GPLR(i * 32); 371818bc814SDaniel Ribeiro saved_pgsr[i] = PGSR(i); 372ef7c7c69SIgor Grinberg 373ef7c7c69SIgor Grinberg GPSR(i * 32) = PGSR(i); 374ef7c7c69SIgor Grinberg GPCR(i * 32) = ~PGSR(i); 3755a3d9651SEric Miao } 376a13b8787SIgor Grinberg 377a13b8787SIgor Grinberg /* set GPDR bits taking into account MFP_LPM_KEEP_OUTPUT */ 378a13b8787SIgor Grinberg for (i = 0; i < pxa_last_gpio; i++) { 379a13b8787SIgor Grinberg if ((gpdr_lpm[gpio_to_bank(i)] & GPIO_bit(i)) || 380a13b8787SIgor Grinberg ((gpio_desc[i].config & MFP_LPM_KEEP_OUTPUT) && 381a13b8787SIgor Grinberg (saved_gpdr[gpio_to_bank(i)] & GPIO_bit(i)))) 382a13b8787SIgor Grinberg GPDR(i) |= GPIO_bit(i); 383a13b8787SIgor Grinberg else 384a13b8787SIgor Grinberg GPDR(i) &= ~GPIO_bit(i); 385a13b8787SIgor Grinberg } 386a13b8787SIgor Grinberg 3877facc2f9Seric miao return 0; 3887facc2f9Seric miao } 3895a3d9651SEric Miao 3902eaa03b5SRafael J. Wysocki static void pxa2xx_mfp_resume(void) 3915a3d9651SEric Miao { 3925a3d9651SEric Miao int i; 3935a3d9651SEric Miao 394ddd244ddSEric Miao for (i = 0; i <= gpio_to_bank(pxa_last_gpio); i++) { 3955a3d9651SEric Miao GAFR_L(i) = saved_gafr[0][i]; 3965a3d9651SEric Miao GAFR_U(i) = saved_gafr[1][i]; 397ef7c7c69SIgor Grinberg GPSR(i * 32) = saved_gplr[i]; 398ef7c7c69SIgor Grinberg GPCR(i * 32) = ~saved_gplr[i]; 3995a3d9651SEric Miao GPDR(i * 32) = saved_gpdr[i]; 400818bc814SDaniel Ribeiro PGSR(i) = saved_pgsr[i]; 4015a3d9651SEric Miao } 4025a3d9651SEric Miao PSSR = PSSR_RDH | PSSR_PH; 4035a3d9651SEric Miao } 4045a3d9651SEric Miao #else 4055a3d9651SEric Miao #define pxa2xx_mfp_suspend NULL 4065a3d9651SEric Miao #define pxa2xx_mfp_resume NULL 4075a3d9651SEric Miao #endif 4085a3d9651SEric Miao 4092eaa03b5SRafael J. Wysocki struct syscore_ops pxa2xx_mfp_syscore_ops = { 4105a3d9651SEric Miao .suspend = pxa2xx_mfp_suspend, 4115a3d9651SEric Miao .resume = pxa2xx_mfp_resume, 4125a3d9651SEric Miao }; 4135a3d9651SEric Miao 4145a3d9651SEric Miao static int __init pxa2xx_mfp_init(void) 4155a3d9651SEric Miao { 4165a3d9651SEric Miao int i; 4175a3d9651SEric Miao 418e7f3c600SEric Miao if (!cpu_is_pxa2xx()) 419e7f3c600SEric Miao return 0; 420e7f3c600SEric Miao 4215a3d9651SEric Miao if (cpu_is_pxa25x()) 4225a3d9651SEric Miao pxa25x_mfp_init(); 4235a3d9651SEric Miao 4245a3d9651SEric Miao if (cpu_is_pxa27x()) 4255a3d9651SEric Miao pxa27x_mfp_init(); 4265a3d9651SEric Miao 427866bd435STimothy Clacy /* clear RDH bit to enable GPIO receivers after reset/sleep exit */ 428866bd435STimothy Clacy PSSR = PSSR_RDH; 429866bd435STimothy Clacy 4305a3d9651SEric Miao /* initialize gafr_run[], pgsr_lpm[] from existing values */ 431ddd244ddSEric Miao for (i = 0; i <= gpio_to_bank(pxa_last_gpio); i++) 4325a3d9651SEric Miao gpdr_lpm[i] = GPDR(i * 32); 4335a3d9651SEric Miao 4342eaa03b5SRafael J. Wysocki return 0; 4355a3d9651SEric Miao } 4365a3d9651SEric Miao postcore_initcall(pxa2xx_mfp_init); 437