1bae2f597SVamsi krishna Lanka// SPDX-License-Identifier: BSD-3-Clause 2bae2f597SVamsi krishna Lanka/* 3bae2f597SVamsi krishna Lanka * SDX65 SoC device tree source 4bae2f597SVamsi krishna Lanka * 5bae2f597SVamsi krishna Lanka * Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved. 6bae2f597SVamsi krishna Lanka * 7bae2f597SVamsi krishna Lanka */ 8bae2f597SVamsi krishna Lanka 9bae2f597SVamsi krishna Lanka#include <dt-bindings/clock/qcom,gcc-sdx65.h> 10bae2f597SVamsi krishna Lanka#include <dt-bindings/clock/qcom,rpmh.h> 119c0bb384SRohit Agarwal#include <dt-bindings/gpio/gpio.h> 12bae2f597SVamsi krishna Lanka#include <dt-bindings/interrupt-controller/arm-gic.h> 1352fedb2fSRohit Agarwal#include <dt-bindings/power/qcom-rpmpd.h> 14bae2f597SVamsi krishna Lanka#include <dt-bindings/soc/qcom,rpmh-rsc.h> 1514079448SAlex Elder#include <dt-bindings/interconnect/qcom,sdx65.h> 16bae2f597SVamsi krishna Lanka 17bae2f597SVamsi krishna Lanka/ { 18bae2f597SVamsi krishna Lanka #address-cells = <1>; 19bae2f597SVamsi krishna Lanka #size-cells = <1>; 20bae2f597SVamsi krishna Lanka qcom,msm-id = <458 0x10000>, <483 0x10000>, <509 0x10000>; 21bae2f597SVamsi krishna Lanka interrupt-parent = <&intc>; 22bae2f597SVamsi krishna Lanka 23bae2f597SVamsi krishna Lanka memory { 24bae2f597SVamsi krishna Lanka device_type = "memory"; 25bae2f597SVamsi krishna Lanka reg = <0 0>; 26bae2f597SVamsi krishna Lanka }; 27bae2f597SVamsi krishna Lanka 28bae2f597SVamsi krishna Lanka clocks { 29bae2f597SVamsi krishna Lanka xo_board: xo-board { 30bae2f597SVamsi krishna Lanka compatible = "fixed-clock"; 31bae2f597SVamsi krishna Lanka clock-frequency = <76800000>; 32bae2f597SVamsi krishna Lanka clock-output-names = "xo_board"; 33bae2f597SVamsi krishna Lanka #clock-cells = <0>; 34bae2f597SVamsi krishna Lanka }; 35bae2f597SVamsi krishna Lanka 36bae2f597SVamsi krishna Lanka sleep_clk: sleep-clk { 37bae2f597SVamsi krishna Lanka compatible = "fixed-clock"; 38bae2f597SVamsi krishna Lanka clock-frequency = <32764>; 39bae2f597SVamsi krishna Lanka clock-output-names = "sleep_clk"; 40bae2f597SVamsi krishna Lanka #clock-cells = <0>; 41bae2f597SVamsi krishna Lanka }; 420ec15b6fSKaushal Kumar 430ec15b6fSKaushal Kumar nand_clk_dummy: nand-clk-dummy { 440ec15b6fSKaushal Kumar compatible = "fixed-clock"; 450ec15b6fSKaushal Kumar clock-frequency = <32764>; 460ec15b6fSKaushal Kumar #clock-cells = <0>; 470ec15b6fSKaushal Kumar }; 48bae2f597SVamsi krishna Lanka }; 49bae2f597SVamsi krishna Lanka 50bae2f597SVamsi krishna Lanka cpus { 51bae2f597SVamsi krishna Lanka #address-cells = <1>; 52bae2f597SVamsi krishna Lanka #size-cells = <0>; 53bae2f597SVamsi krishna Lanka 54bae2f597SVamsi krishna Lanka cpu0: cpu@0 { 55bae2f597SVamsi krishna Lanka device_type = "cpu"; 56bae2f597SVamsi krishna Lanka compatible = "arm,cortex-a7"; 57bae2f597SVamsi krishna Lanka reg = <0x0>; 58bae2f597SVamsi krishna Lanka enable-method = "psci"; 59b427679aSRohit Agarwal clocks = <&apcs>; 60b427679aSRohit Agarwal power-domains = <&rpmhpd SDX65_CX_AO>; 61b427679aSRohit Agarwal power-domain-names = "rpmhpd"; 62b427679aSRohit Agarwal operating-points-v2 = <&cpu_opp_table>; 63b427679aSRohit Agarwal }; 64b427679aSRohit Agarwal }; 65b427679aSRohit Agarwal 66295bc719SKrzysztof Kozlowski firmware { 67295bc719SKrzysztof Kozlowski scm { 68295bc719SKrzysztof Kozlowski compatible = "qcom,scm-sdx65", "qcom,scm"; 69295bc719SKrzysztof Kozlowski }; 70295bc719SKrzysztof Kozlowski }; 71295bc719SKrzysztof Kozlowski 72295bc719SKrzysztof Kozlowski mc_virt: interconnect-mc-virt { 73295bc719SKrzysztof Kozlowski compatible = "qcom,sdx65-mc-virt"; 74295bc719SKrzysztof Kozlowski #interconnect-cells = <1>; 75295bc719SKrzysztof Kozlowski qcom,bcm-voters = <&apps_bcm_voter>; 76295bc719SKrzysztof Kozlowski }; 77295bc719SKrzysztof Kozlowski 78295bc719SKrzysztof Kozlowski cpu_opp_table: opp-table-cpu { 79b427679aSRohit Agarwal compatible = "operating-points-v2"; 80b427679aSRohit Agarwal opp-shared; 81b427679aSRohit Agarwal 82b427679aSRohit Agarwal opp-345600000 { 83b427679aSRohit Agarwal opp-hz = /bits/ 64 <345600000>; 84b427679aSRohit Agarwal required-opps = <&rpmhpd_opp_low_svs>; 85b427679aSRohit Agarwal }; 86b427679aSRohit Agarwal 87b427679aSRohit Agarwal opp-576000000 { 88b427679aSRohit Agarwal opp-hz = /bits/ 64 <576000000>; 89b427679aSRohit Agarwal required-opps = <&rpmhpd_opp_svs>; 90b427679aSRohit Agarwal }; 91b427679aSRohit Agarwal 92b427679aSRohit Agarwal opp-1094400000 { 93b427679aSRohit Agarwal opp-hz = /bits/ 64 <1094400000>; 94b427679aSRohit Agarwal required-opps = <&rpmhpd_opp_nom>; 95b427679aSRohit Agarwal }; 96b427679aSRohit Agarwal 97b427679aSRohit Agarwal opp-1497600000 { 98b427679aSRohit Agarwal opp-hz = /bits/ 64 <1497600000>; 99b427679aSRohit Agarwal required-opps = <&rpmhpd_opp_turbo>; 100bae2f597SVamsi krishna Lanka }; 101bae2f597SVamsi krishna Lanka }; 102bae2f597SVamsi krishna Lanka 103bae2f597SVamsi krishna Lanka psci { 104bae2f597SVamsi krishna Lanka compatible = "arm,psci-1.0"; 105bae2f597SVamsi krishna Lanka method = "smc"; 106bae2f597SVamsi krishna Lanka }; 107bae2f597SVamsi krishna Lanka 108bae2f597SVamsi krishna Lanka reserved_memory: reserved-memory { 109bae2f597SVamsi krishna Lanka #address-cells = <1>; 110bae2f597SVamsi krishna Lanka #size-cells = <1>; 111bae2f597SVamsi krishna Lanka ranges; 112bae2f597SVamsi krishna Lanka 113a30be444SRohit Agarwal tz_heap_mem: memory@8fcad000 { 114a30be444SRohit Agarwal no-map; 115a30be444SRohit Agarwal reg = <0x8fcad000 0x40000>; 116a30be444SRohit Agarwal }; 117a30be444SRohit Agarwal 118a30be444SRohit Agarwal secdata_mem: memory@8fcfd000 { 119a30be444SRohit Agarwal no-map; 120a30be444SRohit Agarwal reg = <0x8fcfd000 0x1000>; 121a30be444SRohit Agarwal }; 122a30be444SRohit Agarwal 123a30be444SRohit Agarwal hyp_mem: memory@8fd00000 { 124a30be444SRohit Agarwal no-map; 125a30be444SRohit Agarwal reg = <0x8fd00000 0x80000>; 126a30be444SRohit Agarwal }; 127a30be444SRohit Agarwal 128a30be444SRohit Agarwal access_control_mem: memory@8fd80000 { 129a30be444SRohit Agarwal no-map; 130a30be444SRohit Agarwal reg = <0x8fd80000 0x80000>; 131a30be444SRohit Agarwal }; 132a30be444SRohit Agarwal 133a30be444SRohit Agarwal aop_mem: memory@8fe00000 { 134a30be444SRohit Agarwal no-map; 135a30be444SRohit Agarwal reg = <0x8fe00000 0x20000>; 136a30be444SRohit Agarwal }; 137a30be444SRohit Agarwal 138a30be444SRohit Agarwal smem_mem: memory@8fe20000 { 139e378b965SRohit Agarwal compatible = "qcom,smem"; 140a30be444SRohit Agarwal reg = <0x8fe20000 0xc0000>; 141e378b965SRohit Agarwal hwlocks = <&tcsr_mutex 3>; 142e378b965SRohit Agarwal no-map; 143a30be444SRohit Agarwal }; 144a30be444SRohit Agarwal 145bae2f597SVamsi krishna Lanka cmd_db: reserved-memory@8fee0000 { 146bae2f597SVamsi krishna Lanka compatible = "qcom,cmd-db"; 147bae2f597SVamsi krishna Lanka reg = <0x8fee0000 0x20000>; 148bae2f597SVamsi krishna Lanka no-map; 149bae2f597SVamsi krishna Lanka }; 150a30be444SRohit Agarwal 151a30be444SRohit Agarwal tz_mem: memory@8ff00000 { 152a30be444SRohit Agarwal no-map; 153a30be444SRohit Agarwal reg = <0x8ff00000 0x100000>; 154a30be444SRohit Agarwal }; 155a30be444SRohit Agarwal 156a30be444SRohit Agarwal tz_apps_mem: memory@90000000 { 157a30be444SRohit Agarwal no-map; 158a30be444SRohit Agarwal reg = <0x90000000 0x500000>; 159a30be444SRohit Agarwal }; 160a30be444SRohit Agarwal 161a30be444SRohit Agarwal llcc_tcm_mem: memory@15800000 { 162a30be444SRohit Agarwal no-map; 163a30be444SRohit Agarwal reg = <0x15800000 0x800000>; 164a30be444SRohit Agarwal }; 165bae2f597SVamsi krishna Lanka }; 166bae2f597SVamsi krishna Lanka 1677f928c73SRohit Agarwal smp2p-mpss { 1687f928c73SRohit Agarwal compatible = "qcom,smp2p"; 1697f928c73SRohit Agarwal qcom,smem = <435>, <428>; 1707f928c73SRohit Agarwal interrupts = <GIC_SPI 113 IRQ_TYPE_EDGE_RISING>; 1717f928c73SRohit Agarwal mboxes = <&apcs 14>; 1727f928c73SRohit Agarwal qcom,local-pid = <0>; 1737f928c73SRohit Agarwal qcom,remote-pid = <1>; 1747f928c73SRohit Agarwal 1757f928c73SRohit Agarwal modem_smp2p_out: master-kernel { 1767f928c73SRohit Agarwal qcom,entry-name = "master-kernel"; 1777f928c73SRohit Agarwal #qcom,smem-state-cells = <1>; 1787f928c73SRohit Agarwal }; 1797f928c73SRohit Agarwal 1807f928c73SRohit Agarwal modem_smp2p_in: slave-kernel { 1817f928c73SRohit Agarwal qcom,entry-name = "slave-kernel"; 1827f928c73SRohit Agarwal interrupt-controller; 1837f928c73SRohit Agarwal #interrupt-cells = <2>; 1847f928c73SRohit Agarwal }; 1857f928c73SRohit Agarwal 1867f928c73SRohit Agarwal ipa_smp2p_out: ipa-ap-to-modem { 1877f928c73SRohit Agarwal qcom,entry-name = "ipa"; 1887f928c73SRohit Agarwal #qcom,smem-state-cells = <1>; 1897f928c73SRohit Agarwal }; 1907f928c73SRohit Agarwal 1917f928c73SRohit Agarwal ipa_smp2p_in: ipa-modem-to-ap { 1927f928c73SRohit Agarwal qcom,entry-name = "ipa"; 1937f928c73SRohit Agarwal interrupt-controller; 1947f928c73SRohit Agarwal #interrupt-cells = <2>; 1957f928c73SRohit Agarwal }; 1967f928c73SRohit Agarwal }; 1977f928c73SRohit Agarwal 198bae2f597SVamsi krishna Lanka soc: soc { 199bae2f597SVamsi krishna Lanka #address-cells = <1>; 200bae2f597SVamsi krishna Lanka #size-cells = <1>; 201bae2f597SVamsi krishna Lanka ranges; 202bae2f597SVamsi krishna Lanka compatible = "simple-bus"; 203bae2f597SVamsi krishna Lanka 204bae2f597SVamsi krishna Lanka gcc: clock-controller@100000 { 205bae2f597SVamsi krishna Lanka compatible = "qcom,gcc-sdx65"; 206bae2f597SVamsi krishna Lanka reg = <0x00100000 0x001f7400>; 207bae2f597SVamsi krishna Lanka clocks = <&rpmhcc RPMH_CXO_CLK>, <&rpmhcc RPMH_CXO_CLK_A>, <&sleep_clk>; 208bae2f597SVamsi krishna Lanka clock-names = "bi_tcxo", "bi_tcxo_ao", "sleep_clk"; 209fbb6447dSRohit Agarwal #power-domain-cells = <1>; 210bae2f597SVamsi krishna Lanka #clock-cells = <1>; 211bae2f597SVamsi krishna Lanka #reset-cells = <1>; 212bae2f597SVamsi krishna Lanka }; 213bae2f597SVamsi krishna Lanka 214bae2f597SVamsi krishna Lanka blsp1_uart3: serial@831000 { 215bae2f597SVamsi krishna Lanka compatible = "qcom,msm-uartdm-v1.4", "qcom,msm-uartdm"; 216bae2f597SVamsi krishna Lanka reg = <0x00831000 0x200>; 217bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 218bae2f597SVamsi krishna Lanka clocks = <&gcc GCC_BLSP1_UART3_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>; 219bae2f597SVamsi krishna Lanka clock-names = "core", "iface"; 220bae2f597SVamsi krishna Lanka status = "disabled"; 221bae2f597SVamsi krishna Lanka }; 222bae2f597SVamsi krishna Lanka 223fbb6447dSRohit Agarwal usb_hsphy: phy@ff4000 { 2244cd90875SKrzysztof Kozlowski compatible = "qcom,sdx65-usb-hs-phy", 2254cd90875SKrzysztof Kozlowski "qcom,usb-snps-hs-7nm-phy"; 226fbb6447dSRohit Agarwal reg = <0xff4000 0x120>; 227fbb6447dSRohit Agarwal #phy-cells = <0>; 228fbb6447dSRohit Agarwal clocks = <&rpmhcc RPMH_CXO_CLK>; 229fbb6447dSRohit Agarwal clock-names = "ref"; 230fbb6447dSRohit Agarwal resets = <&gcc GCC_QUSB2PHY_BCR>; 231280ecc19SAlex Elder status = "disabled"; 232fbb6447dSRohit Agarwal }; 233fbb6447dSRohit Agarwal 234fbb6447dSRohit Agarwal usb_qmpphy: phy@ff6000 { 235fbb6447dSRohit Agarwal compatible = "qcom,sdx65-qmp-usb3-uni-phy"; 236*d721d6b1SDmitry Baryshkov reg = <0x00ff6000 0x2000>; 237fbb6447dSRohit Agarwal 238fbb6447dSRohit Agarwal clocks = <&gcc GCC_USB3_PHY_AUX_CLK>, 239*d721d6b1SDmitry Baryshkov <&gcc GCC_USB3_PRIM_CLKREF_EN>, 240fbb6447dSRohit Agarwal <&gcc GCC_USB_PHY_CFG_AHB2PHY_CLK>, 241*d721d6b1SDmitry Baryshkov <&gcc GCC_USB3_PHY_PIPE_CLK>; 242*d721d6b1SDmitry Baryshkov clock-names = "aux", 243*d721d6b1SDmitry Baryshkov "ref", 244*d721d6b1SDmitry Baryshkov "cfg_ahb", 245*d721d6b1SDmitry Baryshkov "pipe"; 246*d721d6b1SDmitry Baryshkov clock-output-names = "usb3_uni_phy_pipe_clk_src"; 247*d721d6b1SDmitry Baryshkov #clock-cells = <0>; 248*d721d6b1SDmitry Baryshkov #phy-cells = <0>; 249fbb6447dSRohit Agarwal 250*d721d6b1SDmitry Baryshkov resets = <&gcc GCC_USB3_PHY_BCR>, 251*d721d6b1SDmitry Baryshkov <&gcc GCC_USB3PHY_PHY_BCR>; 252*d721d6b1SDmitry Baryshkov reset-names = "phy", 253*d721d6b1SDmitry Baryshkov "phy_phy"; 254fbb6447dSRohit Agarwal 255280ecc19SAlex Elder status = "disabled"; 256280ecc19SAlex Elder 257fbb6447dSRohit Agarwal }; 258fbb6447dSRohit Agarwal 259b456b5e7SRohit Agarwal system_noc: interconnect@1620000 { 260b456b5e7SRohit Agarwal compatible = "qcom,sdx65-system-noc"; 261b456b5e7SRohit Agarwal reg = <0x01620000 0x31200>; 262b456b5e7SRohit Agarwal #interconnect-cells = <1>; 263b456b5e7SRohit Agarwal qcom,bcm-voters = <&apps_bcm_voter>; 264b456b5e7SRohit Agarwal }; 265b456b5e7SRohit Agarwal 266ab11b74dSKaushal Kumar qpic_bam: dma-controller@1b04000 { 267ab11b74dSKaushal Kumar compatible = "qcom,bam-v1.7.0"; 268ab11b74dSKaushal Kumar reg = <0x01b04000 0x1c000>; 269ab11b74dSKaushal Kumar interrupts = <GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>; 270ab11b74dSKaushal Kumar clocks = <&rpmhcc RPMH_QPIC_CLK>; 271ab11b74dSKaushal Kumar clock-names = "bam_clk"; 272ab11b74dSKaushal Kumar #dma-cells = <1>; 273ab11b74dSKaushal Kumar qcom,ee = <0>; 274ab11b74dSKaushal Kumar qcom,controlled-remotely; 275ab11b74dSKaushal Kumar status = "disabled"; 276ab11b74dSKaushal Kumar }; 277ab11b74dSKaushal Kumar 2780ec15b6fSKaushal Kumar qpic_nand: nand-controller@1b30000 { 2790ec15b6fSKaushal Kumar compatible = "qcom,sdx55-nand"; 2800ec15b6fSKaushal Kumar reg = <0x01b30000 0x10000>; 2810ec15b6fSKaushal Kumar #address-cells = <1>; 2820ec15b6fSKaushal Kumar #size-cells = <0>; 2830ec15b6fSKaushal Kumar clocks = <&rpmhcc RPMH_QPIC_CLK>, 2840ec15b6fSKaushal Kumar <&nand_clk_dummy>; 2850ec15b6fSKaushal Kumar clock-names = "core", "aon"; 2860ec15b6fSKaushal Kumar 2870ec15b6fSKaushal Kumar dmas = <&qpic_bam 0>, 2880ec15b6fSKaushal Kumar <&qpic_bam 1>, 2890ec15b6fSKaushal Kumar <&qpic_bam 2>; 2900ec15b6fSKaushal Kumar dma-names = "tx", "rx", "cmd"; 2910ec15b6fSKaushal Kumar status = "disabled"; 2920ec15b6fSKaushal Kumar }; 2930ec15b6fSKaushal Kumar 2949c0bb384SRohit Agarwal pcie_ep: pcie-ep@1c00000 { 2959c0bb384SRohit Agarwal compatible = "qcom,sdx65-pcie-ep", "qcom,sdx55-pcie-ep"; 2969c0bb384SRohit Agarwal reg = <0x01c00000 0x3000>, 2979c0bb384SRohit Agarwal <0x40000000 0xf1d>, 2989c0bb384SRohit Agarwal <0x40000f20 0xa8>, 2999c0bb384SRohit Agarwal <0x40001000 0x1000>, 3009c0bb384SRohit Agarwal <0x40200000 0x100000>, 3019c0bb384SRohit Agarwal <0x01c03000 0x3000>; 3029c0bb384SRohit Agarwal reg-names = "parf", 3039c0bb384SRohit Agarwal "dbi", 3049c0bb384SRohit Agarwal "elbi", 3059c0bb384SRohit Agarwal "atu", 3069c0bb384SRohit Agarwal "addr_space", 3079c0bb384SRohit Agarwal "mmio"; 3089c0bb384SRohit Agarwal 3099c0bb384SRohit Agarwal qcom,perst-regs = <&tcsr 0xb258 0xb270>; 3109c0bb384SRohit Agarwal 3119c0bb384SRohit Agarwal clocks = <&gcc GCC_PCIE_AUX_CLK>, 3129c0bb384SRohit Agarwal <&gcc GCC_PCIE_CFG_AHB_CLK>, 3139c0bb384SRohit Agarwal <&gcc GCC_PCIE_MSTR_AXI_CLK>, 3149c0bb384SRohit Agarwal <&gcc GCC_PCIE_SLV_AXI_CLK>, 3159c0bb384SRohit Agarwal <&gcc GCC_PCIE_SLV_Q2A_AXI_CLK>, 3169c0bb384SRohit Agarwal <&gcc GCC_PCIE_SLEEP_CLK>, 3179c0bb384SRohit Agarwal <&gcc GCC_PCIE_0_CLKREF_EN>; 3189c0bb384SRohit Agarwal clock-names = "aux", 3199c0bb384SRohit Agarwal "cfg", 3209c0bb384SRohit Agarwal "bus_master", 3219c0bb384SRohit Agarwal "bus_slave", 3229c0bb384SRohit Agarwal "slave_q2a", 3239c0bb384SRohit Agarwal "sleep", 3249c0bb384SRohit Agarwal "ref"; 3259c0bb384SRohit Agarwal 3269c0bb384SRohit Agarwal interrupts = <GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>, 3279c0bb384SRohit Agarwal <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>; 3289c0bb384SRohit Agarwal interrupt-names = "global", "doorbell"; 3299c0bb384SRohit Agarwal 3309c0bb384SRohit Agarwal resets = <&gcc GCC_PCIE_BCR>; 3319c0bb384SRohit Agarwal reset-names = "core"; 3329c0bb384SRohit Agarwal 3339c0bb384SRohit Agarwal power-domains = <&gcc PCIE_GDSC>; 3349c0bb384SRohit Agarwal 3359c0bb384SRohit Agarwal phys = <&pcie_phy>; 3369c0bb384SRohit Agarwal phy-names = "pcie-phy"; 3379c0bb384SRohit Agarwal 3389c0bb384SRohit Agarwal max-link-speed = <3>; 3399c0bb384SRohit Agarwal num-lanes = <2>; 3409c0bb384SRohit Agarwal 3419c0bb384SRohit Agarwal status = "disabled"; 3429c0bb384SRohit Agarwal }; 3439c0bb384SRohit Agarwal 34457b60d03SRohit Agarwal pcie_phy: phy@1c06000 { 34557b60d03SRohit Agarwal compatible = "qcom,sdx65-qmp-gen4x2-pcie-phy"; 34657b60d03SRohit Agarwal reg = <0x01c06000 0x2000>; 34757b60d03SRohit Agarwal 34857b60d03SRohit Agarwal clocks = <&gcc GCC_PCIE_AUX_PHY_CLK_SRC>, 34957b60d03SRohit Agarwal <&gcc GCC_PCIE_CFG_AHB_CLK>, 35057b60d03SRohit Agarwal <&gcc GCC_PCIE_0_CLKREF_EN>, 35157b60d03SRohit Agarwal <&gcc GCC_PCIE_RCHNG_PHY_CLK>, 35257b60d03SRohit Agarwal <&gcc GCC_PCIE_PIPE_CLK>; 35357b60d03SRohit Agarwal clock-names = "aux", 35457b60d03SRohit Agarwal "cfg_ahb", 35557b60d03SRohit Agarwal "ref", 35657b60d03SRohit Agarwal "rchng", 35757b60d03SRohit Agarwal "pipe"; 35857b60d03SRohit Agarwal 35957b60d03SRohit Agarwal resets = <&gcc GCC_PCIE_PHY_BCR>; 36057b60d03SRohit Agarwal reset-names = "phy"; 36157b60d03SRohit Agarwal 36257b60d03SRohit Agarwal assigned-clocks = <&gcc GCC_PCIE_RCHNG_PHY_CLK>; 36357b60d03SRohit Agarwal assigned-clock-rates = <100000000>; 36457b60d03SRohit Agarwal 36557b60d03SRohit Agarwal power-domains = <&gcc PCIE_GDSC>; 36657b60d03SRohit Agarwal 36757b60d03SRohit Agarwal #clock-cells = <0>; 36857b60d03SRohit Agarwal clock-output-names = "pcie_pipe_clk"; 36957b60d03SRohit Agarwal 37057b60d03SRohit Agarwal #phy-cells = <0>; 37157b60d03SRohit Agarwal 37257b60d03SRohit Agarwal status = "disabled"; 37357b60d03SRohit Agarwal }; 37457b60d03SRohit Agarwal 37578254f3bSRohit Agarwal tcsr_mutex: hwlock@1f40000 { 37678254f3bSRohit Agarwal compatible = "qcom,tcsr-mutex"; 37778254f3bSRohit Agarwal reg = <0x01f40000 0x40000>; 37878254f3bSRohit Agarwal #hwlock-cells = <1>; 37978254f3bSRohit Agarwal }; 38078254f3bSRohit Agarwal 3819c0bb384SRohit Agarwal tcsr: syscon@1fcb000 { 3829c0bb384SRohit Agarwal compatible = "qcom,sdx65-tcsr", "syscon"; 3839c0bb384SRohit Agarwal reg = <0x01fc0000 0x1000>; 3849c0bb384SRohit Agarwal }; 3859c0bb384SRohit Agarwal 38614079448SAlex Elder ipa: ipa@3f40000 { 38714079448SAlex Elder compatible = "qcom,sdx65-ipa"; 38814079448SAlex Elder 38914079448SAlex Elder reg = <0x03f40000 0x10000>, 39014079448SAlex Elder <0x03f50000 0x5000>, 39114079448SAlex Elder <0x03e04000 0xfc000>; 39214079448SAlex Elder reg-names = "ipa-reg", 39314079448SAlex Elder "ipa-shared", 39414079448SAlex Elder "gsi"; 39514079448SAlex Elder 39614079448SAlex Elder interrupts-extended = <&intc GIC_SPI 241 IRQ_TYPE_EDGE_RISING>, 39714079448SAlex Elder <&intc GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>, 39814079448SAlex Elder <&ipa_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 39914079448SAlex Elder <&ipa_smp2p_in 1 IRQ_TYPE_EDGE_RISING>; 40014079448SAlex Elder interrupt-names = "ipa", 40114079448SAlex Elder "gsi", 40214079448SAlex Elder "ipa-clock-query", 40314079448SAlex Elder "ipa-setup-ready"; 40414079448SAlex Elder 40514079448SAlex Elder iommus = <&apps_smmu 0x5e0 0x0>, 40614079448SAlex Elder <&apps_smmu 0x5e2 0x0>; 40714079448SAlex Elder 40814079448SAlex Elder clocks = <&rpmhcc RPMH_IPA_CLK>; 40914079448SAlex Elder clock-names = "core"; 41014079448SAlex Elder 41114079448SAlex Elder interconnects = <&system_noc MASTER_IPA &mc_virt SLAVE_EBI1>, 41214079448SAlex Elder <&mem_noc MASTER_APPSS_PROC &system_noc SLAVE_IPA_CFG>; 41314079448SAlex Elder interconnect-names = "memory", 41414079448SAlex Elder "config"; 41514079448SAlex Elder 41614079448SAlex Elder qcom,smem-states = <&ipa_smp2p_out 0>, 41714079448SAlex Elder <&ipa_smp2p_out 1>; 41814079448SAlex Elder qcom,smem-state-names = "ipa-clock-enabled-valid", 41914079448SAlex Elder "ipa-clock-enabled"; 42014079448SAlex Elder 42114079448SAlex Elder status = "disabled"; 42214079448SAlex Elder }; 42314079448SAlex Elder 424a3ae01edSRohit Agarwal remoteproc_mpss: remoteproc@4080000 { 425a3ae01edSRohit Agarwal compatible = "qcom,sdx55-mpss-pas"; 426a3ae01edSRohit Agarwal reg = <0x04080000 0x4040>; 427a3ae01edSRohit Agarwal 428a3ae01edSRohit Agarwal interrupts-extended = <&intc GIC_SPI 250 IRQ_TYPE_EDGE_RISING>, 429a3ae01edSRohit Agarwal <&modem_smp2p_in 0 IRQ_TYPE_EDGE_RISING>, 430a3ae01edSRohit Agarwal <&modem_smp2p_in 1 IRQ_TYPE_EDGE_RISING>, 431a3ae01edSRohit Agarwal <&modem_smp2p_in 2 IRQ_TYPE_EDGE_RISING>, 432a3ae01edSRohit Agarwal <&modem_smp2p_in 3 IRQ_TYPE_EDGE_RISING>, 433a3ae01edSRohit Agarwal <&modem_smp2p_in 7 IRQ_TYPE_EDGE_RISING>; 434a3ae01edSRohit Agarwal interrupt-names = "wdog", "fatal", "ready", "handover", 435a3ae01edSRohit Agarwal "stop-ack", "shutdown-ack"; 436a3ae01edSRohit Agarwal 437a3ae01edSRohit Agarwal clocks = <&rpmhcc RPMH_CXO_CLK>; 438a3ae01edSRohit Agarwal clock-names = "xo"; 439a3ae01edSRohit Agarwal 440a3ae01edSRohit Agarwal power-domains = <&rpmhpd SDX65_CX>, 441a3ae01edSRohit Agarwal <&rpmhpd SDX65_MSS>; 442a3ae01edSRohit Agarwal power-domain-names = "cx", "mss"; 443a3ae01edSRohit Agarwal 444a3ae01edSRohit Agarwal qcom,smem-states = <&modem_smp2p_out 0>; 445a3ae01edSRohit Agarwal qcom,smem-state-names = "stop"; 446a3ae01edSRohit Agarwal 447a3ae01edSRohit Agarwal status = "disabled"; 448a3ae01edSRohit Agarwal 449a3ae01edSRohit Agarwal glink-edge { 450a3ae01edSRohit Agarwal interrupts = <GIC_SPI 114 IRQ_TYPE_EDGE_RISING>; 451a3ae01edSRohit Agarwal label = "mpss"; 452a3ae01edSRohit Agarwal qcom,remote-pid = <1>; 453a3ae01edSRohit Agarwal mboxes = <&apcs 15>; 454a3ae01edSRohit Agarwal }; 455a3ae01edSRohit Agarwal }; 456a3ae01edSRohit Agarwal 4572477d819SBhupesh Sharma sdhc_1: mmc@8804000 { 458dc1a380fSRohit Agarwal compatible = "qcom,sdx65-sdhci", "qcom,sdhci-msm-v5"; 459dc1a380fSRohit Agarwal reg = <0x08804000 0x1000>; 4605eb82ddbSKrzysztof Kozlowski reg-names = "hc"; 461dc1a380fSRohit Agarwal interrupts = <GIC_SPI 210 IRQ_TYPE_LEVEL_HIGH>, 462dc1a380fSRohit Agarwal <GIC_SPI 227 IRQ_TYPE_LEVEL_HIGH>; 463dc1a380fSRohit Agarwal interrupt-names = "hc_irq", "pwr_irq"; 46488fc274cSKrzysztof Kozlowski clocks = <&gcc GCC_SDCC1_AHB_CLK>, 46588fc274cSKrzysztof Kozlowski <&gcc GCC_SDCC1_APPS_CLK>; 46688fc274cSKrzysztof Kozlowski clock-names = "iface", "core"; 467dc1a380fSRohit Agarwal status = "disabled"; 468dc1a380fSRohit Agarwal }; 469dc1a380fSRohit Agarwal 470b456b5e7SRohit Agarwal mem_noc: interconnect@9680000 { 471b456b5e7SRohit Agarwal compatible = "qcom,sdx65-mem-noc"; 472b456b5e7SRohit Agarwal reg = <0x09680000 0x27200>; 473b456b5e7SRohit Agarwal #interconnect-cells = <1>; 474b456b5e7SRohit Agarwal qcom,bcm-voters = <&apps_bcm_voter>; 475b456b5e7SRohit Agarwal }; 476b456b5e7SRohit Agarwal 477fbb6447dSRohit Agarwal usb: usb@a6f8800 { 478fbb6447dSRohit Agarwal compatible = "qcom,sdx65-dwc3", "qcom,dwc3"; 479fbb6447dSRohit Agarwal reg = <0x0a6f8800 0x400>; 480fbb6447dSRohit Agarwal #address-cells = <1>; 481fbb6447dSRohit Agarwal #size-cells = <1>; 482fbb6447dSRohit Agarwal ranges; 483fbb6447dSRohit Agarwal 484fbb6447dSRohit Agarwal clocks = <&gcc GCC_USB30_SLV_AHB_CLK>, 485fbb6447dSRohit Agarwal <&gcc GCC_USB30_MASTER_CLK>, 486fbb6447dSRohit Agarwal <&gcc GCC_USB30_MSTR_AXI_CLK>, 487fbb6447dSRohit Agarwal <&gcc GCC_USB30_MOCK_UTMI_CLK>, 488fbb6447dSRohit Agarwal <&gcc GCC_USB30_SLEEP_CLK>; 489fbb6447dSRohit Agarwal clock-names = "cfg_noc", "core", "iface", "mock_utmi", 490fbb6447dSRohit Agarwal "sleep"; 491fbb6447dSRohit Agarwal 492fbb6447dSRohit Agarwal assigned-clocks = <&gcc GCC_USB30_MOCK_UTMI_CLK>, 493fbb6447dSRohit Agarwal <&gcc GCC_USB30_MASTER_CLK>; 494fbb6447dSRohit Agarwal assigned-clock-rates = <19200000>, <200000000>; 495fbb6447dSRohit Agarwal 496fbb6447dSRohit Agarwal interrupts-extended = <&intc GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>, 497fbb6447dSRohit Agarwal <&pdc 76 IRQ_TYPE_LEVEL_HIGH>, 498079926b5SJohan Hovold <&pdc 18 IRQ_TYPE_EDGE_BOTH>, 499079926b5SJohan Hovold <&pdc 19 IRQ_TYPE_EDGE_BOTH>; 500079926b5SJohan Hovold interrupt-names = "hs_phy_irq", 501079926b5SJohan Hovold "ss_phy_irq", 502079926b5SJohan Hovold "dm_hs_phy_irq", 503079926b5SJohan Hovold "dp_hs_phy_irq"; 504fbb6447dSRohit Agarwal 505fbb6447dSRohit Agarwal power-domains = <&gcc USB30_GDSC>; 506fbb6447dSRohit Agarwal 507fbb6447dSRohit Agarwal resets = <&gcc GCC_USB30_BCR>; 508fbb6447dSRohit Agarwal 509280ecc19SAlex Elder status = "disabled"; 510280ecc19SAlex Elder 511fbb6447dSRohit Agarwal usb_dwc3: usb@a600000 { 512fbb6447dSRohit Agarwal compatible = "snps,dwc3"; 513fbb6447dSRohit Agarwal reg = <0x0a600000 0xcd00>; 514fbb6447dSRohit Agarwal interrupts = <GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>; 515fbb6447dSRohit Agarwal iommus = <&apps_smmu 0x1a0 0x0>; 516fbb6447dSRohit Agarwal snps,dis_u2_susphy_quirk; 517fbb6447dSRohit Agarwal snps,dis_enblslpm_quirk; 518*d721d6b1SDmitry Baryshkov phys = <&usb_hsphy>, <&usb_qmpphy>; 519fbb6447dSRohit Agarwal phy-names = "usb2-phy", "usb3-phy"; 520fbb6447dSRohit Agarwal }; 521fbb6447dSRohit Agarwal }; 522fbb6447dSRohit Agarwal 523df6d7b86SRohit Agarwal restart@c264000 { 524df6d7b86SRohit Agarwal compatible = "qcom,pshold"; 525df6d7b86SRohit Agarwal reg = <0x0c264000 0x1000>; 526df6d7b86SRohit Agarwal }; 527df6d7b86SRohit Agarwal 528324db76dSRohit Agarwal spmi_bus: qcom,spmi@c440000 { 529324db76dSRohit Agarwal compatible = "qcom,spmi-pmic-arb"; 530324db76dSRohit Agarwal reg = <0xc440000 0xd00>, 531324db76dSRohit Agarwal <0xc600000 0x2000000>, 532324db76dSRohit Agarwal <0xe600000 0x100000>, 533324db76dSRohit Agarwal <0xe700000 0xa0000>, 534324db76dSRohit Agarwal <0xc40a000 0x26000>; 535324db76dSRohit Agarwal reg-names = "core", "chnls", "obsrvr", "intr", "cnfg"; 536324db76dSRohit Agarwal interrupts-extended = <&pdc 1 IRQ_TYPE_LEVEL_HIGH>; 537324db76dSRohit Agarwal interrupt-names = "periph_irq"; 538324db76dSRohit Agarwal interrupt-controller; 539324db76dSRohit Agarwal #interrupt-cells = <4>; 540324db76dSRohit Agarwal #address-cells = <2>; 541324db76dSRohit Agarwal #size-cells = <0>; 542324db76dSRohit Agarwal qcom,channel = <0>; 543324db76dSRohit Agarwal qcom,ee = <0>; 544324db76dSRohit Agarwal }; 545324db76dSRohit Agarwal 546ff8b573aSVamsi krishna Lanka tlmm: pinctrl@f100000 { 547ff8b573aSVamsi krishna Lanka compatible = "qcom,sdx65-tlmm"; 548ff8b573aSVamsi krishna Lanka reg = <0xf100000 0x300000>; 549ff8b573aSVamsi krishna Lanka interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH>; 550ff8b573aSVamsi krishna Lanka gpio-controller; 551ff8b573aSVamsi krishna Lanka #gpio-cells = <2>; 552ff8b573aSVamsi krishna Lanka gpio-ranges = <&tlmm 0 0 109>; 553ff8b573aSVamsi krishna Lanka interrupt-controller; 554ff8b573aSVamsi krishna Lanka interrupt-parent = <&intc>; 555ff8b573aSVamsi krishna Lanka #interrupt-cells = <2>; 556ff8b573aSVamsi krishna Lanka }; 557ff8b573aSVamsi krishna Lanka 558bae2f597SVamsi krishna Lanka pdc: interrupt-controller@b210000 { 559bae2f597SVamsi krishna Lanka compatible = "qcom,sdx65-pdc", "qcom,pdc"; 560bae2f597SVamsi krishna Lanka reg = <0xb210000 0x10000>; 561bae2f597SVamsi krishna Lanka qcom,pdc-ranges = <0 147 52>, <52 266 32>; 562bae2f597SVamsi krishna Lanka #interrupt-cells = <2>; 563bae2f597SVamsi krishna Lanka interrupt-parent = <&intc>; 564bae2f597SVamsi krishna Lanka interrupt-controller; 565bae2f597SVamsi krishna Lanka }; 566bae2f597SVamsi krishna Lanka 5679b4dc87dSKrzysztof Kozlowski sram@1468f000 { 5689b4dc87dSKrzysztof Kozlowski compatible = "qcom,sdx65-imem", "syscon", "simple-mfd"; 56969117a2aSRohit Agarwal reg = <0x1468f000 0x1000>; 57069117a2aSRohit Agarwal ranges = <0x0 0x1468f000 0x1000>; 57169117a2aSRohit Agarwal #address-cells = <1>; 57269117a2aSRohit Agarwal #size-cells = <1>; 57369117a2aSRohit Agarwal 57469117a2aSRohit Agarwal pil-reloc@94c { 57569117a2aSRohit Agarwal compatible = "qcom,pil-reloc-info"; 57669117a2aSRohit Agarwal reg = <0x94c 0xc8>; 57769117a2aSRohit Agarwal }; 57869117a2aSRohit Agarwal }; 57969117a2aSRohit Agarwal 58098187f7bSRohit Agarwal apps_smmu: iommu@15000000 { 581157178a7SManivannan Sadhasivam compatible = "qcom,sdx65-smmu-500", "qcom,smmu-500", "arm,mmu-500"; 58298187f7bSRohit Agarwal reg = <0x15000000 0x40000>; 58398187f7bSRohit Agarwal #iommu-cells = <2>; 58498187f7bSRohit Agarwal #global-interrupts = <1>; 58598187f7bSRohit Agarwal interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>, 58698187f7bSRohit Agarwal <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>, 58798187f7bSRohit Agarwal <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>, 58898187f7bSRohit Agarwal <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>, 58998187f7bSRohit Agarwal <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>, 59098187f7bSRohit Agarwal <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>, 59198187f7bSRohit Agarwal <GIC_SPI 95 IRQ_TYPE_LEVEL_HIGH>, 59298187f7bSRohit Agarwal <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>, 59398187f7bSRohit Agarwal <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>, 59498187f7bSRohit Agarwal <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>, 59598187f7bSRohit Agarwal <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>, 59698187f7bSRohit Agarwal <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>, 59798187f7bSRohit Agarwal <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>, 59898187f7bSRohit Agarwal <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>, 59998187f7bSRohit Agarwal <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>, 60098187f7bSRohit Agarwal <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>, 60198187f7bSRohit Agarwal <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>, 60298187f7bSRohit Agarwal <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>, 60398187f7bSRohit Agarwal <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>, 60498187f7bSRohit Agarwal <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>, 60598187f7bSRohit Agarwal <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>, 60698187f7bSRohit Agarwal <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>, 60798187f7bSRohit Agarwal <GIC_SPI 298 IRQ_TYPE_LEVEL_HIGH>, 60898187f7bSRohit Agarwal <GIC_SPI 299 IRQ_TYPE_LEVEL_HIGH>, 60998187f7bSRohit Agarwal <GIC_SPI 300 IRQ_TYPE_LEVEL_HIGH>, 61098187f7bSRohit Agarwal <GIC_SPI 301 IRQ_TYPE_LEVEL_HIGH>, 61198187f7bSRohit Agarwal <GIC_SPI 302 IRQ_TYPE_LEVEL_HIGH>, 61298187f7bSRohit Agarwal <GIC_SPI 303 IRQ_TYPE_LEVEL_HIGH>, 61398187f7bSRohit Agarwal <GIC_SPI 304 IRQ_TYPE_LEVEL_HIGH>, 61498187f7bSRohit Agarwal <GIC_SPI 305 IRQ_TYPE_LEVEL_HIGH>, 61598187f7bSRohit Agarwal <GIC_SPI 306 IRQ_TYPE_LEVEL_HIGH>, 61698187f7bSRohit Agarwal <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>, 61798187f7bSRohit Agarwal <GIC_SPI 308 IRQ_TYPE_LEVEL_HIGH>; 61898187f7bSRohit Agarwal }; 61998187f7bSRohit Agarwal 620bae2f597SVamsi krishna Lanka intc: interrupt-controller@17800000 { 621bae2f597SVamsi krishna Lanka compatible = "qcom,msm-qgic2"; 622bae2f597SVamsi krishna Lanka interrupt-controller; 623bae2f597SVamsi krishna Lanka interrupt-parent = <&intc>; 624bae2f597SVamsi krishna Lanka #interrupt-cells = <3>; 625bae2f597SVamsi krishna Lanka reg = <0x17800000 0x1000>, 626bae2f597SVamsi krishna Lanka <0x17802000 0x1000>; 627bae2f597SVamsi krishna Lanka }; 628bae2f597SVamsi krishna Lanka 62902c55535SRohit Agarwal a7pll: clock@17808000 { 63002c55535SRohit Agarwal compatible = "qcom,sdx55-a7pll"; 63102c55535SRohit Agarwal reg = <0x17808000 0x1000>; 63202c55535SRohit Agarwal clocks = <&rpmhcc RPMH_CXO_CLK>; 63302c55535SRohit Agarwal clock-names = "bi_tcxo"; 63402c55535SRohit Agarwal #clock-cells = <0>; 63502c55535SRohit Agarwal }; 63602c55535SRohit Agarwal 637ce91bc00SRohit Agarwal apcs: mailbox@17810000 { 638ce91bc00SRohit Agarwal compatible = "qcom,sdx55-apcs-gcc", "syscon"; 639ce91bc00SRohit Agarwal reg = <0x17810000 0x2000>; 640ce91bc00SRohit Agarwal #mbox-cells = <1>; 641ce91bc00SRohit Agarwal clocks = <&rpmhcc RPMH_CXO_CLK>, <&a7pll>, <&gcc GPLL0>; 642ce91bc00SRohit Agarwal clock-names = "ref", "pll", "aux"; 643ce91bc00SRohit Agarwal #clock-cells = <0>; 644ce91bc00SRohit Agarwal }; 645ce91bc00SRohit Agarwal 64639eebfceSRohit Agarwal watchdog@17817000 { 64739eebfceSRohit Agarwal compatible = "qcom,apss-wdt-sdx65", "qcom,kpss-wdt"; 64839eebfceSRohit Agarwal reg = <0x17817000 0x1000>; 64939eebfceSRohit Agarwal clocks = <&sleep_clk>; 65039eebfceSRohit Agarwal }; 65139eebfceSRohit Agarwal 652bae2f597SVamsi krishna Lanka timer@17820000 { 653bae2f597SVamsi krishna Lanka #address-cells = <1>; 654bae2f597SVamsi krishna Lanka #size-cells = <1>; 655bae2f597SVamsi krishna Lanka ranges; 656bae2f597SVamsi krishna Lanka compatible = "arm,armv7-timer-mem"; 657bae2f597SVamsi krishna Lanka reg = <0x17820000 0x1000>; 658bae2f597SVamsi krishna Lanka clock-frequency = <19200000>; 659bae2f597SVamsi krishna Lanka 660bae2f597SVamsi krishna Lanka frame@17821000 { 661bae2f597SVamsi krishna Lanka frame-number = <0>; 662bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 7 0x4>, 663bae2f597SVamsi krishna Lanka <GIC_SPI 6 0x4>; 664bae2f597SVamsi krishna Lanka reg = <0x17821000 0x1000>, 665bae2f597SVamsi krishna Lanka <0x17822000 0x1000>; 666bae2f597SVamsi krishna Lanka }; 667bae2f597SVamsi krishna Lanka 668bae2f597SVamsi krishna Lanka frame@17823000 { 669bae2f597SVamsi krishna Lanka frame-number = <1>; 670bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 8 0x4>; 671bae2f597SVamsi krishna Lanka reg = <0x17823000 0x1000>; 672bae2f597SVamsi krishna Lanka status = "disabled"; 673bae2f597SVamsi krishna Lanka }; 674bae2f597SVamsi krishna Lanka 675bae2f597SVamsi krishna Lanka frame@17824000 { 676bae2f597SVamsi krishna Lanka frame-number = <2>; 677bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 9 0x4>; 678bae2f597SVamsi krishna Lanka reg = <0x17824000 0x1000>; 679bae2f597SVamsi krishna Lanka status = "disabled"; 680bae2f597SVamsi krishna Lanka }; 681bae2f597SVamsi krishna Lanka 682bae2f597SVamsi krishna Lanka frame@17825000 { 683bae2f597SVamsi krishna Lanka frame-number = <3>; 684bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 10 0x4>; 685bae2f597SVamsi krishna Lanka reg = <0x17825000 0x1000>; 686bae2f597SVamsi krishna Lanka status = "disabled"; 687bae2f597SVamsi krishna Lanka }; 688bae2f597SVamsi krishna Lanka 689bae2f597SVamsi krishna Lanka frame@17826000 { 690bae2f597SVamsi krishna Lanka frame-number = <4>; 691bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 11 0x4>; 692bae2f597SVamsi krishna Lanka reg = <0x17826000 0x1000>; 693bae2f597SVamsi krishna Lanka status = "disabled"; 694bae2f597SVamsi krishna Lanka }; 695bae2f597SVamsi krishna Lanka 696bae2f597SVamsi krishna Lanka frame@17827000 { 697bae2f597SVamsi krishna Lanka frame-number = <5>; 698bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 12 0x4>; 699bae2f597SVamsi krishna Lanka reg = <0x17827000 0x1000>; 700bae2f597SVamsi krishna Lanka status = "disabled"; 701bae2f597SVamsi krishna Lanka }; 702bae2f597SVamsi krishna Lanka 703bae2f597SVamsi krishna Lanka frame@17828000 { 704bae2f597SVamsi krishna Lanka frame-number = <6>; 705bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 13 0x4>; 706bae2f597SVamsi krishna Lanka reg = <0x17828000 0x1000>; 707bae2f597SVamsi krishna Lanka status = "disabled"; 708bae2f597SVamsi krishna Lanka }; 709bae2f597SVamsi krishna Lanka 710bae2f597SVamsi krishna Lanka frame@17829000 { 711bae2f597SVamsi krishna Lanka frame-number = <7>; 712bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 14 0x4>; 713bae2f597SVamsi krishna Lanka reg = <0x17829000 0x1000>; 714bae2f597SVamsi krishna Lanka status = "disabled"; 715bae2f597SVamsi krishna Lanka }; 716bae2f597SVamsi krishna Lanka }; 717bae2f597SVamsi krishna Lanka 718bae2f597SVamsi krishna Lanka apps_rsc: rsc@17830000 { 719bae2f597SVamsi krishna Lanka label = "apps_rsc"; 720bae2f597SVamsi krishna Lanka compatible = "qcom,rpmh-rsc"; 721bae2f597SVamsi krishna Lanka reg = <0x17830000 0x10000>, 722bae2f597SVamsi krishna Lanka <0x17840000 0x10000>; 723bae2f597SVamsi krishna Lanka reg-names = "drv-0", "drv-1"; 724bae2f597SVamsi krishna Lanka interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>, 725bae2f597SVamsi krishna Lanka <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>; 726bae2f597SVamsi krishna Lanka qcom,tcs-offset = <0xd00>; 727bae2f597SVamsi krishna Lanka qcom,drv-id = <1>; 728bae2f597SVamsi krishna Lanka qcom,tcs-config = <ACTIVE_TCS 2>, 729bae2f597SVamsi krishna Lanka <SLEEP_TCS 2>, 730bae2f597SVamsi krishna Lanka <WAKE_TCS 2>, 731bae2f597SVamsi krishna Lanka <CONTROL_TCS 1>; 732bae2f597SVamsi krishna Lanka 73397c246c8SKrzysztof Kozlowski rpmhcc: clock-controller { 734bae2f597SVamsi krishna Lanka compatible = "qcom,sdx65-rpmh-clk"; 735bae2f597SVamsi krishna Lanka #clock-cells = <1>; 736bae2f597SVamsi krishna Lanka clock-names = "xo"; 737bae2f597SVamsi krishna Lanka clocks = <&xo_board>; 738bae2f597SVamsi krishna Lanka }; 73952fedb2fSRohit Agarwal 74052fedb2fSRohit Agarwal rpmhpd: power-controller { 74152fedb2fSRohit Agarwal compatible = "qcom,sdx65-rpmhpd"; 74252fedb2fSRohit Agarwal #power-domain-cells = <1>; 74352fedb2fSRohit Agarwal operating-points-v2 = <&rpmhpd_opp_table>; 74452fedb2fSRohit Agarwal 74552fedb2fSRohit Agarwal rpmhpd_opp_table: opp-table { 74652fedb2fSRohit Agarwal compatible = "operating-points-v2"; 74752fedb2fSRohit Agarwal 74852fedb2fSRohit Agarwal rpmhpd_opp_ret: opp1 { 74952fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_RETENTION>; 75052fedb2fSRohit Agarwal }; 75152fedb2fSRohit Agarwal 75252fedb2fSRohit Agarwal rpmhpd_opp_min_svs: opp2 { 75352fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_MIN_SVS>; 75452fedb2fSRohit Agarwal }; 75552fedb2fSRohit Agarwal 75652fedb2fSRohit Agarwal rpmhpd_opp_low_svs: opp3 { 75752fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>; 75852fedb2fSRohit Agarwal }; 75952fedb2fSRohit Agarwal 76052fedb2fSRohit Agarwal rpmhpd_opp_svs: opp4 { 76152fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_SVS>; 76252fedb2fSRohit Agarwal }; 76352fedb2fSRohit Agarwal 76452fedb2fSRohit Agarwal rpmhpd_opp_svs_l1: opp5 { 76552fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>; 76652fedb2fSRohit Agarwal }; 76752fedb2fSRohit Agarwal 76852fedb2fSRohit Agarwal rpmhpd_opp_nom: opp6 { 76952fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_NOM>; 77052fedb2fSRohit Agarwal }; 77152fedb2fSRohit Agarwal 77252fedb2fSRohit Agarwal rpmhpd_opp_nom_l1: opp7 { 77352fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>; 77452fedb2fSRohit Agarwal }; 77552fedb2fSRohit Agarwal 77652fedb2fSRohit Agarwal rpmhpd_opp_nom_l2: opp8 { 77752fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_NOM_L2>; 77852fedb2fSRohit Agarwal }; 77952fedb2fSRohit Agarwal 78052fedb2fSRohit Agarwal rpmhpd_opp_turbo: opp9 { 78152fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_TURBO>; 78252fedb2fSRohit Agarwal }; 78352fedb2fSRohit Agarwal 78452fedb2fSRohit Agarwal rpmhpd_opp_turbo_l1: opp10 { 78552fedb2fSRohit Agarwal opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>; 78652fedb2fSRohit Agarwal }; 78752fedb2fSRohit Agarwal }; 78852fedb2fSRohit Agarwal }; 789b456b5e7SRohit Agarwal 790b456b5e7SRohit Agarwal apps_bcm_voter: bcm-voter { 791b456b5e7SRohit Agarwal compatible = "qcom,bcm-voter"; 792b456b5e7SRohit Agarwal }; 793b456b5e7SRohit Agarwal 794bae2f597SVamsi krishna Lanka }; 795bae2f597SVamsi krishna Lanka }; 796bae2f597SVamsi krishna Lanka 797bae2f597SVamsi krishna Lanka timer { 798bae2f597SVamsi krishna Lanka compatible = "arm,armv7-timer"; 799bae2f597SVamsi krishna Lanka interrupts = <1 13 0xf08>, 800bae2f597SVamsi krishna Lanka <1 12 0xf08>, 801bae2f597SVamsi krishna Lanka <1 10 0xf08>, 802bae2f597SVamsi krishna Lanka <1 11 0xf08>; 803bae2f597SVamsi krishna Lanka clock-frequency = <19200000>; 804bae2f597SVamsi krishna Lanka }; 805bae2f597SVamsi krishna Lanka}; 806