xref: /linux/arch/arm/boot/dts/nxp/imx/imx6ul-14x14-evk.dtsi (revision 4f9786035f9e519db41375818e1d0b5f20da2f10)
107a4b460SFabio Estevam// SPDX-License-Identifier: GPL-2.0
207a4b460SFabio Estevam//
307a4b460SFabio Estevam// Copyright (C) 2015 Freescale Semiconductor, Inc.
47d77b850SLothar Waßmann
51d14345bSLaurent Pinchart#include <dt-bindings/media/video-interfaces.h>
61d14345bSLaurent Pinchart
77d77b850SLothar Waßmann/ {
87d77b850SLothar Waßmann	chosen {
97d77b850SLothar Waßmann		stdout-path = &uart1;
107d77b850SLothar Waßmann	};
117d77b850SLothar Waßmann
127d77b850SLothar Waßmann	memory@80000000 {
13750d8df6SFabio Estevam		device_type = "memory";
147d77b850SLothar Waßmann		reg = <0x80000000 0x20000000>;
157d77b850SLothar Waßmann	};
167d77b850SLothar Waßmann
177d77b850SLothar Waßmann	backlight_display: backlight-display {
187d77b850SLothar Waßmann		compatible = "pwm-backlight";
19099c500fSUwe Kleine-König		pwms = <&pwm1 0 5000000 0>;
207d77b850SLothar Waßmann		brightness-levels = <0 4 8 16 32 64 128 255>;
217d77b850SLothar Waßmann		default-brightness-level = <6>;
227d77b850SLothar Waßmann		status = "okay";
237d77b850SLothar Waßmann	};
247d77b850SLothar Waßmann
257d77b850SLothar Waßmann
267d77b850SLothar Waßmann	reg_sd1_vmmc: regulator-sd1-vmmc {
277d77b850SLothar Waßmann		compatible = "regulator-fixed";
287d77b850SLothar Waßmann		regulator-name = "VSD_3V3";
297d77b850SLothar Waßmann		regulator-min-microvolt = <3300000>;
307d77b850SLothar Waßmann		regulator-max-microvolt = <3300000>;
317d77b850SLothar Waßmann		gpio = <&gpio1 9 GPIO_ACTIVE_HIGH>;
327d77b850SLothar Waßmann		enable-active-high;
337d77b850SLothar Waßmann	};
347d77b850SLothar Waßmann
3562cfe242SLeonard Crestez	reg_peri_3v3: regulator-peri-3v3 {
3609e2b104SAnson Huang		compatible = "regulator-fixed";
3709e2b104SAnson Huang		pinctrl-names = "default";
3862cfe242SLeonard Crestez		pinctrl-0 = <&pinctrl_peri_3v3>;
3962cfe242SLeonard Crestez		regulator-name = "VPERI_3V3";
4009e2b104SAnson Huang		regulator-min-microvolt = <3300000>;
4109e2b104SAnson Huang		regulator-max-microvolt = <3300000>;
4209e2b104SAnson Huang		gpio = <&gpio5 2 GPIO_ACTIVE_LOW>;
4362cfe242SLeonard Crestez		/*
4462cfe242SLeonard Crestez		 * If you want to want to make this dynamic please
4562cfe242SLeonard Crestez		 * check schematics and test all affected peripherals:
4662cfe242SLeonard Crestez		 *
4762cfe242SLeonard Crestez		 * - sensors
4862cfe242SLeonard Crestez		 * - ethernet phy
4962cfe242SLeonard Crestez		 * - can
5062cfe242SLeonard Crestez		 * - bluetooth
5162cfe242SLeonard Crestez		 * - wm8960 audio codec
5262cfe242SLeonard Crestez		 * - ov5640 camera
5362cfe242SLeonard Crestez		 */
5462cfe242SLeonard Crestez		regulator-always-on;
5509e2b104SAnson Huang	};
5609e2b104SAnson Huang
57ca5c36baSDong Aisheng	reg_can_3v3: regulator-can-3v3 {
58ca5c36baSDong Aisheng		compatible = "regulator-fixed";
59ca5c36baSDong Aisheng		regulator-name = "can-3v3";
60ca5c36baSDong Aisheng		regulator-min-microvolt = <3300000>;
61ca5c36baSDong Aisheng		regulator-max-microvolt = <3300000>;
62ca5c36baSDong Aisheng		gpios = <&gpio_spi 3 GPIO_ACTIVE_LOW>;
63ca5c36baSDong Aisheng	};
64ca5c36baSDong Aisheng
65*e34ba2a3SChancel Liu	reg_audio_5v: regulator-audio-pwr {
66*e34ba2a3SChancel Liu		compatible = "regulator-fixed";
67*e34ba2a3SChancel Liu		regulator-name = "audio-5v";
68*e34ba2a3SChancel Liu		regulator-min-microvolt = <5000000>;
69*e34ba2a3SChancel Liu		regulator-max-microvolt = <5000000>;
70*e34ba2a3SChancel Liu		regulator-always-on;
71*e34ba2a3SChancel Liu		regulator-boot-on;
72*e34ba2a3SChancel Liu	};
73*e34ba2a3SChancel Liu
74*e34ba2a3SChancel Liu	reg_audio_3v3: regulator-audio-3v3 {
75*e34ba2a3SChancel Liu		compatible = "regulator-fixed";
76*e34ba2a3SChancel Liu		regulator-name = "audio-3v3";
77*e34ba2a3SChancel Liu		regulator-min-microvolt = <3300000>;
78*e34ba2a3SChancel Liu		regulator-max-microvolt = <3300000>;
79*e34ba2a3SChancel Liu		regulator-always-on;
80*e34ba2a3SChancel Liu		regulator-boot-on;
81*e34ba2a3SChancel Liu	};
82*e34ba2a3SChancel Liu
83*e34ba2a3SChancel Liu	reg_audio_1v8: regulator-audio-1v8 {
84*e34ba2a3SChancel Liu		compatible = "regulator-fixed";
85*e34ba2a3SChancel Liu		regulator-name = "audio-1v8";
86*e34ba2a3SChancel Liu		regulator-min-microvolt = <1800000>;
87*e34ba2a3SChancel Liu		regulator-max-microvolt = <1800000>;
88*e34ba2a3SChancel Liu		regulator-always-on;
89*e34ba2a3SChancel Liu		regulator-boot-on;
90*e34ba2a3SChancel Liu	};
91*e34ba2a3SChancel Liu
9214954ee8SShengjiu Wang	sound-wm8960 {
9314954ee8SShengjiu Wang		compatible = "fsl,imx-audio-wm8960";
9414954ee8SShengjiu Wang		model = "wm8960-audio";
9514954ee8SShengjiu Wang		audio-cpu = <&sai2>;
9614954ee8SShengjiu Wang		audio-codec = <&codec>;
9714954ee8SShengjiu Wang		audio-asrc = <&asrc>;
98f70ec2efSGeert Uytterhoeven		hp-det-gpios = <&gpio5 4 0>;
9914954ee8SShengjiu Wang		audio-routing =
1007d77b850SLothar Waßmann			"Headphone Jack", "HP_L",
1017d77b850SLothar Waßmann			"Headphone Jack", "HP_R",
10214954ee8SShengjiu Wang			"Ext Spk", "SPK_LP",
10314954ee8SShengjiu Wang			"Ext Spk", "SPK_LN",
10414954ee8SShengjiu Wang			"Ext Spk", "SPK_RP",
10514954ee8SShengjiu Wang			"Ext Spk", "SPK_RN",
10614954ee8SShengjiu Wang			"LINPUT2", "Mic Jack",
1077d77b850SLothar Waßmann			"LINPUT3", "Mic Jack",
10814954ee8SShengjiu Wang			"RINPUT1", "AMIC",
10914954ee8SShengjiu Wang			"RINPUT2", "AMIC",
11014954ee8SShengjiu Wang			"Mic Jack", "MICB",
11114954ee8SShengjiu Wang			"AMIC", "MICB";
1127d77b850SLothar Waßmann	};
1137d77b850SLothar Waßmann
11434caa126SKrzysztof Kozlowski	spi-4 {
115ca5c36baSDong Aisheng		compatible = "spi-gpio";
116ca5c36baSDong Aisheng		pinctrl-names = "default";
117ca5c36baSDong Aisheng		pinctrl-0 = <&pinctrl_spi4>;
118ca5c36baSDong Aisheng		status = "okay";
119b5ed9750SFabio Estevam		sck-gpios = <&gpio5 11 0>;
120b5ed9750SFabio Estevam		mosi-gpios = <&gpio5 10 0>;
12193ef4e41SFabio Estevam		cs-gpios = <&gpio5 7 GPIO_ACTIVE_LOW>;
122ca5c36baSDong Aisheng		num-chipselects = <1>;
123ca5c36baSDong Aisheng		#address-cells = <1>;
124ca5c36baSDong Aisheng		#size-cells = <0>;
125ca5c36baSDong Aisheng
126ca5c36baSDong Aisheng		gpio_spi: gpio@0 {
127ca5c36baSDong Aisheng			compatible = "fairchild,74hc595";
128ca5c36baSDong Aisheng			gpio-controller;
129ca5c36baSDong Aisheng			#gpio-cells = <2>;
130ca5c36baSDong Aisheng			reg = <0>;
131ca5c36baSDong Aisheng			registers-number = <1>;
132ca5c36baSDong Aisheng			spi-max-frequency = <100000>;
13370f04e9aSFabio Estevam			enable-gpios = <&gpio5 8 GPIO_ACTIVE_LOW>;
134ca5c36baSDong Aisheng		};
135ca5c36baSDong Aisheng	};
136ca5c36baSDong Aisheng
1377d77b850SLothar Waßmann	panel {
1387d77b850SLothar Waßmann		compatible = "innolux,at043tn24";
1397d77b850SLothar Waßmann		backlight = <&backlight_display>;
1407d77b850SLothar Waßmann
1417d77b850SLothar Waßmann		port {
1427d77b850SLothar Waßmann			panel_in: endpoint {
1437d77b850SLothar Waßmann				remote-endpoint = <&display_out>;
1447d77b850SLothar Waßmann			};
1457d77b850SLothar Waßmann		};
1467d77b850SLothar Waßmann	};
1477d77b850SLothar Waßmann};
1487d77b850SLothar Waßmann
1497d77b850SLothar Waßmann&clks {
1507d77b850SLothar Waßmann	assigned-clocks = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
1517d77b850SLothar Waßmann	assigned-clock-rates = <786432000>;
1527d77b850SLothar Waßmann};
1537d77b850SLothar Waßmann
1547d77b850SLothar Waßmann&i2c2 {
1552ca99396SSébastien Szymanski	clock-frequency = <100000>;
1567d77b850SLothar Waßmann	pinctrl-names = "default";
1577d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_i2c2>;
1587d77b850SLothar Waßmann	status = "okay";
1597d77b850SLothar Waßmann
1607d77b850SLothar Waßmann	codec: wm8960@1a {
1617d77b850SLothar Waßmann		#sound-dai-cells = <0>;
1627d77b850SLothar Waßmann		compatible = "wlf,wm8960";
1637d77b850SLothar Waßmann		reg = <0x1a>;
1647d77b850SLothar Waßmann		wlf,shared-lrclk;
16514954ee8SShengjiu Wang		wlf,hp-cfg = <3 2 3>;
16614954ee8SShengjiu Wang		wlf,gpio-cfg = <1 3>;
16714954ee8SShengjiu Wang		clocks = <&clks IMX6UL_CLK_SAI2>;
16814954ee8SShengjiu Wang		clock-names = "mclk";
169*e34ba2a3SChancel Liu		AVDD-supply = <&reg_audio_3v3>;
170*e34ba2a3SChancel Liu		DBVDD-supply = <&reg_audio_1v8>;
171*e34ba2a3SChancel Liu		DCVDD-supply = <&reg_audio_1v8>;
172*e34ba2a3SChancel Liu		SPKVDD1-supply = <&reg_audio_5v>;
173*e34ba2a3SChancel Liu		SPKVDD2-supply = <&reg_audio_5v>;
1747d77b850SLothar Waßmann	};
175e4cbd169SFabio Estevam
176e4cbd169SFabio Estevam	camera@3c {
177e4cbd169SFabio Estevam		compatible = "ovti,ov5640";
178e4cbd169SFabio Estevam		reg = <0x3c>;
179e4cbd169SFabio Estevam		pinctrl-names = "default";
180e4cbd169SFabio Estevam		pinctrl-0 = <&pinctrl_camera_clock>;
181e4cbd169SFabio Estevam		clocks = <&clks IMX6UL_CLK_CSI>;
182e4cbd169SFabio Estevam		clock-names = "xclk";
183e4cbd169SFabio Estevam		powerdown-gpios = <&gpio_spi 6 GPIO_ACTIVE_HIGH>;
184e4cbd169SFabio Estevam		reset-gpios = <&gpio_spi 5 GPIO_ACTIVE_LOW>;
185e4cbd169SFabio Estevam
186e4cbd169SFabio Estevam		port {
187e4cbd169SFabio Estevam			ov5640_to_parallel: endpoint {
188e4cbd169SFabio Estevam				remote-endpoint = <&parallel_from_ov5640>;
189e4cbd169SFabio Estevam				bus-width = <8>;
190e4cbd169SFabio Estevam				data-shift = <2>; /* lines 9:2 are used */
191e4cbd169SFabio Estevam				hsync-active = <0>;
192e4cbd169SFabio Estevam				vsync-active = <0>;
193e4cbd169SFabio Estevam				pclk-sample = <1>;
194e4cbd169SFabio Estevam			};
195e4cbd169SFabio Estevam		};
196e4cbd169SFabio Estevam	};
197e4cbd169SFabio Estevam};
198e4cbd169SFabio Estevam
199e4cbd169SFabio Estevam&csi {
200e4cbd169SFabio Estevam	pinctrl-names = "default";
201e4cbd169SFabio Estevam	pinctrl-0 = <&pinctrl_csi1>;
202e4cbd169SFabio Estevam	status = "okay";
203e4cbd169SFabio Estevam
204e4cbd169SFabio Estevam	port {
205e4cbd169SFabio Estevam		parallel_from_ov5640: endpoint {
206e4cbd169SFabio Estevam			remote-endpoint = <&ov5640_to_parallel>;
2071d14345bSLaurent Pinchart			bus-type = <MEDIA_BUS_TYPE_PARALLEL>;
208e4cbd169SFabio Estevam		};
209e4cbd169SFabio Estevam	};
2107d77b850SLothar Waßmann};
2117d77b850SLothar Waßmann
2127d77b850SLothar Waßmann&fec1 {
2137d77b850SLothar Waßmann	pinctrl-names = "default";
2147d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_enet1>;
2157d77b850SLothar Waßmann	phy-mode = "rmii";
2167d77b850SLothar Waßmann	phy-handle = <&ethphy0>;
21762cfe242SLeonard Crestez	phy-supply = <&reg_peri_3v3>;
2187d77b850SLothar Waßmann	status = "okay";
2197d77b850SLothar Waßmann};
2207d77b850SLothar Waßmann
2217d77b850SLothar Waßmann&fec2 {
2227d77b850SLothar Waßmann	pinctrl-names = "default";
2237d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_enet2>;
2247d77b850SLothar Waßmann	phy-mode = "rmii";
2257d77b850SLothar Waßmann	phy-handle = <&ethphy1>;
22662cfe242SLeonard Crestez	phy-supply = <&reg_peri_3v3>;
2277d77b850SLothar Waßmann	status = "okay";
2287d77b850SLothar Waßmann
2297d77b850SLothar Waßmann	mdio {
2307d77b850SLothar Waßmann		#address-cells = <1>;
2317d77b850SLothar Waßmann		#size-cells = <0>;
2327d77b850SLothar Waßmann
2337d77b850SLothar Waßmann		ethphy0: ethernet-phy@2 {
23470f04e9aSFabio Estevam			compatible = "ethernet-phy-id0022.1560";
2357d77b850SLothar Waßmann			reg = <2>;
2367d77b850SLothar Waßmann			micrel,led-mode = <1>;
2377d77b850SLothar Waßmann			clocks = <&clks IMX6UL_CLK_ENET_REF>;
2387d77b850SLothar Waßmann			clock-names = "rmii-ref";
2392db7e78bSFabio Estevam
2407d77b850SLothar Waßmann		};
2417d77b850SLothar Waßmann
2427d77b850SLothar Waßmann		ethphy1: ethernet-phy@1 {
24370f04e9aSFabio Estevam			compatible = "ethernet-phy-id0022.1560";
2447d77b850SLothar Waßmann			reg = <1>;
2457d77b850SLothar Waßmann			micrel,led-mode = <1>;
2467d77b850SLothar Waßmann			clocks = <&clks IMX6UL_CLK_ENET2_REF>;
2477d77b850SLothar Waßmann			clock-names = "rmii-ref";
2487d77b850SLothar Waßmann		};
2497d77b850SLothar Waßmann	};
2507d77b850SLothar Waßmann};
2517d77b850SLothar Waßmann
252ca5c36baSDong Aisheng&can1 {
253ca5c36baSDong Aisheng	pinctrl-names = "default";
254ca5c36baSDong Aisheng	pinctrl-0 = <&pinctrl_flexcan1>;
255ca5c36baSDong Aisheng	xceiver-supply = <&reg_can_3v3>;
256ca5c36baSDong Aisheng	status = "okay";
257ca5c36baSDong Aisheng};
258ca5c36baSDong Aisheng
259ca5c36baSDong Aisheng&can2 {
260ca5c36baSDong Aisheng	pinctrl-names = "default";
261ca5c36baSDong Aisheng	pinctrl-0 = <&pinctrl_flexcan2>;
262ca5c36baSDong Aisheng	xceiver-supply = <&reg_can_3v3>;
263ca5c36baSDong Aisheng	status = "okay";
264ca5c36baSDong Aisheng};
265ca5c36baSDong Aisheng
26669cbbf6bSFabio Estevam&gpio_spi {
26769cbbf6bSFabio Estevam	eth0-phy-hog {
26869cbbf6bSFabio Estevam		gpio-hog;
26969cbbf6bSFabio Estevam		gpios = <1 GPIO_ACTIVE_HIGH>;
27069cbbf6bSFabio Estevam		output-high;
27169cbbf6bSFabio Estevam		line-name = "eth0-phy";
27269cbbf6bSFabio Estevam	};
27369cbbf6bSFabio Estevam
27469cbbf6bSFabio Estevam	eth1-phy-hog {
27569cbbf6bSFabio Estevam		gpio-hog;
27669cbbf6bSFabio Estevam		gpios = <2 GPIO_ACTIVE_HIGH>;
27769cbbf6bSFabio Estevam		output-high;
27869cbbf6bSFabio Estevam		line-name = "eth1-phy";
27969cbbf6bSFabio Estevam	};
28069cbbf6bSFabio Estevam};
28169cbbf6bSFabio Estevam
2827d77b850SLothar Waßmann&i2c1 {
2837d77b850SLothar Waßmann	clock-frequency = <100000>;
2847d77b850SLothar Waßmann	pinctrl-names = "default";
2857d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_i2c1>;
2867d77b850SLothar Waßmann	status = "okay";
2877d77b850SLothar Waßmann
288516ab2eeSAnson Huang	magnetometer@e {
2897d77b850SLothar Waßmann		compatible = "fsl,mag3110";
2907d77b850SLothar Waßmann		reg = <0x0e>;
29162cfe242SLeonard Crestez		vdd-supply = <&reg_peri_3v3>;
29262cfe242SLeonard Crestez		vddio-supply = <&reg_peri_3v3>;
2937d77b850SLothar Waßmann	};
2947d77b850SLothar Waßmann};
2957d77b850SLothar Waßmann
2967d77b850SLothar Waßmann&lcdif {
2977d77b850SLothar Waßmann	assigned-clocks = <&clks IMX6UL_CLK_LCDIF_PRE_SEL>;
2987d77b850SLothar Waßmann	assigned-clock-parents = <&clks IMX6UL_CLK_PLL5_VIDEO_DIV>;
2997d77b850SLothar Waßmann	pinctrl-names = "default";
3007d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_lcdif_dat
3017d77b850SLothar Waßmann		     &pinctrl_lcdif_ctrl>;
3027d77b850SLothar Waßmann	status = "okay";
3037d77b850SLothar Waßmann
3047d77b850SLothar Waßmann	port {
3057d77b850SLothar Waßmann		display_out: endpoint {
3067d77b850SLothar Waßmann			remote-endpoint = <&panel_in>;
3077d77b850SLothar Waßmann		};
3087d77b850SLothar Waßmann	};
3097d77b850SLothar Waßmann};
3107d77b850SLothar Waßmann
3117d77b850SLothar Waßmann&pwm1 {
3127d77b850SLothar Waßmann	pinctrl-names = "default";
3137d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_pwm1>;
3147d77b850SLothar Waßmann	status = "okay";
3157d77b850SLothar Waßmann};
3167d77b850SLothar Waßmann
3177d77b850SLothar Waßmann&qspi {
3187d77b850SLothar Waßmann	pinctrl-names = "default";
3197d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_qspi>;
3207d77b850SLothar Waßmann	status = "okay";
3217d77b850SLothar Waßmann
322ba9fe460SKrzysztof Kozlowski	flash0: flash@0 {
3237d77b850SLothar Waßmann		#address-cells = <1>;
3247d77b850SLothar Waßmann		#size-cells = <1>;
3250aeb1f2bSStefan Roese		compatible = "micron,n25q256a", "jedec,spi-nor";
3267d77b850SLothar Waßmann		spi-max-frequency = <29000000>;
3274f15a4e0SFrieder Schrempf		spi-rx-bus-width = <4>;
328b2a4f4a3SHaibo Chen		spi-tx-bus-width = <1>;
3297d77b850SLothar Waßmann		reg = <0>;
3307d77b850SLothar Waßmann	};
3317d77b850SLothar Waßmann};
3327d77b850SLothar Waßmann
3337d77b850SLothar Waßmann&sai2 {
3347d77b850SLothar Waßmann	pinctrl-names = "default";
3357d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_sai2>;
3367d77b850SLothar Waßmann	assigned-clocks = <&clks IMX6UL_CLK_SAI2_SEL>,
3377d77b850SLothar Waßmann			  <&clks IMX6UL_CLK_SAI2>;
3387d77b850SLothar Waßmann	assigned-clock-parents = <&clks IMX6UL_CLK_PLL4_AUDIO_DIV>;
3397d77b850SLothar Waßmann	assigned-clock-rates = <0>, <12288000>;
3407d77b850SLothar Waßmann	fsl,sai-mclk-direction-output;
3417d77b850SLothar Waßmann	status = "okay";
3427d77b850SLothar Waßmann};
3437d77b850SLothar Waßmann
3447d77b850SLothar Waßmann&snvs_poweroff {
3457d77b850SLothar Waßmann	status = "okay";
3467d77b850SLothar Waßmann};
3477d77b850SLothar Waßmann
348052ce6f4SAnson Huang&snvs_pwrkey {
349052ce6f4SAnson Huang	status = "okay";
350052ce6f4SAnson Huang};
351052ce6f4SAnson Huang
3527d77b850SLothar Waßmann&tsc {
3537d77b850SLothar Waßmann	pinctrl-names = "default";
3547d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_tsc>;
3552b221662SSebastian Reichel	xnur-gpios = <&gpio1 3 GPIO_ACTIVE_LOW>;
3567d77b850SLothar Waßmann	measure-delay-time = <0xffff>;
3577d77b850SLothar Waßmann	pre-charge-time = <0xfff>;
3587d77b850SLothar Waßmann	status = "okay";
3597d77b850SLothar Waßmann};
3607d77b850SLothar Waßmann
3617d77b850SLothar Waßmann&uart1 {
3627d77b850SLothar Waßmann	pinctrl-names = "default";
3637d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_uart1>;
3647d77b850SLothar Waßmann	status = "okay";
3657d77b850SLothar Waßmann};
3667d77b850SLothar Waßmann
3677d77b850SLothar Waßmann&uart2 {
3687d77b850SLothar Waßmann	pinctrl-names = "default";
3697d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_uart2>;
3707d77b850SLothar Waßmann	uart-has-rtscts;
3717d77b850SLothar Waßmann	status = "okay";
3727d77b850SLothar Waßmann};
3737d77b850SLothar Waßmann
3747d77b850SLothar Waßmann&usbotg1 {
3757d77b850SLothar Waßmann	dr_mode = "otg";
376b780317dSPeter Chen	pinctrl-names = "default";
377b780317dSPeter Chen	pinctrl-0 = <&pinctrl_usb_otg1>;
3787d77b850SLothar Waßmann	status = "okay";
3797d77b850SLothar Waßmann};
3807d77b850SLothar Waßmann
3817d77b850SLothar Waßmann&usbotg2 {
3827d77b850SLothar Waßmann	dr_mode = "host";
3837d77b850SLothar Waßmann	disable-over-current;
3847d77b850SLothar Waßmann	status = "okay";
3857d77b850SLothar Waßmann};
3867d77b850SLothar Waßmann
3877d77b850SLothar Waßmann&usbphy1 {
3887d77b850SLothar Waßmann	fsl,tx-d-cal = <106>;
3897d77b850SLothar Waßmann};
3907d77b850SLothar Waßmann
3917d77b850SLothar Waßmann&usbphy2 {
3927d77b850SLothar Waßmann	fsl,tx-d-cal = <106>;
3937d77b850SLothar Waßmann};
3947d77b850SLothar Waßmann
3957d77b850SLothar Waßmann&usdhc1 {
3967d77b850SLothar Waßmann	pinctrl-names = "default", "state_100mhz", "state_200mhz";
3977d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_usdhc1>;
3987d77b850SLothar Waßmann	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
3997d77b850SLothar Waßmann	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
4007d77b850SLothar Waßmann	cd-gpios = <&gpio1 19 GPIO_ACTIVE_LOW>;
4017d77b850SLothar Waßmann	keep-power-in-suspend;
4027d77b850SLothar Waßmann	wakeup-source;
4037d77b850SLothar Waßmann	vmmc-supply = <&reg_sd1_vmmc>;
4047d77b850SLothar Waßmann	status = "okay";
4057d77b850SLothar Waßmann};
4067d77b850SLothar Waßmann
4077d77b850SLothar Waßmann&usdhc2 {
4087d77b850SLothar Waßmann	pinctrl-names = "default";
4097d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_usdhc2>;
4107d77b850SLothar Waßmann	no-1-8-v;
4113b49b6cdSFabio Estevam	broken-cd;
4127d77b850SLothar Waßmann	keep-power-in-suspend;
4137d77b850SLothar Waßmann	wakeup-source;
4147d77b850SLothar Waßmann	status = "okay";
4157d77b850SLothar Waßmann};
4167d77b850SLothar Waßmann
4177d77b850SLothar Waßmann&wdog1 {
4187d77b850SLothar Waßmann	pinctrl-names = "default";
4197d77b850SLothar Waßmann	pinctrl-0 = <&pinctrl_wdog>;
4207d77b850SLothar Waßmann	fsl,ext-reset-output;
4217d77b850SLothar Waßmann};
4227d77b850SLothar Waßmann
4237d77b850SLothar Waßmann&iomuxc {
4247d77b850SLothar Waßmann	pinctrl-names = "default";
4257d77b850SLothar Waßmann
426e4cbd169SFabio Estevam	pinctrl_camera_clock: cameraclockgrp {
4277d77b850SLothar Waßmann		fsl,pins = <
4287d77b850SLothar Waßmann			MX6UL_PAD_CSI_MCLK__CSI_MCLK		0x1b088
429e4cbd169SFabio Estevam		>;
430e4cbd169SFabio Estevam	};
431e4cbd169SFabio Estevam
432e4cbd169SFabio Estevam	pinctrl_csi1: csi1grp {
433e4cbd169SFabio Estevam		fsl,pins = <
4347d77b850SLothar Waßmann			MX6UL_PAD_CSI_PIXCLK__CSI_PIXCLK	0x1b088
4357d77b850SLothar Waßmann			MX6UL_PAD_CSI_VSYNC__CSI_VSYNC		0x1b088
4367d77b850SLothar Waßmann			MX6UL_PAD_CSI_HSYNC__CSI_HSYNC		0x1b088
4377d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA00__CSI_DATA02	0x1b088
4387d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA01__CSI_DATA03	0x1b088
4397d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA02__CSI_DATA04	0x1b088
4407d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA03__CSI_DATA05	0x1b088
4417d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA04__CSI_DATA06	0x1b088
4427d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA05__CSI_DATA07	0x1b088
4437d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA06__CSI_DATA08	0x1b088
4447d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA07__CSI_DATA09	0x1b088
4457d77b850SLothar Waßmann		>;
4467d77b850SLothar Waßmann	};
4477d77b850SLothar Waßmann
4487d77b850SLothar Waßmann	pinctrl_enet1: enet1grp {
4497d77b850SLothar Waßmann		fsl,pins = <
4507d77b850SLothar Waßmann			MX6UL_PAD_ENET1_RX_EN__ENET1_RX_EN	0x1b0b0
4517d77b850SLothar Waßmann			MX6UL_PAD_ENET1_RX_ER__ENET1_RX_ER	0x1b0b0
4527d77b850SLothar Waßmann			MX6UL_PAD_ENET1_RX_DATA0__ENET1_RDATA00	0x1b0b0
4537d77b850SLothar Waßmann			MX6UL_PAD_ENET1_RX_DATA1__ENET1_RDATA01	0x1b0b0
4547d77b850SLothar Waßmann			MX6UL_PAD_ENET1_TX_EN__ENET1_TX_EN	0x1b0b0
4557d77b850SLothar Waßmann			MX6UL_PAD_ENET1_TX_DATA0__ENET1_TDATA00	0x1b0b0
4567d77b850SLothar Waßmann			MX6UL_PAD_ENET1_TX_DATA1__ENET1_TDATA01	0x1b0b0
4577d77b850SLothar Waßmann			MX6UL_PAD_ENET1_TX_CLK__ENET1_REF_CLK1	0x4001b031
4587d77b850SLothar Waßmann		>;
4597d77b850SLothar Waßmann	};
4607d77b850SLothar Waßmann
4617d77b850SLothar Waßmann	pinctrl_enet2: enet2grp {
4627d77b850SLothar Waßmann		fsl,pins = <
4637d77b850SLothar Waßmann			MX6UL_PAD_GPIO1_IO07__ENET2_MDC		0x1b0b0
4647d77b850SLothar Waßmann			MX6UL_PAD_GPIO1_IO06__ENET2_MDIO	0x1b0b0
4657d77b850SLothar Waßmann			MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN	0x1b0b0
4667d77b850SLothar Waßmann			MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER	0x1b0b0
4677d77b850SLothar Waßmann			MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00	0x1b0b0
4687d77b850SLothar Waßmann			MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01	0x1b0b0
4697d77b850SLothar Waßmann			MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN	0x1b0b0
4707d77b850SLothar Waßmann			MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00	0x1b0b0
4717d77b850SLothar Waßmann			MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01	0x1b0b0
4727d77b850SLothar Waßmann			MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2	0x4001b031
4737d77b850SLothar Waßmann		>;
4747d77b850SLothar Waßmann	};
4757d77b850SLothar Waßmann
4767d77b850SLothar Waßmann	pinctrl_flexcan1: flexcan1grp {
4777d77b850SLothar Waßmann		fsl,pins = <
4787d77b850SLothar Waßmann			MX6UL_PAD_UART3_RTS_B__FLEXCAN1_RX	0x1b020
4797d77b850SLothar Waßmann			MX6UL_PAD_UART3_CTS_B__FLEXCAN1_TX	0x1b020
4807d77b850SLothar Waßmann		>;
4817d77b850SLothar Waßmann	};
4827d77b850SLothar Waßmann
4837d77b850SLothar Waßmann	pinctrl_flexcan2: flexcan2grp {
4847d77b850SLothar Waßmann		fsl,pins = <
4857d77b850SLothar Waßmann			MX6UL_PAD_UART2_RTS_B__FLEXCAN2_RX	0x1b020
4867d77b850SLothar Waßmann			MX6UL_PAD_UART2_CTS_B__FLEXCAN2_TX	0x1b020
4877d77b850SLothar Waßmann		>;
4887d77b850SLothar Waßmann	};
4897d77b850SLothar Waßmann
4907d77b850SLothar Waßmann	pinctrl_i2c1: i2c1grp {
4917d77b850SLothar Waßmann		fsl,pins = <
4927d77b850SLothar Waßmann			MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0
4937d77b850SLothar Waßmann			MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0
4947d77b850SLothar Waßmann		>;
4957d77b850SLothar Waßmann	};
4967d77b850SLothar Waßmann
4977d77b850SLothar Waßmann	pinctrl_i2c2: i2c2grp {
4987d77b850SLothar Waßmann		fsl,pins = <
4997d77b850SLothar Waßmann			MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0
5007d77b850SLothar Waßmann			MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0
5017d77b850SLothar Waßmann		>;
5027d77b850SLothar Waßmann	};
5037d77b850SLothar Waßmann
5047d77b850SLothar Waßmann	pinctrl_lcdif_dat: lcdifdatgrp {
5057d77b850SLothar Waßmann		fsl,pins = <
5067d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA00__LCDIF_DATA00  0x79
5077d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA01__LCDIF_DATA01  0x79
5087d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA02__LCDIF_DATA02  0x79
5097d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA03__LCDIF_DATA03  0x79
5107d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA04__LCDIF_DATA04  0x79
5117d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA05__LCDIF_DATA05  0x79
5127d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA06__LCDIF_DATA06  0x79
5137d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA07__LCDIF_DATA07  0x79
5147d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA08__LCDIF_DATA08  0x79
5157d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA09__LCDIF_DATA09  0x79
5167d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA10__LCDIF_DATA10  0x79
5177d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA11__LCDIF_DATA11  0x79
5187d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA12__LCDIF_DATA12  0x79
5197d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA13__LCDIF_DATA13  0x79
5207d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA14__LCDIF_DATA14  0x79
5217d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA15__LCDIF_DATA15  0x79
5227d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA16__LCDIF_DATA16  0x79
5237d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA17__LCDIF_DATA17  0x79
5247d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA18__LCDIF_DATA18  0x79
5257d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA19__LCDIF_DATA19  0x79
5267d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA20__LCDIF_DATA20  0x79
5277d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA21__LCDIF_DATA21  0x79
5287d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA22__LCDIF_DATA22  0x79
5297d77b850SLothar Waßmann			MX6UL_PAD_LCD_DATA23__LCDIF_DATA23  0x79
5307d77b850SLothar Waßmann		>;
5317d77b850SLothar Waßmann	};
5327d77b850SLothar Waßmann
5337d77b850SLothar Waßmann	pinctrl_lcdif_ctrl: lcdifctrlgrp {
5347d77b850SLothar Waßmann		fsl,pins = <
5357d77b850SLothar Waßmann			MX6UL_PAD_LCD_CLK__LCDIF_CLK	    0x79
5367d77b850SLothar Waßmann			MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE  0x79
5377d77b850SLothar Waßmann			MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC    0x79
5387d77b850SLothar Waßmann			MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC    0x79
5397d77b850SLothar Waßmann			/* used for lcd reset */
5407d77b850SLothar Waßmann			MX6UL_PAD_SNVS_TAMPER9__GPIO5_IO09  0x79
5417d77b850SLothar Waßmann		>;
5427d77b850SLothar Waßmann	};
5437d77b850SLothar Waßmann
5447d77b850SLothar Waßmann	pinctrl_qspi: qspigrp {
5457d77b850SLothar Waßmann		fsl,pins = <
5467d77b850SLothar Waßmann			MX6UL_PAD_NAND_WP_B__QSPI_A_SCLK	0x70a1
5477d77b850SLothar Waßmann			MX6UL_PAD_NAND_READY_B__QSPI_A_DATA00	0x70a1
5487d77b850SLothar Waßmann			MX6UL_PAD_NAND_CE0_B__QSPI_A_DATA01	0x70a1
5497d77b850SLothar Waßmann			MX6UL_PAD_NAND_CE1_B__QSPI_A_DATA02	0x70a1
5507d77b850SLothar Waßmann			MX6UL_PAD_NAND_CLE__QSPI_A_DATA03	0x70a1
5517d77b850SLothar Waßmann			MX6UL_PAD_NAND_DQS__QSPI_A_SS0_B	0x70a1
5527d77b850SLothar Waßmann		>;
5537d77b850SLothar Waßmann	};
5547d77b850SLothar Waßmann
5557d77b850SLothar Waßmann	pinctrl_sai2: sai2grp {
5567d77b850SLothar Waßmann		fsl,pins = <
5577d77b850SLothar Waßmann			MX6UL_PAD_JTAG_TDI__SAI2_TX_BCLK	0x17088
5587d77b850SLothar Waßmann			MX6UL_PAD_JTAG_TDO__SAI2_TX_SYNC	0x17088
5597d77b850SLothar Waßmann			MX6UL_PAD_JTAG_TRST_B__SAI2_TX_DATA	0x11088
5607d77b850SLothar Waßmann			MX6UL_PAD_JTAG_TCK__SAI2_RX_DATA	0x11088
5617d77b850SLothar Waßmann			MX6UL_PAD_JTAG_TMS__SAI2_MCLK		0x17088
5627d77b850SLothar Waßmann			MX6UL_PAD_SNVS_TAMPER4__GPIO5_IO04	0x17059
5637d77b850SLothar Waßmann		>;
5647d77b850SLothar Waßmann	};
5657d77b850SLothar Waßmann
56662cfe242SLeonard Crestez	pinctrl_peri_3v3: peri3v3grp {
56709e2b104SAnson Huang		fsl,pins = <
56809e2b104SAnson Huang			MX6UL_PAD_SNVS_TAMPER2__GPIO5_IO02	0x1b0b0
56909e2b104SAnson Huang		>;
57009e2b104SAnson Huang	};
57109e2b104SAnson Huang
5727d77b850SLothar Waßmann	pinctrl_pwm1: pwm1grp {
5737d77b850SLothar Waßmann		fsl,pins = <
5747d77b850SLothar Waßmann			MX6UL_PAD_GPIO1_IO08__PWM1_OUT   0x110b0
5757d77b850SLothar Waßmann		>;
5767d77b850SLothar Waßmann	};
5777d77b850SLothar Waßmann
5787d77b850SLothar Waßmann	pinctrl_sim2: sim2grp {
5797d77b850SLothar Waßmann		fsl,pins = <
5807d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA03__SIM2_PORT1_PD		0xb808
5817d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA04__SIM2_PORT1_CLK		0x31
5827d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA05__SIM2_PORT1_RST_B		0xb808
5837d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA06__SIM2_PORT1_SVEN		0xb808
5847d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA07__SIM2_PORT1_TRXD		0xb809
5857d77b850SLothar Waßmann			MX6UL_PAD_CSI_DATA02__GPIO4_IO23		0x3008
5867d77b850SLothar Waßmann		>;
5877d77b850SLothar Waßmann	};
5887d77b850SLothar Waßmann
589ca5c36baSDong Aisheng	pinctrl_spi4: spi4grp {
590ca5c36baSDong Aisheng		fsl,pins = <
591ca5c36baSDong Aisheng			MX6UL_PAD_BOOT_MODE0__GPIO5_IO10	0x70a1
592ca5c36baSDong Aisheng			MX6UL_PAD_BOOT_MODE1__GPIO5_IO11	0x70a1
593ca5c36baSDong Aisheng			MX6UL_PAD_SNVS_TAMPER7__GPIO5_IO07	0x70a1
594ca5c36baSDong Aisheng			MX6UL_PAD_SNVS_TAMPER8__GPIO5_IO08	0x80000000
595ca5c36baSDong Aisheng		>;
596ca5c36baSDong Aisheng	};
597ca5c36baSDong Aisheng
5987d77b850SLothar Waßmann	pinctrl_tsc: tscgrp {
5997d77b850SLothar Waßmann		fsl,pins = <
6007d77b850SLothar Waßmann			MX6UL_PAD_GPIO1_IO01__GPIO1_IO01		0xb0
6017d77b850SLothar Waßmann			MX6UL_PAD_GPIO1_IO02__GPIO1_IO02		0xb0
6027d77b850SLothar Waßmann			MX6UL_PAD_GPIO1_IO03__GPIO1_IO03		0xb0
6037d77b850SLothar Waßmann			MX6UL_PAD_GPIO1_IO04__GPIO1_IO04		0xb0
6047d77b850SLothar Waßmann		>;
6057d77b850SLothar Waßmann	};
6067d77b850SLothar Waßmann
6077d77b850SLothar Waßmann	pinctrl_uart1: uart1grp {
6087d77b850SLothar Waßmann		fsl,pins = <
6097d77b850SLothar Waßmann			MX6UL_PAD_UART1_TX_DATA__UART1_DCE_TX 0x1b0b1
6107d77b850SLothar Waßmann			MX6UL_PAD_UART1_RX_DATA__UART1_DCE_RX 0x1b0b1
6117d77b850SLothar Waßmann		>;
6127d77b850SLothar Waßmann	};
6137d77b850SLothar Waßmann
6147d77b850SLothar Waßmann	pinctrl_uart2: uart2grp {
6157d77b850SLothar Waßmann		fsl,pins = <
6167d77b850SLothar Waßmann			MX6UL_PAD_UART2_TX_DATA__UART2_DCE_TX	0x1b0b1
6177d77b850SLothar Waßmann			MX6UL_PAD_UART2_RX_DATA__UART2_DCE_RX	0x1b0b1
6187d77b850SLothar Waßmann			MX6UL_PAD_UART3_RX_DATA__UART2_DCE_RTS	0x1b0b1
6197d77b850SLothar Waßmann			MX6UL_PAD_UART3_TX_DATA__UART2_DCE_CTS	0x1b0b1
6207d77b850SLothar Waßmann		>;
6217d77b850SLothar Waßmann	};
6227d77b850SLothar Waßmann
623b780317dSPeter Chen	pinctrl_usb_otg1: usbotg1grp {
624b780317dSPeter Chen		fsl,pins = <
625b780317dSPeter Chen			MX6UL_PAD_GPIO1_IO00__ANATOP_OTG1_ID	0x17059
626b780317dSPeter Chen		>;
627b780317dSPeter Chen	};
628b780317dSPeter Chen
6297d77b850SLothar Waßmann	pinctrl_usdhc1: usdhc1grp {
6307d77b850SLothar Waßmann		fsl,pins = <
6317d77b850SLothar Waßmann			MX6UL_PAD_SD1_CMD__USDHC1_CMD     	0x17059
6327d77b850SLothar Waßmann			MX6UL_PAD_SD1_CLK__USDHC1_CLK     	0x10059
6337d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 	0x17059
6347d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 	0x17059
6357d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 	0x17059
6367d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 	0x17059
6377d77b850SLothar Waßmann			MX6UL_PAD_UART1_RTS_B__GPIO1_IO19       0x17059 /* SD1 CD */
6387d77b850SLothar Waßmann			MX6UL_PAD_GPIO1_IO05__USDHC1_VSELECT    0x17059 /* SD1 VSELECT */
6397d77b850SLothar Waßmann			MX6UL_PAD_GPIO1_IO09__GPIO1_IO09        0x17059 /* SD1 RESET */
6407d77b850SLothar Waßmann		>;
6417d77b850SLothar Waßmann	};
6427d77b850SLothar Waßmann
643a9c741d8SKrzysztof Kozlowski	pinctrl_usdhc1_100mhz: usdhc1-100mhz-grp {
6447d77b850SLothar Waßmann		fsl,pins = <
6457d77b850SLothar Waßmann			MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170b9
6467d77b850SLothar Waßmann			MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100b9
6477d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
6487d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
6497d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
6507d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
6517d77b850SLothar Waßmann
6527d77b850SLothar Waßmann		>;
6537d77b850SLothar Waßmann	};
6547d77b850SLothar Waßmann
655a9c741d8SKrzysztof Kozlowski	pinctrl_usdhc1_200mhz: usdhc1-200mhz-grp {
6567d77b850SLothar Waßmann		fsl,pins = <
6577d77b850SLothar Waßmann			MX6UL_PAD_SD1_CMD__USDHC1_CMD     0x170f9
6587d77b850SLothar Waßmann			MX6UL_PAD_SD1_CLK__USDHC1_CLK     0x100f9
6597d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170f9
6607d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170f9
6617d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170f9
6627d77b850SLothar Waßmann			MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170f9
6637d77b850SLothar Waßmann		>;
6647d77b850SLothar Waßmann	};
6657d77b850SLothar Waßmann
6667d77b850SLothar Waßmann	pinctrl_usdhc2: usdhc2grp {
6677d77b850SLothar Waßmann		fsl,pins = <
6687d77b850SLothar Waßmann			MX6UL_PAD_NAND_RE_B__USDHC2_CLK     0x17059
6697d77b850SLothar Waßmann			MX6UL_PAD_NAND_WE_B__USDHC2_CMD     0x17059
6707d77b850SLothar Waßmann			MX6UL_PAD_NAND_DATA00__USDHC2_DATA0 0x17059
6717d77b850SLothar Waßmann			MX6UL_PAD_NAND_DATA01__USDHC2_DATA1 0x17059
6727d77b850SLothar Waßmann			MX6UL_PAD_NAND_DATA02__USDHC2_DATA2 0x17059
6737d77b850SLothar Waßmann			MX6UL_PAD_NAND_DATA03__USDHC2_DATA3 0x17059
6747d77b850SLothar Waßmann		>;
6757d77b850SLothar Waßmann	};
6767d77b850SLothar Waßmann
6777d77b850SLothar Waßmann	pinctrl_wdog: wdoggrp {
6787d77b850SLothar Waßmann		fsl,pins = <
6797d77b850SLothar Waßmann			MX6UL_PAD_LCD_RESET__WDOG1_WDOG_ANY    0x30b0
6807d77b850SLothar Waßmann		>;
6817d77b850SLothar Waßmann	};
6827d77b850SLothar Waßmann};
683