1a4553772SBhupesh Sharma# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) 2a4553772SBhupesh Sharma 3a4553772SBhupesh Sharma%YAML 1.2 4a4553772SBhupesh Sharma--- 5a4553772SBhupesh Sharma$id: "http://devicetree.org/schemas/mmc/sdhci-msm.yaml#" 6a4553772SBhupesh Sharma$schema: "http://devicetree.org/meta-schemas/core.yaml#" 7a4553772SBhupesh Sharma 8a4553772SBhupesh Sharmatitle: Qualcomm SDHCI controller (sdhci-msm) 9a4553772SBhupesh Sharma 10a4553772SBhupesh Sharmamaintainers: 11a4553772SBhupesh Sharma - Bhupesh Sharma <bhupesh.sharma@linaro.org> 12a4553772SBhupesh Sharma 13a4553772SBhupesh Sharmadescription: 14a4553772SBhupesh Sharma Secure Digital Host Controller Interface (SDHCI) present on 15a4553772SBhupesh Sharma Qualcomm SOCs supports SD/MMC/SDIO devices. 16a4553772SBhupesh Sharma 17a4553772SBhupesh Sharmaproperties: 18a4553772SBhupesh Sharma compatible: 19a4553772SBhupesh Sharma oneOf: 208574adf5SBhupesh Sharma - enum: 218574adf5SBhupesh Sharma - qcom,sdhci-msm-v4 228574adf5SBhupesh Sharma deprecated: true 23a4553772SBhupesh Sharma - items: 24a4553772SBhupesh Sharma - enum: 25a4553772SBhupesh Sharma - qcom,apq8084-sdhci 26a4553772SBhupesh Sharma - qcom,msm8226-sdhci 27a4553772SBhupesh Sharma - qcom,msm8953-sdhci 28a4553772SBhupesh Sharma - qcom,msm8974-sdhci 29a4553772SBhupesh Sharma - qcom,msm8916-sdhci 30a4553772SBhupesh Sharma - qcom,msm8992-sdhci 31a4553772SBhupesh Sharma - qcom,msm8994-sdhci 32a4553772SBhupesh Sharma - qcom,msm8996-sdhci 339b538b0eSKrzysztof Kozlowski - qcom,msm8998-sdhci 348574adf5SBhupesh Sharma - const: qcom,sdhci-msm-v4 # for sdcc versions less than 5.0 358574adf5SBhupesh Sharma - items: 368574adf5SBhupesh Sharma - enum: 37a4553772SBhupesh Sharma - qcom,qcs404-sdhci 38a4553772SBhupesh Sharma - qcom,sc7180-sdhci 39a4553772SBhupesh Sharma - qcom,sc7280-sdhci 40a4553772SBhupesh Sharma - qcom,sdm630-sdhci 41*07c7338fSRichard Acayan - qcom,sdm670-sdhci 42a4553772SBhupesh Sharma - qcom,sdm845-sdhci 43a4553772SBhupesh Sharma - qcom,sdx55-sdhci 44210deba2SRohit Agarwal - qcom,sdx65-sdhci 45896691f0SAdam Skladowski - qcom,sm6115-sdhci 46a4553772SBhupesh Sharma - qcom,sm6125-sdhci 47a4553772SBhupesh Sharma - qcom,sm6350-sdhci 4817a9f73dSBhupesh Sharma - qcom,sm8150-sdhci 49a4553772SBhupesh Sharma - qcom,sm8250-sdhci 5099ce0f75SKonrad Dybcio - qcom,sm8450-sdhci 518574adf5SBhupesh Sharma - const: qcom,sdhci-msm-v5 # for sdcc version 5.0 52a4553772SBhupesh Sharma 53a4553772SBhupesh Sharma reg: 54a4553772SBhupesh Sharma minItems: 1 5554c16b52SKrzysztof Kozlowski maxItems: 4 56a4553772SBhupesh Sharma 578574adf5SBhupesh Sharma reg-names: 588574adf5SBhupesh Sharma minItems: 1 598574adf5SBhupesh Sharma maxItems: 4 608574adf5SBhupesh Sharma 61a4553772SBhupesh Sharma clocks: 62a4553772SBhupesh Sharma minItems: 3 63a4553772SBhupesh Sharma items: 64a4553772SBhupesh Sharma - description: Main peripheral bus clock, PCLK/HCLK - AHB Bus clock 65a4553772SBhupesh Sharma - description: SDC MMC clock, MCLK 66a4553772SBhupesh Sharma - description: TCXO clock 67a4553772SBhupesh Sharma - description: clock for Inline Crypto Engine 68a4553772SBhupesh Sharma - description: SDCC bus voter clock 69a4553772SBhupesh Sharma - description: reference clock for RCLK delay calibration 70a4553772SBhupesh Sharma - description: sleep clock for RCLK delay calibration 71a4553772SBhupesh Sharma 72a4553772SBhupesh Sharma clock-names: 73a4553772SBhupesh Sharma minItems: 2 74a4553772SBhupesh Sharma items: 75a4553772SBhupesh Sharma - const: iface 76a4553772SBhupesh Sharma - const: core 77a4553772SBhupesh Sharma - const: xo 78a4553772SBhupesh Sharma - const: ice 79a4553772SBhupesh Sharma - const: bus 80a4553772SBhupesh Sharma - const: cal 81a4553772SBhupesh Sharma - const: sleep 82a4553772SBhupesh Sharma 83a4553772SBhupesh Sharma interrupts: 84a4553772SBhupesh Sharma maxItems: 2 85a4553772SBhupesh Sharma 86a4553772SBhupesh Sharma interrupt-names: 87a4553772SBhupesh Sharma items: 88a4553772SBhupesh Sharma - const: hc_irq 89a4553772SBhupesh Sharma - const: pwr_irq 90a4553772SBhupesh Sharma 91a4553772SBhupesh Sharma pinctrl-names: 92a4553772SBhupesh Sharma minItems: 1 93a4553772SBhupesh Sharma items: 94a4553772SBhupesh Sharma - const: default 95a4553772SBhupesh Sharma - const: sleep 96a4553772SBhupesh Sharma 97a4553772SBhupesh Sharma pinctrl-0: 98a4553772SBhupesh Sharma description: 99a4553772SBhupesh Sharma Should specify pin control groups used for this controller. 100a4553772SBhupesh Sharma 101a7c99868SIskren Chernev pinctrl-1: 102a7c99868SIskren Chernev description: 103a7c99868SIskren Chernev Should specify sleep pin control groups used for this controller. 104a7c99868SIskren Chernev 10595a4cf71SRobert Marko resets: 10695a4cf71SRobert Marko maxItems: 1 10795a4cf71SRobert Marko 108a4553772SBhupesh Sharma qcom,ddr-config: 109a4553772SBhupesh Sharma $ref: /schemas/types.yaml#/definitions/uint32 110a4553772SBhupesh Sharma description: platform specific settings for DDR_CONFIG reg. 111a4553772SBhupesh Sharma 112a4553772SBhupesh Sharma qcom,dll-config: 113a4553772SBhupesh Sharma $ref: /schemas/types.yaml#/definitions/uint32 114a4553772SBhupesh Sharma description: platform specific settings for DLL_CONFIG reg. 115a4553772SBhupesh Sharma 116a4553772SBhupesh Sharma iommus: 117a4553772SBhupesh Sharma minItems: 1 118a4553772SBhupesh Sharma maxItems: 8 119a4553772SBhupesh Sharma description: | 120a4553772SBhupesh Sharma phandle to apps_smmu node with sid mask. 121a4553772SBhupesh Sharma 122a4553772SBhupesh Sharma interconnects: 123a4553772SBhupesh Sharma items: 124a4553772SBhupesh Sharma - description: data path, sdhc to ddr 125a4553772SBhupesh Sharma - description: config path, cpu to sdhc 126a4553772SBhupesh Sharma 127a4553772SBhupesh Sharma interconnect-names: 128a4553772SBhupesh Sharma items: 129a4553772SBhupesh Sharma - const: sdhc-ddr 130a4553772SBhupesh Sharma - const: cpu-sdhc 131a4553772SBhupesh Sharma 132a4553772SBhupesh Sharma power-domains: 133a4553772SBhupesh Sharma description: A phandle to sdhci power domain node 134a4553772SBhupesh Sharma maxItems: 1 135a4553772SBhupesh Sharma 1368574adf5SBhupesh Sharma mmc-ddr-1_8v: true 1378574adf5SBhupesh Sharma 1388574adf5SBhupesh Sharma mmc-hs200-1_8v: true 1398574adf5SBhupesh Sharma 1408574adf5SBhupesh Sharma mmc-hs400-1_8v: true 1418574adf5SBhupesh Sharma 1428574adf5SBhupesh Sharma bus-width: true 1438574adf5SBhupesh Sharma 1448574adf5SBhupesh Sharma max-frequency: true 1458574adf5SBhupesh Sharma 146331753ffSBhupesh Sharma operating-points-v2: true 147331753ffSBhupesh Sharma 148a4553772SBhupesh SharmapatternProperties: 149a4553772SBhupesh Sharma '^opp-table(-[a-z0-9]+)?$': 150a4553772SBhupesh Sharma if: 151a4553772SBhupesh Sharma properties: 152a4553772SBhupesh Sharma compatible: 153a4553772SBhupesh Sharma const: operating-points-v2 154a4553772SBhupesh Sharma then: 155a4553772SBhupesh Sharma patternProperties: 156a4553772SBhupesh Sharma '^opp-?[0-9]+$': 157a4553772SBhupesh Sharma required: 158a4553772SBhupesh Sharma - required-opps 159a4553772SBhupesh Sharma 160a4553772SBhupesh Sharmarequired: 161a4553772SBhupesh Sharma - compatible 162a4553772SBhupesh Sharma - reg 163a4553772SBhupesh Sharma - clocks 164a4553772SBhupesh Sharma - clock-names 165a4553772SBhupesh Sharma - interrupts 166a4553772SBhupesh Sharma 1678574adf5SBhupesh SharmaallOf: 1688574adf5SBhupesh Sharma - $ref: mmc-controller.yaml# 1698574adf5SBhupesh Sharma 17054c16b52SKrzysztof Kozlowski - if: 17154c16b52SKrzysztof Kozlowski properties: 17254c16b52SKrzysztof Kozlowski compatible: 17354c16b52SKrzysztof Kozlowski contains: 17454c16b52SKrzysztof Kozlowski enum: 17554c16b52SKrzysztof Kozlowski - qcom,sdhci-msm-v4 17654c16b52SKrzysztof Kozlowski then: 17754c16b52SKrzysztof Kozlowski properties: 17854c16b52SKrzysztof Kozlowski reg: 17954c16b52SKrzysztof Kozlowski minItems: 2 18054c16b52SKrzysztof Kozlowski items: 18154c16b52SKrzysztof Kozlowski - description: Host controller register map 18254c16b52SKrzysztof Kozlowski - description: SD Core register map 18354c16b52SKrzysztof Kozlowski - description: CQE register map 18454c16b52SKrzysztof Kozlowski - description: Inline Crypto Engine register map 18554c16b52SKrzysztof Kozlowski reg-names: 18654c16b52SKrzysztof Kozlowski minItems: 2 18754c16b52SKrzysztof Kozlowski items: 18854c16b52SKrzysztof Kozlowski - const: hc 18954c16b52SKrzysztof Kozlowski - const: core 19054c16b52SKrzysztof Kozlowski - const: cqhci 19154c16b52SKrzysztof Kozlowski - const: ice 19254c16b52SKrzysztof Kozlowski else: 19354c16b52SKrzysztof Kozlowski properties: 19454c16b52SKrzysztof Kozlowski reg: 19554c16b52SKrzysztof Kozlowski minItems: 1 19654c16b52SKrzysztof Kozlowski items: 19754c16b52SKrzysztof Kozlowski - description: Host controller register map 19854c16b52SKrzysztof Kozlowski - description: CQE register map 19954c16b52SKrzysztof Kozlowski - description: Inline Crypto Engine register map 20054c16b52SKrzysztof Kozlowski reg-names: 20154c16b52SKrzysztof Kozlowski minItems: 1 20254c16b52SKrzysztof Kozlowski items: 20354c16b52SKrzysztof Kozlowski - const: hc 20454c16b52SKrzysztof Kozlowski - const: cqhci 20554c16b52SKrzysztof Kozlowski - const: ice 20654c16b52SKrzysztof Kozlowski 2078574adf5SBhupesh SharmaunevaluatedProperties: false 208a4553772SBhupesh Sharma 209a4553772SBhupesh Sharmaexamples: 210a4553772SBhupesh Sharma - | 211a4553772SBhupesh Sharma #include <dt-bindings/interrupt-controller/arm-gic.h> 212a4553772SBhupesh Sharma #include <dt-bindings/clock/qcom,gcc-sm8250.h> 213a4553772SBhupesh Sharma #include <dt-bindings/clock/qcom,rpmh.h> 214a4553772SBhupesh Sharma #include <dt-bindings/power/qcom-rpmpd.h> 215a4553772SBhupesh Sharma 2168574adf5SBhupesh Sharma sdhc_2: mmc@8804000 { 217a4553772SBhupesh Sharma compatible = "qcom,sm8250-sdhci", "qcom,sdhci-msm-v5"; 218a4553772SBhupesh Sharma reg = <0 0x08804000 0 0x1000>; 219a4553772SBhupesh Sharma 220a4553772SBhupesh Sharma interrupts = <GIC_SPI 204 IRQ_TYPE_LEVEL_HIGH>, 221a4553772SBhupesh Sharma <GIC_SPI 222 IRQ_TYPE_LEVEL_HIGH>; 222a4553772SBhupesh Sharma interrupt-names = "hc_irq", "pwr_irq"; 223a4553772SBhupesh Sharma 224a4553772SBhupesh Sharma clocks = <&gcc GCC_SDCC2_AHB_CLK>, 225a4553772SBhupesh Sharma <&gcc GCC_SDCC2_APPS_CLK>, 226a4553772SBhupesh Sharma <&rpmhcc RPMH_CXO_CLK>; 227a4553772SBhupesh Sharma clock-names = "iface", "core", "xo"; 228a4553772SBhupesh Sharma iommus = <&apps_smmu 0x4a0 0x0>; 229a4553772SBhupesh Sharma qcom,dll-config = <0x0007642c>; 230a4553772SBhupesh Sharma qcom,ddr-config = <0x80040868>; 231a4553772SBhupesh Sharma power-domains = <&rpmhpd SM8250_CX>; 232a4553772SBhupesh Sharma 233a4553772SBhupesh Sharma operating-points-v2 = <&sdhc2_opp_table>; 234a4553772SBhupesh Sharma 235a4553772SBhupesh Sharma sdhc2_opp_table: opp-table { 236a4553772SBhupesh Sharma compatible = "operating-points-v2"; 237a4553772SBhupesh Sharma 238a4553772SBhupesh Sharma opp-19200000 { 239a4553772SBhupesh Sharma opp-hz = /bits/ 64 <19200000>; 240a4553772SBhupesh Sharma required-opps = <&rpmhpd_opp_min_svs>; 241a4553772SBhupesh Sharma }; 242a4553772SBhupesh Sharma 243a4553772SBhupesh Sharma opp-50000000 { 244a4553772SBhupesh Sharma opp-hz = /bits/ 64 <50000000>; 245a4553772SBhupesh Sharma required-opps = <&rpmhpd_opp_low_svs>; 246a4553772SBhupesh Sharma }; 247a4553772SBhupesh Sharma 248a4553772SBhupesh Sharma opp-100000000 { 249a4553772SBhupesh Sharma opp-hz = /bits/ 64 <100000000>; 250a4553772SBhupesh Sharma required-opps = <&rpmhpd_opp_svs>; 251a4553772SBhupesh Sharma }; 252a4553772SBhupesh Sharma 253a4553772SBhupesh Sharma opp-202000000 { 254a4553772SBhupesh Sharma opp-hz = /bits/ 64 <202000000>; 255a4553772SBhupesh Sharma required-opps = <&rpmhpd_opp_svs_l1>; 256a4553772SBhupesh Sharma }; 257a4553772SBhupesh Sharma }; 258a4553772SBhupesh Sharma }; 259