11bbe92f5SDave Martin /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */ 260021220SAndre Przywara #ifndef _ASM_X86_KVM_H 360021220SAndre Przywara #define _ASM_X86_KVM_H 460021220SAndre Przywara 560021220SAndre Przywara /* 660021220SAndre Przywara * KVM x86 specific structures and definitions 760021220SAndre Przywara * 860021220SAndre Przywara */ 960021220SAndre Przywara 10*85aaadf6SAnup Patel #include <linux/const.h> 11*85aaadf6SAnup Patel #include <linux/bits.h> 1260021220SAndre Przywara #include <linux/types.h> 1360021220SAndre Przywara #include <linux/ioctl.h> 14be986824SAnup Patel #include <linux/stddef.h> 1560021220SAndre Przywara 161bbe92f5SDave Martin #define KVM_PIO_PAGE_OFFSET 1 171bbe92f5SDave Martin #define KVM_COALESCED_MMIO_PAGE_OFFSET 2 185968b5ffSAnup Patel #define KVM_DIRTY_LOG_PAGE_OFFSET 64 191bbe92f5SDave Martin 2060021220SAndre Przywara #define DE_VECTOR 0 2160021220SAndre Przywara #define DB_VECTOR 1 2260021220SAndre Przywara #define BP_VECTOR 3 2360021220SAndre Przywara #define OF_VECTOR 4 2460021220SAndre Przywara #define BR_VECTOR 5 2560021220SAndre Przywara #define UD_VECTOR 6 2660021220SAndre Przywara #define NM_VECTOR 7 2760021220SAndre Przywara #define DF_VECTOR 8 2860021220SAndre Przywara #define TS_VECTOR 10 2960021220SAndre Przywara #define NP_VECTOR 11 3060021220SAndre Przywara #define SS_VECTOR 12 3160021220SAndre Przywara #define GP_VECTOR 13 3260021220SAndre Przywara #define PF_VECTOR 14 3360021220SAndre Przywara #define MF_VECTOR 16 3460021220SAndre Przywara #define AC_VECTOR 17 3560021220SAndre Przywara #define MC_VECTOR 18 3660021220SAndre Przywara #define XM_VECTOR 19 3760021220SAndre Przywara #define VE_VECTOR 20 3860021220SAndre Przywara 3960021220SAndre Przywara /* Select x86 specific features in <linux/kvm.h> */ 4060021220SAndre Przywara #define __KVM_HAVE_PIT 4160021220SAndre Przywara #define __KVM_HAVE_IOAPIC 4260021220SAndre Przywara #define __KVM_HAVE_IRQ_LINE 4360021220SAndre Przywara #define __KVM_HAVE_MSI 4460021220SAndre Przywara #define __KVM_HAVE_USER_NMI 4560021220SAndre Przywara #define __KVM_HAVE_MSIX 4660021220SAndre Przywara #define __KVM_HAVE_MCE 4760021220SAndre Przywara #define __KVM_HAVE_PIT_STATE2 4860021220SAndre Przywara #define __KVM_HAVE_XEN_HVM 4960021220SAndre Przywara #define __KVM_HAVE_VCPU_EVENTS 5060021220SAndre Przywara #define __KVM_HAVE_DEBUGREGS 5160021220SAndre Przywara #define __KVM_HAVE_XSAVE 5260021220SAndre Przywara #define __KVM_HAVE_XCRS 5360021220SAndre Przywara 5460021220SAndre Przywara /* Architectural interrupt line count. */ 5560021220SAndre Przywara #define KVM_NR_INTERRUPTS 256 5660021220SAndre Przywara 5760021220SAndre Przywara /* for KVM_GET_IRQCHIP and KVM_SET_IRQCHIP */ 5860021220SAndre Przywara struct kvm_pic_state { 5960021220SAndre Przywara __u8 last_irr; /* edge detection */ 6060021220SAndre Przywara __u8 irr; /* interrupt request register */ 6160021220SAndre Przywara __u8 imr; /* interrupt mask register */ 6260021220SAndre Przywara __u8 isr; /* interrupt service register */ 6360021220SAndre Przywara __u8 priority_add; /* highest irq priority */ 6460021220SAndre Przywara __u8 irq_base; 6560021220SAndre Przywara __u8 read_reg_select; 6660021220SAndre Przywara __u8 poll; 6760021220SAndre Przywara __u8 special_mask; 6860021220SAndre Przywara __u8 init_state; 6960021220SAndre Przywara __u8 auto_eoi; 7060021220SAndre Przywara __u8 rotate_on_auto_eoi; 7160021220SAndre Przywara __u8 special_fully_nested_mode; 7260021220SAndre Przywara __u8 init4; /* true if 4 byte init */ 7360021220SAndre Przywara __u8 elcr; /* PIIX edge/trigger selection */ 7460021220SAndre Przywara __u8 elcr_mask; 7560021220SAndre Przywara }; 7660021220SAndre Przywara 7760021220SAndre Przywara #define KVM_IOAPIC_NUM_PINS 24 7860021220SAndre Przywara struct kvm_ioapic_state { 7960021220SAndre Przywara __u64 base_address; 8060021220SAndre Przywara __u32 ioregsel; 8160021220SAndre Przywara __u32 id; 8260021220SAndre Przywara __u32 irr; 8360021220SAndre Przywara __u32 pad; 8460021220SAndre Przywara union { 8560021220SAndre Przywara __u64 bits; 8660021220SAndre Przywara struct { 8760021220SAndre Przywara __u8 vector; 8860021220SAndre Przywara __u8 delivery_mode:3; 8960021220SAndre Przywara __u8 dest_mode:1; 9060021220SAndre Przywara __u8 delivery_status:1; 9160021220SAndre Przywara __u8 polarity:1; 9260021220SAndre Przywara __u8 remote_irr:1; 9360021220SAndre Przywara __u8 trig_mode:1; 9460021220SAndre Przywara __u8 mask:1; 9560021220SAndre Przywara __u8 reserve:7; 9660021220SAndre Przywara __u8 reserved[4]; 9760021220SAndre Przywara __u8 dest_id; 9860021220SAndre Przywara } fields; 9960021220SAndre Przywara } redirtbl[KVM_IOAPIC_NUM_PINS]; 10060021220SAndre Przywara }; 10160021220SAndre Przywara 10260021220SAndre Przywara #define KVM_IRQCHIP_PIC_MASTER 0 10360021220SAndre Przywara #define KVM_IRQCHIP_PIC_SLAVE 1 10460021220SAndre Przywara #define KVM_IRQCHIP_IOAPIC 2 10560021220SAndre Przywara #define KVM_NR_IRQCHIPS 3 10660021220SAndre Przywara 107b37ed70eSAndre Przywara #define KVM_RUN_X86_SMM (1 << 0) 1085968b5ffSAnup Patel #define KVM_RUN_X86_BUS_LOCK (1 << 1) 109b37ed70eSAndre Przywara 11060021220SAndre Przywara /* for KVM_GET_REGS and KVM_SET_REGS */ 11160021220SAndre Przywara struct kvm_regs { 11260021220SAndre Przywara /* out (KVM_GET_REGS) / in (KVM_SET_REGS) */ 11360021220SAndre Przywara __u64 rax, rbx, rcx, rdx; 11460021220SAndre Przywara __u64 rsi, rdi, rsp, rbp; 11560021220SAndre Przywara __u64 r8, r9, r10, r11; 11660021220SAndre Przywara __u64 r12, r13, r14, r15; 11760021220SAndre Przywara __u64 rip, rflags; 11860021220SAndre Przywara }; 11960021220SAndre Przywara 12060021220SAndre Przywara /* for KVM_GET_LAPIC and KVM_SET_LAPIC */ 12160021220SAndre Przywara #define KVM_APIC_REG_SIZE 0x400 12260021220SAndre Przywara struct kvm_lapic_state { 12360021220SAndre Przywara char regs[KVM_APIC_REG_SIZE]; 12460021220SAndre Przywara }; 12560021220SAndre Przywara 12660021220SAndre Przywara struct kvm_segment { 12760021220SAndre Przywara __u64 base; 12860021220SAndre Przywara __u32 limit; 12960021220SAndre Przywara __u16 selector; 13060021220SAndre Przywara __u8 type; 13160021220SAndre Przywara __u8 present, dpl, db, s, l, g, avl; 13260021220SAndre Przywara __u8 unusable; 13360021220SAndre Przywara __u8 padding; 13460021220SAndre Przywara }; 13560021220SAndre Przywara 13660021220SAndre Przywara struct kvm_dtable { 13760021220SAndre Przywara __u64 base; 13860021220SAndre Przywara __u16 limit; 13960021220SAndre Przywara __u16 padding[3]; 14060021220SAndre Przywara }; 14160021220SAndre Przywara 14260021220SAndre Przywara 14360021220SAndre Przywara /* for KVM_GET_SREGS and KVM_SET_SREGS */ 14460021220SAndre Przywara struct kvm_sregs { 14560021220SAndre Przywara /* out (KVM_GET_SREGS) / in (KVM_SET_SREGS) */ 14660021220SAndre Przywara struct kvm_segment cs, ds, es, fs, gs, ss; 14760021220SAndre Przywara struct kvm_segment tr, ldt; 14860021220SAndre Przywara struct kvm_dtable gdt, idt; 14960021220SAndre Przywara __u64 cr0, cr2, cr3, cr4, cr8; 15060021220SAndre Przywara __u64 efer; 15160021220SAndre Przywara __u64 apic_base; 15260021220SAndre Przywara __u64 interrupt_bitmap[(KVM_NR_INTERRUPTS + 63) / 64]; 15360021220SAndre Przywara }; 15460021220SAndre Przywara 1555968b5ffSAnup Patel struct kvm_sregs2 { 1565968b5ffSAnup Patel /* out (KVM_GET_SREGS2) / in (KVM_SET_SREGS2) */ 1575968b5ffSAnup Patel struct kvm_segment cs, ds, es, fs, gs, ss; 1585968b5ffSAnup Patel struct kvm_segment tr, ldt; 1595968b5ffSAnup Patel struct kvm_dtable gdt, idt; 1605968b5ffSAnup Patel __u64 cr0, cr2, cr3, cr4, cr8; 1615968b5ffSAnup Patel __u64 efer; 1625968b5ffSAnup Patel __u64 apic_base; 1635968b5ffSAnup Patel __u64 flags; 1645968b5ffSAnup Patel __u64 pdptrs[4]; 1655968b5ffSAnup Patel }; 1665968b5ffSAnup Patel #define KVM_SREGS2_FLAGS_PDPTRS_VALID 1 1675968b5ffSAnup Patel 16860021220SAndre Przywara /* for KVM_GET_FPU and KVM_SET_FPU */ 16960021220SAndre Przywara struct kvm_fpu { 17060021220SAndre Przywara __u8 fpr[8][16]; 17160021220SAndre Przywara __u16 fcw; 17260021220SAndre Przywara __u16 fsw; 17360021220SAndre Przywara __u8 ftwx; /* in fxsave format */ 17460021220SAndre Przywara __u8 pad1; 17560021220SAndre Przywara __u16 last_opcode; 17660021220SAndre Przywara __u64 last_ip; 17760021220SAndre Przywara __u64 last_dp; 17860021220SAndre Przywara __u8 xmm[16][16]; 17960021220SAndre Przywara __u32 mxcsr; 18060021220SAndre Przywara __u32 pad2; 18160021220SAndre Przywara }; 18260021220SAndre Przywara 18360021220SAndre Przywara struct kvm_msr_entry { 18460021220SAndre Przywara __u32 index; 18560021220SAndre Przywara __u32 reserved; 18660021220SAndre Przywara __u64 data; 18760021220SAndre Przywara }; 18860021220SAndre Przywara 18960021220SAndre Przywara /* for KVM_GET_MSRS and KVM_SET_MSRS */ 19060021220SAndre Przywara struct kvm_msrs { 19160021220SAndre Przywara __u32 nmsrs; /* number of msrs in entries */ 19260021220SAndre Przywara __u32 pad; 19360021220SAndre Przywara 1948d0facecSAnup Patel struct kvm_msr_entry entries[]; 19560021220SAndre Przywara }; 19660021220SAndre Przywara 19760021220SAndre Przywara /* for KVM_GET_MSR_INDEX_LIST */ 19860021220SAndre Przywara struct kvm_msr_list { 19960021220SAndre Przywara __u32 nmsrs; /* number of msrs in entries */ 2008d0facecSAnup Patel __u32 indices[]; 20160021220SAndre Przywara }; 20260021220SAndre Przywara 2035968b5ffSAnup Patel /* Maximum size of any access bitmap in bytes */ 2045968b5ffSAnup Patel #define KVM_MSR_FILTER_MAX_BITMAP_SIZE 0x600 2055968b5ffSAnup Patel 2065968b5ffSAnup Patel /* for KVM_X86_SET_MSR_FILTER */ 2075968b5ffSAnup Patel struct kvm_msr_filter_range { 2085968b5ffSAnup Patel #define KVM_MSR_FILTER_READ (1 << 0) 2095968b5ffSAnup Patel #define KVM_MSR_FILTER_WRITE (1 << 1) 210be986824SAnup Patel #define KVM_MSR_FILTER_RANGE_VALID_MASK (KVM_MSR_FILTER_READ | \ 211be986824SAnup Patel KVM_MSR_FILTER_WRITE) 2125968b5ffSAnup Patel __u32 flags; 2135968b5ffSAnup Patel __u32 nmsrs; /* number of msrs in bitmap */ 2145968b5ffSAnup Patel __u32 base; /* MSR index the bitmap starts at */ 2155968b5ffSAnup Patel __u8 *bitmap; /* a 1 bit allows the operations in flags, 0 denies */ 2165968b5ffSAnup Patel }; 2175968b5ffSAnup Patel 2185968b5ffSAnup Patel #define KVM_MSR_FILTER_MAX_RANGES 16 2195968b5ffSAnup Patel struct kvm_msr_filter { 220be986824SAnup Patel #ifndef __KERNEL__ 2215968b5ffSAnup Patel #define KVM_MSR_FILTER_DEFAULT_ALLOW (0 << 0) 222be986824SAnup Patel #endif 2235968b5ffSAnup Patel #define KVM_MSR_FILTER_DEFAULT_DENY (1 << 0) 224be986824SAnup Patel #define KVM_MSR_FILTER_VALID_MASK (KVM_MSR_FILTER_DEFAULT_DENY) 2255968b5ffSAnup Patel __u32 flags; 2265968b5ffSAnup Patel struct kvm_msr_filter_range ranges[KVM_MSR_FILTER_MAX_RANGES]; 2275968b5ffSAnup Patel }; 22860021220SAndre Przywara 22960021220SAndre Przywara struct kvm_cpuid_entry { 23060021220SAndre Przywara __u32 function; 23160021220SAndre Przywara __u32 eax; 23260021220SAndre Przywara __u32 ebx; 23360021220SAndre Przywara __u32 ecx; 23460021220SAndre Przywara __u32 edx; 23560021220SAndre Przywara __u32 padding; 23660021220SAndre Przywara }; 23760021220SAndre Przywara 23860021220SAndre Przywara /* for KVM_SET_CPUID */ 23960021220SAndre Przywara struct kvm_cpuid { 24060021220SAndre Przywara __u32 nent; 24160021220SAndre Przywara __u32 padding; 2428d0facecSAnup Patel struct kvm_cpuid_entry entries[]; 24360021220SAndre Przywara }; 24460021220SAndre Przywara 24560021220SAndre Przywara struct kvm_cpuid_entry2 { 24660021220SAndre Przywara __u32 function; 24760021220SAndre Przywara __u32 index; 24860021220SAndre Przywara __u32 flags; 24960021220SAndre Przywara __u32 eax; 25060021220SAndre Przywara __u32 ebx; 25160021220SAndre Przywara __u32 ecx; 25260021220SAndre Przywara __u32 edx; 25360021220SAndre Przywara __u32 padding[3]; 25460021220SAndre Przywara }; 25560021220SAndre Przywara 256764dfba1SAndre Przywara #define KVM_CPUID_FLAG_SIGNIFCANT_INDEX (1 << 0) 257764dfba1SAndre Przywara #define KVM_CPUID_FLAG_STATEFUL_FUNC (1 << 1) 258764dfba1SAndre Przywara #define KVM_CPUID_FLAG_STATE_READ_NEXT (1 << 2) 25960021220SAndre Przywara 26060021220SAndre Przywara /* for KVM_SET_CPUID2 */ 26160021220SAndre Przywara struct kvm_cpuid2 { 26260021220SAndre Przywara __u32 nent; 26360021220SAndre Przywara __u32 padding; 2648d0facecSAnup Patel struct kvm_cpuid_entry2 entries[]; 26560021220SAndre Przywara }; 26660021220SAndre Przywara 26760021220SAndre Przywara /* for KVM_GET_PIT and KVM_SET_PIT */ 26860021220SAndre Przywara struct kvm_pit_channel_state { 26960021220SAndre Przywara __u32 count; /* can be 65536 */ 27060021220SAndre Przywara __u16 latched_count; 27160021220SAndre Przywara __u8 count_latched; 27260021220SAndre Przywara __u8 status_latched; 27360021220SAndre Przywara __u8 status; 27460021220SAndre Przywara __u8 read_state; 27560021220SAndre Przywara __u8 write_state; 27660021220SAndre Przywara __u8 write_latch; 27760021220SAndre Przywara __u8 rw_mode; 27860021220SAndre Przywara __u8 mode; 27960021220SAndre Przywara __u8 bcd; 28060021220SAndre Przywara __u8 gate; 28160021220SAndre Przywara __s64 count_load_time; 28260021220SAndre Przywara }; 28360021220SAndre Przywara 28460021220SAndre Przywara struct kvm_debug_exit_arch { 28560021220SAndre Przywara __u32 exception; 28660021220SAndre Przywara __u32 pad; 28760021220SAndre Przywara __u64 pc; 28860021220SAndre Przywara __u64 dr6; 28960021220SAndre Przywara __u64 dr7; 29060021220SAndre Przywara }; 29160021220SAndre Przywara 29260021220SAndre Przywara #define KVM_GUESTDBG_USE_SW_BP 0x00010000 29360021220SAndre Przywara #define KVM_GUESTDBG_USE_HW_BP 0x00020000 29460021220SAndre Przywara #define KVM_GUESTDBG_INJECT_DB 0x00040000 29560021220SAndre Przywara #define KVM_GUESTDBG_INJECT_BP 0x00080000 2965968b5ffSAnup Patel #define KVM_GUESTDBG_BLOCKIRQ 0x00100000 29760021220SAndre Przywara 29860021220SAndre Przywara /* for KVM_SET_GUEST_DEBUG */ 29960021220SAndre Przywara struct kvm_guest_debug_arch { 30060021220SAndre Przywara __u64 debugreg[8]; 30160021220SAndre Przywara }; 30260021220SAndre Przywara 30360021220SAndre Przywara struct kvm_pit_state { 30460021220SAndre Przywara struct kvm_pit_channel_state channels[3]; 30560021220SAndre Przywara }; 30660021220SAndre Przywara 30760021220SAndre Przywara #define KVM_PIT_FLAGS_HPET_LEGACY 0x00000001 3088d0facecSAnup Patel #define KVM_PIT_FLAGS_SPEAKER_DATA_ON 0x00000002 30960021220SAndre Przywara 31060021220SAndre Przywara struct kvm_pit_state2 { 31160021220SAndre Przywara struct kvm_pit_channel_state channels[3]; 31260021220SAndre Przywara __u32 flags; 31360021220SAndre Przywara __u32 reserved[9]; 31460021220SAndre Przywara }; 31560021220SAndre Przywara 31660021220SAndre Przywara struct kvm_reinject_control { 31760021220SAndre Przywara __u8 pit_reinject; 31860021220SAndre Przywara __u8 reserved[31]; 31960021220SAndre Przywara }; 32060021220SAndre Przywara 32160021220SAndre Przywara /* When set in flags, include corresponding fields on KVM_SET_VCPU_EVENTS */ 32260021220SAndre Przywara #define KVM_VCPUEVENT_VALID_NMI_PENDING 0x00000001 32360021220SAndre Przywara #define KVM_VCPUEVENT_VALID_SIPI_VECTOR 0x00000002 32460021220SAndre Przywara #define KVM_VCPUEVENT_VALID_SHADOW 0x00000004 325b37ed70eSAndre Przywara #define KVM_VCPUEVENT_VALID_SMM 0x00000008 3261bbe92f5SDave Martin #define KVM_VCPUEVENT_VALID_PAYLOAD 0x00000010 3278d0facecSAnup Patel #define KVM_VCPUEVENT_VALID_TRIPLE_FAULT 0x00000020 32860021220SAndre Przywara 32960021220SAndre Przywara /* Interrupt shadow states */ 33060021220SAndre Przywara #define KVM_X86_SHADOW_INT_MOV_SS 0x01 33160021220SAndre Przywara #define KVM_X86_SHADOW_INT_STI 0x02 33260021220SAndre Przywara 33360021220SAndre Przywara /* for KVM_GET/SET_VCPU_EVENTS */ 33460021220SAndre Przywara struct kvm_vcpu_events { 33560021220SAndre Przywara struct { 33660021220SAndre Przywara __u8 injected; 33760021220SAndre Przywara __u8 nr; 33860021220SAndre Przywara __u8 has_error_code; 3391bbe92f5SDave Martin __u8 pending; 34060021220SAndre Przywara __u32 error_code; 34160021220SAndre Przywara } exception; 34260021220SAndre Przywara struct { 34360021220SAndre Przywara __u8 injected; 34460021220SAndre Przywara __u8 nr; 34560021220SAndre Przywara __u8 soft; 34660021220SAndre Przywara __u8 shadow; 34760021220SAndre Przywara } interrupt; 34860021220SAndre Przywara struct { 34960021220SAndre Przywara __u8 injected; 35060021220SAndre Przywara __u8 pending; 35160021220SAndre Przywara __u8 masked; 35260021220SAndre Przywara __u8 pad; 35360021220SAndre Przywara } nmi; 35460021220SAndre Przywara __u32 sipi_vector; 35560021220SAndre Przywara __u32 flags; 356b37ed70eSAndre Przywara struct { 357b37ed70eSAndre Przywara __u8 smm; 358b37ed70eSAndre Przywara __u8 pending; 359b37ed70eSAndre Przywara __u8 smm_inside_nmi; 360b37ed70eSAndre Przywara __u8 latched_init; 361b37ed70eSAndre Przywara } smi; 3628d0facecSAnup Patel struct { 3638d0facecSAnup Patel __u8 pending; 3648d0facecSAnup Patel } triple_fault; 3658d0facecSAnup Patel __u8 reserved[26]; 3661bbe92f5SDave Martin __u8 exception_has_payload; 3671bbe92f5SDave Martin __u64 exception_payload; 36860021220SAndre Przywara }; 36960021220SAndre Przywara 37060021220SAndre Przywara /* for KVM_GET/SET_DEBUGREGS */ 37160021220SAndre Przywara struct kvm_debugregs { 37260021220SAndre Przywara __u64 db[4]; 37360021220SAndre Przywara __u64 dr6; 37460021220SAndre Przywara __u64 dr7; 37560021220SAndre Przywara __u64 flags; 37660021220SAndre Przywara __u64 reserved[9]; 37760021220SAndre Przywara }; 37860021220SAndre Przywara 379af1b793cSAlexandru Elisei /* for KVM_CAP_XSAVE and KVM_CAP_XSAVE2 */ 38060021220SAndre Przywara struct kvm_xsave { 381af1b793cSAlexandru Elisei /* 382af1b793cSAlexandru Elisei * KVM_GET_XSAVE2 and KVM_SET_XSAVE write and read as many bytes 383af1b793cSAlexandru Elisei * as are returned by KVM_CHECK_EXTENSION(KVM_CAP_XSAVE2) 384af1b793cSAlexandru Elisei * respectively, when invoked on the vm file descriptor. 385af1b793cSAlexandru Elisei * 386af1b793cSAlexandru Elisei * The size value returned by KVM_CHECK_EXTENSION(KVM_CAP_XSAVE2) 387af1b793cSAlexandru Elisei * will always be at least 4096. Currently, it is only greater 388af1b793cSAlexandru Elisei * than 4096 if a dynamic feature has been enabled with 389af1b793cSAlexandru Elisei * ``arch_prctl()``, but this may change in the future. 390af1b793cSAlexandru Elisei * 391af1b793cSAlexandru Elisei * The offsets of the state save areas in struct kvm_xsave follow 392af1b793cSAlexandru Elisei * the contents of CPUID leaf 0xD on the host. 393af1b793cSAlexandru Elisei */ 39460021220SAndre Przywara __u32 region[1024]; 3958d0facecSAnup Patel __u32 extra[]; 39660021220SAndre Przywara }; 39760021220SAndre Przywara 39860021220SAndre Przywara #define KVM_MAX_XCRS 16 39960021220SAndre Przywara 40060021220SAndre Przywara struct kvm_xcr { 40160021220SAndre Przywara __u32 xcr; 40260021220SAndre Przywara __u32 reserved; 40360021220SAndre Przywara __u64 value; 40460021220SAndre Przywara }; 40560021220SAndre Przywara 40660021220SAndre Przywara struct kvm_xcrs { 40760021220SAndre Przywara __u32 nr_xcrs; 40860021220SAndre Przywara __u32 flags; 40960021220SAndre Przywara struct kvm_xcr xcrs[KVM_MAX_XCRS]; 41060021220SAndre Przywara __u64 padding[16]; 41160021220SAndre Przywara }; 41260021220SAndre Przywara 4131bbe92f5SDave Martin #define KVM_SYNC_X86_REGS (1UL << 0) 4141bbe92f5SDave Martin #define KVM_SYNC_X86_SREGS (1UL << 1) 4151bbe92f5SDave Martin #define KVM_SYNC_X86_EVENTS (1UL << 2) 4161bbe92f5SDave Martin 4171bbe92f5SDave Martin #define KVM_SYNC_X86_VALID_FIELDS \ 4181bbe92f5SDave Martin (KVM_SYNC_X86_REGS| \ 4191bbe92f5SDave Martin KVM_SYNC_X86_SREGS| \ 4201bbe92f5SDave Martin KVM_SYNC_X86_EVENTS) 4211bbe92f5SDave Martin 4221bbe92f5SDave Martin /* kvm_sync_regs struct included by kvm_run struct */ 42360021220SAndre Przywara struct kvm_sync_regs { 4241bbe92f5SDave Martin /* Members of this structure are potentially malicious. 4251bbe92f5SDave Martin * Care must be taken by code reading, esp. interpreting, 4261bbe92f5SDave Martin * data fields from them inside KVM to prevent TOCTOU and 4271bbe92f5SDave Martin * double-fetch types of vulnerabilities. 4281bbe92f5SDave Martin */ 4291bbe92f5SDave Martin struct kvm_regs regs; 4301bbe92f5SDave Martin struct kvm_sregs sregs; 4311bbe92f5SDave Martin struct kvm_vcpu_events events; 43260021220SAndre Przywara }; 43360021220SAndre Przywara 434b37ed70eSAndre Przywara #define KVM_X86_QUIRK_LINT0_REENABLED (1 << 0) 435b37ed70eSAndre Przywara #define KVM_X86_QUIRK_CD_NW_CLEARED (1 << 1) 4361bbe92f5SDave Martin #define KVM_X86_QUIRK_LAPIC_MMIO_HOLE (1 << 2) 43766b24a33SWill Deacon #define KVM_X86_QUIRK_OUT_7E_INC_RIP (1 << 3) 43866b24a33SWill Deacon #define KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT (1 << 4) 4398d0facecSAnup Patel #define KVM_X86_QUIRK_FIX_HYPERCALL_INSN (1 << 5) 4408d0facecSAnup Patel #define KVM_X86_QUIRK_MWAIT_NEVER_UD_FAULTS (1 << 6) 44166b24a33SWill Deacon 44266b24a33SWill Deacon #define KVM_STATE_NESTED_FORMAT_VMX 0 4435968b5ffSAnup Patel #define KVM_STATE_NESTED_FORMAT_SVM 1 4441bbe92f5SDave Martin 4451bbe92f5SDave Martin #define KVM_STATE_NESTED_GUEST_MODE 0x00000001 4461bbe92f5SDave Martin #define KVM_STATE_NESTED_RUN_PENDING 0x00000002 4471bbe92f5SDave Martin #define KVM_STATE_NESTED_EVMCS 0x00000004 4485968b5ffSAnup Patel #define KVM_STATE_NESTED_MTF_PENDING 0x00000008 4495968b5ffSAnup Patel #define KVM_STATE_NESTED_GIF_SET 0x00000100 4501bbe92f5SDave Martin 4511bbe92f5SDave Martin #define KVM_STATE_NESTED_SMM_GUEST_MODE 0x00000001 4521bbe92f5SDave Martin #define KVM_STATE_NESTED_SMM_VMXON 0x00000002 4531bbe92f5SDave Martin 45466b24a33SWill Deacon #define KVM_STATE_NESTED_VMX_VMCS_SIZE 0x1000 45566b24a33SWill Deacon 4565968b5ffSAnup Patel #define KVM_STATE_NESTED_SVM_VMCB_SIZE 0x1000 4575968b5ffSAnup Patel 4585968b5ffSAnup Patel #define KVM_STATE_VMX_PREEMPTION_TIMER_DEADLINE 0x00000001 4595968b5ffSAnup Patel 460af1b793cSAlexandru Elisei /* attributes for system fd (group 0) */ 461af1b793cSAlexandru Elisei #define KVM_X86_XCOMP_GUEST_SUPP 0 462af1b793cSAlexandru Elisei 46366b24a33SWill Deacon struct kvm_vmx_nested_state_data { 46466b24a33SWill Deacon __u8 vmcs12[KVM_STATE_NESTED_VMX_VMCS_SIZE]; 46566b24a33SWill Deacon __u8 shadow_vmcs12[KVM_STATE_NESTED_VMX_VMCS_SIZE]; 46666b24a33SWill Deacon }; 46766b24a33SWill Deacon 46866b24a33SWill Deacon struct kvm_vmx_nested_state_hdr { 4691bbe92f5SDave Martin __u64 vmxon_pa; 47066b24a33SWill Deacon __u64 vmcs12_pa; 4711bbe92f5SDave Martin 4721bbe92f5SDave Martin struct { 4731bbe92f5SDave Martin __u16 flags; 4741bbe92f5SDave Martin } smm; 4755968b5ffSAnup Patel 4765968b5ffSAnup Patel __u16 pad; 4775968b5ffSAnup Patel 4785968b5ffSAnup Patel __u32 flags; 4795968b5ffSAnup Patel __u64 preemption_timer_deadline; 4805968b5ffSAnup Patel }; 4815968b5ffSAnup Patel 4825968b5ffSAnup Patel struct kvm_svm_nested_state_data { 4835968b5ffSAnup Patel /* Save area only used if KVM_STATE_NESTED_RUN_PENDING. */ 4845968b5ffSAnup Patel __u8 vmcb12[KVM_STATE_NESTED_SVM_VMCB_SIZE]; 4855968b5ffSAnup Patel }; 4865968b5ffSAnup Patel 4875968b5ffSAnup Patel struct kvm_svm_nested_state_hdr { 4885968b5ffSAnup Patel __u64 vmcb_pa; 4891bbe92f5SDave Martin }; 4901bbe92f5SDave Martin 4911bbe92f5SDave Martin /* for KVM_CAP_NESTED_STATE */ 4921bbe92f5SDave Martin struct kvm_nested_state { 4931bbe92f5SDave Martin __u16 flags; 4941bbe92f5SDave Martin __u16 format; 4951bbe92f5SDave Martin __u32 size; 4961bbe92f5SDave Martin 4971bbe92f5SDave Martin union { 49866b24a33SWill Deacon struct kvm_vmx_nested_state_hdr vmx; 4995968b5ffSAnup Patel struct kvm_svm_nested_state_hdr svm; 5001bbe92f5SDave Martin 5011bbe92f5SDave Martin /* Pad the header to 128 bytes. */ 5021bbe92f5SDave Martin __u8 pad[120]; 50366b24a33SWill Deacon } hdr; 50466b24a33SWill Deacon 50566b24a33SWill Deacon /* 50666b24a33SWill Deacon * Define data region as 0 bytes to preserve backwards-compatability 50766b24a33SWill Deacon * to old definition of kvm_nested_state in order to avoid changing 50866b24a33SWill Deacon * KVM_{GET,PUT}_NESTED_STATE ioctl values. 50966b24a33SWill Deacon */ 51066b24a33SWill Deacon union { 511be986824SAnup Patel __DECLARE_FLEX_ARRAY(struct kvm_vmx_nested_state_data, vmx); 512be986824SAnup Patel __DECLARE_FLEX_ARRAY(struct kvm_svm_nested_state_data, svm); 51366b24a33SWill Deacon } data; 5141bbe92f5SDave Martin }; 5151bbe92f5SDave Martin 51666b24a33SWill Deacon /* for KVM_CAP_PMU_EVENT_FILTER */ 51766b24a33SWill Deacon struct kvm_pmu_event_filter { 51866b24a33SWill Deacon __u32 action; 51966b24a33SWill Deacon __u32 nevents; 52066b24a33SWill Deacon __u32 fixed_counter_bitmap; 52166b24a33SWill Deacon __u32 flags; 52266b24a33SWill Deacon __u32 pad[4]; 5238d0facecSAnup Patel __u64 events[]; 5241bbe92f5SDave Martin }; 525b37ed70eSAndre Przywara 52666b24a33SWill Deacon #define KVM_PMU_EVENT_ALLOW 0 52766b24a33SWill Deacon #define KVM_PMU_EVENT_DENY 1 52866b24a33SWill Deacon 529*85aaadf6SAnup Patel #define KVM_PMU_EVENT_FLAG_MASKED_EVENTS _BITUL(0) 530be986824SAnup Patel #define KVM_PMU_EVENT_FLAGS_VALID_MASK (KVM_PMU_EVENT_FLAG_MASKED_EVENTS) 531be986824SAnup Patel 532*85aaadf6SAnup Patel /* for KVM_CAP_MCE */ 533*85aaadf6SAnup Patel struct kvm_x86_mce { 534*85aaadf6SAnup Patel __u64 status; 535*85aaadf6SAnup Patel __u64 addr; 536*85aaadf6SAnup Patel __u64 misc; 537*85aaadf6SAnup Patel __u64 mcg_status; 538*85aaadf6SAnup Patel __u8 bank; 539*85aaadf6SAnup Patel __u8 pad1[7]; 540*85aaadf6SAnup Patel __u64 pad2[3]; 541*85aaadf6SAnup Patel }; 542*85aaadf6SAnup Patel 543*85aaadf6SAnup Patel /* for KVM_CAP_XEN_HVM */ 544*85aaadf6SAnup Patel #define KVM_XEN_HVM_CONFIG_HYPERCALL_MSR (1 << 0) 545*85aaadf6SAnup Patel #define KVM_XEN_HVM_CONFIG_INTERCEPT_HCALL (1 << 1) 546*85aaadf6SAnup Patel #define KVM_XEN_HVM_CONFIG_SHARED_INFO (1 << 2) 547*85aaadf6SAnup Patel #define KVM_XEN_HVM_CONFIG_RUNSTATE (1 << 3) 548*85aaadf6SAnup Patel #define KVM_XEN_HVM_CONFIG_EVTCHN_2LEVEL (1 << 4) 549*85aaadf6SAnup Patel #define KVM_XEN_HVM_CONFIG_EVTCHN_SEND (1 << 5) 550*85aaadf6SAnup Patel #define KVM_XEN_HVM_CONFIG_RUNSTATE_UPDATE_FLAG (1 << 6) 551*85aaadf6SAnup Patel #define KVM_XEN_HVM_CONFIG_PVCLOCK_TSC_UNSTABLE (1 << 7) 552*85aaadf6SAnup Patel #define KVM_XEN_HVM_CONFIG_SHARED_INFO_HVA (1 << 8) 553*85aaadf6SAnup Patel 554*85aaadf6SAnup Patel struct kvm_xen_hvm_config { 555*85aaadf6SAnup Patel __u32 flags; 556*85aaadf6SAnup Patel __u32 msr; 557*85aaadf6SAnup Patel __u64 blob_addr_32; 558*85aaadf6SAnup Patel __u64 blob_addr_64; 559*85aaadf6SAnup Patel __u8 blob_size_32; 560*85aaadf6SAnup Patel __u8 blob_size_64; 561*85aaadf6SAnup Patel __u8 pad2[30]; 562*85aaadf6SAnup Patel }; 563*85aaadf6SAnup Patel 564*85aaadf6SAnup Patel struct kvm_xen_hvm_attr { 565*85aaadf6SAnup Patel __u16 type; 566*85aaadf6SAnup Patel __u16 pad[3]; 567*85aaadf6SAnup Patel union { 568*85aaadf6SAnup Patel __u8 long_mode; 569*85aaadf6SAnup Patel __u8 vector; 570*85aaadf6SAnup Patel __u8 runstate_update_flag; 571*85aaadf6SAnup Patel union { 572*85aaadf6SAnup Patel __u64 gfn; 573*85aaadf6SAnup Patel #define KVM_XEN_INVALID_GFN ((__u64)-1) 574*85aaadf6SAnup Patel __u64 hva; 575*85aaadf6SAnup Patel } shared_info; 576*85aaadf6SAnup Patel struct { 577*85aaadf6SAnup Patel __u32 send_port; 578*85aaadf6SAnup Patel __u32 type; /* EVTCHNSTAT_ipi / EVTCHNSTAT_interdomain */ 579*85aaadf6SAnup Patel __u32 flags; 580*85aaadf6SAnup Patel #define KVM_XEN_EVTCHN_DEASSIGN (1 << 0) 581*85aaadf6SAnup Patel #define KVM_XEN_EVTCHN_UPDATE (1 << 1) 582*85aaadf6SAnup Patel #define KVM_XEN_EVTCHN_RESET (1 << 2) 583*85aaadf6SAnup Patel /* 584*85aaadf6SAnup Patel * Events sent by the guest are either looped back to 585*85aaadf6SAnup Patel * the guest itself (potentially on a different port#) 586*85aaadf6SAnup Patel * or signalled via an eventfd. 587*85aaadf6SAnup Patel */ 588*85aaadf6SAnup Patel union { 589*85aaadf6SAnup Patel struct { 590*85aaadf6SAnup Patel __u32 port; 591*85aaadf6SAnup Patel __u32 vcpu; 592*85aaadf6SAnup Patel __u32 priority; 593*85aaadf6SAnup Patel } port; 594*85aaadf6SAnup Patel struct { 595*85aaadf6SAnup Patel __u32 port; /* Zero for eventfd */ 596*85aaadf6SAnup Patel __s32 fd; 597*85aaadf6SAnup Patel } eventfd; 598*85aaadf6SAnup Patel __u32 padding[4]; 599*85aaadf6SAnup Patel } deliver; 600*85aaadf6SAnup Patel } evtchn; 601*85aaadf6SAnup Patel __u32 xen_version; 602*85aaadf6SAnup Patel __u64 pad[8]; 603*85aaadf6SAnup Patel } u; 604*85aaadf6SAnup Patel }; 605*85aaadf6SAnup Patel 606*85aaadf6SAnup Patel 607*85aaadf6SAnup Patel /* Available with KVM_CAP_XEN_HVM / KVM_XEN_HVM_CONFIG_SHARED_INFO */ 608*85aaadf6SAnup Patel #define KVM_XEN_ATTR_TYPE_LONG_MODE 0x0 609*85aaadf6SAnup Patel #define KVM_XEN_ATTR_TYPE_SHARED_INFO 0x1 610*85aaadf6SAnup Patel #define KVM_XEN_ATTR_TYPE_UPCALL_VECTOR 0x2 611*85aaadf6SAnup Patel /* Available with KVM_CAP_XEN_HVM / KVM_XEN_HVM_CONFIG_EVTCHN_SEND */ 612*85aaadf6SAnup Patel #define KVM_XEN_ATTR_TYPE_EVTCHN 0x3 613*85aaadf6SAnup Patel #define KVM_XEN_ATTR_TYPE_XEN_VERSION 0x4 614*85aaadf6SAnup Patel /* Available with KVM_CAP_XEN_HVM / KVM_XEN_HVM_CONFIG_RUNSTATE_UPDATE_FLAG */ 615*85aaadf6SAnup Patel #define KVM_XEN_ATTR_TYPE_RUNSTATE_UPDATE_FLAG 0x5 616*85aaadf6SAnup Patel /* Available with KVM_CAP_XEN_HVM / KVM_XEN_HVM_CONFIG_SHARED_INFO_HVA */ 617*85aaadf6SAnup Patel #define KVM_XEN_ATTR_TYPE_SHARED_INFO_HVA 0x6 618*85aaadf6SAnup Patel 619*85aaadf6SAnup Patel struct kvm_xen_vcpu_attr { 620*85aaadf6SAnup Patel __u16 type; 621*85aaadf6SAnup Patel __u16 pad[3]; 622*85aaadf6SAnup Patel union { 623*85aaadf6SAnup Patel __u64 gpa; 624*85aaadf6SAnup Patel #define KVM_XEN_INVALID_GPA ((__u64)-1) 625*85aaadf6SAnup Patel __u64 hva; 626*85aaadf6SAnup Patel __u64 pad[8]; 627*85aaadf6SAnup Patel struct { 628*85aaadf6SAnup Patel __u64 state; 629*85aaadf6SAnup Patel __u64 state_entry_time; 630*85aaadf6SAnup Patel __u64 time_running; 631*85aaadf6SAnup Patel __u64 time_runnable; 632*85aaadf6SAnup Patel __u64 time_blocked; 633*85aaadf6SAnup Patel __u64 time_offline; 634*85aaadf6SAnup Patel } runstate; 635*85aaadf6SAnup Patel __u32 vcpu_id; 636*85aaadf6SAnup Patel struct { 637*85aaadf6SAnup Patel __u32 port; 638*85aaadf6SAnup Patel __u32 priority; 639*85aaadf6SAnup Patel __u64 expires_ns; 640*85aaadf6SAnup Patel } timer; 641*85aaadf6SAnup Patel __u8 vector; 642*85aaadf6SAnup Patel } u; 643*85aaadf6SAnup Patel }; 644*85aaadf6SAnup Patel 645*85aaadf6SAnup Patel /* Available with KVM_CAP_XEN_HVM / KVM_XEN_HVM_CONFIG_SHARED_INFO */ 646*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_VCPU_INFO 0x0 647*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_VCPU_TIME_INFO 0x1 648*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_RUNSTATE_ADDR 0x2 649*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_RUNSTATE_CURRENT 0x3 650*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_RUNSTATE_DATA 0x4 651*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_RUNSTATE_ADJUST 0x5 652*85aaadf6SAnup Patel /* Available with KVM_CAP_XEN_HVM / KVM_XEN_HVM_CONFIG_EVTCHN_SEND */ 653*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_VCPU_ID 0x6 654*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_TIMER 0x7 655*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_UPCALL_VECTOR 0x8 656*85aaadf6SAnup Patel /* Available with KVM_CAP_XEN_HVM / KVM_XEN_HVM_CONFIG_SHARED_INFO_HVA */ 657*85aaadf6SAnup Patel #define KVM_XEN_VCPU_ATTR_TYPE_VCPU_INFO_HVA 0x9 658*85aaadf6SAnup Patel 659*85aaadf6SAnup Patel /* Secure Encrypted Virtualization command */ 660*85aaadf6SAnup Patel enum sev_cmd_id { 661*85aaadf6SAnup Patel /* Guest initialization commands */ 662*85aaadf6SAnup Patel KVM_SEV_INIT = 0, 663*85aaadf6SAnup Patel KVM_SEV_ES_INIT, 664*85aaadf6SAnup Patel /* Guest launch commands */ 665*85aaadf6SAnup Patel KVM_SEV_LAUNCH_START, 666*85aaadf6SAnup Patel KVM_SEV_LAUNCH_UPDATE_DATA, 667*85aaadf6SAnup Patel KVM_SEV_LAUNCH_UPDATE_VMSA, 668*85aaadf6SAnup Patel KVM_SEV_LAUNCH_SECRET, 669*85aaadf6SAnup Patel KVM_SEV_LAUNCH_MEASURE, 670*85aaadf6SAnup Patel KVM_SEV_LAUNCH_FINISH, 671*85aaadf6SAnup Patel /* Guest migration commands (outgoing) */ 672*85aaadf6SAnup Patel KVM_SEV_SEND_START, 673*85aaadf6SAnup Patel KVM_SEV_SEND_UPDATE_DATA, 674*85aaadf6SAnup Patel KVM_SEV_SEND_UPDATE_VMSA, 675*85aaadf6SAnup Patel KVM_SEV_SEND_FINISH, 676*85aaadf6SAnup Patel /* Guest migration commands (incoming) */ 677*85aaadf6SAnup Patel KVM_SEV_RECEIVE_START, 678*85aaadf6SAnup Patel KVM_SEV_RECEIVE_UPDATE_DATA, 679*85aaadf6SAnup Patel KVM_SEV_RECEIVE_UPDATE_VMSA, 680*85aaadf6SAnup Patel KVM_SEV_RECEIVE_FINISH, 681*85aaadf6SAnup Patel /* Guest status and debug commands */ 682*85aaadf6SAnup Patel KVM_SEV_GUEST_STATUS, 683*85aaadf6SAnup Patel KVM_SEV_DBG_DECRYPT, 684*85aaadf6SAnup Patel KVM_SEV_DBG_ENCRYPT, 685*85aaadf6SAnup Patel /* Guest certificates commands */ 686*85aaadf6SAnup Patel KVM_SEV_CERT_EXPORT, 687*85aaadf6SAnup Patel /* Attestation report */ 688*85aaadf6SAnup Patel KVM_SEV_GET_ATTESTATION_REPORT, 689*85aaadf6SAnup Patel /* Guest Migration Extension */ 690*85aaadf6SAnup Patel KVM_SEV_SEND_CANCEL, 691*85aaadf6SAnup Patel 692*85aaadf6SAnup Patel KVM_SEV_NR_MAX, 693*85aaadf6SAnup Patel }; 694*85aaadf6SAnup Patel 695*85aaadf6SAnup Patel struct kvm_sev_cmd { 696*85aaadf6SAnup Patel __u32 id; 697*85aaadf6SAnup Patel __u32 pad0; 698*85aaadf6SAnup Patel __u64 data; 699*85aaadf6SAnup Patel __u32 error; 700*85aaadf6SAnup Patel __u32 sev_fd; 701*85aaadf6SAnup Patel }; 702*85aaadf6SAnup Patel 703*85aaadf6SAnup Patel struct kvm_sev_launch_start { 704*85aaadf6SAnup Patel __u32 handle; 705*85aaadf6SAnup Patel __u32 policy; 706*85aaadf6SAnup Patel __u64 dh_uaddr; 707*85aaadf6SAnup Patel __u32 dh_len; 708*85aaadf6SAnup Patel __u32 pad0; 709*85aaadf6SAnup Patel __u64 session_uaddr; 710*85aaadf6SAnup Patel __u32 session_len; 711*85aaadf6SAnup Patel __u32 pad1; 712*85aaadf6SAnup Patel }; 713*85aaadf6SAnup Patel 714*85aaadf6SAnup Patel struct kvm_sev_launch_update_data { 715*85aaadf6SAnup Patel __u64 uaddr; 716*85aaadf6SAnup Patel __u32 len; 717*85aaadf6SAnup Patel __u32 pad0; 718*85aaadf6SAnup Patel }; 719*85aaadf6SAnup Patel 720*85aaadf6SAnup Patel 721*85aaadf6SAnup Patel struct kvm_sev_launch_secret { 722*85aaadf6SAnup Patel __u64 hdr_uaddr; 723*85aaadf6SAnup Patel __u32 hdr_len; 724*85aaadf6SAnup Patel __u32 pad0; 725*85aaadf6SAnup Patel __u64 guest_uaddr; 726*85aaadf6SAnup Patel __u32 guest_len; 727*85aaadf6SAnup Patel __u32 pad1; 728*85aaadf6SAnup Patel __u64 trans_uaddr; 729*85aaadf6SAnup Patel __u32 trans_len; 730*85aaadf6SAnup Patel __u32 pad2; 731*85aaadf6SAnup Patel }; 732*85aaadf6SAnup Patel 733*85aaadf6SAnup Patel struct kvm_sev_launch_measure { 734*85aaadf6SAnup Patel __u64 uaddr; 735*85aaadf6SAnup Patel __u32 len; 736*85aaadf6SAnup Patel __u32 pad0; 737*85aaadf6SAnup Patel }; 738*85aaadf6SAnup Patel 739*85aaadf6SAnup Patel struct kvm_sev_guest_status { 740*85aaadf6SAnup Patel __u32 handle; 741*85aaadf6SAnup Patel __u32 policy; 742*85aaadf6SAnup Patel __u32 state; 743*85aaadf6SAnup Patel }; 744*85aaadf6SAnup Patel 745*85aaadf6SAnup Patel struct kvm_sev_dbg { 746*85aaadf6SAnup Patel __u64 src_uaddr; 747*85aaadf6SAnup Patel __u64 dst_uaddr; 748*85aaadf6SAnup Patel __u32 len; 749*85aaadf6SAnup Patel __u32 pad0; 750*85aaadf6SAnup Patel }; 751*85aaadf6SAnup Patel 752*85aaadf6SAnup Patel struct kvm_sev_attestation_report { 753*85aaadf6SAnup Patel __u8 mnonce[16]; 754*85aaadf6SAnup Patel __u64 uaddr; 755*85aaadf6SAnup Patel __u32 len; 756*85aaadf6SAnup Patel __u32 pad0; 757*85aaadf6SAnup Patel }; 758*85aaadf6SAnup Patel 759*85aaadf6SAnup Patel struct kvm_sev_send_start { 760*85aaadf6SAnup Patel __u32 policy; 761*85aaadf6SAnup Patel __u32 pad0; 762*85aaadf6SAnup Patel __u64 pdh_cert_uaddr; 763*85aaadf6SAnup Patel __u32 pdh_cert_len; 764*85aaadf6SAnup Patel __u32 pad1; 765*85aaadf6SAnup Patel __u64 plat_certs_uaddr; 766*85aaadf6SAnup Patel __u32 plat_certs_len; 767*85aaadf6SAnup Patel __u32 pad2; 768*85aaadf6SAnup Patel __u64 amd_certs_uaddr; 769*85aaadf6SAnup Patel __u32 amd_certs_len; 770*85aaadf6SAnup Patel __u32 pad3; 771*85aaadf6SAnup Patel __u64 session_uaddr; 772*85aaadf6SAnup Patel __u32 session_len; 773*85aaadf6SAnup Patel __u32 pad4; 774*85aaadf6SAnup Patel }; 775*85aaadf6SAnup Patel 776*85aaadf6SAnup Patel struct kvm_sev_send_update_data { 777*85aaadf6SAnup Patel __u64 hdr_uaddr; 778*85aaadf6SAnup Patel __u32 hdr_len; 779*85aaadf6SAnup Patel __u32 pad0; 780*85aaadf6SAnup Patel __u64 guest_uaddr; 781*85aaadf6SAnup Patel __u32 guest_len; 782*85aaadf6SAnup Patel __u32 pad1; 783*85aaadf6SAnup Patel __u64 trans_uaddr; 784*85aaadf6SAnup Patel __u32 trans_len; 785*85aaadf6SAnup Patel __u32 pad2; 786*85aaadf6SAnup Patel }; 787*85aaadf6SAnup Patel 788*85aaadf6SAnup Patel struct kvm_sev_receive_start { 789*85aaadf6SAnup Patel __u32 handle; 790*85aaadf6SAnup Patel __u32 policy; 791*85aaadf6SAnup Patel __u64 pdh_uaddr; 792*85aaadf6SAnup Patel __u32 pdh_len; 793*85aaadf6SAnup Patel __u32 pad0; 794*85aaadf6SAnup Patel __u64 session_uaddr; 795*85aaadf6SAnup Patel __u32 session_len; 796*85aaadf6SAnup Patel __u32 pad1; 797*85aaadf6SAnup Patel }; 798*85aaadf6SAnup Patel 799*85aaadf6SAnup Patel struct kvm_sev_receive_update_data { 800*85aaadf6SAnup Patel __u64 hdr_uaddr; 801*85aaadf6SAnup Patel __u32 hdr_len; 802*85aaadf6SAnup Patel __u32 pad0; 803*85aaadf6SAnup Patel __u64 guest_uaddr; 804*85aaadf6SAnup Patel __u32 guest_len; 805*85aaadf6SAnup Patel __u32 pad1; 806*85aaadf6SAnup Patel __u64 trans_uaddr; 807*85aaadf6SAnup Patel __u32 trans_len; 808*85aaadf6SAnup Patel __u32 pad2; 809*85aaadf6SAnup Patel }; 810*85aaadf6SAnup Patel 811*85aaadf6SAnup Patel #define KVM_X2APIC_API_USE_32BIT_IDS (1ULL << 0) 812*85aaadf6SAnup Patel #define KVM_X2APIC_API_DISABLE_BROADCAST_QUIRK (1ULL << 1) 813*85aaadf6SAnup Patel 814*85aaadf6SAnup Patel struct kvm_hyperv_eventfd { 815*85aaadf6SAnup Patel __u32 conn_id; 816*85aaadf6SAnup Patel __s32 fd; 817*85aaadf6SAnup Patel __u32 flags; 818*85aaadf6SAnup Patel __u32 padding[3]; 819*85aaadf6SAnup Patel }; 820*85aaadf6SAnup Patel 821*85aaadf6SAnup Patel #define KVM_HYPERV_CONN_ID_MASK 0x00ffffff 822*85aaadf6SAnup Patel #define KVM_HYPERV_EVENTFD_DEASSIGN (1 << 0) 823*85aaadf6SAnup Patel 824be986824SAnup Patel /* 825be986824SAnup Patel * Masked event layout. 826be986824SAnup Patel * Bits Description 827be986824SAnup Patel * ---- ----------- 828be986824SAnup Patel * 7:0 event select (low bits) 829be986824SAnup Patel * 15:8 umask match 830be986824SAnup Patel * 31:16 unused 831be986824SAnup Patel * 35:32 event select (high bits) 832be986824SAnup Patel * 36:54 unused 833be986824SAnup Patel * 55 exclude bit 834be986824SAnup Patel * 63:56 umask mask 835be986824SAnup Patel */ 836be986824SAnup Patel 837be986824SAnup Patel #define KVM_PMU_ENCODE_MASKED_ENTRY(event_select, mask, match, exclude) \ 838be986824SAnup Patel (((event_select) & 0xFFULL) | (((event_select) & 0XF00ULL) << 24) | \ 839be986824SAnup Patel (((mask) & 0xFFULL) << 56) | \ 840be986824SAnup Patel (((match) & 0xFFULL) << 8) | \ 841be986824SAnup Patel ((__u64)(!!(exclude)) << 55)) 842be986824SAnup Patel 843be986824SAnup Patel #define KVM_PMU_MASKED_ENTRY_EVENT_SELECT \ 844*85aaadf6SAnup Patel (__GENMASK_ULL(7, 0) | __GENMASK_ULL(35, 32)) 845*85aaadf6SAnup Patel #define KVM_PMU_MASKED_ENTRY_UMASK_MASK (__GENMASK_ULL(63, 56)) 846*85aaadf6SAnup Patel #define KVM_PMU_MASKED_ENTRY_UMASK_MATCH (__GENMASK_ULL(15, 8)) 847*85aaadf6SAnup Patel #define KVM_PMU_MASKED_ENTRY_EXCLUDE (_BITULL(55)) 848be986824SAnup Patel #define KVM_PMU_MASKED_ENTRY_UMASK_MASK_SHIFT (56) 849be986824SAnup Patel 8505968b5ffSAnup Patel /* for KVM_{GET,SET,HAS}_DEVICE_ATTR */ 8515968b5ffSAnup Patel #define KVM_VCPU_TSC_CTRL 0 /* control group for the timestamp counter (TSC) */ 8525968b5ffSAnup Patel #define KVM_VCPU_TSC_OFFSET 0 /* attribute for the TSC offset */ 8535968b5ffSAnup Patel 854be986824SAnup Patel /* x86-specific KVM_EXIT_HYPERCALL flags. */ 855*85aaadf6SAnup Patel #define KVM_EXIT_HYPERCALL_LONG_MODE _BITULL(0) 856be986824SAnup Patel 85799684681SAnup Patel #define KVM_X86_DEFAULT_VM 0 85899684681SAnup Patel #define KVM_X86_SW_PROTECTED_VM 1 85999684681SAnup Patel 86060021220SAndre Przywara #endif /* _ASM_X86_KVM_H */ 861