xref: /kvmtool/x86/include/asm/kvm.h (revision 5968b5ff26bbeb4afebb393b354b1de4229c72ed)
11bbe92f5SDave Martin /* SPDX-License-Identifier: GPL-2.0 WITH Linux-syscall-note */
260021220SAndre Przywara #ifndef _ASM_X86_KVM_H
360021220SAndre Przywara #define _ASM_X86_KVM_H
460021220SAndre Przywara 
560021220SAndre Przywara /*
660021220SAndre Przywara  * KVM x86 specific structures and definitions
760021220SAndre Przywara  *
860021220SAndre Przywara  */
960021220SAndre Przywara 
1060021220SAndre Przywara #include <linux/types.h>
1160021220SAndre Przywara #include <linux/ioctl.h>
1260021220SAndre Przywara 
131bbe92f5SDave Martin #define KVM_PIO_PAGE_OFFSET 1
141bbe92f5SDave Martin #define KVM_COALESCED_MMIO_PAGE_OFFSET 2
15*5968b5ffSAnup Patel #define KVM_DIRTY_LOG_PAGE_OFFSET 64
161bbe92f5SDave Martin 
1760021220SAndre Przywara #define DE_VECTOR 0
1860021220SAndre Przywara #define DB_VECTOR 1
1960021220SAndre Przywara #define BP_VECTOR 3
2060021220SAndre Przywara #define OF_VECTOR 4
2160021220SAndre Przywara #define BR_VECTOR 5
2260021220SAndre Przywara #define UD_VECTOR 6
2360021220SAndre Przywara #define NM_VECTOR 7
2460021220SAndre Przywara #define DF_VECTOR 8
2560021220SAndre Przywara #define TS_VECTOR 10
2660021220SAndre Przywara #define NP_VECTOR 11
2760021220SAndre Przywara #define SS_VECTOR 12
2860021220SAndre Przywara #define GP_VECTOR 13
2960021220SAndre Przywara #define PF_VECTOR 14
3060021220SAndre Przywara #define MF_VECTOR 16
3160021220SAndre Przywara #define AC_VECTOR 17
3260021220SAndre Przywara #define MC_VECTOR 18
3360021220SAndre Przywara #define XM_VECTOR 19
3460021220SAndre Przywara #define VE_VECTOR 20
3560021220SAndre Przywara 
3660021220SAndre Przywara /* Select x86 specific features in <linux/kvm.h> */
3760021220SAndre Przywara #define __KVM_HAVE_PIT
3860021220SAndre Przywara #define __KVM_HAVE_IOAPIC
3960021220SAndre Przywara #define __KVM_HAVE_IRQ_LINE
4060021220SAndre Przywara #define __KVM_HAVE_MSI
4160021220SAndre Przywara #define __KVM_HAVE_USER_NMI
4260021220SAndre Przywara #define __KVM_HAVE_GUEST_DEBUG
4360021220SAndre Przywara #define __KVM_HAVE_MSIX
4460021220SAndre Przywara #define __KVM_HAVE_MCE
4560021220SAndre Przywara #define __KVM_HAVE_PIT_STATE2
4660021220SAndre Przywara #define __KVM_HAVE_XEN_HVM
4760021220SAndre Przywara #define __KVM_HAVE_VCPU_EVENTS
4860021220SAndre Przywara #define __KVM_HAVE_DEBUGREGS
4960021220SAndre Przywara #define __KVM_HAVE_XSAVE
5060021220SAndre Przywara #define __KVM_HAVE_XCRS
5160021220SAndre Przywara #define __KVM_HAVE_READONLY_MEM
5260021220SAndre Przywara 
5360021220SAndre Przywara /* Architectural interrupt line count. */
5460021220SAndre Przywara #define KVM_NR_INTERRUPTS 256
5560021220SAndre Przywara 
5660021220SAndre Przywara struct kvm_memory_alias {
5760021220SAndre Przywara 	__u32 slot;  /* this has a different namespace than memory slots */
5860021220SAndre Przywara 	__u32 flags;
5960021220SAndre Przywara 	__u64 guest_phys_addr;
6060021220SAndre Przywara 	__u64 memory_size;
6160021220SAndre Przywara 	__u64 target_phys_addr;
6260021220SAndre Przywara };
6360021220SAndre Przywara 
6460021220SAndre Przywara /* for KVM_GET_IRQCHIP and KVM_SET_IRQCHIP */
6560021220SAndre Przywara struct kvm_pic_state {
6660021220SAndre Przywara 	__u8 last_irr;	/* edge detection */
6760021220SAndre Przywara 	__u8 irr;		/* interrupt request register */
6860021220SAndre Przywara 	__u8 imr;		/* interrupt mask register */
6960021220SAndre Przywara 	__u8 isr;		/* interrupt service register */
7060021220SAndre Przywara 	__u8 priority_add;	/* highest irq priority */
7160021220SAndre Przywara 	__u8 irq_base;
7260021220SAndre Przywara 	__u8 read_reg_select;
7360021220SAndre Przywara 	__u8 poll;
7460021220SAndre Przywara 	__u8 special_mask;
7560021220SAndre Przywara 	__u8 init_state;
7660021220SAndre Przywara 	__u8 auto_eoi;
7760021220SAndre Przywara 	__u8 rotate_on_auto_eoi;
7860021220SAndre Przywara 	__u8 special_fully_nested_mode;
7960021220SAndre Przywara 	__u8 init4;		/* true if 4 byte init */
8060021220SAndre Przywara 	__u8 elcr;		/* PIIX edge/trigger selection */
8160021220SAndre Przywara 	__u8 elcr_mask;
8260021220SAndre Przywara };
8360021220SAndre Przywara 
8460021220SAndre Przywara #define KVM_IOAPIC_NUM_PINS  24
8560021220SAndre Przywara struct kvm_ioapic_state {
8660021220SAndre Przywara 	__u64 base_address;
8760021220SAndre Przywara 	__u32 ioregsel;
8860021220SAndre Przywara 	__u32 id;
8960021220SAndre Przywara 	__u32 irr;
9060021220SAndre Przywara 	__u32 pad;
9160021220SAndre Przywara 	union {
9260021220SAndre Przywara 		__u64 bits;
9360021220SAndre Przywara 		struct {
9460021220SAndre Przywara 			__u8 vector;
9560021220SAndre Przywara 			__u8 delivery_mode:3;
9660021220SAndre Przywara 			__u8 dest_mode:1;
9760021220SAndre Przywara 			__u8 delivery_status:1;
9860021220SAndre Przywara 			__u8 polarity:1;
9960021220SAndre Przywara 			__u8 remote_irr:1;
10060021220SAndre Przywara 			__u8 trig_mode:1;
10160021220SAndre Przywara 			__u8 mask:1;
10260021220SAndre Przywara 			__u8 reserve:7;
10360021220SAndre Przywara 			__u8 reserved[4];
10460021220SAndre Przywara 			__u8 dest_id;
10560021220SAndre Przywara 		} fields;
10660021220SAndre Przywara 	} redirtbl[KVM_IOAPIC_NUM_PINS];
10760021220SAndre Przywara };
10860021220SAndre Przywara 
10960021220SAndre Przywara #define KVM_IRQCHIP_PIC_MASTER   0
11060021220SAndre Przywara #define KVM_IRQCHIP_PIC_SLAVE    1
11160021220SAndre Przywara #define KVM_IRQCHIP_IOAPIC       2
11260021220SAndre Przywara #define KVM_NR_IRQCHIPS          3
11360021220SAndre Przywara 
114b37ed70eSAndre Przywara #define KVM_RUN_X86_SMM		 (1 << 0)
115*5968b5ffSAnup Patel #define KVM_RUN_X86_BUS_LOCK     (1 << 1)
116b37ed70eSAndre Przywara 
11760021220SAndre Przywara /* for KVM_GET_REGS and KVM_SET_REGS */
11860021220SAndre Przywara struct kvm_regs {
11960021220SAndre Przywara 	/* out (KVM_GET_REGS) / in (KVM_SET_REGS) */
12060021220SAndre Przywara 	__u64 rax, rbx, rcx, rdx;
12160021220SAndre Przywara 	__u64 rsi, rdi, rsp, rbp;
12260021220SAndre Przywara 	__u64 r8,  r9,  r10, r11;
12360021220SAndre Przywara 	__u64 r12, r13, r14, r15;
12460021220SAndre Przywara 	__u64 rip, rflags;
12560021220SAndre Przywara };
12660021220SAndre Przywara 
12760021220SAndre Przywara /* for KVM_GET_LAPIC and KVM_SET_LAPIC */
12860021220SAndre Przywara #define KVM_APIC_REG_SIZE 0x400
12960021220SAndre Przywara struct kvm_lapic_state {
13060021220SAndre Przywara 	char regs[KVM_APIC_REG_SIZE];
13160021220SAndre Przywara };
13260021220SAndre Przywara 
13360021220SAndre Przywara struct kvm_segment {
13460021220SAndre Przywara 	__u64 base;
13560021220SAndre Przywara 	__u32 limit;
13660021220SAndre Przywara 	__u16 selector;
13760021220SAndre Przywara 	__u8  type;
13860021220SAndre Przywara 	__u8  present, dpl, db, s, l, g, avl;
13960021220SAndre Przywara 	__u8  unusable;
14060021220SAndre Przywara 	__u8  padding;
14160021220SAndre Przywara };
14260021220SAndre Przywara 
14360021220SAndre Przywara struct kvm_dtable {
14460021220SAndre Przywara 	__u64 base;
14560021220SAndre Przywara 	__u16 limit;
14660021220SAndre Przywara 	__u16 padding[3];
14760021220SAndre Przywara };
14860021220SAndre Przywara 
14960021220SAndre Przywara 
15060021220SAndre Przywara /* for KVM_GET_SREGS and KVM_SET_SREGS */
15160021220SAndre Przywara struct kvm_sregs {
15260021220SAndre Przywara 	/* out (KVM_GET_SREGS) / in (KVM_SET_SREGS) */
15360021220SAndre Przywara 	struct kvm_segment cs, ds, es, fs, gs, ss;
15460021220SAndre Przywara 	struct kvm_segment tr, ldt;
15560021220SAndre Przywara 	struct kvm_dtable gdt, idt;
15660021220SAndre Przywara 	__u64 cr0, cr2, cr3, cr4, cr8;
15760021220SAndre Przywara 	__u64 efer;
15860021220SAndre Przywara 	__u64 apic_base;
15960021220SAndre Przywara 	__u64 interrupt_bitmap[(KVM_NR_INTERRUPTS + 63) / 64];
16060021220SAndre Przywara };
16160021220SAndre Przywara 
162*5968b5ffSAnup Patel struct kvm_sregs2 {
163*5968b5ffSAnup Patel 	/* out (KVM_GET_SREGS2) / in (KVM_SET_SREGS2) */
164*5968b5ffSAnup Patel 	struct kvm_segment cs, ds, es, fs, gs, ss;
165*5968b5ffSAnup Patel 	struct kvm_segment tr, ldt;
166*5968b5ffSAnup Patel 	struct kvm_dtable gdt, idt;
167*5968b5ffSAnup Patel 	__u64 cr0, cr2, cr3, cr4, cr8;
168*5968b5ffSAnup Patel 	__u64 efer;
169*5968b5ffSAnup Patel 	__u64 apic_base;
170*5968b5ffSAnup Patel 	__u64 flags;
171*5968b5ffSAnup Patel 	__u64 pdptrs[4];
172*5968b5ffSAnup Patel };
173*5968b5ffSAnup Patel #define KVM_SREGS2_FLAGS_PDPTRS_VALID 1
174*5968b5ffSAnup Patel 
17560021220SAndre Przywara /* for KVM_GET_FPU and KVM_SET_FPU */
17660021220SAndre Przywara struct kvm_fpu {
17760021220SAndre Przywara 	__u8  fpr[8][16];
17860021220SAndre Przywara 	__u16 fcw;
17960021220SAndre Przywara 	__u16 fsw;
18060021220SAndre Przywara 	__u8  ftwx;  /* in fxsave format */
18160021220SAndre Przywara 	__u8  pad1;
18260021220SAndre Przywara 	__u16 last_opcode;
18360021220SAndre Przywara 	__u64 last_ip;
18460021220SAndre Przywara 	__u64 last_dp;
18560021220SAndre Przywara 	__u8  xmm[16][16];
18660021220SAndre Przywara 	__u32 mxcsr;
18760021220SAndre Przywara 	__u32 pad2;
18860021220SAndre Przywara };
18960021220SAndre Przywara 
19060021220SAndre Przywara struct kvm_msr_entry {
19160021220SAndre Przywara 	__u32 index;
19260021220SAndre Przywara 	__u32 reserved;
19360021220SAndre Przywara 	__u64 data;
19460021220SAndre Przywara };
19560021220SAndre Przywara 
19660021220SAndre Przywara /* for KVM_GET_MSRS and KVM_SET_MSRS */
19760021220SAndre Przywara struct kvm_msrs {
19860021220SAndre Przywara 	__u32 nmsrs; /* number of msrs in entries */
19960021220SAndre Przywara 	__u32 pad;
20060021220SAndre Przywara 
20160021220SAndre Przywara 	struct kvm_msr_entry entries[0];
20260021220SAndre Przywara };
20360021220SAndre Przywara 
20460021220SAndre Przywara /* for KVM_GET_MSR_INDEX_LIST */
20560021220SAndre Przywara struct kvm_msr_list {
20660021220SAndre Przywara 	__u32 nmsrs; /* number of msrs in entries */
20760021220SAndre Przywara 	__u32 indices[0];
20860021220SAndre Przywara };
20960021220SAndre Przywara 
210*5968b5ffSAnup Patel /* Maximum size of any access bitmap in bytes */
211*5968b5ffSAnup Patel #define KVM_MSR_FILTER_MAX_BITMAP_SIZE 0x600
212*5968b5ffSAnup Patel 
213*5968b5ffSAnup Patel /* for KVM_X86_SET_MSR_FILTER */
214*5968b5ffSAnup Patel struct kvm_msr_filter_range {
215*5968b5ffSAnup Patel #define KVM_MSR_FILTER_READ  (1 << 0)
216*5968b5ffSAnup Patel #define KVM_MSR_FILTER_WRITE (1 << 1)
217*5968b5ffSAnup Patel 	__u32 flags;
218*5968b5ffSAnup Patel 	__u32 nmsrs; /* number of msrs in bitmap */
219*5968b5ffSAnup Patel 	__u32 base;  /* MSR index the bitmap starts at */
220*5968b5ffSAnup Patel 	__u8 *bitmap; /* a 1 bit allows the operations in flags, 0 denies */
221*5968b5ffSAnup Patel };
222*5968b5ffSAnup Patel 
223*5968b5ffSAnup Patel #define KVM_MSR_FILTER_MAX_RANGES 16
224*5968b5ffSAnup Patel struct kvm_msr_filter {
225*5968b5ffSAnup Patel #define KVM_MSR_FILTER_DEFAULT_ALLOW (0 << 0)
226*5968b5ffSAnup Patel #define KVM_MSR_FILTER_DEFAULT_DENY  (1 << 0)
227*5968b5ffSAnup Patel 	__u32 flags;
228*5968b5ffSAnup Patel 	struct kvm_msr_filter_range ranges[KVM_MSR_FILTER_MAX_RANGES];
229*5968b5ffSAnup Patel };
23060021220SAndre Przywara 
23160021220SAndre Przywara struct kvm_cpuid_entry {
23260021220SAndre Przywara 	__u32 function;
23360021220SAndre Przywara 	__u32 eax;
23460021220SAndre Przywara 	__u32 ebx;
23560021220SAndre Przywara 	__u32 ecx;
23660021220SAndre Przywara 	__u32 edx;
23760021220SAndre Przywara 	__u32 padding;
23860021220SAndre Przywara };
23960021220SAndre Przywara 
24060021220SAndre Przywara /* for KVM_SET_CPUID */
24160021220SAndre Przywara struct kvm_cpuid {
24260021220SAndre Przywara 	__u32 nent;
24360021220SAndre Przywara 	__u32 padding;
24460021220SAndre Przywara 	struct kvm_cpuid_entry entries[0];
24560021220SAndre Przywara };
24660021220SAndre Przywara 
24760021220SAndre Przywara struct kvm_cpuid_entry2 {
24860021220SAndre Przywara 	__u32 function;
24960021220SAndre Przywara 	__u32 index;
25060021220SAndre Przywara 	__u32 flags;
25160021220SAndre Przywara 	__u32 eax;
25260021220SAndre Przywara 	__u32 ebx;
25360021220SAndre Przywara 	__u32 ecx;
25460021220SAndre Przywara 	__u32 edx;
25560021220SAndre Przywara 	__u32 padding[3];
25660021220SAndre Przywara };
25760021220SAndre Przywara 
258764dfba1SAndre Przywara #define KVM_CPUID_FLAG_SIGNIFCANT_INDEX		(1 << 0)
259764dfba1SAndre Przywara #define KVM_CPUID_FLAG_STATEFUL_FUNC		(1 << 1)
260764dfba1SAndre Przywara #define KVM_CPUID_FLAG_STATE_READ_NEXT		(1 << 2)
26160021220SAndre Przywara 
26260021220SAndre Przywara /* for KVM_SET_CPUID2 */
26360021220SAndre Przywara struct kvm_cpuid2 {
26460021220SAndre Przywara 	__u32 nent;
26560021220SAndre Przywara 	__u32 padding;
26660021220SAndre Przywara 	struct kvm_cpuid_entry2 entries[0];
26760021220SAndre Przywara };
26860021220SAndre Przywara 
26960021220SAndre Przywara /* for KVM_GET_PIT and KVM_SET_PIT */
27060021220SAndre Przywara struct kvm_pit_channel_state {
27160021220SAndre Przywara 	__u32 count; /* can be 65536 */
27260021220SAndre Przywara 	__u16 latched_count;
27360021220SAndre Przywara 	__u8 count_latched;
27460021220SAndre Przywara 	__u8 status_latched;
27560021220SAndre Przywara 	__u8 status;
27660021220SAndre Przywara 	__u8 read_state;
27760021220SAndre Przywara 	__u8 write_state;
27860021220SAndre Przywara 	__u8 write_latch;
27960021220SAndre Przywara 	__u8 rw_mode;
28060021220SAndre Przywara 	__u8 mode;
28160021220SAndre Przywara 	__u8 bcd;
28260021220SAndre Przywara 	__u8 gate;
28360021220SAndre Przywara 	__s64 count_load_time;
28460021220SAndre Przywara };
28560021220SAndre Przywara 
28660021220SAndre Przywara struct kvm_debug_exit_arch {
28760021220SAndre Przywara 	__u32 exception;
28860021220SAndre Przywara 	__u32 pad;
28960021220SAndre Przywara 	__u64 pc;
29060021220SAndre Przywara 	__u64 dr6;
29160021220SAndre Przywara 	__u64 dr7;
29260021220SAndre Przywara };
29360021220SAndre Przywara 
29460021220SAndre Przywara #define KVM_GUESTDBG_USE_SW_BP		0x00010000
29560021220SAndre Przywara #define KVM_GUESTDBG_USE_HW_BP		0x00020000
29660021220SAndre Przywara #define KVM_GUESTDBG_INJECT_DB		0x00040000
29760021220SAndre Przywara #define KVM_GUESTDBG_INJECT_BP		0x00080000
298*5968b5ffSAnup Patel #define KVM_GUESTDBG_BLOCKIRQ		0x00100000
29960021220SAndre Przywara 
30060021220SAndre Przywara /* for KVM_SET_GUEST_DEBUG */
30160021220SAndre Przywara struct kvm_guest_debug_arch {
30260021220SAndre Przywara 	__u64 debugreg[8];
30360021220SAndre Przywara };
30460021220SAndre Przywara 
30560021220SAndre Przywara struct kvm_pit_state {
30660021220SAndre Przywara 	struct kvm_pit_channel_state channels[3];
30760021220SAndre Przywara };
30860021220SAndre Przywara 
30960021220SAndre Przywara #define KVM_PIT_FLAGS_HPET_LEGACY  0x00000001
31060021220SAndre Przywara 
31160021220SAndre Przywara struct kvm_pit_state2 {
31260021220SAndre Przywara 	struct kvm_pit_channel_state channels[3];
31360021220SAndre Przywara 	__u32 flags;
31460021220SAndre Przywara 	__u32 reserved[9];
31560021220SAndre Przywara };
31660021220SAndre Przywara 
31760021220SAndre Przywara struct kvm_reinject_control {
31860021220SAndre Przywara 	__u8 pit_reinject;
31960021220SAndre Przywara 	__u8 reserved[31];
32060021220SAndre Przywara };
32160021220SAndre Przywara 
32260021220SAndre Przywara /* When set in flags, include corresponding fields on KVM_SET_VCPU_EVENTS */
32360021220SAndre Przywara #define KVM_VCPUEVENT_VALID_NMI_PENDING	0x00000001
32460021220SAndre Przywara #define KVM_VCPUEVENT_VALID_SIPI_VECTOR	0x00000002
32560021220SAndre Przywara #define KVM_VCPUEVENT_VALID_SHADOW	0x00000004
326b37ed70eSAndre Przywara #define KVM_VCPUEVENT_VALID_SMM		0x00000008
3271bbe92f5SDave Martin #define KVM_VCPUEVENT_VALID_PAYLOAD	0x00000010
32860021220SAndre Przywara 
32960021220SAndre Przywara /* Interrupt shadow states */
33060021220SAndre Przywara #define KVM_X86_SHADOW_INT_MOV_SS	0x01
33160021220SAndre Przywara #define KVM_X86_SHADOW_INT_STI		0x02
33260021220SAndre Przywara 
33360021220SAndre Przywara /* for KVM_GET/SET_VCPU_EVENTS */
33460021220SAndre Przywara struct kvm_vcpu_events {
33560021220SAndre Przywara 	struct {
33660021220SAndre Przywara 		__u8 injected;
33760021220SAndre Przywara 		__u8 nr;
33860021220SAndre Przywara 		__u8 has_error_code;
3391bbe92f5SDave Martin 		__u8 pending;
34060021220SAndre Przywara 		__u32 error_code;
34160021220SAndre Przywara 	} exception;
34260021220SAndre Przywara 	struct {
34360021220SAndre Przywara 		__u8 injected;
34460021220SAndre Przywara 		__u8 nr;
34560021220SAndre Przywara 		__u8 soft;
34660021220SAndre Przywara 		__u8 shadow;
34760021220SAndre Przywara 	} interrupt;
34860021220SAndre Przywara 	struct {
34960021220SAndre Przywara 		__u8 injected;
35060021220SAndre Przywara 		__u8 pending;
35160021220SAndre Przywara 		__u8 masked;
35260021220SAndre Przywara 		__u8 pad;
35360021220SAndre Przywara 	} nmi;
35460021220SAndre Przywara 	__u32 sipi_vector;
35560021220SAndre Przywara 	__u32 flags;
356b37ed70eSAndre Przywara 	struct {
357b37ed70eSAndre Przywara 		__u8 smm;
358b37ed70eSAndre Przywara 		__u8 pending;
359b37ed70eSAndre Przywara 		__u8 smm_inside_nmi;
360b37ed70eSAndre Przywara 		__u8 latched_init;
361b37ed70eSAndre Przywara 	} smi;
3621bbe92f5SDave Martin 	__u8 reserved[27];
3631bbe92f5SDave Martin 	__u8 exception_has_payload;
3641bbe92f5SDave Martin 	__u64 exception_payload;
36560021220SAndre Przywara };
36660021220SAndre Przywara 
36760021220SAndre Przywara /* for KVM_GET/SET_DEBUGREGS */
36860021220SAndre Przywara struct kvm_debugregs {
36960021220SAndre Przywara 	__u64 db[4];
37060021220SAndre Przywara 	__u64 dr6;
37160021220SAndre Przywara 	__u64 dr7;
37260021220SAndre Przywara 	__u64 flags;
37360021220SAndre Przywara 	__u64 reserved[9];
37460021220SAndre Przywara };
37560021220SAndre Przywara 
37660021220SAndre Przywara /* for KVM_CAP_XSAVE */
37760021220SAndre Przywara struct kvm_xsave {
37860021220SAndre Przywara 	__u32 region[1024];
37960021220SAndre Przywara };
38060021220SAndre Przywara 
38160021220SAndre Przywara #define KVM_MAX_XCRS	16
38260021220SAndre Przywara 
38360021220SAndre Przywara struct kvm_xcr {
38460021220SAndre Przywara 	__u32 xcr;
38560021220SAndre Przywara 	__u32 reserved;
38660021220SAndre Przywara 	__u64 value;
38760021220SAndre Przywara };
38860021220SAndre Przywara 
38960021220SAndre Przywara struct kvm_xcrs {
39060021220SAndre Przywara 	__u32 nr_xcrs;
39160021220SAndre Przywara 	__u32 flags;
39260021220SAndre Przywara 	struct kvm_xcr xcrs[KVM_MAX_XCRS];
39360021220SAndre Przywara 	__u64 padding[16];
39460021220SAndre Przywara };
39560021220SAndre Przywara 
3961bbe92f5SDave Martin #define KVM_SYNC_X86_REGS      (1UL << 0)
3971bbe92f5SDave Martin #define KVM_SYNC_X86_SREGS     (1UL << 1)
3981bbe92f5SDave Martin #define KVM_SYNC_X86_EVENTS    (1UL << 2)
3991bbe92f5SDave Martin 
4001bbe92f5SDave Martin #define KVM_SYNC_X86_VALID_FIELDS \
4011bbe92f5SDave Martin 	(KVM_SYNC_X86_REGS| \
4021bbe92f5SDave Martin 	 KVM_SYNC_X86_SREGS| \
4031bbe92f5SDave Martin 	 KVM_SYNC_X86_EVENTS)
4041bbe92f5SDave Martin 
4051bbe92f5SDave Martin /* kvm_sync_regs struct included by kvm_run struct */
40660021220SAndre Przywara struct kvm_sync_regs {
4071bbe92f5SDave Martin 	/* Members of this structure are potentially malicious.
4081bbe92f5SDave Martin 	 * Care must be taken by code reading, esp. interpreting,
4091bbe92f5SDave Martin 	 * data fields from them inside KVM to prevent TOCTOU and
4101bbe92f5SDave Martin 	 * double-fetch types of vulnerabilities.
4111bbe92f5SDave Martin 	 */
4121bbe92f5SDave Martin 	struct kvm_regs regs;
4131bbe92f5SDave Martin 	struct kvm_sregs sregs;
4141bbe92f5SDave Martin 	struct kvm_vcpu_events events;
41560021220SAndre Przywara };
41660021220SAndre Przywara 
417b37ed70eSAndre Przywara #define KVM_X86_QUIRK_LINT0_REENABLED	   (1 << 0)
418b37ed70eSAndre Przywara #define KVM_X86_QUIRK_CD_NW_CLEARED	   (1 << 1)
4191bbe92f5SDave Martin #define KVM_X86_QUIRK_LAPIC_MMIO_HOLE	   (1 << 2)
42066b24a33SWill Deacon #define KVM_X86_QUIRK_OUT_7E_INC_RIP	   (1 << 3)
42166b24a33SWill Deacon #define KVM_X86_QUIRK_MISC_ENABLE_NO_MWAIT (1 << 4)
42266b24a33SWill Deacon 
42366b24a33SWill Deacon #define KVM_STATE_NESTED_FORMAT_VMX	0
424*5968b5ffSAnup Patel #define KVM_STATE_NESTED_FORMAT_SVM	1
4251bbe92f5SDave Martin 
4261bbe92f5SDave Martin #define KVM_STATE_NESTED_GUEST_MODE	0x00000001
4271bbe92f5SDave Martin #define KVM_STATE_NESTED_RUN_PENDING	0x00000002
4281bbe92f5SDave Martin #define KVM_STATE_NESTED_EVMCS		0x00000004
429*5968b5ffSAnup Patel #define KVM_STATE_NESTED_MTF_PENDING	0x00000008
430*5968b5ffSAnup Patel #define KVM_STATE_NESTED_GIF_SET	0x00000100
4311bbe92f5SDave Martin 
4321bbe92f5SDave Martin #define KVM_STATE_NESTED_SMM_GUEST_MODE	0x00000001
4331bbe92f5SDave Martin #define KVM_STATE_NESTED_SMM_VMXON	0x00000002
4341bbe92f5SDave Martin 
43566b24a33SWill Deacon #define KVM_STATE_NESTED_VMX_VMCS_SIZE	0x1000
43666b24a33SWill Deacon 
437*5968b5ffSAnup Patel #define KVM_STATE_NESTED_SVM_VMCB_SIZE	0x1000
438*5968b5ffSAnup Patel 
439*5968b5ffSAnup Patel #define KVM_STATE_VMX_PREEMPTION_TIMER_DEADLINE	0x00000001
440*5968b5ffSAnup Patel 
44166b24a33SWill Deacon struct kvm_vmx_nested_state_data {
44266b24a33SWill Deacon 	__u8 vmcs12[KVM_STATE_NESTED_VMX_VMCS_SIZE];
44366b24a33SWill Deacon 	__u8 shadow_vmcs12[KVM_STATE_NESTED_VMX_VMCS_SIZE];
44466b24a33SWill Deacon };
44566b24a33SWill Deacon 
44666b24a33SWill Deacon struct kvm_vmx_nested_state_hdr {
4471bbe92f5SDave Martin 	__u64 vmxon_pa;
44866b24a33SWill Deacon 	__u64 vmcs12_pa;
4491bbe92f5SDave Martin 
4501bbe92f5SDave Martin 	struct {
4511bbe92f5SDave Martin 		__u16 flags;
4521bbe92f5SDave Martin 	} smm;
453*5968b5ffSAnup Patel 
454*5968b5ffSAnup Patel 	__u16 pad;
455*5968b5ffSAnup Patel 
456*5968b5ffSAnup Patel 	__u32 flags;
457*5968b5ffSAnup Patel 	__u64 preemption_timer_deadline;
458*5968b5ffSAnup Patel };
459*5968b5ffSAnup Patel 
460*5968b5ffSAnup Patel struct kvm_svm_nested_state_data {
461*5968b5ffSAnup Patel 	/* Save area only used if KVM_STATE_NESTED_RUN_PENDING.  */
462*5968b5ffSAnup Patel 	__u8 vmcb12[KVM_STATE_NESTED_SVM_VMCB_SIZE];
463*5968b5ffSAnup Patel };
464*5968b5ffSAnup Patel 
465*5968b5ffSAnup Patel struct kvm_svm_nested_state_hdr {
466*5968b5ffSAnup Patel 	__u64 vmcb_pa;
4671bbe92f5SDave Martin };
4681bbe92f5SDave Martin 
4691bbe92f5SDave Martin /* for KVM_CAP_NESTED_STATE */
4701bbe92f5SDave Martin struct kvm_nested_state {
4711bbe92f5SDave Martin 	__u16 flags;
4721bbe92f5SDave Martin 	__u16 format;
4731bbe92f5SDave Martin 	__u32 size;
4741bbe92f5SDave Martin 
4751bbe92f5SDave Martin 	union {
47666b24a33SWill Deacon 		struct kvm_vmx_nested_state_hdr vmx;
477*5968b5ffSAnup Patel 		struct kvm_svm_nested_state_hdr svm;
4781bbe92f5SDave Martin 
4791bbe92f5SDave Martin 		/* Pad the header to 128 bytes.  */
4801bbe92f5SDave Martin 		__u8 pad[120];
48166b24a33SWill Deacon 	} hdr;
48266b24a33SWill Deacon 
48366b24a33SWill Deacon 	/*
48466b24a33SWill Deacon 	 * Define data region as 0 bytes to preserve backwards-compatability
48566b24a33SWill Deacon 	 * to old definition of kvm_nested_state in order to avoid changing
48666b24a33SWill Deacon 	 * KVM_{GET,PUT}_NESTED_STATE ioctl values.
48766b24a33SWill Deacon 	 */
48866b24a33SWill Deacon 	union {
48966b24a33SWill Deacon 		struct kvm_vmx_nested_state_data vmx[0];
490*5968b5ffSAnup Patel 		struct kvm_svm_nested_state_data svm[0];
49166b24a33SWill Deacon 	} data;
4921bbe92f5SDave Martin };
4931bbe92f5SDave Martin 
49466b24a33SWill Deacon /* for KVM_CAP_PMU_EVENT_FILTER */
49566b24a33SWill Deacon struct kvm_pmu_event_filter {
49666b24a33SWill Deacon 	__u32 action;
49766b24a33SWill Deacon 	__u32 nevents;
49866b24a33SWill Deacon 	__u32 fixed_counter_bitmap;
49966b24a33SWill Deacon 	__u32 flags;
50066b24a33SWill Deacon 	__u32 pad[4];
50166b24a33SWill Deacon 	__u64 events[0];
5021bbe92f5SDave Martin };
503b37ed70eSAndre Przywara 
50466b24a33SWill Deacon #define KVM_PMU_EVENT_ALLOW 0
50566b24a33SWill Deacon #define KVM_PMU_EVENT_DENY 1
50666b24a33SWill Deacon 
507*5968b5ffSAnup Patel /* for KVM_{GET,SET,HAS}_DEVICE_ATTR */
508*5968b5ffSAnup Patel #define KVM_VCPU_TSC_CTRL 0 /* control group for the timestamp counter (TSC) */
509*5968b5ffSAnup Patel #define   KVM_VCPU_TSC_OFFSET 0 /* attribute for the TSC offset */
510*5968b5ffSAnup Patel 
51160021220SAndre Przywara #endif /* _ASM_X86_KVM_H */
512