136f5dc91SSasha Levin #include "kvm/virtio-pci.h" 236f5dc91SSasha Levin 336f5dc91SSasha Levin #include "kvm/ioport.h" 436f5dc91SSasha Levin #include "kvm/kvm.h" 54123ca55SMarc Zyngier #include "kvm/kvm-cpu.h" 636f5dc91SSasha Levin #include "kvm/virtio-pci-dev.h" 736f5dc91SSasha Levin #include "kvm/irq.h" 836f5dc91SSasha Levin #include "kvm/virtio.h" 91599d724SSasha Levin #include "kvm/ioeventfd.h" 102e7380dbSMarc Zyngier #include "kvm/util.h" 1136f5dc91SSasha Levin 1243c81c74SSasha Levin #include <sys/ioctl.h> 1336f5dc91SSasha Levin #include <linux/virtio_pci.h> 14aa73be70SMatt Evans #include <linux/byteorder.h> 155a8e4f25SAlexandru Elisei #include <assert.h> 1636f5dc91SSasha Levin #include <string.h> 1736f5dc91SSasha Levin 182e7380dbSMarc Zyngier #define ALIGN_UP(x, s) ALIGN((x) + (s) - 1, (s)) 192e7380dbSMarc Zyngier #define VIRTIO_NR_MSIX (VIRTIO_PCI_MAX_VQ + VIRTIO_PCI_MAX_CONFIG) 202e7380dbSMarc Zyngier #define VIRTIO_MSIX_TABLE_SIZE (VIRTIO_NR_MSIX * 16) 212e7380dbSMarc Zyngier #define VIRTIO_MSIX_PBA_SIZE (ALIGN_UP(VIRTIO_MSIX_TABLE_SIZE, 64) / 8) 222e7380dbSMarc Zyngier #define VIRTIO_MSIX_BAR_SIZE (1UL << fls_long(VIRTIO_MSIX_TABLE_SIZE + \ 232e7380dbSMarc Zyngier VIRTIO_MSIX_PBA_SIZE)) 242e7380dbSMarc Zyngier 25e539f3e4SAlexandru Elisei static u16 virtio_pci__port_addr(struct virtio_pci *vpci) 26e539f3e4SAlexandru Elisei { 27e539f3e4SAlexandru Elisei return pci__bar_address(&vpci->pci_hdr, 0); 28e539f3e4SAlexandru Elisei } 29e539f3e4SAlexandru Elisei 30e539f3e4SAlexandru Elisei static u32 virtio_pci__mmio_addr(struct virtio_pci *vpci) 31e539f3e4SAlexandru Elisei { 32e539f3e4SAlexandru Elisei return pci__bar_address(&vpci->pci_hdr, 1); 33e539f3e4SAlexandru Elisei } 34e539f3e4SAlexandru Elisei 35e539f3e4SAlexandru Elisei static u32 virtio_pci__msix_io_addr(struct virtio_pci *vpci) 36e539f3e4SAlexandru Elisei { 37e539f3e4SAlexandru Elisei return pci__bar_address(&vpci->pci_hdr, 2); 38e539f3e4SAlexandru Elisei } 39e539f3e4SAlexandru Elisei 40*f44af23eSJean-Philippe Brucker static int virtio_pci__add_msix_route(struct virtio_pci *vpci, u32 vec) 41*f44af23eSJean-Philippe Brucker { 42*f44af23eSJean-Philippe Brucker int gsi; 43*f44af23eSJean-Philippe Brucker struct msi_msg *msg; 44*f44af23eSJean-Philippe Brucker 45*f44af23eSJean-Philippe Brucker if (vec == VIRTIO_MSI_NO_VECTOR) 46*f44af23eSJean-Philippe Brucker return -EINVAL; 47*f44af23eSJean-Philippe Brucker 48*f44af23eSJean-Philippe Brucker msg = &vpci->msix_table[vec].msg; 49*f44af23eSJean-Philippe Brucker gsi = irq__add_msix_route(vpci->kvm, msg, vpci->dev_hdr.dev_num << 3); 50*f44af23eSJean-Philippe Brucker /* 51*f44af23eSJean-Philippe Brucker * We don't need IRQ routing if we can use 52*f44af23eSJean-Philippe Brucker * MSI injection via the KVM_SIGNAL_MSI ioctl. 53*f44af23eSJean-Philippe Brucker */ 54*f44af23eSJean-Philippe Brucker if (gsi == -ENXIO && vpci->features & VIRTIO_PCI_F_SIGNAL_MSI) 55*f44af23eSJean-Philippe Brucker return gsi; 56*f44af23eSJean-Philippe Brucker 57*f44af23eSJean-Philippe Brucker if (gsi < 0) 58*f44af23eSJean-Philippe Brucker die("failed to configure MSIs"); 59*f44af23eSJean-Philippe Brucker 60*f44af23eSJean-Philippe Brucker return gsi; 61*f44af23eSJean-Philippe Brucker } 62*f44af23eSJean-Philippe Brucker 631599d724SSasha Levin static void virtio_pci__ioevent_callback(struct kvm *kvm, void *param) 641599d724SSasha Levin { 651599d724SSasha Levin struct virtio_pci_ioevent_param *ioeventfd = param; 6602eca50cSAsias He struct virtio_pci *vpci = ioeventfd->vdev->virtio; 671599d724SSasha Levin 6802eca50cSAsias He ioeventfd->vdev->ops->notify_vq(kvm, vpci->dev, ioeventfd->vq); 691599d724SSasha Levin } 701599d724SSasha Levin 7102eca50cSAsias He static int virtio_pci__init_ioeventfd(struct kvm *kvm, struct virtio_device *vdev, u32 vq) 721599d724SSasha Levin { 731599d724SSasha Levin struct ioevent ioevent; 7402eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 75e539f3e4SAlexandru Elisei u32 mmio_addr = virtio_pci__mmio_addr(vpci); 76e539f3e4SAlexandru Elisei u16 port_addr = virtio_pci__port_addr(vpci); 770e1882a4SJean-Philippe Brucker int r, flags = 0; 780e1882a4SJean-Philippe Brucker int fd; 791599d724SSasha Levin 801599d724SSasha Levin vpci->ioeventfds[vq] = (struct virtio_pci_ioevent_param) { 8102eca50cSAsias He .vdev = vdev, 821599d724SSasha Levin .vq = vq, 831599d724SSasha Levin }; 841599d724SSasha Levin 851599d724SSasha Levin ioevent = (struct ioevent) { 861599d724SSasha Levin .fn = virtio_pci__ioevent_callback, 871599d724SSasha Levin .fn_ptr = &vpci->ioeventfds[vq], 881599d724SSasha Levin .datamatch = vq, 891599d724SSasha Levin .fn_kvm = kvm, 901599d724SSasha Levin }; 911599d724SSasha Levin 92627d6874SAsias He /* 93a463650cSWill Deacon * Vhost will poll the eventfd in host kernel side, otherwise we 94a463650cSWill Deacon * need to poll in userspace. 95627d6874SAsias He */ 96a463650cSWill Deacon if (!vdev->use_vhost) 97a463650cSWill Deacon flags |= IOEVENTFD_FLAG_USER_POLL; 98a463650cSWill Deacon 99a463650cSWill Deacon /* ioport */ 100e539f3e4SAlexandru Elisei ioevent.io_addr = port_addr + VIRTIO_PCI_QUEUE_NOTIFY; 101a463650cSWill Deacon ioevent.io_len = sizeof(u16); 1020e1882a4SJean-Philippe Brucker ioevent.fd = fd = eventfd(0, 0); 10371ca0facSAndre Przywara r = ioeventfd__add_event(&ioevent, flags | IOEVENTFD_FLAG_PIO); 104ea6eeb1cSSasha Levin if (r) 105ea6eeb1cSSasha Levin return r; 1061599d724SSasha Levin 107a463650cSWill Deacon /* mmio */ 108e539f3e4SAlexandru Elisei ioevent.io_addr = mmio_addr + VIRTIO_PCI_QUEUE_NOTIFY; 109fe50bacbSAndreas Herrmann ioevent.io_len = sizeof(u16); 1100e1882a4SJean-Philippe Brucker ioevent.fd = eventfd(0, 0); 111a463650cSWill Deacon r = ioeventfd__add_event(&ioevent, flags); 112a463650cSWill Deacon if (r) 113a463650cSWill Deacon goto free_ioport_evt; 114263b80e8SSasha Levin 115a463650cSWill Deacon if (vdev->ops->notify_vq_eventfd) 1160e1882a4SJean-Philippe Brucker vdev->ops->notify_vq_eventfd(kvm, vpci->dev, vq, fd); 1171599d724SSasha Levin return 0; 118a463650cSWill Deacon 119a463650cSWill Deacon free_ioport_evt: 120e539f3e4SAlexandru Elisei ioeventfd__del_event(port_addr + VIRTIO_PCI_QUEUE_NOTIFY, vq); 121a463650cSWill Deacon return r; 1221599d724SSasha Levin } 1231599d724SSasha Levin 124ad346c2eSJean-Philippe Brucker static void virtio_pci_exit_vq(struct kvm *kvm, struct virtio_device *vdev, 125ad346c2eSJean-Philippe Brucker int vq) 126ad346c2eSJean-Philippe Brucker { 127ad346c2eSJean-Philippe Brucker struct virtio_pci *vpci = vdev->virtio; 128e539f3e4SAlexandru Elisei u32 mmio_addr = virtio_pci__mmio_addr(vpci); 129e539f3e4SAlexandru Elisei u16 port_addr = virtio_pci__port_addr(vpci); 130ad346c2eSJean-Philippe Brucker 131e539f3e4SAlexandru Elisei ioeventfd__del_event(mmio_addr + VIRTIO_PCI_QUEUE_NOTIFY, vq); 132e539f3e4SAlexandru Elisei ioeventfd__del_event(port_addr + VIRTIO_PCI_QUEUE_NOTIFY, vq); 133ad346c2eSJean-Philippe Brucker virtio_exit_vq(kvm, vdev, vpci->dev, vq); 134ad346c2eSJean-Philippe Brucker } 135ad346c2eSJean-Philippe Brucker 13606f48103SSasha Levin static inline bool virtio_pci__msix_enabled(struct virtio_pci *vpci) 13706f48103SSasha Levin { 138aa73be70SMatt Evans return vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_ENABLE); 13906f48103SSasha Levin } 14006f48103SSasha Levin 141e09b599aSJulien Thierry static bool virtio_pci__specific_data_in(struct kvm *kvm, struct virtio_device *vdev, 14206e1e6feSMartin Radev void *data, u32 size, unsigned long offset) 14336f5dc91SSasha Levin { 14436f5dc91SSasha Levin u32 config_offset; 14502eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 14606f48103SSasha Levin int type = virtio__get_dev_specific_field(offset - 20, 14706f48103SSasha Levin virtio_pci__msix_enabled(vpci), 1481382aba0SSasha Levin &config_offset); 14936f5dc91SSasha Levin if (type == VIRTIO_PCI_O_MSIX) { 15036f5dc91SSasha Levin switch (offset) { 15136f5dc91SSasha Levin case VIRTIO_MSI_CONFIG_VECTOR: 15236f5dc91SSasha Levin ioport__write16(data, vpci->config_vector); 15336f5dc91SSasha Levin break; 15436f5dc91SSasha Levin case VIRTIO_MSI_QUEUE_VECTOR: 15536f5dc91SSasha Levin ioport__write16(data, vpci->vq_vector[vpci->queue_selector]); 15636f5dc91SSasha Levin break; 15736f5dc91SSasha Levin }; 15836f5dc91SSasha Levin 15936f5dc91SSasha Levin return true; 16036f5dc91SSasha Levin } else if (type == VIRTIO_PCI_O_CONFIG) { 16115e6c4e7SJean-Philippe Brucker return virtio_access_config(kvm, vdev, vpci->dev, config_offset, 16215e6c4e7SJean-Philippe Brucker data, size, false); 16336f5dc91SSasha Levin } 16436f5dc91SSasha Levin 16536f5dc91SSasha Levin return false; 16636f5dc91SSasha Levin } 16736f5dc91SSasha Levin 168e09b599aSJulien Thierry static bool virtio_pci__data_in(struct kvm_cpu *vcpu, struct virtio_device *vdev, 16906e1e6feSMartin Radev unsigned long offset, void *data, u32 size) 17036f5dc91SSasha Levin { 17136f5dc91SSasha Levin bool ret = true; 17236f5dc91SSasha Levin struct virtio_pci *vpci; 17353fbb17bSJean-Philippe Brucker struct virt_queue *vq; 1744123ca55SMarc Zyngier struct kvm *kvm; 17536f5dc91SSasha Levin u32 val; 17636f5dc91SSasha Levin 1774123ca55SMarc Zyngier kvm = vcpu->kvm; 17802eca50cSAsias He vpci = vdev->virtio; 17936f5dc91SSasha Levin 18036f5dc91SSasha Levin switch (offset) { 18136f5dc91SSasha Levin case VIRTIO_PCI_HOST_FEATURES: 18202eca50cSAsias He val = vdev->ops->get_host_features(kvm, vpci->dev); 18336f5dc91SSasha Levin ioport__write32(data, val); 18436f5dc91SSasha Levin break; 18536f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_PFN: 18653fbb17bSJean-Philippe Brucker vq = vdev->ops->get_vq(kvm, vpci->dev, vpci->queue_selector); 187609ee906SJean-Philippe Brucker ioport__write32(data, vq->vring_addr.pfn); 18836f5dc91SSasha Levin break; 18936f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_NUM: 19002eca50cSAsias He val = vdev->ops->get_size_vq(kvm, vpci->dev, vpci->queue_selector); 191657ee18bSMatt Evans ioport__write16(data, val); 19236f5dc91SSasha Levin break; 19336f5dc91SSasha Levin case VIRTIO_PCI_STATUS: 19436f5dc91SSasha Levin ioport__write8(data, vpci->status); 19536f5dc91SSasha Levin break; 19636f5dc91SSasha Levin case VIRTIO_PCI_ISR: 19736f5dc91SSasha Levin ioport__write8(data, vpci->isr); 198e9922aafSAndre Przywara kvm__irq_line(kvm, vpci->legacy_irq_line, VIRTIO_IRQ_LOW); 19936f5dc91SSasha Levin vpci->isr = VIRTIO_IRQ_LOW; 20036f5dc91SSasha Levin break; 20136f5dc91SSasha Levin default: 202e09b599aSJulien Thierry ret = virtio_pci__specific_data_in(kvm, vdev, data, size, offset); 20336f5dc91SSasha Levin break; 20436f5dc91SSasha Levin }; 20536f5dc91SSasha Levin 20636f5dc91SSasha Levin return ret; 20736f5dc91SSasha Levin } 20836f5dc91SSasha Levin 2096518065aSAndre Przywara static void update_msix_map(struct virtio_pci *vpci, 2106518065aSAndre Przywara struct msix_table *msix_entry, u32 vecnum) 2116518065aSAndre Przywara { 2126518065aSAndre Przywara u32 gsi, i; 2136518065aSAndre Przywara 2146518065aSAndre Przywara /* Find the GSI number used for that vector */ 2156518065aSAndre Przywara if (vecnum == vpci->config_vector) { 2166518065aSAndre Przywara gsi = vpci->config_gsi; 2176518065aSAndre Przywara } else { 2186518065aSAndre Przywara for (i = 0; i < VIRTIO_PCI_MAX_VQ; i++) 2196518065aSAndre Przywara if (vpci->vq_vector[i] == vecnum) 2206518065aSAndre Przywara break; 2216518065aSAndre Przywara if (i == VIRTIO_PCI_MAX_VQ) 2226518065aSAndre Przywara return; 2236518065aSAndre Przywara gsi = vpci->gsis[i]; 2246518065aSAndre Przywara } 2256518065aSAndre Przywara 2266518065aSAndre Przywara if (gsi == 0) 2276518065aSAndre Przywara return; 2286518065aSAndre Przywara 2296518065aSAndre Przywara msix_entry = &msix_entry[vecnum]; 2306518065aSAndre Przywara irq__update_msix_route(vpci->kvm, gsi, &msix_entry->msg); 2316518065aSAndre Przywara } 2326518065aSAndre Przywara 233e09b599aSJulien Thierry static bool virtio_pci__specific_data_out(struct kvm *kvm, struct virtio_device *vdev, 23406e1e6feSMartin Radev void *data, u32 size, unsigned long offset) 23536f5dc91SSasha Levin { 23602eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 2378ccc8549SAndre Przywara u32 config_offset, vec; 2388ccc8549SAndre Przywara int gsi; 23906f48103SSasha Levin int type = virtio__get_dev_specific_field(offset - 20, virtio_pci__msix_enabled(vpci), 2401382aba0SSasha Levin &config_offset); 24136f5dc91SSasha Levin if (type == VIRTIO_PCI_O_MSIX) { 24236f5dc91SSasha Levin switch (offset) { 24336f5dc91SSasha Levin case VIRTIO_MSI_CONFIG_VECTOR: 24436f5dc91SSasha Levin vec = vpci->config_vector = ioport__read16(data); 24536f5dc91SSasha Levin 246*f44af23eSJean-Philippe Brucker gsi = virtio_pci__add_msix_route(vpci, vec); 247*f44af23eSJean-Philippe Brucker if (gsi < 0) 248928ab7acSAndre Przywara break; 249928ab7acSAndre Przywara 25036f5dc91SSasha Levin vpci->config_gsi = gsi; 25136f5dc91SSasha Levin break; 2523a60be06SSasha Levin case VIRTIO_MSI_QUEUE_VECTOR: 2538ccc8549SAndre Przywara vec = ioport__read16(data); 2548ccc8549SAndre Przywara vpci->vq_vector[vpci->queue_selector] = vec; 25536f5dc91SSasha Levin 256*f44af23eSJean-Philippe Brucker gsi = virtio_pci__add_msix_route(vpci, vec); 257*f44af23eSJean-Philippe Brucker if (gsi < 0) 258f8327b05SSasha Levin break; 259f8327b05SSasha Levin 26036f5dc91SSasha Levin vpci->gsis[vpci->queue_selector] = gsi; 26102eca50cSAsias He if (vdev->ops->notify_vq_gsi) 26202eca50cSAsias He vdev->ops->notify_vq_gsi(kvm, vpci->dev, 2638ccc8549SAndre Przywara vpci->queue_selector, 2648ccc8549SAndre Przywara gsi); 26536f5dc91SSasha Levin break; 26636f5dc91SSasha Levin }; 26736f5dc91SSasha Levin 26836f5dc91SSasha Levin return true; 26936f5dc91SSasha Levin } else if (type == VIRTIO_PCI_O_CONFIG) { 27015e6c4e7SJean-Philippe Brucker return virtio_access_config(kvm, vdev, vpci->dev, config_offset, 27115e6c4e7SJean-Philippe Brucker data, size, true); 27236f5dc91SSasha Levin } 27336f5dc91SSasha Levin 27436f5dc91SSasha Levin return false; 27536f5dc91SSasha Levin } 27636f5dc91SSasha Levin 277e09b599aSJulien Thierry static bool virtio_pci__data_out(struct kvm_cpu *vcpu, struct virtio_device *vdev, 27806e1e6feSMartin Radev unsigned long offset, void *data, u32 size) 27936f5dc91SSasha Levin { 28036f5dc91SSasha Levin bool ret = true; 28136f5dc91SSasha Levin struct virtio_pci *vpci; 282609ee906SJean-Philippe Brucker struct virt_queue *vq; 2834123ca55SMarc Zyngier struct kvm *kvm; 28436f5dc91SSasha Levin u32 val; 28531e0eaccSMartin Radev unsigned int vq_count; 28636f5dc91SSasha Levin 2874123ca55SMarc Zyngier kvm = vcpu->kvm; 28802eca50cSAsias He vpci = vdev->virtio; 28931e0eaccSMartin Radev vq_count = vdev->ops->get_vq_count(kvm, vpci->dev); 29036f5dc91SSasha Levin 29136f5dc91SSasha Levin switch (offset) { 29236f5dc91SSasha Levin case VIRTIO_PCI_GUEST_FEATURES: 29336f5dc91SSasha Levin val = ioport__read32(data); 29456a16c90SJean-Philippe Brucker virtio_set_guest_features(kvm, vdev, vpci->dev, val); 29536f5dc91SSasha Levin break; 29636f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_PFN: 29736f5dc91SSasha Levin val = ioport__read32(data); 298ad346c2eSJean-Philippe Brucker if (val) { 299609ee906SJean-Philippe Brucker vq = vdev->ops->get_vq(kvm, vpci->dev, 300609ee906SJean-Philippe Brucker vpci->queue_selector); 301609ee906SJean-Philippe Brucker vq->vring_addr = (struct vring_addr) { 302609ee906SJean-Philippe Brucker .legacy = true, 303609ee906SJean-Philippe Brucker .pfn = val, 304609ee906SJean-Philippe Brucker .align = VIRTIO_PCI_VRING_ALIGN, 305609ee906SJean-Philippe Brucker .pgsize = 1 << VIRTIO_PCI_QUEUE_ADDR_SHIFT, 306609ee906SJean-Philippe Brucker }; 307ad346c2eSJean-Philippe Brucker virtio_pci__init_ioeventfd(kvm, vdev, 308ad346c2eSJean-Philippe Brucker vpci->queue_selector); 309609ee906SJean-Philippe Brucker vdev->ops->init_vq(kvm, vpci->dev, 310609ee906SJean-Philippe Brucker vpci->queue_selector); 311ad346c2eSJean-Philippe Brucker } else { 312ad346c2eSJean-Philippe Brucker virtio_pci_exit_vq(kvm, vdev, vpci->queue_selector); 313ad346c2eSJean-Philippe Brucker } 31436f5dc91SSasha Levin break; 31536f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_SEL: 31631e0eaccSMartin Radev val = ioport__read16(data); 31731e0eaccSMartin Radev if (val >= vq_count) { 31831e0eaccSMartin Radev WARN_ONCE(1, "QUEUE_SEL value (%u) is larger than VQ count (%u)\n", 31931e0eaccSMartin Radev val, vq_count); 32031e0eaccSMartin Radev return false; 32131e0eaccSMartin Radev } 32231e0eaccSMartin Radev vpci->queue_selector = val; 32336f5dc91SSasha Levin break; 32436f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_NOTIFY: 32536f5dc91SSasha Levin val = ioport__read16(data); 32631e0eaccSMartin Radev if (val >= vq_count) { 32731e0eaccSMartin Radev WARN_ONCE(1, "QUEUE_SEL value (%u) is larger than VQ count (%u)\n", 32831e0eaccSMartin Radev val, vq_count); 32931e0eaccSMartin Radev return false; 33031e0eaccSMartin Radev } 33102eca50cSAsias He vdev->ops->notify_vq(kvm, vpci->dev, val); 33236f5dc91SSasha Levin break; 33336f5dc91SSasha Levin case VIRTIO_PCI_STATUS: 33436f5dc91SSasha Levin vpci->status = ioport__read8(data); 3354123ca55SMarc Zyngier if (!vpci->status) /* Sample endianness on reset */ 3364123ca55SMarc Zyngier vdev->endian = kvm_cpu__get_endianness(vcpu); 33795242e44SJean-Philippe Brucker virtio_notify_status(kvm, vdev, vpci->dev, vpci->status); 33836f5dc91SSasha Levin break; 33936f5dc91SSasha Levin default: 340e09b599aSJulien Thierry ret = virtio_pci__specific_data_out(kvm, vdev, data, size, offset); 34136f5dc91SSasha Levin break; 34236f5dc91SSasha Levin }; 34336f5dc91SSasha Levin 34436f5dc91SSasha Levin return ret; 34536f5dc91SSasha Levin } 34636f5dc91SSasha Levin 3479b735910SMarc Zyngier static void virtio_pci__msix_mmio_callback(struct kvm_cpu *vcpu, 3489b735910SMarc Zyngier u64 addr, u8 *data, u32 len, 349a463650cSWill Deacon u8 is_write, void *ptr) 35036f5dc91SSasha Levin { 351e09b599aSJulien Thierry struct virtio_device *vdev = ptr; 352e09b599aSJulien Thierry struct virtio_pci *vpci = vdev->virtio; 3536518065aSAndre Przywara struct msix_table *table; 354e539f3e4SAlexandru Elisei u32 msix_io_addr = virtio_pci__msix_io_addr(vpci); 3552e7380dbSMarc Zyngier u32 pba_offset; 3566518065aSAndre Przywara int vecnum; 3576518065aSAndre Przywara size_t offset; 35836f5dc91SSasha Levin 3592e7380dbSMarc Zyngier BUILD_BUG_ON(VIRTIO_NR_MSIX > (sizeof(vpci->msix_pba) * 8)); 3602e7380dbSMarc Zyngier 3612e7380dbSMarc Zyngier pba_offset = vpci->pci_hdr.msix.pba_offset & ~PCI_MSIX_TABLE_BIR; 3622e7380dbSMarc Zyngier if (addr >= msix_io_addr + pba_offset) { 3632e7380dbSMarc Zyngier /* Read access to PBA */ 3646518065aSAndre Przywara if (is_write) 3656518065aSAndre Przywara return; 3662e7380dbSMarc Zyngier offset = addr - (msix_io_addr + pba_offset); 3672e7380dbSMarc Zyngier if ((offset + len) > sizeof (vpci->msix_pba)) 3682e7380dbSMarc Zyngier return; 3692e7380dbSMarc Zyngier memcpy(data, (void *)&vpci->msix_pba + offset, len); 3702e7380dbSMarc Zyngier return; 3712e7380dbSMarc Zyngier } 3722e7380dbSMarc Zyngier 3736518065aSAndre Przywara table = vpci->msix_table; 374e539f3e4SAlexandru Elisei offset = addr - msix_io_addr; 3752e7380dbSMarc Zyngier 3766518065aSAndre Przywara vecnum = offset / sizeof(struct msix_table); 3776518065aSAndre Przywara offset = offset % sizeof(struct msix_table); 3786518065aSAndre Przywara 3796518065aSAndre Przywara if (!is_write) { 3806518065aSAndre Przywara memcpy(data, (void *)&table[vecnum] + offset, len); 3816518065aSAndre Przywara return; 38236f5dc91SSasha Levin } 38336f5dc91SSasha Levin 3846518065aSAndre Przywara memcpy((void *)&table[vecnum] + offset, data, len); 3856518065aSAndre Przywara 3866518065aSAndre Przywara /* Did we just update the address or payload? */ 3876518065aSAndre Przywara if (offset < offsetof(struct msix_table, ctrl)) 3886518065aSAndre Przywara update_msix_map(vpci, table, vecnum); 38906f48103SSasha Levin } 39006f48103SSasha Levin 391714ab9e6SAndre Przywara static void virtio_pci__signal_msi(struct kvm *kvm, struct virtio_pci *vpci, 392714ab9e6SAndre Przywara int vec) 39343c81c74SSasha Levin { 39443c81c74SSasha Levin struct kvm_msi msi = { 39543c81c74SSasha Levin .address_lo = vpci->msix_table[vec].msg.address_lo, 39643c81c74SSasha Levin .address_hi = vpci->msix_table[vec].msg.address_hi, 39743c81c74SSasha Levin .data = vpci->msix_table[vec].msg.data, 39843c81c74SSasha Levin }; 39943c81c74SSasha Levin 400714ab9e6SAndre Przywara if (kvm->msix_needs_devid) { 401714ab9e6SAndre Przywara msi.flags = KVM_MSI_VALID_DEVID; 402714ab9e6SAndre Przywara msi.devid = vpci->dev_hdr.dev_num << 3; 403714ab9e6SAndre Przywara } 404714ab9e6SAndre Przywara 405f6108d72SJean-Philippe Brucker irq__signal_msi(kvm, &msi); 40643c81c74SSasha Levin } 40743c81c74SSasha Levin 40802eca50cSAsias He int virtio_pci__signal_vq(struct kvm *kvm, struct virtio_device *vdev, u32 vq) 40936f5dc91SSasha Levin { 41002eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 41106f48103SSasha Levin int tbl = vpci->vq_vector[vq]; 41236f5dc91SSasha Levin 413f8327b05SSasha Levin if (virtio_pci__msix_enabled(vpci) && tbl != VIRTIO_MSI_NO_VECTOR) { 414aa73be70SMatt Evans if (vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_MASKALL) || 415aa73be70SMatt Evans vpci->msix_table[tbl].ctrl & cpu_to_le16(PCI_MSIX_ENTRY_CTRL_MASKBIT)) { 41606f48103SSasha Levin 41706f48103SSasha Levin vpci->msix_pba |= 1 << tbl; 41806f48103SSasha Levin return 0; 41906f48103SSasha Levin } 42006f48103SSasha Levin 42143c81c74SSasha Levin if (vpci->features & VIRTIO_PCI_F_SIGNAL_MSI) 42243c81c74SSasha Levin virtio_pci__signal_msi(kvm, vpci, vpci->vq_vector[vq]); 42343c81c74SSasha Levin else 42406f48103SSasha Levin kvm__irq_trigger(kvm, vpci->gsis[vq]); 42506f48103SSasha Levin } else { 426a36eca7bSSasha Levin vpci->isr = VIRTIO_IRQ_HIGH; 4272108c86dSMarc Zyngier kvm__irq_line(kvm, vpci->legacy_irq_line, VIRTIO_IRQ_HIGH); 42806f48103SSasha Levin } 42936f5dc91SSasha Levin return 0; 43036f5dc91SSasha Levin } 43136f5dc91SSasha Levin 43202eca50cSAsias He int virtio_pci__signal_config(struct kvm *kvm, struct virtio_device *vdev) 43336f5dc91SSasha Levin { 43402eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 43506f48103SSasha Levin int tbl = vpci->config_vector; 43606f48103SSasha Levin 437f8327b05SSasha Levin if (virtio_pci__msix_enabled(vpci) && tbl != VIRTIO_MSI_NO_VECTOR) { 438aa73be70SMatt Evans if (vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_MASKALL) || 439aa73be70SMatt Evans vpci->msix_table[tbl].ctrl & cpu_to_le16(PCI_MSIX_ENTRY_CTRL_MASKBIT)) { 44006f48103SSasha Levin 44106f48103SSasha Levin vpci->msix_pba |= 1 << tbl; 44206f48103SSasha Levin return 0; 44306f48103SSasha Levin } 44406f48103SSasha Levin 44543c81c74SSasha Levin if (vpci->features & VIRTIO_PCI_F_SIGNAL_MSI) 446f8327b05SSasha Levin virtio_pci__signal_msi(kvm, vpci, tbl); 44743c81c74SSasha Levin else 44806f48103SSasha Levin kvm__irq_trigger(kvm, vpci->config_gsi); 44906f48103SSasha Levin } else { 45006f48103SSasha Levin vpci->isr = VIRTIO_PCI_ISR_CONFIG; 451e9922aafSAndre Przywara kvm__irq_trigger(kvm, vpci->legacy_irq_line); 45206f48103SSasha Levin } 45336f5dc91SSasha Levin 45436f5dc91SSasha Levin return 0; 45536f5dc91SSasha Levin } 45636f5dc91SSasha Levin 4579b735910SMarc Zyngier static void virtio_pci__io_mmio_callback(struct kvm_cpu *vcpu, 4589b735910SMarc Zyngier u64 addr, u8 *data, u32 len, 459a463650cSWill Deacon u8 is_write, void *ptr) 460a463650cSWill Deacon { 461e09b599aSJulien Thierry struct virtio_device *vdev = ptr; 462e09b599aSJulien Thierry struct virtio_pci *vpci = vdev->virtio; 463205eaa79SAndre Przywara u32 ioport_addr = virtio_pci__port_addr(vpci); 464205eaa79SAndre Przywara u32 base_addr; 465205eaa79SAndre Przywara 466205eaa79SAndre Przywara if (addr >= ioport_addr && 467205eaa79SAndre Przywara addr < ioport_addr + pci__bar_size(&vpci->pci_hdr, 0)) 468205eaa79SAndre Przywara base_addr = ioport_addr; 469205eaa79SAndre Przywara else 470205eaa79SAndre Przywara base_addr = virtio_pci__mmio_addr(vpci); 471a463650cSWill Deacon 472e09b599aSJulien Thierry if (!is_write) 473205eaa79SAndre Przywara virtio_pci__data_in(vcpu, vdev, addr - base_addr, data, len); 474e09b599aSJulien Thierry else 475205eaa79SAndre Przywara virtio_pci__data_out(vcpu, vdev, addr - base_addr, data, len); 476a463650cSWill Deacon } 477a463650cSWill Deacon 4785a8e4f25SAlexandru Elisei static int virtio_pci__bar_activate(struct kvm *kvm, 4795a8e4f25SAlexandru Elisei struct pci_device_header *pci_hdr, 4805a8e4f25SAlexandru Elisei int bar_num, void *data) 4815a8e4f25SAlexandru Elisei { 4825a8e4f25SAlexandru Elisei struct virtio_device *vdev = data; 4835a8e4f25SAlexandru Elisei u32 bar_addr, bar_size; 4845a8e4f25SAlexandru Elisei int r = -EINVAL; 4855a8e4f25SAlexandru Elisei 4865a8e4f25SAlexandru Elisei assert(bar_num <= 2); 4875a8e4f25SAlexandru Elisei 4885a8e4f25SAlexandru Elisei bar_addr = pci__bar_address(pci_hdr, bar_num); 4895a8e4f25SAlexandru Elisei bar_size = pci__bar_size(pci_hdr, bar_num); 4905a8e4f25SAlexandru Elisei 4915a8e4f25SAlexandru Elisei switch (bar_num) { 4925a8e4f25SAlexandru Elisei case 0: 493205eaa79SAndre Przywara r = kvm__register_pio(kvm, bar_addr, bar_size, 494205eaa79SAndre Przywara virtio_pci__io_mmio_callback, vdev); 4955a8e4f25SAlexandru Elisei break; 4965a8e4f25SAlexandru Elisei case 1: 4975a8e4f25SAlexandru Elisei r = kvm__register_mmio(kvm, bar_addr, bar_size, false, 4985a8e4f25SAlexandru Elisei virtio_pci__io_mmio_callback, vdev); 4995a8e4f25SAlexandru Elisei break; 5005a8e4f25SAlexandru Elisei case 2: 5015a8e4f25SAlexandru Elisei r = kvm__register_mmio(kvm, bar_addr, bar_size, false, 5025a8e4f25SAlexandru Elisei virtio_pci__msix_mmio_callback, vdev); 5035a8e4f25SAlexandru Elisei break; 5045a8e4f25SAlexandru Elisei } 5055a8e4f25SAlexandru Elisei 5065a8e4f25SAlexandru Elisei return r; 5075a8e4f25SAlexandru Elisei } 5085a8e4f25SAlexandru Elisei 5095a8e4f25SAlexandru Elisei static int virtio_pci__bar_deactivate(struct kvm *kvm, 5105a8e4f25SAlexandru Elisei struct pci_device_header *pci_hdr, 5115a8e4f25SAlexandru Elisei int bar_num, void *data) 5125a8e4f25SAlexandru Elisei { 5135a8e4f25SAlexandru Elisei u32 bar_addr; 5145a8e4f25SAlexandru Elisei bool success; 5155a8e4f25SAlexandru Elisei int r = -EINVAL; 5165a8e4f25SAlexandru Elisei 5175a8e4f25SAlexandru Elisei assert(bar_num <= 2); 5185a8e4f25SAlexandru Elisei 5195a8e4f25SAlexandru Elisei bar_addr = pci__bar_address(pci_hdr, bar_num); 5205a8e4f25SAlexandru Elisei 5215a8e4f25SAlexandru Elisei switch (bar_num) { 5225a8e4f25SAlexandru Elisei case 0: 523205eaa79SAndre Przywara r = kvm__deregister_pio(kvm, bar_addr); 5245a8e4f25SAlexandru Elisei break; 5255a8e4f25SAlexandru Elisei case 1: 5265a8e4f25SAlexandru Elisei case 2: 5275a8e4f25SAlexandru Elisei success = kvm__deregister_mmio(kvm, bar_addr); 5285a8e4f25SAlexandru Elisei /* kvm__deregister_mmio fails when the region is not found. */ 5295a8e4f25SAlexandru Elisei r = (success ? 0 : -ENOENT); 5305a8e4f25SAlexandru Elisei break; 5315a8e4f25SAlexandru Elisei } 5325a8e4f25SAlexandru Elisei 5335a8e4f25SAlexandru Elisei return r; 5345a8e4f25SAlexandru Elisei } 5355a8e4f25SAlexandru Elisei 53602eca50cSAsias He int virtio_pci__init(struct kvm *kvm, void *dev, struct virtio_device *vdev, 537507e02d8SAsias He int device_id, int subsys_id, int class) 53836f5dc91SSasha Levin { 53902eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 540e539f3e4SAlexandru Elisei u32 mmio_addr, msix_io_block; 541e539f3e4SAlexandru Elisei u16 port_addr; 5427af40b91SSasha Levin int r; 54336f5dc91SSasha Levin 544a463650cSWill Deacon vpci->kvm = kvm; 54536f5dc91SSasha Levin vpci->dev = dev; 54636f5dc91SSasha Levin 547ce2fc8f5SAlexandru Elisei BUILD_BUG_ON(!is_power_of_two(PCI_IO_SIZE)); 548ce2fc8f5SAlexandru Elisei 549e539f3e4SAlexandru Elisei port_addr = pci_get_io_port_block(PCI_IO_SIZE); 550e539f3e4SAlexandru Elisei mmio_addr = pci_get_mmio_block(PCI_IO_SIZE); 5512e7380dbSMarc Zyngier msix_io_block = pci_get_mmio_block(VIRTIO_MSIX_BAR_SIZE); 552a463650cSWill Deacon 55336f5dc91SSasha Levin vpci->pci_hdr = (struct pci_device_header) { 554aa73be70SMatt Evans .vendor_id = cpu_to_le16(PCI_VENDOR_ID_REDHAT_QUMRANET), 555aa73be70SMatt Evans .device_id = cpu_to_le16(device_id), 556ec7dd52fSSasha Levin .command = PCI_COMMAND_IO | PCI_COMMAND_MEMORY, 55736f5dc91SSasha Levin .header_type = PCI_HEADER_TYPE_NORMAL, 55836f5dc91SSasha Levin .revision_id = 0, 559aa73be70SMatt Evans .class[0] = class & 0xff, 560aa73be70SMatt Evans .class[1] = (class >> 8) & 0xff, 561aa73be70SMatt Evans .class[2] = (class >> 16) & 0xff, 562aa73be70SMatt Evans .subsys_vendor_id = cpu_to_le16(PCI_SUBSYSTEM_VENDOR_ID_REDHAT_QUMRANET), 563aa73be70SMatt Evans .subsys_id = cpu_to_le16(subsys_id), 564e539f3e4SAlexandru Elisei .bar[0] = cpu_to_le32(port_addr 5659c26dab4SSasha Levin | PCI_BASE_ADDRESS_SPACE_IO), 566e539f3e4SAlexandru Elisei .bar[1] = cpu_to_le32(mmio_addr 567a508ea95SJean-Philippe Brucker | PCI_BASE_ADDRESS_SPACE_MEMORY), 568e539f3e4SAlexandru Elisei .bar[2] = cpu_to_le32(msix_io_block 569b4dab816SSasha Levin | PCI_BASE_ADDRESS_SPACE_MEMORY), 570aa73be70SMatt Evans .status = cpu_to_le16(PCI_STATUS_CAP_LIST), 57136f5dc91SSasha Levin .capabilities = (void *)&vpci->pci_hdr.msix - (void *)&vpci->pci_hdr, 57248843d10SJulien Thierry .bar_size[0] = cpu_to_le32(PCI_IO_SIZE), 57348843d10SJulien Thierry .bar_size[1] = cpu_to_le32(PCI_IO_SIZE), 5742e7380dbSMarc Zyngier .bar_size[2] = cpu_to_le32(VIRTIO_MSIX_BAR_SIZE), 57536f5dc91SSasha Levin }; 57636f5dc91SSasha Levin 5775a8e4f25SAlexandru Elisei r = pci__register_bar_regions(kvm, &vpci->pci_hdr, 5785a8e4f25SAlexandru Elisei virtio_pci__bar_activate, 5795a8e4f25SAlexandru Elisei virtio_pci__bar_deactivate, vdev); 5805a8e4f25SAlexandru Elisei if (r < 0) 5815a8e4f25SAlexandru Elisei return r; 5825a8e4f25SAlexandru Elisei 58321ff329dSWill Deacon vpci->dev_hdr = (struct device_header) { 58421ff329dSWill Deacon .bus_type = DEVICE_BUS_PCI, 58521ff329dSWill Deacon .data = &vpci->pci_hdr, 58621ff329dSWill Deacon }; 58721ff329dSWill Deacon 58836f5dc91SSasha Levin vpci->pci_hdr.msix.cap = PCI_CAP_ID_MSIX; 58936f5dc91SSasha Levin vpci->pci_hdr.msix.next = 0; 59014bba8a0SAsias He /* 5912e7380dbSMarc Zyngier * We at most have VIRTIO_NR_MSIX entries (VIRTIO_PCI_MAX_VQ 5922e7380dbSMarc Zyngier * entries for virt queue, VIRTIO_PCI_MAX_CONFIG entries for 5932e7380dbSMarc Zyngier * config). 59414bba8a0SAsias He * 59514bba8a0SAsias He * To quote the PCI spec: 59614bba8a0SAsias He * 59714bba8a0SAsias He * System software reads this field to determine the 59814bba8a0SAsias He * MSI-X Table Size N, which is encoded as N-1. 59914bba8a0SAsias He * For example, a returned value of "00000000011" 60014bba8a0SAsias He * indicates a table size of 4. 60114bba8a0SAsias He */ 6022e7380dbSMarc Zyngier vpci->pci_hdr.msix.ctrl = cpu_to_le16(VIRTIO_NR_MSIX - 1); 60306f48103SSasha Levin 604a463650cSWill Deacon /* Both table and PBA are mapped to the same BAR (2) */ 605a463650cSWill Deacon vpci->pci_hdr.msix.table_offset = cpu_to_le32(2); 6062e7380dbSMarc Zyngier vpci->pci_hdr.msix.pba_offset = cpu_to_le32(2 | VIRTIO_MSIX_TABLE_SIZE); 60736f5dc91SSasha Levin vpci->config_vector = 0; 60836f5dc91SSasha Levin 609f6108d72SJean-Philippe Brucker if (irq__can_signal_msi(kvm)) 61043c81c74SSasha Levin vpci->features |= VIRTIO_PCI_F_SIGNAL_MSI; 61143c81c74SSasha Levin 612c0c45eedSAndre Przywara vpci->legacy_irq_line = pci__assign_irq(&vpci->pci_hdr); 613c0c45eedSAndre Przywara 61421ff329dSWill Deacon r = device__register(&vpci->dev_hdr); 615495fbd4eSSasha Levin if (r < 0) 6165a8e4f25SAlexandru Elisei return r; 617495fbd4eSSasha Levin 618495fbd4eSSasha Levin return 0; 619495fbd4eSSasha Levin } 620495fbd4eSSasha Levin 621eb34a8c2SJean-Philippe Brucker int virtio_pci__reset(struct kvm *kvm, struct virtio_device *vdev) 622eb34a8c2SJean-Philippe Brucker { 62331e0eaccSMartin Radev unsigned int vq; 624eb34a8c2SJean-Philippe Brucker struct virtio_pci *vpci = vdev->virtio; 625eb34a8c2SJean-Philippe Brucker 626eb34a8c2SJean-Philippe Brucker for (vq = 0; vq < vdev->ops->get_vq_count(kvm, vpci->dev); vq++) 627eb34a8c2SJean-Philippe Brucker virtio_pci_exit_vq(kvm, vdev, vq); 628eb34a8c2SJean-Philippe Brucker 629eb34a8c2SJean-Philippe Brucker return 0; 630eb34a8c2SJean-Philippe Brucker } 631eb34a8c2SJean-Philippe Brucker 63202eca50cSAsias He int virtio_pci__exit(struct kvm *kvm, struct virtio_device *vdev) 633495fbd4eSSasha Levin { 63402eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 635495fbd4eSSasha Levin 636eb34a8c2SJean-Philippe Brucker virtio_pci__reset(kvm, vdev); 637e539f3e4SAlexandru Elisei kvm__deregister_mmio(kvm, virtio_pci__mmio_addr(vpci)); 638e539f3e4SAlexandru Elisei kvm__deregister_mmio(kvm, virtio_pci__msix_io_addr(vpci)); 639205eaa79SAndre Przywara kvm__deregister_pio(kvm, virtio_pci__port_addr(vpci)); 640495fbd4eSSasha Levin 64136f5dc91SSasha Levin return 0; 64236f5dc91SSasha Levin } 643