xref: /kvmtool/virtio/pci.c (revision 95d13a52061b96df0cdaf8f55e5b46f852da1f49)
136f5dc91SSasha Levin #include "kvm/virtio-pci.h"
236f5dc91SSasha Levin 
336f5dc91SSasha Levin #include "kvm/ioport.h"
436f5dc91SSasha Levin #include "kvm/kvm.h"
536f5dc91SSasha Levin #include "kvm/virtio-pci-dev.h"
636f5dc91SSasha Levin #include "kvm/irq.h"
736f5dc91SSasha Levin #include "kvm/virtio.h"
81599d724SSasha Levin #include "kvm/ioeventfd.h"
936f5dc91SSasha Levin 
1036f5dc91SSasha Levin #include <linux/virtio_pci.h>
1136f5dc91SSasha Levin #include <string.h>
1236f5dc91SSasha Levin 
131599d724SSasha Levin static void virtio_pci__ioevent_callback(struct kvm *kvm, void *param)
141599d724SSasha Levin {
151599d724SSasha Levin 	struct virtio_pci_ioevent_param *ioeventfd = param;
161599d724SSasha Levin 
171599d724SSasha Levin 	ioeventfd->vpci->ops.notify_vq(kvm, ioeventfd->vpci->dev, ioeventfd->vq);
181599d724SSasha Levin }
191599d724SSasha Levin 
201599d724SSasha Levin static int virtio_pci__init_ioeventfd(struct kvm *kvm, struct virtio_pci *vpci, u32 vq)
211599d724SSasha Levin {
221599d724SSasha Levin 	struct ioevent ioevent;
231599d724SSasha Levin 
241599d724SSasha Levin 	vpci->ioeventfds[vq] = (struct virtio_pci_ioevent_param) {
251599d724SSasha Levin 		.vpci		= vpci,
261599d724SSasha Levin 		.vq		= vq,
271599d724SSasha Levin 	};
281599d724SSasha Levin 
291599d724SSasha Levin 	ioevent = (struct ioevent) {
301599d724SSasha Levin 		.io_addr	= vpci->base_addr + VIRTIO_PCI_QUEUE_NOTIFY,
311599d724SSasha Levin 		.io_len		= sizeof(u16),
321599d724SSasha Levin 		.fn		= virtio_pci__ioevent_callback,
331599d724SSasha Levin 		.fn_ptr		= &vpci->ioeventfds[vq],
341599d724SSasha Levin 		.datamatch	= vq,
351599d724SSasha Levin 		.fn_kvm		= kvm,
361599d724SSasha Levin 		.fd		= eventfd(0, 0),
371599d724SSasha Levin 	};
381599d724SSasha Levin 
391599d724SSasha Levin 	ioeventfd__add_event(&ioevent);
401599d724SSasha Levin 
411599d724SSasha Levin 	return 0;
421599d724SSasha Levin }
431599d724SSasha Levin 
4406f48103SSasha Levin static inline bool virtio_pci__msix_enabled(struct virtio_pci *vpci)
4506f48103SSasha Levin {
4606f48103SSasha Levin 	return vpci->pci_hdr.msix.ctrl & PCI_MSIX_FLAGS_ENABLE;
4706f48103SSasha Levin }
4806f48103SSasha Levin 
4936f5dc91SSasha Levin static bool virtio_pci__specific_io_in(struct kvm *kvm, struct virtio_pci *vpci, u16 port,
5036f5dc91SSasha Levin 					void *data, int size, int offset)
5136f5dc91SSasha Levin {
5236f5dc91SSasha Levin 	u32 config_offset;
5306f48103SSasha Levin 	int type = virtio__get_dev_specific_field(offset - 20,
5406f48103SSasha Levin 							virtio_pci__msix_enabled(vpci),
5536f5dc91SSasha Levin 							0, &config_offset);
5636f5dc91SSasha Levin 	if (type == VIRTIO_PCI_O_MSIX) {
5736f5dc91SSasha Levin 		switch (offset) {
5836f5dc91SSasha Levin 		case VIRTIO_MSI_CONFIG_VECTOR:
5936f5dc91SSasha Levin 			ioport__write16(data, vpci->config_vector);
6036f5dc91SSasha Levin 			break;
6136f5dc91SSasha Levin 		case VIRTIO_MSI_QUEUE_VECTOR:
6236f5dc91SSasha Levin 			ioport__write16(data, vpci->vq_vector[vpci->queue_selector]);
6336f5dc91SSasha Levin 			break;
6436f5dc91SSasha Levin 		};
6536f5dc91SSasha Levin 
6636f5dc91SSasha Levin 		return true;
6736f5dc91SSasha Levin 	} else if (type == VIRTIO_PCI_O_CONFIG) {
6836f5dc91SSasha Levin 		u8 cfg;
6936f5dc91SSasha Levin 
7036f5dc91SSasha Levin 		cfg = vpci->ops.get_config(kvm, vpci->dev, config_offset);
7136f5dc91SSasha Levin 		ioport__write8(data, cfg);
7236f5dc91SSasha Levin 		return true;
7336f5dc91SSasha Levin 	}
7436f5dc91SSasha Levin 
7536f5dc91SSasha Levin 	return false;
7636f5dc91SSasha Levin }
7736f5dc91SSasha Levin 
7836f5dc91SSasha Levin static bool virtio_pci__io_in(struct ioport *ioport, struct kvm *kvm, u16 port, void *data, int size)
7936f5dc91SSasha Levin {
8036f5dc91SSasha Levin 	unsigned long offset;
8136f5dc91SSasha Levin 	bool ret = true;
8236f5dc91SSasha Levin 	struct virtio_pci *vpci;
8336f5dc91SSasha Levin 	u32 val;
8436f5dc91SSasha Levin 
8536f5dc91SSasha Levin 	vpci = ioport->priv;
8636f5dc91SSasha Levin 	offset = port - vpci->base_addr;
8736f5dc91SSasha Levin 
8836f5dc91SSasha Levin 	switch (offset) {
8936f5dc91SSasha Levin 	case VIRTIO_PCI_HOST_FEATURES:
9036f5dc91SSasha Levin 		val = vpci->ops.get_host_features(kvm, vpci->dev);
9136f5dc91SSasha Levin 		ioport__write32(data, val);
9236f5dc91SSasha Levin 		break;
9336f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_PFN:
9436f5dc91SSasha Levin 		val = vpci->ops.get_pfn_vq(kvm, vpci->dev, vpci->queue_selector);
9536f5dc91SSasha Levin 		ioport__write32(data, val);
9636f5dc91SSasha Levin 		break;
9736f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_NUM:
9836f5dc91SSasha Levin 		val = vpci->ops.get_size_vq(kvm, vpci->dev, vpci->queue_selector);
9936f5dc91SSasha Levin 		ioport__write32(data, val);
10036f5dc91SSasha Levin 		break;
10136f5dc91SSasha Levin 		break;
10236f5dc91SSasha Levin 	case VIRTIO_PCI_STATUS:
10336f5dc91SSasha Levin 		ioport__write8(data, vpci->status);
10436f5dc91SSasha Levin 		break;
10536f5dc91SSasha Levin 	case VIRTIO_PCI_ISR:
10636f5dc91SSasha Levin 		ioport__write8(data, vpci->isr);
10736f5dc91SSasha Levin 		kvm__irq_line(kvm, vpci->pci_hdr.irq_line, VIRTIO_IRQ_LOW);
10836f5dc91SSasha Levin 		vpci->isr = VIRTIO_IRQ_LOW;
10936f5dc91SSasha Levin 		break;
11036f5dc91SSasha Levin 	default:
11136f5dc91SSasha Levin 		ret = virtio_pci__specific_io_in(kvm, vpci, port, data, size, offset);
11236f5dc91SSasha Levin 		break;
11336f5dc91SSasha Levin 	};
11436f5dc91SSasha Levin 
11536f5dc91SSasha Levin 	return ret;
11636f5dc91SSasha Levin }
11736f5dc91SSasha Levin 
11836f5dc91SSasha Levin static bool virtio_pci__specific_io_out(struct kvm *kvm, struct virtio_pci *vpci, u16 port,
11936f5dc91SSasha Levin 					void *data, int size, int offset)
12036f5dc91SSasha Levin {
12136f5dc91SSasha Levin 	u32 config_offset, gsi, vec;
12206f48103SSasha Levin 	int type = virtio__get_dev_specific_field(offset - 20, virtio_pci__msix_enabled(vpci),
12336f5dc91SSasha Levin 							0, &config_offset);
12436f5dc91SSasha Levin 	if (type == VIRTIO_PCI_O_MSIX) {
12536f5dc91SSasha Levin 		switch (offset) {
12636f5dc91SSasha Levin 		case VIRTIO_MSI_CONFIG_VECTOR:
12736f5dc91SSasha Levin 			vec = vpci->config_vector = ioport__read16(data);
12836f5dc91SSasha Levin 
12936f5dc91SSasha Levin 			gsi = irq__add_msix_route(kvm,
13006f48103SSasha Levin 						  vpci->msix_table[vec].low,
13106f48103SSasha Levin 						  vpci->msix_table[vec].high,
13206f48103SSasha Levin 						  vpci->msix_table[vec].data);
13336f5dc91SSasha Levin 
13436f5dc91SSasha Levin 			vpci->config_gsi = gsi;
13536f5dc91SSasha Levin 			break;
13636f5dc91SSasha Levin 		case VIRTIO_MSI_QUEUE_VECTOR: {
13736f5dc91SSasha Levin 			vec = vpci->vq_vector[vpci->queue_selector] = ioport__read16(data);
13836f5dc91SSasha Levin 
13936f5dc91SSasha Levin 			gsi = irq__add_msix_route(kvm,
14006f48103SSasha Levin 						  vpci->msix_table[vec].low,
14106f48103SSasha Levin 						  vpci->msix_table[vec].high,
14206f48103SSasha Levin 						  vpci->msix_table[vec].data);
14336f5dc91SSasha Levin 			vpci->gsis[vpci->queue_selector] = gsi;
14436f5dc91SSasha Levin 			break;
14536f5dc91SSasha Levin 		}
14636f5dc91SSasha Levin 		};
14736f5dc91SSasha Levin 
14836f5dc91SSasha Levin 		return true;
14936f5dc91SSasha Levin 	} else if (type == VIRTIO_PCI_O_CONFIG) {
15036f5dc91SSasha Levin 		vpci->ops.set_config(kvm, vpci->dev, *(u8 *)data, config_offset);
15136f5dc91SSasha Levin 
15236f5dc91SSasha Levin 		return true;
15336f5dc91SSasha Levin 	}
15436f5dc91SSasha Levin 
15536f5dc91SSasha Levin 	return false;
15636f5dc91SSasha Levin }
15736f5dc91SSasha Levin 
15836f5dc91SSasha Levin static bool virtio_pci__io_out(struct ioport *ioport, struct kvm *kvm, u16 port, void *data, int size)
15936f5dc91SSasha Levin {
16036f5dc91SSasha Levin 	unsigned long offset;
16136f5dc91SSasha Levin 	bool ret = true;
16236f5dc91SSasha Levin 	struct virtio_pci *vpci;
16336f5dc91SSasha Levin 	u32 val;
16436f5dc91SSasha Levin 
16536f5dc91SSasha Levin 	vpci = ioport->priv;
16636f5dc91SSasha Levin 	offset = port - vpci->base_addr;
16736f5dc91SSasha Levin 
16836f5dc91SSasha Levin 	switch (offset) {
16936f5dc91SSasha Levin 	case VIRTIO_PCI_GUEST_FEATURES:
17036f5dc91SSasha Levin 		val = ioport__read32(data);
17136f5dc91SSasha Levin 		vpci->ops.set_guest_features(kvm, vpci, val);
17236f5dc91SSasha Levin 		break;
17336f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_PFN:
17436f5dc91SSasha Levin 		val = ioport__read32(data);
1751599d724SSasha Levin 		virtio_pci__init_ioeventfd(kvm, vpci, vpci->queue_selector);
17636f5dc91SSasha Levin 		vpci->ops.init_vq(kvm, vpci->dev, vpci->queue_selector, val);
17736f5dc91SSasha Levin 		break;
17836f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_SEL:
17936f5dc91SSasha Levin 		vpci->queue_selector	= ioport__read16(data);
18036f5dc91SSasha Levin 		break;
18136f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_NOTIFY:
18236f5dc91SSasha Levin 		val			= ioport__read16(data);
18336f5dc91SSasha Levin 		vpci->ops.notify_vq(kvm, vpci->dev, val);
18436f5dc91SSasha Levin 		break;
18536f5dc91SSasha Levin 	case VIRTIO_PCI_STATUS:
18636f5dc91SSasha Levin 		vpci->status		= ioport__read8(data);
18736f5dc91SSasha Levin 		break;
18836f5dc91SSasha Levin 	default:
18936f5dc91SSasha Levin 		ret = virtio_pci__specific_io_out(kvm, vpci, port, data, size, offset);
19036f5dc91SSasha Levin 		break;
19136f5dc91SSasha Levin 	};
19236f5dc91SSasha Levin 
19336f5dc91SSasha Levin 	return ret;
19436f5dc91SSasha Levin }
19536f5dc91SSasha Levin 
19636f5dc91SSasha Levin static struct ioport_operations virtio_pci__io_ops = {
19736f5dc91SSasha Levin 	.io_in	= virtio_pci__io_in,
19836f5dc91SSasha Levin 	.io_out	= virtio_pci__io_out,
19936f5dc91SSasha Levin };
20036f5dc91SSasha Levin 
20106f48103SSasha Levin static void callback_mmio_table(u64 addr, u8 *data, u32 len, u8 is_write, void *ptr)
20236f5dc91SSasha Levin {
20336f5dc91SSasha Levin 	struct virtio_pci *vpci = ptr;
20406f48103SSasha Levin 	void *table = &vpci->msix_table;
20536f5dc91SSasha Levin 
20636f5dc91SSasha Levin 	if (is_write)
20736f5dc91SSasha Levin 		memcpy(table + addr - vpci->msix_io_block, data, len);
20836f5dc91SSasha Levin 	else
20936f5dc91SSasha Levin 		memcpy(data, table + addr - vpci->msix_io_block, len);
21036f5dc91SSasha Levin }
21136f5dc91SSasha Levin 
21206f48103SSasha Levin static void callback_mmio_pba(u64 addr, u8 *data, u32 len, u8 is_write, void *ptr)
21306f48103SSasha Levin {
21406f48103SSasha Levin 	struct virtio_pci *vpci = ptr;
21506f48103SSasha Levin 	void *pba = &vpci->msix_pba;
21606f48103SSasha Levin 
21706f48103SSasha Levin 	if (is_write)
21806f48103SSasha Levin 		memcpy(pba + addr - vpci->msix_pba_block, data, len);
21906f48103SSasha Levin 	else
22006f48103SSasha Levin 		memcpy(data, pba + addr - vpci->msix_pba_block, len);
22106f48103SSasha Levin }
22206f48103SSasha Levin 
22336f5dc91SSasha Levin int virtio_pci__signal_vq(struct kvm *kvm, struct virtio_pci *vpci, u32 vq)
22436f5dc91SSasha Levin {
22506f48103SSasha Levin 	int tbl = vpci->vq_vector[vq];
22636f5dc91SSasha Levin 
22706f48103SSasha Levin 	if (virtio_pci__msix_enabled(vpci)) {
22806f48103SSasha Levin 		if (vpci->pci_hdr.msix.ctrl & PCI_MSIX_FLAGS_MASKALL ||
22906f48103SSasha Levin 			vpci->msix_table[tbl].ctrl & PCI_MSIX_ENTRY_CTRL_MASKBIT) {
23006f48103SSasha Levin 
23106f48103SSasha Levin 			vpci->msix_pba |= 1 << tbl;
23206f48103SSasha Levin 			return 0;
23306f48103SSasha Levin 		}
23406f48103SSasha Levin 
23506f48103SSasha Levin 		kvm__irq_trigger(kvm, vpci->gsis[vq]);
23606f48103SSasha Levin 	} else {
23706f48103SSasha Levin 		kvm__irq_trigger(kvm, vpci->pci_hdr.irq_line);
23806f48103SSasha Levin 	}
23936f5dc91SSasha Levin 	return 0;
24036f5dc91SSasha Levin }
24136f5dc91SSasha Levin 
24236f5dc91SSasha Levin int virtio_pci__signal_config(struct kvm *kvm, struct virtio_pci *vpci)
24336f5dc91SSasha Levin {
24406f48103SSasha Levin 	int tbl = vpci->config_vector;
24506f48103SSasha Levin 
24606f48103SSasha Levin 	if (virtio_pci__msix_enabled(vpci)) {
24706f48103SSasha Levin 		if (vpci->pci_hdr.msix.ctrl & PCI_MSIX_FLAGS_MASKALL ||
24806f48103SSasha Levin 			vpci->msix_table[tbl].ctrl & PCI_MSIX_ENTRY_CTRL_MASKBIT) {
24906f48103SSasha Levin 
25006f48103SSasha Levin 			vpci->msix_pba |= 1 << tbl;
25106f48103SSasha Levin 			return 0;
25206f48103SSasha Levin 		}
25306f48103SSasha Levin 
25406f48103SSasha Levin 		kvm__irq_trigger(kvm, vpci->config_gsi);
25506f48103SSasha Levin 	} else {
25606f48103SSasha Levin 		vpci->isr = VIRTIO_PCI_ISR_CONFIG;
25706f48103SSasha Levin 		kvm__irq_trigger(kvm, vpci->pci_hdr.irq_line);
25806f48103SSasha Levin 	}
25936f5dc91SSasha Levin 
26036f5dc91SSasha Levin 	return 0;
26136f5dc91SSasha Levin }
26236f5dc91SSasha Levin 
26336f5dc91SSasha Levin int virtio_pci__init(struct kvm *kvm, struct virtio_pci *vpci, void *dev,
26436f5dc91SSasha Levin 			int device_id, int subsys_id)
26536f5dc91SSasha Levin {
26636f5dc91SSasha Levin 	u8 pin, line, ndev;
26736f5dc91SSasha Levin 
26836f5dc91SSasha Levin 	vpci->dev = dev;
269*95d13a52SSasha Levin 	vpci->msix_io_block = pci_get_io_space_block(PCI_IO_SIZE);
270*95d13a52SSasha Levin 	vpci->msix_pba_block = pci_get_io_space_block(PCI_IO_SIZE);
27136f5dc91SSasha Levin 
27236f5dc91SSasha Levin 	vpci->base_addr = ioport__register(IOPORT_EMPTY, &virtio_pci__io_ops, IOPORT_SIZE, vpci);
27306f48103SSasha Levin 	kvm__register_mmio(kvm, vpci->msix_io_block, 0x100, callback_mmio_table, vpci);
27406f48103SSasha Levin 	kvm__register_mmio(kvm, vpci->msix_pba_block, 0x100, callback_mmio_pba, vpci);
27536f5dc91SSasha Levin 
27636f5dc91SSasha Levin 	vpci->pci_hdr = (struct pci_device_header) {
27736f5dc91SSasha Levin 		.vendor_id		= PCI_VENDOR_ID_REDHAT_QUMRANET,
27836f5dc91SSasha Levin 		.device_id		= device_id,
27936f5dc91SSasha Levin 		.header_type		= PCI_HEADER_TYPE_NORMAL,
28036f5dc91SSasha Levin 		.revision_id		= 0,
28136f5dc91SSasha Levin 		.class			= 0x010000,
28236f5dc91SSasha Levin 		.subsys_vendor_id	= PCI_SUBSYSTEM_VENDOR_ID_REDHAT_QUMRANET,
28336f5dc91SSasha Levin 		.subsys_id		= subsys_id,
28436f5dc91SSasha Levin 		.bar[0]			= vpci->base_addr | PCI_BASE_ADDRESS_SPACE_IO,
28506f48103SSasha Levin 		.bar[1]			= vpci->msix_io_block | PCI_BASE_ADDRESS_SPACE_MEMORY
28606f48103SSasha Levin 					| PCI_BASE_ADDRESS_MEM_TYPE_64,
28706f48103SSasha Levin 		.bar[3]			= vpci->msix_pba_block | PCI_BASE_ADDRESS_SPACE_MEMORY
28806f48103SSasha Levin 					| PCI_BASE_ADDRESS_MEM_TYPE_64,
28936f5dc91SSasha Levin 		.status			= PCI_STATUS_CAP_LIST,
29036f5dc91SSasha Levin 		.capabilities		= (void *)&vpci->pci_hdr.msix - (void *)&vpci->pci_hdr,
29136f5dc91SSasha Levin 	};
29236f5dc91SSasha Levin 
29336f5dc91SSasha Levin 	vpci->pci_hdr.msix.cap = PCI_CAP_ID_MSIX;
29436f5dc91SSasha Levin 	vpci->pci_hdr.msix.next = 0;
29506f48103SSasha Levin 	vpci->pci_hdr.msix.ctrl = (VIRTIO_PCI_MAX_VQ + 1);
29606f48103SSasha Levin 
29706f48103SSasha Levin 	/*
29806f48103SSasha Levin 	 * Both table and PBA could be mapped on the same BAR, but for now
29906f48103SSasha Levin 	 * we're not in short of BARs
30006f48103SSasha Levin 	 */
30136f5dc91SSasha Levin 	vpci->pci_hdr.msix.table_offset = 1; /* Use BAR 1 */
30206f48103SSasha Levin 	vpci->pci_hdr.msix.pba_offset = 3; /* Use BAR 3 */
30336f5dc91SSasha Levin 	vpci->config_vector = 0;
30436f5dc91SSasha Levin 
30536f5dc91SSasha Levin 	if (irq__register_device(VIRTIO_ID_RNG, &ndev, &pin, &line) < 0)
30636f5dc91SSasha Levin 		return -1;
30736f5dc91SSasha Levin 
30836f5dc91SSasha Levin 	vpci->pci_hdr.irq_pin	= pin;
30936f5dc91SSasha Levin 	vpci->pci_hdr.irq_line	= line;
31036f5dc91SSasha Levin 	pci__register(&vpci->pci_hdr, ndev);
31136f5dc91SSasha Levin 
31236f5dc91SSasha Levin 	return 0;
31336f5dc91SSasha Levin }
314