xref: /kvmtool/virtio/pci.c (revision 7af40b910218435a553d510f50796e5cc19fc1dd)
136f5dc91SSasha Levin #include "kvm/virtio-pci.h"
236f5dc91SSasha Levin 
336f5dc91SSasha Levin #include "kvm/ioport.h"
436f5dc91SSasha Levin #include "kvm/kvm.h"
536f5dc91SSasha Levin #include "kvm/virtio-pci-dev.h"
636f5dc91SSasha Levin #include "kvm/irq.h"
736f5dc91SSasha Levin #include "kvm/virtio.h"
81599d724SSasha Levin #include "kvm/ioeventfd.h"
91c47ce69SSasha Levin #include "kvm/virtio-trans.h"
1036f5dc91SSasha Levin 
1136f5dc91SSasha Levin #include <linux/virtio_pci.h>
12aa73be70SMatt Evans #include <linux/byteorder.h>
1336f5dc91SSasha Levin #include <string.h>
1436f5dc91SSasha Levin 
151c47ce69SSasha Levin struct virtio_trans_ops *virtio_pci__get_trans_ops(void)
161c47ce69SSasha Levin {
171c47ce69SSasha Levin 	static struct virtio_trans_ops virtio_pci_trans = (struct virtio_trans_ops) {
181c47ce69SSasha Levin 		.signal_vq	= virtio_pci__signal_vq,
191c47ce69SSasha Levin 		.signal_config	= virtio_pci__signal_config,
201c47ce69SSasha Levin 		.init		= virtio_pci__init,
211c47ce69SSasha Levin 	};
221c47ce69SSasha Levin 	return &virtio_pci_trans;
231c47ce69SSasha Levin };
241c47ce69SSasha Levin 
251599d724SSasha Levin static void virtio_pci__ioevent_callback(struct kvm *kvm, void *param)
261599d724SSasha Levin {
271599d724SSasha Levin 	struct virtio_pci_ioevent_param *ioeventfd = param;
281c47ce69SSasha Levin 	struct virtio_pci *vpci = ioeventfd->vtrans->virtio;
291599d724SSasha Levin 
301c47ce69SSasha Levin 	ioeventfd->vtrans->virtio_ops->notify_vq(kvm, vpci->dev, ioeventfd->vq);
311599d724SSasha Levin }
321599d724SSasha Levin 
331c47ce69SSasha Levin static int virtio_pci__init_ioeventfd(struct kvm *kvm, struct virtio_trans *vtrans, u32 vq)
341599d724SSasha Levin {
351599d724SSasha Levin 	struct ioevent ioevent;
361c47ce69SSasha Levin 	struct virtio_pci *vpci = vtrans->virtio;
371599d724SSasha Levin 
381599d724SSasha Levin 	vpci->ioeventfds[vq] = (struct virtio_pci_ioevent_param) {
391c47ce69SSasha Levin 		.vtrans		= vtrans,
401599d724SSasha Levin 		.vq		= vq,
411599d724SSasha Levin 	};
421599d724SSasha Levin 
431599d724SSasha Levin 	ioevent = (struct ioevent) {
441599d724SSasha Levin 		.io_addr	= vpci->base_addr + VIRTIO_PCI_QUEUE_NOTIFY,
451599d724SSasha Levin 		.io_len		= sizeof(u16),
461599d724SSasha Levin 		.fn		= virtio_pci__ioevent_callback,
471599d724SSasha Levin 		.fn_ptr		= &vpci->ioeventfds[vq],
481599d724SSasha Levin 		.datamatch	= vq,
491599d724SSasha Levin 		.fn_kvm		= kvm,
501599d724SSasha Levin 		.fd		= eventfd(0, 0),
511599d724SSasha Levin 	};
521599d724SSasha Levin 
531599d724SSasha Levin 	ioeventfd__add_event(&ioevent);
541599d724SSasha Levin 
55263b80e8SSasha Levin 	if (vtrans->virtio_ops->notify_vq_eventfd)
56263b80e8SSasha Levin 		vtrans->virtio_ops->notify_vq_eventfd(kvm, vpci->dev, vq, ioevent.fd);
57263b80e8SSasha Levin 
581599d724SSasha Levin 	return 0;
591599d724SSasha Levin }
601599d724SSasha Levin 
6106f48103SSasha Levin static inline bool virtio_pci__msix_enabled(struct virtio_pci *vpci)
6206f48103SSasha Levin {
63aa73be70SMatt Evans 	return vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_ENABLE);
6406f48103SSasha Levin }
6506f48103SSasha Levin 
661c47ce69SSasha Levin static bool virtio_pci__specific_io_in(struct kvm *kvm, struct virtio_trans *vtrans, u16 port,
6736f5dc91SSasha Levin 					void *data, int size, int offset)
6836f5dc91SSasha Levin {
6936f5dc91SSasha Levin 	u32 config_offset;
701c47ce69SSasha Levin 	struct virtio_pci *vpci = vtrans->virtio;
7106f48103SSasha Levin 	int type = virtio__get_dev_specific_field(offset - 20,
7206f48103SSasha Levin 							virtio_pci__msix_enabled(vpci),
731382aba0SSasha Levin 							&config_offset);
7436f5dc91SSasha Levin 	if (type == VIRTIO_PCI_O_MSIX) {
7536f5dc91SSasha Levin 		switch (offset) {
7636f5dc91SSasha Levin 		case VIRTIO_MSI_CONFIG_VECTOR:
7736f5dc91SSasha Levin 			ioport__write16(data, vpci->config_vector);
7836f5dc91SSasha Levin 			break;
7936f5dc91SSasha Levin 		case VIRTIO_MSI_QUEUE_VECTOR:
8036f5dc91SSasha Levin 			ioport__write16(data, vpci->vq_vector[vpci->queue_selector]);
8136f5dc91SSasha Levin 			break;
8236f5dc91SSasha Levin 		};
8336f5dc91SSasha Levin 
8436f5dc91SSasha Levin 		return true;
8536f5dc91SSasha Levin 	} else if (type == VIRTIO_PCI_O_CONFIG) {
8636f5dc91SSasha Levin 		u8 cfg;
8736f5dc91SSasha Levin 
881c47ce69SSasha Levin 		cfg = vtrans->virtio_ops->get_config(kvm, vpci->dev, config_offset);
8936f5dc91SSasha Levin 		ioport__write8(data, cfg);
9036f5dc91SSasha Levin 		return true;
9136f5dc91SSasha Levin 	}
9236f5dc91SSasha Levin 
9336f5dc91SSasha Levin 	return false;
9436f5dc91SSasha Levin }
9536f5dc91SSasha Levin 
9636f5dc91SSasha Levin static bool virtio_pci__io_in(struct ioport *ioport, struct kvm *kvm, u16 port, void *data, int size)
9736f5dc91SSasha Levin {
9836f5dc91SSasha Levin 	unsigned long offset;
9936f5dc91SSasha Levin 	bool ret = true;
1001c47ce69SSasha Levin 	struct virtio_trans *vtrans;
10136f5dc91SSasha Levin 	struct virtio_pci *vpci;
10236f5dc91SSasha Levin 	u32 val;
10336f5dc91SSasha Levin 
1041c47ce69SSasha Levin 	vtrans = ioport->priv;
1051c47ce69SSasha Levin 	vpci = vtrans->virtio;
10636f5dc91SSasha Levin 	offset = port - vpci->base_addr;
10736f5dc91SSasha Levin 
10836f5dc91SSasha Levin 	switch (offset) {
10936f5dc91SSasha Levin 	case VIRTIO_PCI_HOST_FEATURES:
1101c47ce69SSasha Levin 		val = vtrans->virtio_ops->get_host_features(kvm, vpci->dev);
11136f5dc91SSasha Levin 		ioport__write32(data, val);
11236f5dc91SSasha Levin 		break;
11336f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_PFN:
1141c47ce69SSasha Levin 		val = vtrans->virtio_ops->get_pfn_vq(kvm, vpci->dev, vpci->queue_selector);
11536f5dc91SSasha Levin 		ioport__write32(data, val);
11636f5dc91SSasha Levin 		break;
11736f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_NUM:
1181c47ce69SSasha Levin 		val = vtrans->virtio_ops->get_size_vq(kvm, vpci->dev, vpci->queue_selector);
119657ee18bSMatt Evans 		ioport__write16(data, val);
12036f5dc91SSasha Levin 		break;
12136f5dc91SSasha Levin 	case VIRTIO_PCI_STATUS:
12236f5dc91SSasha Levin 		ioport__write8(data, vpci->status);
12336f5dc91SSasha Levin 		break;
12436f5dc91SSasha Levin 	case VIRTIO_PCI_ISR:
12536f5dc91SSasha Levin 		ioport__write8(data, vpci->isr);
12636f5dc91SSasha Levin 		kvm__irq_line(kvm, vpci->pci_hdr.irq_line, VIRTIO_IRQ_LOW);
12736f5dc91SSasha Levin 		vpci->isr = VIRTIO_IRQ_LOW;
12836f5dc91SSasha Levin 		break;
12936f5dc91SSasha Levin 	default:
1301c47ce69SSasha Levin 		ret = virtio_pci__specific_io_in(kvm, vtrans, port, data, size, offset);
13136f5dc91SSasha Levin 		break;
13236f5dc91SSasha Levin 	};
13336f5dc91SSasha Levin 
13436f5dc91SSasha Levin 	return ret;
13536f5dc91SSasha Levin }
13636f5dc91SSasha Levin 
1371c47ce69SSasha Levin static bool virtio_pci__specific_io_out(struct kvm *kvm, struct virtio_trans *vtrans, u16 port,
13836f5dc91SSasha Levin 					void *data, int size, int offset)
13936f5dc91SSasha Levin {
1401c47ce69SSasha Levin 	struct virtio_pci *vpci = vtrans->virtio;
14136f5dc91SSasha Levin 	u32 config_offset, gsi, vec;
14206f48103SSasha Levin 	int type = virtio__get_dev_specific_field(offset - 20, virtio_pci__msix_enabled(vpci),
1431382aba0SSasha Levin 							&config_offset);
14436f5dc91SSasha Levin 	if (type == VIRTIO_PCI_O_MSIX) {
14536f5dc91SSasha Levin 		switch (offset) {
14636f5dc91SSasha Levin 		case VIRTIO_MSI_CONFIG_VECTOR:
14736f5dc91SSasha Levin 			vec = vpci->config_vector = ioport__read16(data);
14836f5dc91SSasha Levin 
1491de74957SSasha Levin 			gsi = irq__add_msix_route(kvm, &vpci->msix_table[vec].msg);
15036f5dc91SSasha Levin 
15136f5dc91SSasha Levin 			vpci->config_gsi = gsi;
15236f5dc91SSasha Levin 			break;
1533a60be06SSasha Levin 		case VIRTIO_MSI_QUEUE_VECTOR:
15436f5dc91SSasha Levin 			vec = vpci->vq_vector[vpci->queue_selector] = ioport__read16(data);
15536f5dc91SSasha Levin 
1561de74957SSasha Levin 			gsi = irq__add_msix_route(kvm, &vpci->msix_table[vec].msg);
15736f5dc91SSasha Levin 			vpci->gsis[vpci->queue_selector] = gsi;
158263b80e8SSasha Levin 			if (vtrans->virtio_ops->notify_vq_gsi)
159263b80e8SSasha Levin 				vtrans->virtio_ops->notify_vq_gsi(kvm, vpci->dev,
160263b80e8SSasha Levin 							vpci->queue_selector, gsi);
16136f5dc91SSasha Levin 			break;
16236f5dc91SSasha Levin 		};
16336f5dc91SSasha Levin 
16436f5dc91SSasha Levin 		return true;
16536f5dc91SSasha Levin 	} else if (type == VIRTIO_PCI_O_CONFIG) {
1661c47ce69SSasha Levin 		vtrans->virtio_ops->set_config(kvm, vpci->dev, *(u8 *)data, config_offset);
16736f5dc91SSasha Levin 
16836f5dc91SSasha Levin 		return true;
16936f5dc91SSasha Levin 	}
17036f5dc91SSasha Levin 
17136f5dc91SSasha Levin 	return false;
17236f5dc91SSasha Levin }
17336f5dc91SSasha Levin 
17436f5dc91SSasha Levin static bool virtio_pci__io_out(struct ioport *ioport, struct kvm *kvm, u16 port, void *data, int size)
17536f5dc91SSasha Levin {
17636f5dc91SSasha Levin 	unsigned long offset;
17736f5dc91SSasha Levin 	bool ret = true;
1781c47ce69SSasha Levin 	struct virtio_trans *vtrans;
17936f5dc91SSasha Levin 	struct virtio_pci *vpci;
18036f5dc91SSasha Levin 	u32 val;
18136f5dc91SSasha Levin 
1821c47ce69SSasha Levin 	vtrans = ioport->priv;
1831c47ce69SSasha Levin 	vpci = vtrans->virtio;
18436f5dc91SSasha Levin 	offset = port - vpci->base_addr;
18536f5dc91SSasha Levin 
18636f5dc91SSasha Levin 	switch (offset) {
18736f5dc91SSasha Levin 	case VIRTIO_PCI_GUEST_FEATURES:
18836f5dc91SSasha Levin 		val = ioport__read32(data);
18913f9a438SSasha Levin 		vtrans->virtio_ops->set_guest_features(kvm, vpci->dev, val);
19036f5dc91SSasha Levin 		break;
19136f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_PFN:
19236f5dc91SSasha Levin 		val = ioport__read32(data);
1931c47ce69SSasha Levin 		virtio_pci__init_ioeventfd(kvm, vtrans, vpci->queue_selector);
1941c47ce69SSasha Levin 		vtrans->virtio_ops->init_vq(kvm, vpci->dev, vpci->queue_selector, val);
19536f5dc91SSasha Levin 		break;
19636f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_SEL:
19736f5dc91SSasha Levin 		vpci->queue_selector = ioport__read16(data);
19836f5dc91SSasha Levin 		break;
19936f5dc91SSasha Levin 	case VIRTIO_PCI_QUEUE_NOTIFY:
20036f5dc91SSasha Levin 		val = ioport__read16(data);
2011c47ce69SSasha Levin 		vtrans->virtio_ops->notify_vq(kvm, vpci->dev, val);
20236f5dc91SSasha Levin 		break;
20336f5dc91SSasha Levin 	case VIRTIO_PCI_STATUS:
20436f5dc91SSasha Levin 		vpci->status = ioport__read8(data);
20536f5dc91SSasha Levin 		break;
20636f5dc91SSasha Levin 	default:
2071c47ce69SSasha Levin 		ret = virtio_pci__specific_io_out(kvm, vtrans, port, data, size, offset);
20836f5dc91SSasha Levin 		break;
20936f5dc91SSasha Levin 	};
21036f5dc91SSasha Levin 
21136f5dc91SSasha Levin 	return ret;
21236f5dc91SSasha Levin }
21336f5dc91SSasha Levin 
21436f5dc91SSasha Levin static struct ioport_operations virtio_pci__io_ops = {
21536f5dc91SSasha Levin 	.io_in	= virtio_pci__io_in,
21636f5dc91SSasha Levin 	.io_out	= virtio_pci__io_out,
21736f5dc91SSasha Levin };
21836f5dc91SSasha Levin 
21906f48103SSasha Levin static void callback_mmio_table(u64 addr, u8 *data, u32 len, u8 is_write, void *ptr)
22036f5dc91SSasha Levin {
22136f5dc91SSasha Levin 	struct virtio_pci *vpci = ptr;
2229c26dab4SSasha Levin 	void *table;
2239c26dab4SSasha Levin 	u32 offset;
22436f5dc91SSasha Levin 
2259c26dab4SSasha Levin 	if (addr > vpci->msix_io_block + PCI_IO_SIZE) {
2269c26dab4SSasha Levin 		table	= &vpci->msix_pba;
2279c26dab4SSasha Levin 		offset	= vpci->msix_io_block + PCI_IO_SIZE;
2289c26dab4SSasha Levin 	} else {
2299c26dab4SSasha Levin 		table	= &vpci->msix_table;
2309c26dab4SSasha Levin 		offset	= vpci->msix_io_block;
23136f5dc91SSasha Levin 	}
23236f5dc91SSasha Levin 
23306f48103SSasha Levin 	if (is_write)
2349c26dab4SSasha Levin 		memcpy(table + addr - offset, data, len);
23506f48103SSasha Levin 	else
2369c26dab4SSasha Levin 		memcpy(data, table + addr - offset, len);
23706f48103SSasha Levin }
23806f48103SSasha Levin 
2391c47ce69SSasha Levin int virtio_pci__signal_vq(struct kvm *kvm, struct virtio_trans *vtrans, u32 vq)
24036f5dc91SSasha Levin {
2411c47ce69SSasha Levin 	struct virtio_pci *vpci = vtrans->virtio;
24206f48103SSasha Levin 	int tbl = vpci->vq_vector[vq];
24336f5dc91SSasha Levin 
24406f48103SSasha Levin 	if (virtio_pci__msix_enabled(vpci)) {
245aa73be70SMatt Evans 		if (vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_MASKALL) ||
246aa73be70SMatt Evans 		    vpci->msix_table[tbl].ctrl & cpu_to_le16(PCI_MSIX_ENTRY_CTRL_MASKBIT)) {
24706f48103SSasha Levin 
24806f48103SSasha Levin 			vpci->msix_pba |= 1 << tbl;
24906f48103SSasha Levin 			return 0;
25006f48103SSasha Levin 		}
25106f48103SSasha Levin 
25206f48103SSasha Levin 		kvm__irq_trigger(kvm, vpci->gsis[vq]);
25306f48103SSasha Levin 	} else {
254a36eca7bSSasha Levin 		vpci->isr = VIRTIO_IRQ_HIGH;
25506f48103SSasha Levin 		kvm__irq_trigger(kvm, vpci->pci_hdr.irq_line);
25606f48103SSasha Levin 	}
25736f5dc91SSasha Levin 	return 0;
25836f5dc91SSasha Levin }
25936f5dc91SSasha Levin 
2601c47ce69SSasha Levin int virtio_pci__signal_config(struct kvm *kvm, struct virtio_trans *vtrans)
26136f5dc91SSasha Levin {
2621c47ce69SSasha Levin 	struct virtio_pci *vpci = vtrans->virtio;
26306f48103SSasha Levin 	int tbl = vpci->config_vector;
26406f48103SSasha Levin 
26506f48103SSasha Levin 	if (virtio_pci__msix_enabled(vpci)) {
266aa73be70SMatt Evans 		if (vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_MASKALL) ||
267aa73be70SMatt Evans 		    vpci->msix_table[tbl].ctrl & cpu_to_le16(PCI_MSIX_ENTRY_CTRL_MASKBIT)) {
26806f48103SSasha Levin 
26906f48103SSasha Levin 			vpci->msix_pba |= 1 << tbl;
27006f48103SSasha Levin 			return 0;
27106f48103SSasha Levin 		}
27206f48103SSasha Levin 
27306f48103SSasha Levin 		kvm__irq_trigger(kvm, vpci->config_gsi);
27406f48103SSasha Levin 	} else {
27506f48103SSasha Levin 		vpci->isr = VIRTIO_PCI_ISR_CONFIG;
27606f48103SSasha Levin 		kvm__irq_trigger(kvm, vpci->pci_hdr.irq_line);
27706f48103SSasha Levin 	}
27836f5dc91SSasha Levin 
27936f5dc91SSasha Levin 	return 0;
28036f5dc91SSasha Levin }
28136f5dc91SSasha Levin 
2821c47ce69SSasha Levin int virtio_pci__init(struct kvm *kvm, struct virtio_trans *vtrans, void *dev,
283507e02d8SAsias He 			int device_id, int subsys_id, int class)
28436f5dc91SSasha Levin {
2851c47ce69SSasha Levin 	struct virtio_pci *vpci = vtrans->virtio;
28636f5dc91SSasha Levin 	u8 pin, line, ndev;
287*7af40b91SSasha Levin 	int r;
28836f5dc91SSasha Levin 
28936f5dc91SSasha Levin 	vpci->dev = dev;
2909c26dab4SSasha Levin 	vpci->msix_io_block = pci_get_io_space_block(PCI_IO_SIZE * 2);
29136f5dc91SSasha Levin 
292*7af40b91SSasha Levin 	r = ioport__register(IOPORT_EMPTY, &virtio_pci__io_ops, IOPORT_SIZE, vtrans);
293*7af40b91SSasha Levin 	if (r < 0)
294*7af40b91SSasha Levin 		return r;
295*7af40b91SSasha Levin 
296*7af40b91SSasha Levin 	vpci->base_addr = (u16)r;
2979aa9d62aSSasha Levin 	kvm__register_mmio(kvm, vpci->msix_io_block, PCI_IO_SIZE, false, callback_mmio_table, vpci);
29836f5dc91SSasha Levin 
29936f5dc91SSasha Levin 	vpci->pci_hdr = (struct pci_device_header) {
300aa73be70SMatt Evans 		.vendor_id		= cpu_to_le16(PCI_VENDOR_ID_REDHAT_QUMRANET),
301aa73be70SMatt Evans 		.device_id		= cpu_to_le16(device_id),
30236f5dc91SSasha Levin 		.header_type		= PCI_HEADER_TYPE_NORMAL,
30336f5dc91SSasha Levin 		.revision_id		= 0,
304aa73be70SMatt Evans 		.class[0]		= class & 0xff,
305aa73be70SMatt Evans 		.class[1]		= (class >> 8) & 0xff,
306aa73be70SMatt Evans 		.class[2]		= (class >> 16) & 0xff,
307aa73be70SMatt Evans 		.subsys_vendor_id	= cpu_to_le16(PCI_SUBSYSTEM_VENDOR_ID_REDHAT_QUMRANET),
308aa73be70SMatt Evans 		.subsys_id		= cpu_to_le16(subsys_id),
3099c26dab4SSasha Levin 		.bar[0]			= cpu_to_le32(vpci->base_addr
3109c26dab4SSasha Levin 							| PCI_BASE_ADDRESS_SPACE_IO),
311b4dab816SSasha Levin 		.bar[1]			= cpu_to_le32(vpci->msix_io_block
312b4dab816SSasha Levin 							| PCI_BASE_ADDRESS_SPACE_MEMORY),
313aa73be70SMatt Evans 		.status			= cpu_to_le16(PCI_STATUS_CAP_LIST),
31436f5dc91SSasha Levin 		.capabilities		= (void *)&vpci->pci_hdr.msix - (void *)&vpci->pci_hdr,
3156b868987SMatt Evans 		.bar_size[0]		= IOPORT_SIZE,
3166b868987SMatt Evans 		.bar_size[1]		= PCI_IO_SIZE,
3176b868987SMatt Evans 		.bar_size[3]		= PCI_IO_SIZE,
31836f5dc91SSasha Levin 	};
31936f5dc91SSasha Levin 
32036f5dc91SSasha Levin 	vpci->pci_hdr.msix.cap = PCI_CAP_ID_MSIX;
32136f5dc91SSasha Levin 	vpci->pci_hdr.msix.next = 0;
32214bba8a0SAsias He 	/*
32314bba8a0SAsias He 	 * We at most have VIRTIO_PCI_MAX_VQ entries for virt queue,
32414bba8a0SAsias He 	 * VIRTIO_PCI_MAX_CONFIG entries for config.
32514bba8a0SAsias He 	 *
32614bba8a0SAsias He 	 * To quote the PCI spec:
32714bba8a0SAsias He 	 *
32814bba8a0SAsias He 	 * System software reads this field to determine the
32914bba8a0SAsias He 	 * MSI-X Table Size N, which is encoded as N-1.
33014bba8a0SAsias He 	 * For example, a returned value of "00000000011"
33114bba8a0SAsias He 	 * indicates a table size of 4.
33214bba8a0SAsias He 	 */
333aa73be70SMatt Evans 	vpci->pci_hdr.msix.ctrl = cpu_to_le16(VIRTIO_PCI_MAX_VQ + VIRTIO_PCI_MAX_CONFIG - 1);
33406f48103SSasha Levin 
33506f48103SSasha Levin 	/*
33606f48103SSasha Levin 	 * Both table and PBA could be mapped on the same BAR, but for now
33706f48103SSasha Levin 	 * we're not in short of BARs
33806f48103SSasha Levin 	 */
339aa73be70SMatt Evans 	vpci->pci_hdr.msix.table_offset = cpu_to_le32(1); /* Use BAR 1 */
3409c26dab4SSasha Levin 	vpci->pci_hdr.msix.pba_offset = cpu_to_le32(1 | PCI_IO_SIZE); /* Use BAR 3 */
34136f5dc91SSasha Levin 	vpci->config_vector = 0;
34236f5dc91SSasha Levin 
343d6d239beSSasha Levin 	if (irq__register_device(subsys_id, &ndev, &pin, &line) < 0)
34436f5dc91SSasha Levin 		return -1;
34536f5dc91SSasha Levin 
34636f5dc91SSasha Levin 	vpci->pci_hdr.irq_pin	= pin;
34736f5dc91SSasha Levin 	vpci->pci_hdr.irq_line	= line;
34836f5dc91SSasha Levin 	pci__register(&vpci->pci_hdr, ndev);
34936f5dc91SSasha Levin 
35036f5dc91SSasha Levin 	return 0;
35136f5dc91SSasha Levin }
352