136f5dc91SSasha Levin #include "kvm/virtio-pci.h" 236f5dc91SSasha Levin 336f5dc91SSasha Levin #include "kvm/ioport.h" 436f5dc91SSasha Levin #include "kvm/kvm.h" 54123ca55SMarc Zyngier #include "kvm/kvm-cpu.h" 636f5dc91SSasha Levin #include "kvm/virtio-pci-dev.h" 736f5dc91SSasha Levin #include "kvm/irq.h" 836f5dc91SSasha Levin #include "kvm/virtio.h" 91599d724SSasha Levin #include "kvm/ioeventfd.h" 1036f5dc91SSasha Levin 1143c81c74SSasha Levin #include <sys/ioctl.h> 1236f5dc91SSasha Levin #include <linux/virtio_pci.h> 13aa73be70SMatt Evans #include <linux/byteorder.h> 1436f5dc91SSasha Levin #include <string.h> 1536f5dc91SSasha Levin 161599d724SSasha Levin static void virtio_pci__ioevent_callback(struct kvm *kvm, void *param) 171599d724SSasha Levin { 181599d724SSasha Levin struct virtio_pci_ioevent_param *ioeventfd = param; 1902eca50cSAsias He struct virtio_pci *vpci = ioeventfd->vdev->virtio; 201599d724SSasha Levin 2102eca50cSAsias He ioeventfd->vdev->ops->notify_vq(kvm, vpci->dev, ioeventfd->vq); 221599d724SSasha Levin } 231599d724SSasha Levin 2402eca50cSAsias He static int virtio_pci__init_ioeventfd(struct kvm *kvm, struct virtio_device *vdev, u32 vq) 251599d724SSasha Levin { 261599d724SSasha Levin struct ioevent ioevent; 2702eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 2871ca0facSAndre Przywara int i, r, flags = 0; 29a463650cSWill Deacon int fds[2]; 301599d724SSasha Levin 311599d724SSasha Levin vpci->ioeventfds[vq] = (struct virtio_pci_ioevent_param) { 3202eca50cSAsias He .vdev = vdev, 331599d724SSasha Levin .vq = vq, 341599d724SSasha Levin }; 351599d724SSasha Levin 361599d724SSasha Levin ioevent = (struct ioevent) { 371599d724SSasha Levin .fn = virtio_pci__ioevent_callback, 381599d724SSasha Levin .fn_ptr = &vpci->ioeventfds[vq], 391599d724SSasha Levin .datamatch = vq, 401599d724SSasha Levin .fn_kvm = kvm, 411599d724SSasha Levin }; 421599d724SSasha Levin 43627d6874SAsias He /* 44a463650cSWill Deacon * Vhost will poll the eventfd in host kernel side, otherwise we 45a463650cSWill Deacon * need to poll in userspace. 46627d6874SAsias He */ 47a463650cSWill Deacon if (!vdev->use_vhost) 48a463650cSWill Deacon flags |= IOEVENTFD_FLAG_USER_POLL; 49a463650cSWill Deacon 50a463650cSWill Deacon /* ioport */ 51a463650cSWill Deacon ioevent.io_addr = vpci->port_addr + VIRTIO_PCI_QUEUE_NOTIFY; 52a463650cSWill Deacon ioevent.io_len = sizeof(u16); 53a463650cSWill Deacon ioevent.fd = fds[0] = eventfd(0, 0); 5471ca0facSAndre Przywara r = ioeventfd__add_event(&ioevent, flags | IOEVENTFD_FLAG_PIO); 55ea6eeb1cSSasha Levin if (r) 56ea6eeb1cSSasha Levin return r; 571599d724SSasha Levin 58a463650cSWill Deacon /* mmio */ 59a463650cSWill Deacon ioevent.io_addr = vpci->mmio_addr + VIRTIO_PCI_QUEUE_NOTIFY; 60fe50bacbSAndreas Herrmann ioevent.io_len = sizeof(u16); 61a463650cSWill Deacon ioevent.fd = fds[1] = eventfd(0, 0); 62a463650cSWill Deacon r = ioeventfd__add_event(&ioevent, flags); 63a463650cSWill Deacon if (r) 64a463650cSWill Deacon goto free_ioport_evt; 65263b80e8SSasha Levin 66a463650cSWill Deacon if (vdev->ops->notify_vq_eventfd) 67a463650cSWill Deacon for (i = 0; i < 2; ++i) 68a463650cSWill Deacon vdev->ops->notify_vq_eventfd(kvm, vpci->dev, vq, 69a463650cSWill Deacon fds[i]); 701599d724SSasha Levin return 0; 71a463650cSWill Deacon 72a463650cSWill Deacon free_ioport_evt: 73a463650cSWill Deacon ioeventfd__del_event(vpci->port_addr + VIRTIO_PCI_QUEUE_NOTIFY, vq); 74a463650cSWill Deacon return r; 751599d724SSasha Levin } 761599d724SSasha Levin 7706f48103SSasha Levin static inline bool virtio_pci__msix_enabled(struct virtio_pci *vpci) 7806f48103SSasha Levin { 79aa73be70SMatt Evans return vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_ENABLE); 8006f48103SSasha Levin } 8106f48103SSasha Levin 8202eca50cSAsias He static bool virtio_pci__specific_io_in(struct kvm *kvm, struct virtio_device *vdev, u16 port, 8336f5dc91SSasha Levin void *data, int size, int offset) 8436f5dc91SSasha Levin { 8536f5dc91SSasha Levin u32 config_offset; 8602eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 8706f48103SSasha Levin int type = virtio__get_dev_specific_field(offset - 20, 8806f48103SSasha Levin virtio_pci__msix_enabled(vpci), 891382aba0SSasha Levin &config_offset); 9036f5dc91SSasha Levin if (type == VIRTIO_PCI_O_MSIX) { 9136f5dc91SSasha Levin switch (offset) { 9236f5dc91SSasha Levin case VIRTIO_MSI_CONFIG_VECTOR: 9336f5dc91SSasha Levin ioport__write16(data, vpci->config_vector); 9436f5dc91SSasha Levin break; 9536f5dc91SSasha Levin case VIRTIO_MSI_QUEUE_VECTOR: 9636f5dc91SSasha Levin ioport__write16(data, vpci->vq_vector[vpci->queue_selector]); 9736f5dc91SSasha Levin break; 9836f5dc91SSasha Levin }; 9936f5dc91SSasha Levin 10036f5dc91SSasha Levin return true; 10136f5dc91SSasha Levin } else if (type == VIRTIO_PCI_O_CONFIG) { 10236f5dc91SSasha Levin u8 cfg; 10336f5dc91SSasha Levin 104c5ae742bSSasha Levin cfg = vdev->ops->get_config(kvm, vpci->dev)[config_offset]; 10536f5dc91SSasha Levin ioport__write8(data, cfg); 10636f5dc91SSasha Levin return true; 10736f5dc91SSasha Levin } 10836f5dc91SSasha Levin 10936f5dc91SSasha Levin return false; 11036f5dc91SSasha Levin } 11136f5dc91SSasha Levin 1124123ca55SMarc Zyngier static bool virtio_pci__io_in(struct ioport *ioport, struct kvm_cpu *vcpu, u16 port, void *data, int size) 11336f5dc91SSasha Levin { 11436f5dc91SSasha Levin unsigned long offset; 11536f5dc91SSasha Levin bool ret = true; 11602eca50cSAsias He struct virtio_device *vdev; 11736f5dc91SSasha Levin struct virtio_pci *vpci; 1184123ca55SMarc Zyngier struct kvm *kvm; 11936f5dc91SSasha Levin u32 val; 12036f5dc91SSasha Levin 1214123ca55SMarc Zyngier kvm = vcpu->kvm; 12202eca50cSAsias He vdev = ioport->priv; 12302eca50cSAsias He vpci = vdev->virtio; 124a463650cSWill Deacon offset = port - vpci->port_addr; 12536f5dc91SSasha Levin 12636f5dc91SSasha Levin switch (offset) { 12736f5dc91SSasha Levin case VIRTIO_PCI_HOST_FEATURES: 12802eca50cSAsias He val = vdev->ops->get_host_features(kvm, vpci->dev); 12936f5dc91SSasha Levin ioport__write32(data, val); 13036f5dc91SSasha Levin break; 13136f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_PFN: 13202eca50cSAsias He val = vdev->ops->get_pfn_vq(kvm, vpci->dev, vpci->queue_selector); 13336f5dc91SSasha Levin ioport__write32(data, val); 13436f5dc91SSasha Levin break; 13536f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_NUM: 13602eca50cSAsias He val = vdev->ops->get_size_vq(kvm, vpci->dev, vpci->queue_selector); 137657ee18bSMatt Evans ioport__write16(data, val); 13836f5dc91SSasha Levin break; 13936f5dc91SSasha Levin case VIRTIO_PCI_STATUS: 14036f5dc91SSasha Levin ioport__write8(data, vpci->status); 14136f5dc91SSasha Levin break; 14236f5dc91SSasha Levin case VIRTIO_PCI_ISR: 14336f5dc91SSasha Levin ioport__write8(data, vpci->isr); 144e9922aafSAndre Przywara kvm__irq_line(kvm, vpci->legacy_irq_line, VIRTIO_IRQ_LOW); 14536f5dc91SSasha Levin vpci->isr = VIRTIO_IRQ_LOW; 14636f5dc91SSasha Levin break; 14736f5dc91SSasha Levin default: 14802eca50cSAsias He ret = virtio_pci__specific_io_in(kvm, vdev, port, data, size, offset); 14936f5dc91SSasha Levin break; 15036f5dc91SSasha Levin }; 15136f5dc91SSasha Levin 15236f5dc91SSasha Levin return ret; 15336f5dc91SSasha Levin } 15436f5dc91SSasha Levin 155*6518065aSAndre Przywara static void update_msix_map(struct virtio_pci *vpci, 156*6518065aSAndre Przywara struct msix_table *msix_entry, u32 vecnum) 157*6518065aSAndre Przywara { 158*6518065aSAndre Przywara u32 gsi, i; 159*6518065aSAndre Przywara 160*6518065aSAndre Przywara /* Find the GSI number used for that vector */ 161*6518065aSAndre Przywara if (vecnum == vpci->config_vector) { 162*6518065aSAndre Przywara gsi = vpci->config_gsi; 163*6518065aSAndre Przywara } else { 164*6518065aSAndre Przywara for (i = 0; i < VIRTIO_PCI_MAX_VQ; i++) 165*6518065aSAndre Przywara if (vpci->vq_vector[i] == vecnum) 166*6518065aSAndre Przywara break; 167*6518065aSAndre Przywara if (i == VIRTIO_PCI_MAX_VQ) 168*6518065aSAndre Przywara return; 169*6518065aSAndre Przywara gsi = vpci->gsis[i]; 170*6518065aSAndre Przywara } 171*6518065aSAndre Przywara 172*6518065aSAndre Przywara if (gsi == 0) 173*6518065aSAndre Przywara return; 174*6518065aSAndre Przywara 175*6518065aSAndre Przywara msix_entry = &msix_entry[vecnum]; 176*6518065aSAndre Przywara irq__update_msix_route(vpci->kvm, gsi, &msix_entry->msg); 177*6518065aSAndre Przywara } 178*6518065aSAndre Przywara 17902eca50cSAsias He static bool virtio_pci__specific_io_out(struct kvm *kvm, struct virtio_device *vdev, u16 port, 18036f5dc91SSasha Levin void *data, int size, int offset) 18136f5dc91SSasha Levin { 18202eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 1838ccc8549SAndre Przywara u32 config_offset, vec; 1848ccc8549SAndre Przywara int gsi; 18506f48103SSasha Levin int type = virtio__get_dev_specific_field(offset - 20, virtio_pci__msix_enabled(vpci), 1861382aba0SSasha Levin &config_offset); 18736f5dc91SSasha Levin if (type == VIRTIO_PCI_O_MSIX) { 18836f5dc91SSasha Levin switch (offset) { 18936f5dc91SSasha Levin case VIRTIO_MSI_CONFIG_VECTOR: 19036f5dc91SSasha Levin vec = vpci->config_vector = ioport__read16(data); 191f8327b05SSasha Levin if (vec == VIRTIO_MSI_NO_VECTOR) 192f8327b05SSasha Levin break; 19336f5dc91SSasha Levin 1948ccc8549SAndre Przywara gsi = irq__add_msix_route(kvm, 1958ccc8549SAndre Przywara &vpci->msix_table[vec].msg); 1968ccc8549SAndre Przywara if (gsi >= 0) 19736f5dc91SSasha Levin vpci->config_gsi = gsi; 19836f5dc91SSasha Levin break; 1993a60be06SSasha Levin case VIRTIO_MSI_QUEUE_VECTOR: 2008ccc8549SAndre Przywara vec = ioport__read16(data); 2018ccc8549SAndre Przywara vpci->vq_vector[vpci->queue_selector] = vec; 20236f5dc91SSasha Levin 203f8327b05SSasha Levin if (vec == VIRTIO_MSI_NO_VECTOR) 204f8327b05SSasha Levin break; 205f8327b05SSasha Levin 2068ccc8549SAndre Przywara gsi = irq__add_msix_route(kvm, 2078ccc8549SAndre Przywara &vpci->msix_table[vec].msg); 2088ccc8549SAndre Przywara if (gsi < 0) 2098ccc8549SAndre Przywara break; 21036f5dc91SSasha Levin vpci->gsis[vpci->queue_selector] = gsi; 21102eca50cSAsias He if (vdev->ops->notify_vq_gsi) 21202eca50cSAsias He vdev->ops->notify_vq_gsi(kvm, vpci->dev, 2138ccc8549SAndre Przywara vpci->queue_selector, 2148ccc8549SAndre Przywara gsi); 21536f5dc91SSasha Levin break; 21636f5dc91SSasha Levin }; 21736f5dc91SSasha Levin 21836f5dc91SSasha Levin return true; 21936f5dc91SSasha Levin } else if (type == VIRTIO_PCI_O_CONFIG) { 220c5ae742bSSasha Levin vdev->ops->get_config(kvm, vpci->dev)[config_offset] = *(u8 *)data; 22136f5dc91SSasha Levin 22236f5dc91SSasha Levin return true; 22336f5dc91SSasha Levin } 22436f5dc91SSasha Levin 22536f5dc91SSasha Levin return false; 22636f5dc91SSasha Levin } 22736f5dc91SSasha Levin 2284123ca55SMarc Zyngier static bool virtio_pci__io_out(struct ioport *ioport, struct kvm_cpu *vcpu, u16 port, void *data, int size) 22936f5dc91SSasha Levin { 23036f5dc91SSasha Levin unsigned long offset; 23136f5dc91SSasha Levin bool ret = true; 23202eca50cSAsias He struct virtio_device *vdev; 23336f5dc91SSasha Levin struct virtio_pci *vpci; 2344123ca55SMarc Zyngier struct kvm *kvm; 23536f5dc91SSasha Levin u32 val; 23636f5dc91SSasha Levin 2374123ca55SMarc Zyngier kvm = vcpu->kvm; 23802eca50cSAsias He vdev = ioport->priv; 23902eca50cSAsias He vpci = vdev->virtio; 240a463650cSWill Deacon offset = port - vpci->port_addr; 24136f5dc91SSasha Levin 24236f5dc91SSasha Levin switch (offset) { 24336f5dc91SSasha Levin case VIRTIO_PCI_GUEST_FEATURES: 24436f5dc91SSasha Levin val = ioport__read32(data); 24502eca50cSAsias He vdev->ops->set_guest_features(kvm, vpci->dev, val); 24636f5dc91SSasha Levin break; 24736f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_PFN: 24836f5dc91SSasha Levin val = ioport__read32(data); 24902eca50cSAsias He virtio_pci__init_ioeventfd(kvm, vdev, vpci->queue_selector); 250c59ba304SWill Deacon vdev->ops->init_vq(kvm, vpci->dev, vpci->queue_selector, 251c59ba304SWill Deacon 1 << VIRTIO_PCI_QUEUE_ADDR_SHIFT, 252c59ba304SWill Deacon VIRTIO_PCI_VRING_ALIGN, val); 25336f5dc91SSasha Levin break; 25436f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_SEL: 25536f5dc91SSasha Levin vpci->queue_selector = ioport__read16(data); 25636f5dc91SSasha Levin break; 25736f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_NOTIFY: 25836f5dc91SSasha Levin val = ioport__read16(data); 25902eca50cSAsias He vdev->ops->notify_vq(kvm, vpci->dev, val); 26036f5dc91SSasha Levin break; 26136f5dc91SSasha Levin case VIRTIO_PCI_STATUS: 26236f5dc91SSasha Levin vpci->status = ioport__read8(data); 2634123ca55SMarc Zyngier if (!vpci->status) /* Sample endianness on reset */ 2644123ca55SMarc Zyngier vdev->endian = kvm_cpu__get_endianness(vcpu); 26504b53c16SSasha Levin if (vdev->ops->notify_status) 26604b53c16SSasha Levin vdev->ops->notify_status(kvm, vpci->dev, vpci->status); 26736f5dc91SSasha Levin break; 26836f5dc91SSasha Levin default: 26902eca50cSAsias He ret = virtio_pci__specific_io_out(kvm, vdev, port, data, size, offset); 27036f5dc91SSasha Levin break; 27136f5dc91SSasha Levin }; 27236f5dc91SSasha Levin 27336f5dc91SSasha Levin return ret; 27436f5dc91SSasha Levin } 27536f5dc91SSasha Levin 27636f5dc91SSasha Levin static struct ioport_operations virtio_pci__io_ops = { 27736f5dc91SSasha Levin .io_in = virtio_pci__io_in, 27836f5dc91SSasha Levin .io_out = virtio_pci__io_out, 27936f5dc91SSasha Levin }; 28036f5dc91SSasha Levin 2819b735910SMarc Zyngier static void virtio_pci__msix_mmio_callback(struct kvm_cpu *vcpu, 2829b735910SMarc Zyngier u64 addr, u8 *data, u32 len, 283a463650cSWill Deacon u8 is_write, void *ptr) 28436f5dc91SSasha Levin { 28536f5dc91SSasha Levin struct virtio_pci *vpci = ptr; 286*6518065aSAndre Przywara struct msix_table *table; 287*6518065aSAndre Przywara int vecnum; 288*6518065aSAndre Przywara size_t offset; 28936f5dc91SSasha Levin 2909c26dab4SSasha Levin if (addr > vpci->msix_io_block + PCI_IO_SIZE) { 291*6518065aSAndre Przywara if (is_write) 292*6518065aSAndre Przywara return; 293*6518065aSAndre Przywara table = (struct msix_table *)&vpci->msix_pba; 294*6518065aSAndre Przywara offset = addr - (vpci->msix_io_block + PCI_IO_SIZE); 2959c26dab4SSasha Levin } else { 296*6518065aSAndre Przywara table = vpci->msix_table; 297*6518065aSAndre Przywara offset = addr - vpci->msix_io_block; 298*6518065aSAndre Przywara } 299*6518065aSAndre Przywara vecnum = offset / sizeof(struct msix_table); 300*6518065aSAndre Przywara offset = offset % sizeof(struct msix_table); 301*6518065aSAndre Przywara 302*6518065aSAndre Przywara if (!is_write) { 303*6518065aSAndre Przywara memcpy(data, (void *)&table[vecnum] + offset, len); 304*6518065aSAndre Przywara return; 30536f5dc91SSasha Levin } 30636f5dc91SSasha Levin 307*6518065aSAndre Przywara memcpy((void *)&table[vecnum] + offset, data, len); 308*6518065aSAndre Przywara 309*6518065aSAndre Przywara /* Did we just update the address or payload? */ 310*6518065aSAndre Przywara if (offset < offsetof(struct msix_table, ctrl)) 311*6518065aSAndre Przywara update_msix_map(vpci, table, vecnum); 31206f48103SSasha Levin } 31306f48103SSasha Levin 31443c81c74SSasha Levin static void virtio_pci__signal_msi(struct kvm *kvm, struct virtio_pci *vpci, int vec) 31543c81c74SSasha Levin { 31643c81c74SSasha Levin struct kvm_msi msi = { 31743c81c74SSasha Levin .address_lo = vpci->msix_table[vec].msg.address_lo, 31843c81c74SSasha Levin .address_hi = vpci->msix_table[vec].msg.address_hi, 31943c81c74SSasha Levin .data = vpci->msix_table[vec].msg.data, 32043c81c74SSasha Levin }; 32143c81c74SSasha Levin 32243c81c74SSasha Levin ioctl(kvm->vm_fd, KVM_SIGNAL_MSI, &msi); 32343c81c74SSasha Levin } 32443c81c74SSasha Levin 32502eca50cSAsias He int virtio_pci__signal_vq(struct kvm *kvm, struct virtio_device *vdev, u32 vq) 32636f5dc91SSasha Levin { 32702eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 32806f48103SSasha Levin int tbl = vpci->vq_vector[vq]; 32936f5dc91SSasha Levin 330f8327b05SSasha Levin if (virtio_pci__msix_enabled(vpci) && tbl != VIRTIO_MSI_NO_VECTOR) { 331aa73be70SMatt Evans if (vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_MASKALL) || 332aa73be70SMatt Evans vpci->msix_table[tbl].ctrl & cpu_to_le16(PCI_MSIX_ENTRY_CTRL_MASKBIT)) { 33306f48103SSasha Levin 33406f48103SSasha Levin vpci->msix_pba |= 1 << tbl; 33506f48103SSasha Levin return 0; 33606f48103SSasha Levin } 33706f48103SSasha Levin 33843c81c74SSasha Levin if (vpci->features & VIRTIO_PCI_F_SIGNAL_MSI) 33943c81c74SSasha Levin virtio_pci__signal_msi(kvm, vpci, vpci->vq_vector[vq]); 34043c81c74SSasha Levin else 34106f48103SSasha Levin kvm__irq_trigger(kvm, vpci->gsis[vq]); 34206f48103SSasha Levin } else { 343a36eca7bSSasha Levin vpci->isr = VIRTIO_IRQ_HIGH; 344e9922aafSAndre Przywara kvm__irq_trigger(kvm, vpci->legacy_irq_line); 34506f48103SSasha Levin } 34636f5dc91SSasha Levin return 0; 34736f5dc91SSasha Levin } 34836f5dc91SSasha Levin 34902eca50cSAsias He int virtio_pci__signal_config(struct kvm *kvm, struct virtio_device *vdev) 35036f5dc91SSasha Levin { 35102eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 35206f48103SSasha Levin int tbl = vpci->config_vector; 35306f48103SSasha Levin 354f8327b05SSasha Levin if (virtio_pci__msix_enabled(vpci) && tbl != VIRTIO_MSI_NO_VECTOR) { 355aa73be70SMatt Evans if (vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_MASKALL) || 356aa73be70SMatt Evans vpci->msix_table[tbl].ctrl & cpu_to_le16(PCI_MSIX_ENTRY_CTRL_MASKBIT)) { 35706f48103SSasha Levin 35806f48103SSasha Levin vpci->msix_pba |= 1 << tbl; 35906f48103SSasha Levin return 0; 36006f48103SSasha Levin } 36106f48103SSasha Levin 36243c81c74SSasha Levin if (vpci->features & VIRTIO_PCI_F_SIGNAL_MSI) 363f8327b05SSasha Levin virtio_pci__signal_msi(kvm, vpci, tbl); 36443c81c74SSasha Levin else 36506f48103SSasha Levin kvm__irq_trigger(kvm, vpci->config_gsi); 36606f48103SSasha Levin } else { 36706f48103SSasha Levin vpci->isr = VIRTIO_PCI_ISR_CONFIG; 368e9922aafSAndre Przywara kvm__irq_trigger(kvm, vpci->legacy_irq_line); 36906f48103SSasha Levin } 37036f5dc91SSasha Levin 37136f5dc91SSasha Levin return 0; 37236f5dc91SSasha Levin } 37336f5dc91SSasha Levin 3749b735910SMarc Zyngier static void virtio_pci__io_mmio_callback(struct kvm_cpu *vcpu, 3759b735910SMarc Zyngier u64 addr, u8 *data, u32 len, 376a463650cSWill Deacon u8 is_write, void *ptr) 377a463650cSWill Deacon { 378a463650cSWill Deacon struct virtio_pci *vpci = ptr; 379a463650cSWill Deacon int direction = is_write ? KVM_EXIT_IO_OUT : KVM_EXIT_IO_IN; 380a463650cSWill Deacon u16 port = vpci->port_addr + (addr & (IOPORT_SIZE - 1)); 381a463650cSWill Deacon 3824123ca55SMarc Zyngier kvm__emulate_io(vcpu, port, data, direction, len, 1); 383a463650cSWill Deacon } 384a463650cSWill Deacon 38502eca50cSAsias He int virtio_pci__init(struct kvm *kvm, void *dev, struct virtio_device *vdev, 386507e02d8SAsias He int device_id, int subsys_id, int class) 38736f5dc91SSasha Levin { 38802eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 3897af40b91SSasha Levin int r; 39036f5dc91SSasha Levin 391a463650cSWill Deacon vpci->kvm = kvm; 39236f5dc91SSasha Levin vpci->dev = dev; 39336f5dc91SSasha Levin 3944346fd8fSSasha Levin r = ioport__register(kvm, IOPORT_EMPTY, &virtio_pci__io_ops, IOPORT_SIZE, vdev); 3957af40b91SSasha Levin if (r < 0) 3967af40b91SSasha Levin return r; 397a463650cSWill Deacon vpci->port_addr = (u16)r; 3987af40b91SSasha Levin 399a463650cSWill Deacon vpci->mmio_addr = pci_get_io_space_block(IOPORT_SIZE); 400a463650cSWill Deacon r = kvm__register_mmio(kvm, vpci->mmio_addr, IOPORT_SIZE, false, 401a463650cSWill Deacon virtio_pci__io_mmio_callback, vpci); 402495fbd4eSSasha Levin if (r < 0) 403495fbd4eSSasha Levin goto free_ioport; 40436f5dc91SSasha Levin 405a463650cSWill Deacon vpci->msix_io_block = pci_get_io_space_block(PCI_IO_SIZE * 2); 406a463650cSWill Deacon r = kvm__register_mmio(kvm, vpci->msix_io_block, PCI_IO_SIZE * 2, false, 407a463650cSWill Deacon virtio_pci__msix_mmio_callback, vpci); 408a463650cSWill Deacon if (r < 0) 409a463650cSWill Deacon goto free_mmio; 410a463650cSWill Deacon 41136f5dc91SSasha Levin vpci->pci_hdr = (struct pci_device_header) { 412aa73be70SMatt Evans .vendor_id = cpu_to_le16(PCI_VENDOR_ID_REDHAT_QUMRANET), 413aa73be70SMatt Evans .device_id = cpu_to_le16(device_id), 414ec7dd52fSSasha Levin .command = PCI_COMMAND_IO | PCI_COMMAND_MEMORY, 41536f5dc91SSasha Levin .header_type = PCI_HEADER_TYPE_NORMAL, 41636f5dc91SSasha Levin .revision_id = 0, 417aa73be70SMatt Evans .class[0] = class & 0xff, 418aa73be70SMatt Evans .class[1] = (class >> 8) & 0xff, 419aa73be70SMatt Evans .class[2] = (class >> 16) & 0xff, 420aa73be70SMatt Evans .subsys_vendor_id = cpu_to_le16(PCI_SUBSYSTEM_VENDOR_ID_REDHAT_QUMRANET), 421aa73be70SMatt Evans .subsys_id = cpu_to_le16(subsys_id), 422a463650cSWill Deacon .bar[0] = cpu_to_le32(vpci->mmio_addr 423a463650cSWill Deacon | PCI_BASE_ADDRESS_SPACE_MEMORY), 424a463650cSWill Deacon .bar[1] = cpu_to_le32(vpci->port_addr 4259c26dab4SSasha Levin | PCI_BASE_ADDRESS_SPACE_IO), 426a463650cSWill Deacon .bar[2] = cpu_to_le32(vpci->msix_io_block 427b4dab816SSasha Levin | PCI_BASE_ADDRESS_SPACE_MEMORY), 428aa73be70SMatt Evans .status = cpu_to_le16(PCI_STATUS_CAP_LIST), 42936f5dc91SSasha Levin .capabilities = (void *)&vpci->pci_hdr.msix - (void *)&vpci->pci_hdr, 430a0a7d66fSDavid Daney .bar_size[0] = cpu_to_le32(IOPORT_SIZE), 431a0a7d66fSDavid Daney .bar_size[1] = cpu_to_le32(IOPORT_SIZE), 432a0a7d66fSDavid Daney .bar_size[2] = cpu_to_le32(PCI_IO_SIZE*2), 43336f5dc91SSasha Levin }; 43436f5dc91SSasha Levin 43521ff329dSWill Deacon vpci->dev_hdr = (struct device_header) { 43621ff329dSWill Deacon .bus_type = DEVICE_BUS_PCI, 43721ff329dSWill Deacon .data = &vpci->pci_hdr, 43821ff329dSWill Deacon }; 43921ff329dSWill Deacon 44036f5dc91SSasha Levin vpci->pci_hdr.msix.cap = PCI_CAP_ID_MSIX; 44136f5dc91SSasha Levin vpci->pci_hdr.msix.next = 0; 44214bba8a0SAsias He /* 44314bba8a0SAsias He * We at most have VIRTIO_PCI_MAX_VQ entries for virt queue, 44414bba8a0SAsias He * VIRTIO_PCI_MAX_CONFIG entries for config. 44514bba8a0SAsias He * 44614bba8a0SAsias He * To quote the PCI spec: 44714bba8a0SAsias He * 44814bba8a0SAsias He * System software reads this field to determine the 44914bba8a0SAsias He * MSI-X Table Size N, which is encoded as N-1. 45014bba8a0SAsias He * For example, a returned value of "00000000011" 45114bba8a0SAsias He * indicates a table size of 4. 45214bba8a0SAsias He */ 453aa73be70SMatt Evans vpci->pci_hdr.msix.ctrl = cpu_to_le16(VIRTIO_PCI_MAX_VQ + VIRTIO_PCI_MAX_CONFIG - 1); 45406f48103SSasha Levin 455a463650cSWill Deacon /* Both table and PBA are mapped to the same BAR (2) */ 456a463650cSWill Deacon vpci->pci_hdr.msix.table_offset = cpu_to_le32(2); 457a463650cSWill Deacon vpci->pci_hdr.msix.pba_offset = cpu_to_le32(2 | PCI_IO_SIZE); 45836f5dc91SSasha Levin vpci->config_vector = 0; 45936f5dc91SSasha Levin 46043c81c74SSasha Levin if (kvm__supports_extension(kvm, KVM_CAP_SIGNAL_MSI)) 46143c81c74SSasha Levin vpci->features |= VIRTIO_PCI_F_SIGNAL_MSI; 46243c81c74SSasha Levin 46321ff329dSWill Deacon r = device__register(&vpci->dev_hdr); 464495fbd4eSSasha Levin if (r < 0) 465a463650cSWill Deacon goto free_msix_mmio; 466495fbd4eSSasha Levin 467e9922aafSAndre Przywara /* save the IRQ that device__register() has allocated */ 468e9922aafSAndre Przywara vpci->legacy_irq_line = vpci->pci_hdr.irq_line; 469e9922aafSAndre Przywara 470495fbd4eSSasha Levin return 0; 471495fbd4eSSasha Levin 472a463650cSWill Deacon free_msix_mmio: 473495fbd4eSSasha Levin kvm__deregister_mmio(kvm, vpci->msix_io_block); 474a463650cSWill Deacon free_mmio: 475a463650cSWill Deacon kvm__deregister_mmio(kvm, vpci->mmio_addr); 476495fbd4eSSasha Levin free_ioport: 477a463650cSWill Deacon ioport__unregister(kvm, vpci->port_addr); 478495fbd4eSSasha Levin return r; 479495fbd4eSSasha Levin } 480495fbd4eSSasha Levin 48102eca50cSAsias He int virtio_pci__exit(struct kvm *kvm, struct virtio_device *vdev) 482495fbd4eSSasha Levin { 48302eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 484495fbd4eSSasha Levin int i; 485495fbd4eSSasha Levin 486a463650cSWill Deacon kvm__deregister_mmio(kvm, vpci->mmio_addr); 487495fbd4eSSasha Levin kvm__deregister_mmio(kvm, vpci->msix_io_block); 488a463650cSWill Deacon ioport__unregister(kvm, vpci->port_addr); 489495fbd4eSSasha Levin 490a463650cSWill Deacon for (i = 0; i < VIRTIO_PCI_MAX_VQ; i++) { 491a463650cSWill Deacon ioeventfd__del_event(vpci->port_addr + VIRTIO_PCI_QUEUE_NOTIFY, i); 492a463650cSWill Deacon ioeventfd__del_event(vpci->mmio_addr + VIRTIO_PCI_QUEUE_NOTIFY, i); 493a463650cSWill Deacon } 49436f5dc91SSasha Levin 49536f5dc91SSasha Levin return 0; 49636f5dc91SSasha Levin } 497