136f5dc91SSasha Levin #include "kvm/virtio-pci.h" 236f5dc91SSasha Levin 336f5dc91SSasha Levin #include "kvm/ioport.h" 436f5dc91SSasha Levin #include "kvm/kvm.h" 536f5dc91SSasha Levin #include "kvm/virtio-pci-dev.h" 636f5dc91SSasha Levin #include "kvm/irq.h" 736f5dc91SSasha Levin #include "kvm/virtio.h" 81599d724SSasha Levin #include "kvm/ioeventfd.h" 936f5dc91SSasha Levin 1036f5dc91SSasha Levin #include <linux/virtio_pci.h> 11aa73be70SMatt Evans #include <linux/byteorder.h> 1236f5dc91SSasha Levin #include <string.h> 1336f5dc91SSasha Levin 141599d724SSasha Levin static void virtio_pci__ioevent_callback(struct kvm *kvm, void *param) 151599d724SSasha Levin { 161599d724SSasha Levin struct virtio_pci_ioevent_param *ioeventfd = param; 1702eca50cSAsias He struct virtio_pci *vpci = ioeventfd->vdev->virtio; 181599d724SSasha Levin 1902eca50cSAsias He ioeventfd->vdev->ops->notify_vq(kvm, vpci->dev, ioeventfd->vq); 201599d724SSasha Levin } 211599d724SSasha Levin 2202eca50cSAsias He static int virtio_pci__init_ioeventfd(struct kvm *kvm, struct virtio_device *vdev, u32 vq) 231599d724SSasha Levin { 241599d724SSasha Levin struct ioevent ioevent; 2502eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 26ea6eeb1cSSasha Levin int r; 271599d724SSasha Levin 281599d724SSasha Levin vpci->ioeventfds[vq] = (struct virtio_pci_ioevent_param) { 2902eca50cSAsias He .vdev = vdev, 301599d724SSasha Levin .vq = vq, 311599d724SSasha Levin }; 321599d724SSasha Levin 331599d724SSasha Levin ioevent = (struct ioevent) { 341599d724SSasha Levin .io_addr = vpci->base_addr + VIRTIO_PCI_QUEUE_NOTIFY, 351599d724SSasha Levin .io_len = sizeof(u16), 361599d724SSasha Levin .fn = virtio_pci__ioevent_callback, 371599d724SSasha Levin .fn_ptr = &vpci->ioeventfds[vq], 381599d724SSasha Levin .datamatch = vq, 391599d724SSasha Levin .fn_kvm = kvm, 401599d724SSasha Levin .fd = eventfd(0, 0), 411599d724SSasha Levin }; 421599d724SSasha Levin 43*627d6874SAsias He if (vdev->use_vhost) 44*627d6874SAsias He /* 45*627d6874SAsias He * Vhost will poll the eventfd in host kernel side, 46*627d6874SAsias He * no need to poll in userspace. 47*627d6874SAsias He */ 48*627d6874SAsias He r = ioeventfd__add_event(&ioevent, true, false); 49*627d6874SAsias He else 50*627d6874SAsias He /* Need to poll in userspace. */ 51*627d6874SAsias He r = ioeventfd__add_event(&ioevent, true, true); 52ea6eeb1cSSasha Levin if (r) 53ea6eeb1cSSasha Levin return r; 541599d724SSasha Levin 5502eca50cSAsias He if (vdev->ops->notify_vq_eventfd) 5602eca50cSAsias He vdev->ops->notify_vq_eventfd(kvm, vpci->dev, vq, ioevent.fd); 57263b80e8SSasha Levin 581599d724SSasha Levin return 0; 591599d724SSasha Levin } 601599d724SSasha Levin 6106f48103SSasha Levin static inline bool virtio_pci__msix_enabled(struct virtio_pci *vpci) 6206f48103SSasha Levin { 63aa73be70SMatt Evans return vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_ENABLE); 6406f48103SSasha Levin } 6506f48103SSasha Levin 6602eca50cSAsias He static bool virtio_pci__specific_io_in(struct kvm *kvm, struct virtio_device *vdev, u16 port, 6736f5dc91SSasha Levin void *data, int size, int offset) 6836f5dc91SSasha Levin { 6936f5dc91SSasha Levin u32 config_offset; 7002eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 7106f48103SSasha Levin int type = virtio__get_dev_specific_field(offset - 20, 7206f48103SSasha Levin virtio_pci__msix_enabled(vpci), 731382aba0SSasha Levin &config_offset); 7436f5dc91SSasha Levin if (type == VIRTIO_PCI_O_MSIX) { 7536f5dc91SSasha Levin switch (offset) { 7636f5dc91SSasha Levin case VIRTIO_MSI_CONFIG_VECTOR: 7736f5dc91SSasha Levin ioport__write16(data, vpci->config_vector); 7836f5dc91SSasha Levin break; 7936f5dc91SSasha Levin case VIRTIO_MSI_QUEUE_VECTOR: 8036f5dc91SSasha Levin ioport__write16(data, vpci->vq_vector[vpci->queue_selector]); 8136f5dc91SSasha Levin break; 8236f5dc91SSasha Levin }; 8336f5dc91SSasha Levin 8436f5dc91SSasha Levin return true; 8536f5dc91SSasha Levin } else if (type == VIRTIO_PCI_O_CONFIG) { 8636f5dc91SSasha Levin u8 cfg; 8736f5dc91SSasha Levin 8802eca50cSAsias He cfg = vdev->ops->get_config(kvm, vpci->dev, config_offset); 8936f5dc91SSasha Levin ioport__write8(data, cfg); 9036f5dc91SSasha Levin return true; 9136f5dc91SSasha Levin } 9236f5dc91SSasha Levin 9336f5dc91SSasha Levin return false; 9436f5dc91SSasha Levin } 9536f5dc91SSasha Levin 9636f5dc91SSasha Levin static bool virtio_pci__io_in(struct ioport *ioport, struct kvm *kvm, u16 port, void *data, int size) 9736f5dc91SSasha Levin { 9836f5dc91SSasha Levin unsigned long offset; 9936f5dc91SSasha Levin bool ret = true; 10002eca50cSAsias He struct virtio_device *vdev; 10136f5dc91SSasha Levin struct virtio_pci *vpci; 10236f5dc91SSasha Levin u32 val; 10336f5dc91SSasha Levin 10402eca50cSAsias He vdev = ioport->priv; 10502eca50cSAsias He vpci = vdev->virtio; 10636f5dc91SSasha Levin offset = port - vpci->base_addr; 10736f5dc91SSasha Levin 10836f5dc91SSasha Levin switch (offset) { 10936f5dc91SSasha Levin case VIRTIO_PCI_HOST_FEATURES: 11002eca50cSAsias He val = vdev->ops->get_host_features(kvm, vpci->dev); 11136f5dc91SSasha Levin ioport__write32(data, val); 11236f5dc91SSasha Levin break; 11336f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_PFN: 11402eca50cSAsias He val = vdev->ops->get_pfn_vq(kvm, vpci->dev, vpci->queue_selector); 11536f5dc91SSasha Levin ioport__write32(data, val); 11636f5dc91SSasha Levin break; 11736f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_NUM: 11802eca50cSAsias He val = vdev->ops->get_size_vq(kvm, vpci->dev, vpci->queue_selector); 119657ee18bSMatt Evans ioport__write16(data, val); 12036f5dc91SSasha Levin break; 12136f5dc91SSasha Levin case VIRTIO_PCI_STATUS: 12236f5dc91SSasha Levin ioport__write8(data, vpci->status); 12336f5dc91SSasha Levin break; 12436f5dc91SSasha Levin case VIRTIO_PCI_ISR: 12536f5dc91SSasha Levin ioport__write8(data, vpci->isr); 12636f5dc91SSasha Levin kvm__irq_line(kvm, vpci->pci_hdr.irq_line, VIRTIO_IRQ_LOW); 12736f5dc91SSasha Levin vpci->isr = VIRTIO_IRQ_LOW; 12836f5dc91SSasha Levin break; 12936f5dc91SSasha Levin default: 13002eca50cSAsias He ret = virtio_pci__specific_io_in(kvm, vdev, port, data, size, offset); 13136f5dc91SSasha Levin break; 13236f5dc91SSasha Levin }; 13336f5dc91SSasha Levin 13436f5dc91SSasha Levin return ret; 13536f5dc91SSasha Levin } 13636f5dc91SSasha Levin 13702eca50cSAsias He static bool virtio_pci__specific_io_out(struct kvm *kvm, struct virtio_device *vdev, u16 port, 13836f5dc91SSasha Levin void *data, int size, int offset) 13936f5dc91SSasha Levin { 14002eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 14136f5dc91SSasha Levin u32 config_offset, gsi, vec; 14206f48103SSasha Levin int type = virtio__get_dev_specific_field(offset - 20, virtio_pci__msix_enabled(vpci), 1431382aba0SSasha Levin &config_offset); 14436f5dc91SSasha Levin if (type == VIRTIO_PCI_O_MSIX) { 14536f5dc91SSasha Levin switch (offset) { 14636f5dc91SSasha Levin case VIRTIO_MSI_CONFIG_VECTOR: 14736f5dc91SSasha Levin vec = vpci->config_vector = ioport__read16(data); 14836f5dc91SSasha Levin 1491de74957SSasha Levin gsi = irq__add_msix_route(kvm, &vpci->msix_table[vec].msg); 15036f5dc91SSasha Levin 15136f5dc91SSasha Levin vpci->config_gsi = gsi; 15236f5dc91SSasha Levin break; 1533a60be06SSasha Levin case VIRTIO_MSI_QUEUE_VECTOR: 15436f5dc91SSasha Levin vec = vpci->vq_vector[vpci->queue_selector] = ioport__read16(data); 15536f5dc91SSasha Levin 1561de74957SSasha Levin gsi = irq__add_msix_route(kvm, &vpci->msix_table[vec].msg); 15736f5dc91SSasha Levin vpci->gsis[vpci->queue_selector] = gsi; 15802eca50cSAsias He if (vdev->ops->notify_vq_gsi) 15902eca50cSAsias He vdev->ops->notify_vq_gsi(kvm, vpci->dev, 160263b80e8SSasha Levin vpci->queue_selector, gsi); 16136f5dc91SSasha Levin break; 16236f5dc91SSasha Levin }; 16336f5dc91SSasha Levin 16436f5dc91SSasha Levin return true; 16536f5dc91SSasha Levin } else if (type == VIRTIO_PCI_O_CONFIG) { 16602eca50cSAsias He vdev->ops->set_config(kvm, vpci->dev, *(u8 *)data, config_offset); 16736f5dc91SSasha Levin 16836f5dc91SSasha Levin return true; 16936f5dc91SSasha Levin } 17036f5dc91SSasha Levin 17136f5dc91SSasha Levin return false; 17236f5dc91SSasha Levin } 17336f5dc91SSasha Levin 17436f5dc91SSasha Levin static bool virtio_pci__io_out(struct ioport *ioport, struct kvm *kvm, u16 port, void *data, int size) 17536f5dc91SSasha Levin { 17636f5dc91SSasha Levin unsigned long offset; 17736f5dc91SSasha Levin bool ret = true; 17802eca50cSAsias He struct virtio_device *vdev; 17936f5dc91SSasha Levin struct virtio_pci *vpci; 18036f5dc91SSasha Levin u32 val; 18136f5dc91SSasha Levin 18202eca50cSAsias He vdev = ioport->priv; 18302eca50cSAsias He vpci = vdev->virtio; 18436f5dc91SSasha Levin offset = port - vpci->base_addr; 18536f5dc91SSasha Levin 18636f5dc91SSasha Levin switch (offset) { 18736f5dc91SSasha Levin case VIRTIO_PCI_GUEST_FEATURES: 18836f5dc91SSasha Levin val = ioport__read32(data); 18902eca50cSAsias He vdev->ops->set_guest_features(kvm, vpci->dev, val); 19036f5dc91SSasha Levin break; 19136f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_PFN: 19236f5dc91SSasha Levin val = ioport__read32(data); 19302eca50cSAsias He virtio_pci__init_ioeventfd(kvm, vdev, vpci->queue_selector); 19402eca50cSAsias He vdev->ops->init_vq(kvm, vpci->dev, vpci->queue_selector, val); 19536f5dc91SSasha Levin break; 19636f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_SEL: 19736f5dc91SSasha Levin vpci->queue_selector = ioport__read16(data); 19836f5dc91SSasha Levin break; 19936f5dc91SSasha Levin case VIRTIO_PCI_QUEUE_NOTIFY: 20036f5dc91SSasha Levin val = ioport__read16(data); 20102eca50cSAsias He vdev->ops->notify_vq(kvm, vpci->dev, val); 20236f5dc91SSasha Levin break; 20336f5dc91SSasha Levin case VIRTIO_PCI_STATUS: 20436f5dc91SSasha Levin vpci->status = ioport__read8(data); 20536f5dc91SSasha Levin break; 20636f5dc91SSasha Levin default: 20702eca50cSAsias He ret = virtio_pci__specific_io_out(kvm, vdev, port, data, size, offset); 20836f5dc91SSasha Levin break; 20936f5dc91SSasha Levin }; 21036f5dc91SSasha Levin 21136f5dc91SSasha Levin return ret; 21236f5dc91SSasha Levin } 21336f5dc91SSasha Levin 21436f5dc91SSasha Levin static struct ioport_operations virtio_pci__io_ops = { 21536f5dc91SSasha Levin .io_in = virtio_pci__io_in, 21636f5dc91SSasha Levin .io_out = virtio_pci__io_out, 21736f5dc91SSasha Levin }; 21836f5dc91SSasha Levin 2199594e883SAsias He static void virtio_pci__mmio_callback(u64 addr, u8 *data, u32 len, u8 is_write, void *ptr) 22036f5dc91SSasha Levin { 22136f5dc91SSasha Levin struct virtio_pci *vpci = ptr; 2229c26dab4SSasha Levin void *table; 2239c26dab4SSasha Levin u32 offset; 22436f5dc91SSasha Levin 2259c26dab4SSasha Levin if (addr > vpci->msix_io_block + PCI_IO_SIZE) { 2269c26dab4SSasha Levin table = &vpci->msix_pba; 2279c26dab4SSasha Levin offset = vpci->msix_io_block + PCI_IO_SIZE; 2289c26dab4SSasha Levin } else { 2299c26dab4SSasha Levin table = &vpci->msix_table; 2309c26dab4SSasha Levin offset = vpci->msix_io_block; 23136f5dc91SSasha Levin } 23236f5dc91SSasha Levin 23306f48103SSasha Levin if (is_write) 2349c26dab4SSasha Levin memcpy(table + addr - offset, data, len); 23506f48103SSasha Levin else 2369c26dab4SSasha Levin memcpy(data, table + addr - offset, len); 23706f48103SSasha Levin } 23806f48103SSasha Levin 23902eca50cSAsias He int virtio_pci__signal_vq(struct kvm *kvm, struct virtio_device *vdev, u32 vq) 24036f5dc91SSasha Levin { 24102eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 24206f48103SSasha Levin int tbl = vpci->vq_vector[vq]; 24336f5dc91SSasha Levin 24406f48103SSasha Levin if (virtio_pci__msix_enabled(vpci)) { 245aa73be70SMatt Evans if (vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_MASKALL) || 246aa73be70SMatt Evans vpci->msix_table[tbl].ctrl & cpu_to_le16(PCI_MSIX_ENTRY_CTRL_MASKBIT)) { 24706f48103SSasha Levin 24806f48103SSasha Levin vpci->msix_pba |= 1 << tbl; 24906f48103SSasha Levin return 0; 25006f48103SSasha Levin } 25106f48103SSasha Levin 25206f48103SSasha Levin kvm__irq_trigger(kvm, vpci->gsis[vq]); 25306f48103SSasha Levin } else { 254a36eca7bSSasha Levin vpci->isr = VIRTIO_IRQ_HIGH; 25506f48103SSasha Levin kvm__irq_trigger(kvm, vpci->pci_hdr.irq_line); 25606f48103SSasha Levin } 25736f5dc91SSasha Levin return 0; 25836f5dc91SSasha Levin } 25936f5dc91SSasha Levin 26002eca50cSAsias He int virtio_pci__signal_config(struct kvm *kvm, struct virtio_device *vdev) 26136f5dc91SSasha Levin { 26202eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 26306f48103SSasha Levin int tbl = vpci->config_vector; 26406f48103SSasha Levin 26506f48103SSasha Levin if (virtio_pci__msix_enabled(vpci)) { 266aa73be70SMatt Evans if (vpci->pci_hdr.msix.ctrl & cpu_to_le16(PCI_MSIX_FLAGS_MASKALL) || 267aa73be70SMatt Evans vpci->msix_table[tbl].ctrl & cpu_to_le16(PCI_MSIX_ENTRY_CTRL_MASKBIT)) { 26806f48103SSasha Levin 26906f48103SSasha Levin vpci->msix_pba |= 1 << tbl; 27006f48103SSasha Levin return 0; 27106f48103SSasha Levin } 27206f48103SSasha Levin 27306f48103SSasha Levin kvm__irq_trigger(kvm, vpci->config_gsi); 27406f48103SSasha Levin } else { 27506f48103SSasha Levin vpci->isr = VIRTIO_PCI_ISR_CONFIG; 27606f48103SSasha Levin kvm__irq_trigger(kvm, vpci->pci_hdr.irq_line); 27706f48103SSasha Levin } 27836f5dc91SSasha Levin 27936f5dc91SSasha Levin return 0; 28036f5dc91SSasha Levin } 28136f5dc91SSasha Levin 28202eca50cSAsias He int virtio_pci__init(struct kvm *kvm, void *dev, struct virtio_device *vdev, 283507e02d8SAsias He int device_id, int subsys_id, int class) 28436f5dc91SSasha Levin { 28502eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 28636f5dc91SSasha Levin u8 pin, line, ndev; 2877af40b91SSasha Levin int r; 28836f5dc91SSasha Levin 28936f5dc91SSasha Levin vpci->dev = dev; 2909c26dab4SSasha Levin vpci->msix_io_block = pci_get_io_space_block(PCI_IO_SIZE * 2); 29136f5dc91SSasha Levin 29202eca50cSAsias He r = ioport__register(IOPORT_EMPTY, &virtio_pci__io_ops, IOPORT_SIZE, vdev); 2937af40b91SSasha Levin if (r < 0) 2947af40b91SSasha Levin return r; 2957af40b91SSasha Levin 2967af40b91SSasha Levin vpci->base_addr = (u16)r; 29702eca50cSAsias He r = kvm__register_mmio(kvm, vpci->msix_io_block, PCI_IO_SIZE, false, 2989594e883SAsias He virtio_pci__mmio_callback, vpci); 299495fbd4eSSasha Levin if (r < 0) 300495fbd4eSSasha Levin goto free_ioport; 30136f5dc91SSasha Levin 30236f5dc91SSasha Levin vpci->pci_hdr = (struct pci_device_header) { 303aa73be70SMatt Evans .vendor_id = cpu_to_le16(PCI_VENDOR_ID_REDHAT_QUMRANET), 304aa73be70SMatt Evans .device_id = cpu_to_le16(device_id), 30536f5dc91SSasha Levin .header_type = PCI_HEADER_TYPE_NORMAL, 30636f5dc91SSasha Levin .revision_id = 0, 307aa73be70SMatt Evans .class[0] = class & 0xff, 308aa73be70SMatt Evans .class[1] = (class >> 8) & 0xff, 309aa73be70SMatt Evans .class[2] = (class >> 16) & 0xff, 310aa73be70SMatt Evans .subsys_vendor_id = cpu_to_le16(PCI_SUBSYSTEM_VENDOR_ID_REDHAT_QUMRANET), 311aa73be70SMatt Evans .subsys_id = cpu_to_le16(subsys_id), 3129c26dab4SSasha Levin .bar[0] = cpu_to_le32(vpci->base_addr 3139c26dab4SSasha Levin | PCI_BASE_ADDRESS_SPACE_IO), 314b4dab816SSasha Levin .bar[1] = cpu_to_le32(vpci->msix_io_block 315b4dab816SSasha Levin | PCI_BASE_ADDRESS_SPACE_MEMORY), 316aa73be70SMatt Evans .status = cpu_to_le16(PCI_STATUS_CAP_LIST), 31736f5dc91SSasha Levin .capabilities = (void *)&vpci->pci_hdr.msix - (void *)&vpci->pci_hdr, 3186b868987SMatt Evans .bar_size[0] = IOPORT_SIZE, 3196b868987SMatt Evans .bar_size[1] = PCI_IO_SIZE, 3206b868987SMatt Evans .bar_size[3] = PCI_IO_SIZE, 32136f5dc91SSasha Levin }; 32236f5dc91SSasha Levin 32336f5dc91SSasha Levin vpci->pci_hdr.msix.cap = PCI_CAP_ID_MSIX; 32436f5dc91SSasha Levin vpci->pci_hdr.msix.next = 0; 32514bba8a0SAsias He /* 32614bba8a0SAsias He * We at most have VIRTIO_PCI_MAX_VQ entries for virt queue, 32714bba8a0SAsias He * VIRTIO_PCI_MAX_CONFIG entries for config. 32814bba8a0SAsias He * 32914bba8a0SAsias He * To quote the PCI spec: 33014bba8a0SAsias He * 33114bba8a0SAsias He * System software reads this field to determine the 33214bba8a0SAsias He * MSI-X Table Size N, which is encoded as N-1. 33314bba8a0SAsias He * For example, a returned value of "00000000011" 33414bba8a0SAsias He * indicates a table size of 4. 33514bba8a0SAsias He */ 336aa73be70SMatt Evans vpci->pci_hdr.msix.ctrl = cpu_to_le16(VIRTIO_PCI_MAX_VQ + VIRTIO_PCI_MAX_CONFIG - 1); 33706f48103SSasha Levin 33806f48103SSasha Levin /* 33906f48103SSasha Levin * Both table and PBA could be mapped on the same BAR, but for now 34006f48103SSasha Levin * we're not in short of BARs 34106f48103SSasha Levin */ 342aa73be70SMatt Evans vpci->pci_hdr.msix.table_offset = cpu_to_le32(1); /* Use BAR 1 */ 3439c26dab4SSasha Levin vpci->pci_hdr.msix.pba_offset = cpu_to_le32(1 | PCI_IO_SIZE); /* Use BAR 3 */ 34436f5dc91SSasha Levin vpci->config_vector = 0; 34536f5dc91SSasha Levin 346495fbd4eSSasha Levin r = irq__register_device(subsys_id, &ndev, &pin, &line); 347495fbd4eSSasha Levin if (r < 0) 348495fbd4eSSasha Levin goto free_mmio; 34936f5dc91SSasha Levin 35036f5dc91SSasha Levin vpci->pci_hdr.irq_pin = pin; 35136f5dc91SSasha Levin vpci->pci_hdr.irq_line = line; 352495fbd4eSSasha Levin r = pci__register(&vpci->pci_hdr, ndev); 353495fbd4eSSasha Levin if (r < 0) 354495fbd4eSSasha Levin goto free_ioport; 355495fbd4eSSasha Levin 356495fbd4eSSasha Levin return 0; 357495fbd4eSSasha Levin 358495fbd4eSSasha Levin free_mmio: 359495fbd4eSSasha Levin kvm__deregister_mmio(kvm, vpci->msix_io_block); 360495fbd4eSSasha Levin free_ioport: 361495fbd4eSSasha Levin ioport__unregister(vpci->base_addr); 362495fbd4eSSasha Levin return r; 363495fbd4eSSasha Levin } 364495fbd4eSSasha Levin 36502eca50cSAsias He int virtio_pci__exit(struct kvm *kvm, struct virtio_device *vdev) 366495fbd4eSSasha Levin { 36702eca50cSAsias He struct virtio_pci *vpci = vdev->virtio; 368495fbd4eSSasha Levin int i; 369495fbd4eSSasha Levin 370495fbd4eSSasha Levin kvm__deregister_mmio(kvm, vpci->msix_io_block); 371495fbd4eSSasha Levin ioport__unregister(vpci->base_addr); 372495fbd4eSSasha Levin 373495fbd4eSSasha Levin for (i = 0; i < VIRTIO_PCI_MAX_VQ; i++) 374495fbd4eSSasha Levin ioeventfd__del_event(vpci->base_addr + VIRTIO_PCI_QUEUE_NOTIFY, i); 37536f5dc91SSasha Levin 37636f5dc91SSasha Levin return 0; 37736f5dc91SSasha Levin } 378