160742802SPekka Enberg #ifndef KVM__PCI_H 260742802SPekka Enberg #define KVM__PCI_H 360742802SPekka Enberg 43fdf659dSSasha Levin #include <linux/types.h> 51de74957SSasha Levin #include <linux/kvm.h> 620c64ecaSPekka Enberg #include <linux/pci_regs.h> 7aa73be70SMatt Evans #include <endian.h> 876f9c841SCyrill Gorcunov 9b5981636SWill Deacon #include "kvm/devices.h" 10f7c17d7cSPekka Enberg #include "kvm/msi.h" 11ff01b5dbSJean-Philippe Brucker #include "kvm/fdt.h" 12d0297a59SMatt Evans 134402a581SPekka Enberg /* 144402a581SPekka Enberg * PCI Configuration Mechanism #1 I/O ports. See Section 3.7.4.1. 154402a581SPekka Enberg * ("Configuration Mechanism #1") of the PCI Local Bus Specification 2.1 for 164402a581SPekka Enberg * details. 174402a581SPekka Enberg */ 18305b72ceSCyrill Gorcunov #define PCI_CONFIG_ADDRESS 0xcf8 19305b72ceSCyrill Gorcunov #define PCI_CONFIG_DATA 0xcfc 202b9e4709SCyrill Gorcunov #define PCI_CONFIG_BUS_FORWARD 0xcfa 2195d13a52SSasha Levin #define PCI_IO_SIZE 0x100 22b403f2f7SWill Deacon #define PCI_CFG_SIZE (1ULL << 24) 23305b72ceSCyrill Gorcunov 246078a454SJean-Philippe Brucker struct kvm; 256078a454SJean-Philippe Brucker 26aa73be70SMatt Evans union pci_config_address { 27aa73be70SMatt Evans struct { 28aa73be70SMatt Evans #if __BYTE_ORDER == __LITTLE_ENDIAN 29d0297a59SMatt Evans unsigned reg_offset : 2; /* 1 .. 0 */ 304402a581SPekka Enberg unsigned register_number : 6; /* 7 .. 2 */ 314402a581SPekka Enberg unsigned function_number : 3; /* 10 .. 8 */ 324402a581SPekka Enberg unsigned device_number : 5; /* 15 .. 11 */ 334402a581SPekka Enberg unsigned bus_number : 8; /* 23 .. 16 */ 344402a581SPekka Enberg unsigned reserved : 7; /* 30 .. 24 */ 354402a581SPekka Enberg unsigned enable_bit : 1; /* 31 */ 36aa73be70SMatt Evans #else 37aa73be70SMatt Evans unsigned enable_bit : 1; /* 31 */ 38aa73be70SMatt Evans unsigned reserved : 7; /* 30 .. 24 */ 39aa73be70SMatt Evans unsigned bus_number : 8; /* 23 .. 16 */ 40aa73be70SMatt Evans unsigned device_number : 5; /* 15 .. 11 */ 41aa73be70SMatt Evans unsigned function_number : 3; /* 10 .. 8 */ 42aa73be70SMatt Evans unsigned register_number : 6; /* 7 .. 2 */ 43d0297a59SMatt Evans unsigned reg_offset : 2; /* 1 .. 0 */ 44aa73be70SMatt Evans #endif 45aa73be70SMatt Evans }; 46aa73be70SMatt Evans u32 w; 474402a581SPekka Enberg }; 484402a581SPekka Enberg 49bc485053SSasha Levin struct msix_table { 501de74957SSasha Levin struct msi_msg msg; 51bc485053SSasha Levin u32 ctrl; 52bc485053SSasha Levin }; 53bc485053SSasha Levin 54bc485053SSasha Levin struct msix_cap { 55bc485053SSasha Levin u8 cap; 56bc485053SSasha Levin u8 next; 5706f48103SSasha Levin u16 ctrl; 58bc485053SSasha Levin u32 table_offset; 5906f48103SSasha Levin u32 pba_offset; 60bc485053SSasha Levin }; 61bc485053SSasha Levin 62*8dd28afeSJean-Philippe Brucker struct msi_cap_64 { 63*8dd28afeSJean-Philippe Brucker u8 cap; 64*8dd28afeSJean-Philippe Brucker u8 next; 65*8dd28afeSJean-Philippe Brucker u16 ctrl; 66*8dd28afeSJean-Philippe Brucker u32 address_lo; 67*8dd28afeSJean-Philippe Brucker u32 address_hi; 68*8dd28afeSJean-Philippe Brucker u16 data; 69*8dd28afeSJean-Philippe Brucker u16 _align; 70*8dd28afeSJean-Philippe Brucker u32 mask_bits; 71*8dd28afeSJean-Philippe Brucker u32 pend_bits; 72*8dd28afeSJean-Philippe Brucker }; 73*8dd28afeSJean-Philippe Brucker 74*8dd28afeSJean-Philippe Brucker struct msi_cap_32 { 75*8dd28afeSJean-Philippe Brucker u8 cap; 76*8dd28afeSJean-Philippe Brucker u8 next; 77*8dd28afeSJean-Philippe Brucker u16 ctrl; 78*8dd28afeSJean-Philippe Brucker u32 address_lo; 79*8dd28afeSJean-Philippe Brucker u16 data; 80*8dd28afeSJean-Philippe Brucker u16 _align; 81*8dd28afeSJean-Philippe Brucker u32 mask_bits; 82*8dd28afeSJean-Philippe Brucker u32 pend_bits; 83*8dd28afeSJean-Philippe Brucker }; 84*8dd28afeSJean-Philippe Brucker 851a51c93dSJean-Philippe Brucker struct pci_cap_hdr { 861a51c93dSJean-Philippe Brucker u8 type; 871a51c93dSJean-Philippe Brucker u8 next; 881a51c93dSJean-Philippe Brucker }; 891a51c93dSJean-Philippe Brucker 90023fdaaeSJean-Philippe Brucker #define PCI_BAR_OFFSET(b) (offsetof(struct pci_device_header, bar[b])) 91023fdaaeSJean-Philippe Brucker #define PCI_DEV_CFG_SIZE 256 92023fdaaeSJean-Philippe Brucker #define PCI_DEV_CFG_MASK (PCI_DEV_CFG_SIZE - 1) 93023fdaaeSJean-Philippe Brucker 94023fdaaeSJean-Philippe Brucker struct pci_device_header; 95023fdaaeSJean-Philippe Brucker 96023fdaaeSJean-Philippe Brucker struct pci_config_operations { 97023fdaaeSJean-Philippe Brucker void (*write)(struct kvm *kvm, struct pci_device_header *pci_hdr, 98023fdaaeSJean-Philippe Brucker u8 offset, void *data, int sz); 99023fdaaeSJean-Philippe Brucker void (*read)(struct kvm *kvm, struct pci_device_header *pci_hdr, 100023fdaaeSJean-Philippe Brucker u8 offset, void *data, int sz); 101023fdaaeSJean-Philippe Brucker }; 102023fdaaeSJean-Philippe Brucker 10376f9c841SCyrill Gorcunov struct pci_device_header { 104023fdaaeSJean-Philippe Brucker /* Configuration space, as seen by the guest */ 105023fdaaeSJean-Philippe Brucker union { 106023fdaaeSJean-Philippe Brucker struct { 1073fdf659dSSasha Levin u16 vendor_id; 1083fdf659dSSasha Levin u16 device_id; 1093fdf659dSSasha Levin u16 command; 1103fdf659dSSasha Levin u16 status; 111aa73be70SMatt Evans u8 revision_id; 112aa73be70SMatt Evans u8 class[3]; 1133fdf659dSSasha Levin u8 cacheline_size; 1143fdf659dSSasha Levin u8 latency_timer; 1153fdf659dSSasha Levin u8 header_type; 1163fdf659dSSasha Levin u8 bist; 1173fdf659dSSasha Levin u32 bar[6]; 1183fdf659dSSasha Levin u32 card_bus; 1193fdf659dSSasha Levin u16 subsys_vendor_id; 1203fdf659dSSasha Levin u16 subsys_id; 1213fdf659dSSasha Levin u32 exp_rom_bar; 122aa73be70SMatt Evans u8 capabilities; 123aa73be70SMatt Evans u8 reserved1[3]; 1243fdf659dSSasha Levin u32 reserved2; 1253fdf659dSSasha Levin u8 irq_line; 1263fdf659dSSasha Levin u8 irq_pin; 1273fdf659dSSasha Levin u8 min_gnt; 1283fdf659dSSasha Levin u8 max_lat; 129bc485053SSasha Levin struct msix_cap msix; 130aa73be70SMatt Evans } __attribute__((packed)); 131023fdaaeSJean-Philippe Brucker /* Pad to PCI config space size */ 132023fdaaeSJean-Philippe Brucker u8 __pad[PCI_DEV_CFG_SIZE]; 133023fdaaeSJean-Philippe Brucker }; 134023fdaaeSJean-Philippe Brucker 135023fdaaeSJean-Philippe Brucker /* Private to lkvm */ 136023fdaaeSJean-Philippe Brucker u32 bar_size[6]; 137023fdaaeSJean-Philippe Brucker struct pci_config_operations cfg_ops; 138ff01b5dbSJean-Philippe Brucker /* 139ff01b5dbSJean-Philippe Brucker * PCI INTx# are level-triggered, but virtual device often feature 140ff01b5dbSJean-Philippe Brucker * edge-triggered INTx# for convenience. 141ff01b5dbSJean-Philippe Brucker */ 142ff01b5dbSJean-Philippe Brucker enum irq_type irq_type; 143023fdaaeSJean-Philippe Brucker }; 14476f9c841SCyrill Gorcunov 1451a51c93dSJean-Philippe Brucker #define PCI_CAP(pci_hdr, pos) ((void *)(pci_hdr) + (pos)) 1461a51c93dSJean-Philippe Brucker 1471a51c93dSJean-Philippe Brucker #define pci_for_each_cap(pos, cap, hdr) \ 1481a51c93dSJean-Philippe Brucker for ((pos) = (hdr)->capabilities & ~3; \ 1491a51c93dSJean-Philippe Brucker (cap) = PCI_CAP(hdr, pos), (pos) != 0; \ 1501a51c93dSJean-Philippe Brucker (pos) = ((struct pci_cap_hdr *)(cap))->next & ~3) 1511a51c93dSJean-Philippe Brucker 1526d987703SSasha Levin int pci__init(struct kvm *kvm); 1536d987703SSasha Levin int pci__exit(struct kvm *kvm); 154d0297a59SMatt Evans struct pci_device_header *pci__find_dev(u8 dev_num); 15595d13a52SSasha Levin u32 pci_get_io_space_block(u32 size); 156b5981636SWill Deacon void pci__assign_irq(struct device_header *dev_hdr); 157d0297a59SMatt Evans void pci__config_wr(struct kvm *kvm, union pci_config_address addr, void *data, int size); 158d0297a59SMatt Evans void pci__config_rd(struct kvm *kvm, union pci_config_address addr, void *data, int size); 15960742802SPekka Enberg 1601a51c93dSJean-Philippe Brucker void *pci_find_cap(struct pci_device_header *hdr, u8 cap_type); 1611a51c93dSJean-Philippe Brucker 16260742802SPekka Enberg #endif /* KVM__PCI_H */ 163